e7xxx_edac.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * Intel e7xxx Memory Controller kernel module
  3. * (C) 2003 Linux Networx (http://lnxi.com)
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * See "enum e7xxx_chips" below for supported chipsets
  8. *
  9. * Written by Thayne Harbaugh
  10. * Based on work by Dan Hollis <goemon at anime dot net> and others.
  11. * http://www.anime.net/~goemon/linux-ecc/
  12. *
  13. * Contributors:
  14. * Eric Biederman (Linux Networx)
  15. * Tom Zimmerman (Linux Networx)
  16. * Jim Garlick (Lawrence Livermore National Labs)
  17. * Dave Peterson (Lawrence Livermore National Labs)
  18. * That One Guy (Some other place)
  19. * Wang Zhenyu (intel.com)
  20. *
  21. * $Id: edac_e7xxx.c,v 1.5.2.9 2005/10/05 00:43:44 dsp_llnl Exp $
  22. *
  23. */
  24. #include <linux/config.h>
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/pci.h>
  28. #include <linux/pci_ids.h>
  29. #include <linux/slab.h>
  30. #include "edac_mc.h"
  31. #define e7xxx_printk(level, fmt, arg...) \
  32. edac_printk(level, "e7xxx", fmt, ##arg)
  33. #define e7xxx_mc_printk(mci, level, fmt, arg...) \
  34. edac_mc_chipset_printk(mci, level, "e7xxx", fmt, ##arg)
  35. #ifndef PCI_DEVICE_ID_INTEL_7205_0
  36. #define PCI_DEVICE_ID_INTEL_7205_0 0x255d
  37. #endif /* PCI_DEVICE_ID_INTEL_7205_0 */
  38. #ifndef PCI_DEVICE_ID_INTEL_7205_1_ERR
  39. #define PCI_DEVICE_ID_INTEL_7205_1_ERR 0x2551
  40. #endif /* PCI_DEVICE_ID_INTEL_7205_1_ERR */
  41. #ifndef PCI_DEVICE_ID_INTEL_7500_0
  42. #define PCI_DEVICE_ID_INTEL_7500_0 0x2540
  43. #endif /* PCI_DEVICE_ID_INTEL_7500_0 */
  44. #ifndef PCI_DEVICE_ID_INTEL_7500_1_ERR
  45. #define PCI_DEVICE_ID_INTEL_7500_1_ERR 0x2541
  46. #endif /* PCI_DEVICE_ID_INTEL_7500_1_ERR */
  47. #ifndef PCI_DEVICE_ID_INTEL_7501_0
  48. #define PCI_DEVICE_ID_INTEL_7501_0 0x254c
  49. #endif /* PCI_DEVICE_ID_INTEL_7501_0 */
  50. #ifndef PCI_DEVICE_ID_INTEL_7501_1_ERR
  51. #define PCI_DEVICE_ID_INTEL_7501_1_ERR 0x2541
  52. #endif /* PCI_DEVICE_ID_INTEL_7501_1_ERR */
  53. #ifndef PCI_DEVICE_ID_INTEL_7505_0
  54. #define PCI_DEVICE_ID_INTEL_7505_0 0x2550
  55. #endif /* PCI_DEVICE_ID_INTEL_7505_0 */
  56. #ifndef PCI_DEVICE_ID_INTEL_7505_1_ERR
  57. #define PCI_DEVICE_ID_INTEL_7505_1_ERR 0x2551
  58. #endif /* PCI_DEVICE_ID_INTEL_7505_1_ERR */
  59. #define E7XXX_NR_CSROWS 8 /* number of csrows */
  60. #define E7XXX_NR_DIMMS 8 /* FIXME - is this correct? */
  61. /* E7XXX register addresses - device 0 function 0 */
  62. #define E7XXX_DRB 0x60 /* DRAM row boundary register (8b) */
  63. #define E7XXX_DRA 0x70 /* DRAM row attribute register (8b) */
  64. /*
  65. * 31 Device width row 7 0=x8 1=x4
  66. * 27 Device width row 6
  67. * 23 Device width row 5
  68. * 19 Device width row 4
  69. * 15 Device width row 3
  70. * 11 Device width row 2
  71. * 7 Device width row 1
  72. * 3 Device width row 0
  73. */
  74. #define E7XXX_DRC 0x7C /* DRAM controller mode reg (32b) */
  75. /*
  76. * 22 Number channels 0=1,1=2
  77. * 19:18 DRB Granularity 32/64MB
  78. */
  79. #define E7XXX_TOLM 0xC4 /* DRAM top of low memory reg (16b) */
  80. #define E7XXX_REMAPBASE 0xC6 /* DRAM remap base address reg (16b) */
  81. #define E7XXX_REMAPLIMIT 0xC8 /* DRAM remap limit address reg (16b) */
  82. /* E7XXX register addresses - device 0 function 1 */
  83. #define E7XXX_DRAM_FERR 0x80 /* DRAM first error register (8b) */
  84. #define E7XXX_DRAM_NERR 0x82 /* DRAM next error register (8b) */
  85. #define E7XXX_DRAM_CELOG_ADD 0xA0 /* DRAM first correctable memory */
  86. /* error address register (32b) */
  87. /*
  88. * 31:28 Reserved
  89. * 27:6 CE address (4k block 33:12)
  90. * 5:0 Reserved
  91. */
  92. #define E7XXX_DRAM_UELOG_ADD 0xB0 /* DRAM first uncorrectable memory */
  93. /* error address register (32b) */
  94. /*
  95. * 31:28 Reserved
  96. * 27:6 CE address (4k block 33:12)
  97. * 5:0 Reserved
  98. */
  99. #define E7XXX_DRAM_CELOG_SYNDROME 0xD0 /* DRAM first correctable memory */
  100. /* error syndrome register (16b) */
  101. enum e7xxx_chips {
  102. E7500 = 0,
  103. E7501,
  104. E7505,
  105. E7205,
  106. };
  107. struct e7xxx_pvt {
  108. struct pci_dev *bridge_ck;
  109. u32 tolm;
  110. u32 remapbase;
  111. u32 remaplimit;
  112. const struct e7xxx_dev_info *dev_info;
  113. };
  114. struct e7xxx_dev_info {
  115. u16 err_dev;
  116. const char *ctl_name;
  117. };
  118. struct e7xxx_error_info {
  119. u8 dram_ferr;
  120. u8 dram_nerr;
  121. u32 dram_celog_add;
  122. u16 dram_celog_syndrome;
  123. u32 dram_uelog_add;
  124. };
  125. static const struct e7xxx_dev_info e7xxx_devs[] = {
  126. [E7500] = {
  127. .err_dev = PCI_DEVICE_ID_INTEL_7500_1_ERR,
  128. .ctl_name = "E7500"},
  129. [E7501] = {
  130. .err_dev = PCI_DEVICE_ID_INTEL_7501_1_ERR,
  131. .ctl_name = "E7501"},
  132. [E7505] = {
  133. .err_dev = PCI_DEVICE_ID_INTEL_7505_1_ERR,
  134. .ctl_name = "E7505"},
  135. [E7205] = {
  136. .err_dev = PCI_DEVICE_ID_INTEL_7205_1_ERR,
  137. .ctl_name = "E7205"},
  138. };
  139. /* FIXME - is this valid for both SECDED and S4ECD4ED? */
  140. static inline int e7xxx_find_channel(u16 syndrome)
  141. {
  142. debugf3("%s()\n", __func__);
  143. if ((syndrome & 0xff00) == 0)
  144. return 0;
  145. if ((syndrome & 0x00ff) == 0)
  146. return 1;
  147. if ((syndrome & 0xf000) == 0 || (syndrome & 0x0f00) == 0)
  148. return 0;
  149. return 1;
  150. }
  151. static unsigned long
  152. ctl_page_to_phys(struct mem_ctl_info *mci, unsigned long page)
  153. {
  154. u32 remap;
  155. struct e7xxx_pvt *pvt = (struct e7xxx_pvt *) mci->pvt_info;
  156. debugf3("%s()\n", __func__);
  157. if ((page < pvt->tolm) ||
  158. ((page >= 0x100000) && (page < pvt->remapbase)))
  159. return page;
  160. remap = (page - pvt->tolm) + pvt->remapbase;
  161. if (remap < pvt->remaplimit)
  162. return remap;
  163. e7xxx_printk(KERN_ERR, "Invalid page %lx - out of range\n", page);
  164. return pvt->tolm - 1;
  165. }
  166. static void process_ce(struct mem_ctl_info *mci, struct e7xxx_error_info *info)
  167. {
  168. u32 error_1b, page;
  169. u16 syndrome;
  170. int row;
  171. int channel;
  172. debugf3("%s()\n", __func__);
  173. /* read the error address */
  174. error_1b = info->dram_celog_add;
  175. /* FIXME - should use PAGE_SHIFT */
  176. page = error_1b >> 6; /* convert the address to 4k page */
  177. /* read the syndrome */
  178. syndrome = info->dram_celog_syndrome;
  179. /* FIXME - check for -1 */
  180. row = edac_mc_find_csrow_by_page(mci, page);
  181. /* convert syndrome to channel */
  182. channel = e7xxx_find_channel(syndrome);
  183. edac_mc_handle_ce(mci, page, 0, syndrome, row, channel,
  184. "e7xxx CE");
  185. }
  186. static void process_ce_no_info(struct mem_ctl_info *mci)
  187. {
  188. debugf3("%s()\n", __func__);
  189. edac_mc_handle_ce_no_info(mci, "e7xxx CE log register overflow");
  190. }
  191. static void process_ue(struct mem_ctl_info *mci, struct e7xxx_error_info *info)
  192. {
  193. u32 error_2b, block_page;
  194. int row;
  195. debugf3("%s()\n", __func__);
  196. /* read the error address */
  197. error_2b = info->dram_uelog_add;
  198. /* FIXME - should use PAGE_SHIFT */
  199. block_page = error_2b >> 6; /* convert to 4k address */
  200. row = edac_mc_find_csrow_by_page(mci, block_page);
  201. edac_mc_handle_ue(mci, block_page, 0, row, "e7xxx UE");
  202. }
  203. static void process_ue_no_info(struct mem_ctl_info *mci)
  204. {
  205. debugf3("%s()\n", __func__);
  206. edac_mc_handle_ue_no_info(mci, "e7xxx UE log register overflow");
  207. }
  208. static void e7xxx_get_error_info (struct mem_ctl_info *mci,
  209. struct e7xxx_error_info *info)
  210. {
  211. struct e7xxx_pvt *pvt;
  212. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  213. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_FERR,
  214. &info->dram_ferr);
  215. pci_read_config_byte(pvt->bridge_ck, E7XXX_DRAM_NERR,
  216. &info->dram_nerr);
  217. if ((info->dram_ferr & 1) || (info->dram_nerr & 1)) {
  218. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_CELOG_ADD,
  219. &info->dram_celog_add);
  220. pci_read_config_word(pvt->bridge_ck,
  221. E7XXX_DRAM_CELOG_SYNDROME, &info->dram_celog_syndrome);
  222. }
  223. if ((info->dram_ferr & 2) || (info->dram_nerr & 2))
  224. pci_read_config_dword(pvt->bridge_ck, E7XXX_DRAM_UELOG_ADD,
  225. &info->dram_uelog_add);
  226. if (info->dram_ferr & 3)
  227. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_FERR, 0x03,
  228. 0x03);
  229. if (info->dram_nerr & 3)
  230. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_NERR, 0x03,
  231. 0x03);
  232. }
  233. static int e7xxx_process_error_info (struct mem_ctl_info *mci,
  234. struct e7xxx_error_info *info, int handle_errors)
  235. {
  236. int error_found;
  237. error_found = 0;
  238. /* decode and report errors */
  239. if (info->dram_ferr & 1) { /* check first error correctable */
  240. error_found = 1;
  241. if (handle_errors)
  242. process_ce(mci, info);
  243. }
  244. if (info->dram_ferr & 2) { /* check first error uncorrectable */
  245. error_found = 1;
  246. if (handle_errors)
  247. process_ue(mci, info);
  248. }
  249. if (info->dram_nerr & 1) { /* check next error correctable */
  250. error_found = 1;
  251. if (handle_errors) {
  252. if (info->dram_ferr & 1)
  253. process_ce_no_info(mci);
  254. else
  255. process_ce(mci, info);
  256. }
  257. }
  258. if (info->dram_nerr & 2) { /* check next error uncorrectable */
  259. error_found = 1;
  260. if (handle_errors) {
  261. if (info->dram_ferr & 2)
  262. process_ue_no_info(mci);
  263. else
  264. process_ue(mci, info);
  265. }
  266. }
  267. return error_found;
  268. }
  269. static void e7xxx_check(struct mem_ctl_info *mci)
  270. {
  271. struct e7xxx_error_info info;
  272. debugf3("%s()\n", __func__);
  273. e7xxx_get_error_info(mci, &info);
  274. e7xxx_process_error_info(mci, &info, 1);
  275. }
  276. static int e7xxx_probe1(struct pci_dev *pdev, int dev_idx)
  277. {
  278. int rc = -ENODEV;
  279. int index;
  280. u16 pci_data;
  281. struct mem_ctl_info *mci = NULL;
  282. struct e7xxx_pvt *pvt = NULL;
  283. u32 drc;
  284. int drc_chan = 1; /* Number of channels 0=1chan,1=2chan */
  285. int drc_drbg = 1; /* DRB granularity 0=32mb,1=64mb */
  286. int drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
  287. u32 dra;
  288. unsigned long last_cumul_size;
  289. debugf0("%s(): mci\n", __func__);
  290. /* need to find out the number of channels */
  291. pci_read_config_dword(pdev, E7XXX_DRC, &drc);
  292. /* only e7501 can be single channel */
  293. if (dev_idx == E7501) {
  294. drc_chan = ((drc >> 22) & 0x1);
  295. drc_drbg = (drc >> 18) & 0x3;
  296. }
  297. drc_ddim = (drc >> 20) & 0x3;
  298. mci = edac_mc_alloc(sizeof(*pvt), E7XXX_NR_CSROWS, drc_chan + 1);
  299. if (mci == NULL) {
  300. rc = -ENOMEM;
  301. goto fail;
  302. }
  303. debugf3("%s(): init mci\n", __func__);
  304. mci->mtype_cap = MEM_FLAG_RDDR;
  305. mci->edac_ctl_cap =
  306. EDAC_FLAG_NONE | EDAC_FLAG_SECDED | EDAC_FLAG_S4ECD4ED;
  307. /* FIXME - what if different memory types are in different csrows? */
  308. mci->mod_name = BS_MOD_STR;
  309. mci->mod_ver = "$Revision: 1.5.2.9 $";
  310. mci->pdev = pdev;
  311. debugf3("%s(): init pvt\n", __func__);
  312. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  313. pvt->dev_info = &e7xxx_devs[dev_idx];
  314. pvt->bridge_ck = pci_get_device(PCI_VENDOR_ID_INTEL,
  315. pvt->dev_info->err_dev,
  316. pvt->bridge_ck);
  317. if (!pvt->bridge_ck) {
  318. e7xxx_printk(KERN_ERR, "error reporting device not found:"
  319. "vendor %x device 0x%x (broken BIOS?)\n",
  320. PCI_VENDOR_ID_INTEL,
  321. e7xxx_devs[dev_idx].err_dev);
  322. goto fail;
  323. }
  324. debugf3("%s(): more mci init\n", __func__);
  325. mci->ctl_name = pvt->dev_info->ctl_name;
  326. mci->edac_check = e7xxx_check;
  327. mci->ctl_page_to_phys = ctl_page_to_phys;
  328. /* find out the device types */
  329. pci_read_config_dword(pdev, E7XXX_DRA, &dra);
  330. /*
  331. * The dram row boundary (DRB) reg values are boundary address
  332. * for each DRAM row with a granularity of 32 or 64MB (single/dual
  333. * channel operation). DRB regs are cumulative; therefore DRB7 will
  334. * contain the total memory contained in all eight rows.
  335. */
  336. for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
  337. u8 value;
  338. u32 cumul_size;
  339. /* mem_dev 0=x8, 1=x4 */
  340. int mem_dev = (dra >> (index * 4 + 3)) & 0x1;
  341. struct csrow_info *csrow = &mci->csrows[index];
  342. pci_read_config_byte(mci->pdev, E7XXX_DRB + index, &value);
  343. /* convert a 64 or 32 MiB DRB to a page size. */
  344. cumul_size = value << (25 + drc_drbg - PAGE_SHIFT);
  345. debugf3("%s(): (%d) cumul_size 0x%x\n", __func__, index,
  346. cumul_size);
  347. if (cumul_size == last_cumul_size)
  348. continue; /* not populated */
  349. csrow->first_page = last_cumul_size;
  350. csrow->last_page = cumul_size - 1;
  351. csrow->nr_pages = cumul_size - last_cumul_size;
  352. last_cumul_size = cumul_size;
  353. csrow->grain = 1 << 12; /* 4KiB - resolution of CELOG */
  354. csrow->mtype = MEM_RDDR; /* only one type supported */
  355. csrow->dtype = mem_dev ? DEV_X4 : DEV_X8;
  356. /*
  357. * if single channel or x8 devices then SECDED
  358. * if dual channel and x4 then S4ECD4ED
  359. */
  360. if (drc_ddim) {
  361. if (drc_chan && mem_dev) {
  362. csrow->edac_mode = EDAC_S4ECD4ED;
  363. mci->edac_cap |= EDAC_FLAG_S4ECD4ED;
  364. } else {
  365. csrow->edac_mode = EDAC_SECDED;
  366. mci->edac_cap |= EDAC_FLAG_SECDED;
  367. }
  368. } else
  369. csrow->edac_mode = EDAC_NONE;
  370. }
  371. mci->edac_cap |= EDAC_FLAG_NONE;
  372. debugf3("%s(): tolm, remapbase, remaplimit\n", __func__);
  373. /* load the top of low memory, remap base, and remap limit vars */
  374. pci_read_config_word(mci->pdev, E7XXX_TOLM, &pci_data);
  375. pvt->tolm = ((u32) pci_data) << 4;
  376. pci_read_config_word(mci->pdev, E7XXX_REMAPBASE, &pci_data);
  377. pvt->remapbase = ((u32) pci_data) << 14;
  378. pci_read_config_word(mci->pdev, E7XXX_REMAPLIMIT, &pci_data);
  379. pvt->remaplimit = ((u32) pci_data) << 14;
  380. e7xxx_printk(KERN_INFO,
  381. "tolm = %x, remapbase = %x, remaplimit = %x\n",
  382. pvt->tolm, pvt->remapbase, pvt->remaplimit);
  383. /* clear any pending errors, or initial state bits */
  384. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_FERR, 0x03, 0x03);
  385. pci_write_bits8(pvt->bridge_ck, E7XXX_DRAM_NERR, 0x03, 0x03);
  386. if (edac_mc_add_mc(mci) != 0) {
  387. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  388. goto fail;
  389. }
  390. /* get this far and it's successful */
  391. debugf3("%s(): success\n", __func__);
  392. return 0;
  393. fail:
  394. if (mci != NULL) {
  395. if(pvt != NULL && pvt->bridge_ck)
  396. pci_dev_put(pvt->bridge_ck);
  397. edac_mc_free(mci);
  398. }
  399. return rc;
  400. }
  401. /* returns count (>= 0), or negative on error */
  402. static int __devinit
  403. e7xxx_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  404. {
  405. debugf0("%s()\n", __func__);
  406. /* wake up and enable device */
  407. return pci_enable_device(pdev) ?
  408. -EIO : e7xxx_probe1(pdev, ent->driver_data);
  409. }
  410. static void __devexit e7xxx_remove_one(struct pci_dev *pdev)
  411. {
  412. struct mem_ctl_info *mci;
  413. struct e7xxx_pvt *pvt;
  414. debugf0("%s()\n", __func__);
  415. if (((mci = edac_mc_find_mci_by_pdev(pdev)) != 0) &&
  416. edac_mc_del_mc(mci)) {
  417. pvt = (struct e7xxx_pvt *) mci->pvt_info;
  418. pci_dev_put(pvt->bridge_ck);
  419. edac_mc_free(mci);
  420. }
  421. }
  422. static const struct pci_device_id e7xxx_pci_tbl[] __devinitdata = {
  423. {PCI_VEND_DEV(INTEL, 7205_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  424. E7205},
  425. {PCI_VEND_DEV(INTEL, 7500_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  426. E7500},
  427. {PCI_VEND_DEV(INTEL, 7501_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  428. E7501},
  429. {PCI_VEND_DEV(INTEL, 7505_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  430. E7505},
  431. {0,} /* 0 terminated list. */
  432. };
  433. MODULE_DEVICE_TABLE(pci, e7xxx_pci_tbl);
  434. static struct pci_driver e7xxx_driver = {
  435. .name = BS_MOD_STR,
  436. .probe = e7xxx_init_one,
  437. .remove = __devexit_p(e7xxx_remove_one),
  438. .id_table = e7xxx_pci_tbl,
  439. };
  440. static int __init e7xxx_init(void)
  441. {
  442. return pci_register_driver(&e7xxx_driver);
  443. }
  444. static void __exit e7xxx_exit(void)
  445. {
  446. pci_unregister_driver(&e7xxx_driver);
  447. }
  448. module_init(e7xxx_init);
  449. module_exit(e7xxx_exit);
  450. MODULE_LICENSE("GPL");
  451. MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh et al\n"
  452. "Based on.work by Dan Hollis et al");
  453. MODULE_DESCRIPTION("MC support for Intel e7xxx memory controllers");