dma.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. #ifndef _ASM_POWERPC_DMA_H
  2. #define _ASM_POWERPC_DMA_H
  3. #ifdef __KERNEL__
  4. /*
  5. * Defines for using and allocating dma channels.
  6. * Written by Hennus Bergman, 1992.
  7. * High DMA channel support & info by Hannu Savolainen
  8. * and John Boyd, Nov. 1992.
  9. * Changes for ppc sound by Christoph Nadig
  10. */
  11. /*
  12. * Note: Adapted for PowerPC by Gary Thomas
  13. * Modified by Cort Dougan <cort@cs.nmt.edu>
  14. *
  15. * None of this really applies for Power Macintoshes. There is
  16. * basically just enough here to get kernel/dma.c to compile.
  17. *
  18. * There may be some comments or restrictions made here which are
  19. * not valid for the PReP platform. Take what you read
  20. * with a grain of salt.
  21. */
  22. #include <asm/io.h>
  23. #include <linux/spinlock.h>
  24. #include <asm/system.h>
  25. #ifndef MAX_DMA_CHANNELS
  26. #define MAX_DMA_CHANNELS 8
  27. #endif
  28. /* The maximum address that we can perform a DMA transfer to on this platform */
  29. /* Doesn't really apply... */
  30. #define MAX_DMA_ADDRESS (~0UL)
  31. #ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
  32. #define dma_outb outb_p
  33. #else
  34. #define dma_outb outb
  35. #endif
  36. #define dma_inb inb
  37. /*
  38. * NOTES about DMA transfers:
  39. *
  40. * controller 1: channels 0-3, byte operations, ports 00-1F
  41. * controller 2: channels 4-7, word operations, ports C0-DF
  42. *
  43. * - ALL registers are 8 bits only, regardless of transfer size
  44. * - channel 4 is not used - cascades 1 into 2.
  45. * - channels 0-3 are byte - addresses/counts are for physical bytes
  46. * - channels 5-7 are word - addresses/counts are for physical words
  47. * - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
  48. * - transfer count loaded to registers is 1 less than actual count
  49. * - controller 2 offsets are all even (2x offsets for controller 1)
  50. * - page registers for 5-7 don't use data bit 0, represent 128K pages
  51. * - page registers for 0-3 use bit 0, represent 64K pages
  52. *
  53. * On PReP, DMA transfers are limited to the lower 16MB of _physical_ memory.
  54. * On CHRP, the W83C553F (and VLSI Tollgate?) support full 32 bit addressing.
  55. * Note that addresses loaded into registers must be _physical_ addresses,
  56. * not logical addresses (which may differ if paging is active).
  57. *
  58. * Address mapping for channels 0-3:
  59. *
  60. * A23 ... A16 A15 ... A8 A7 ... A0 (Physical addresses)
  61. * | ... | | ... | | ... |
  62. * | ... | | ... | | ... |
  63. * | ... | | ... | | ... |
  64. * P7 ... P0 A7 ... A0 A7 ... A0
  65. * | Page | Addr MSB | Addr LSB | (DMA registers)
  66. *
  67. * Address mapping for channels 5-7:
  68. *
  69. * A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0 (Physical addresses)
  70. * | ... | \ \ ... \ \ \ ... \ \
  71. * | ... | \ \ ... \ \ \ ... \ (not used)
  72. * | ... | \ \ ... \ \ \ ... \
  73. * P7 ... P1 (0) A7 A6 ... A0 A7 A6 ... A0
  74. * | Page | Addr MSB | Addr LSB | (DMA registers)
  75. *
  76. * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
  77. * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
  78. * the hardware level, so odd-byte transfers aren't possible).
  79. *
  80. * Transfer count (_not # bytes_) is limited to 64K, represented as actual
  81. * count - 1 : 64K => 0xFFFF, 1 => 0x0000. Thus, count is always 1 or more,
  82. * and up to 128K bytes may be transferred on channels 5-7 in one operation.
  83. *
  84. */
  85. /* 8237 DMA controllers */
  86. #define IO_DMA1_BASE 0x00 /* 8 bit slave DMA, channels 0..3 */
  87. #define IO_DMA2_BASE 0xC0 /* 16 bit master DMA, ch 4(=slave input)..7 */
  88. /* DMA controller registers */
  89. #define DMA1_CMD_REG 0x08 /* command register (w) */
  90. #define DMA1_STAT_REG 0x08 /* status register (r) */
  91. #define DMA1_REQ_REG 0x09 /* request register (w) */
  92. #define DMA1_MASK_REG 0x0A /* single-channel mask (w) */
  93. #define DMA1_MODE_REG 0x0B /* mode register (w) */
  94. #define DMA1_CLEAR_FF_REG 0x0C /* clear pointer flip-flop (w) */
  95. #define DMA1_TEMP_REG 0x0D /* Temporary Register (r) */
  96. #define DMA1_RESET_REG 0x0D /* Master Clear (w) */
  97. #define DMA1_CLR_MASK_REG 0x0E /* Clear Mask */
  98. #define DMA1_MASK_ALL_REG 0x0F /* all-channels mask (w) */
  99. #define DMA2_CMD_REG 0xD0 /* command register (w) */
  100. #define DMA2_STAT_REG 0xD0 /* status register (r) */
  101. #define DMA2_REQ_REG 0xD2 /* request register (w) */
  102. #define DMA2_MASK_REG 0xD4 /* single-channel mask (w) */
  103. #define DMA2_MODE_REG 0xD6 /* mode register (w) */
  104. #define DMA2_CLEAR_FF_REG 0xD8 /* clear pointer flip-flop (w) */
  105. #define DMA2_TEMP_REG 0xDA /* Temporary Register (r) */
  106. #define DMA2_RESET_REG 0xDA /* Master Clear (w) */
  107. #define DMA2_CLR_MASK_REG 0xDC /* Clear Mask */
  108. #define DMA2_MASK_ALL_REG 0xDE /* all-channels mask (w) */
  109. #define DMA_ADDR_0 0x00 /* DMA address registers */
  110. #define DMA_ADDR_1 0x02
  111. #define DMA_ADDR_2 0x04
  112. #define DMA_ADDR_3 0x06
  113. #define DMA_ADDR_4 0xC0
  114. #define DMA_ADDR_5 0xC4
  115. #define DMA_ADDR_6 0xC8
  116. #define DMA_ADDR_7 0xCC
  117. #define DMA_CNT_0 0x01 /* DMA count registers */
  118. #define DMA_CNT_1 0x03
  119. #define DMA_CNT_2 0x05
  120. #define DMA_CNT_3 0x07
  121. #define DMA_CNT_4 0xC2
  122. #define DMA_CNT_5 0xC6
  123. #define DMA_CNT_6 0xCA
  124. #define DMA_CNT_7 0xCE
  125. #define DMA_LO_PAGE_0 0x87 /* DMA page registers */
  126. #define DMA_LO_PAGE_1 0x83
  127. #define DMA_LO_PAGE_2 0x81
  128. #define DMA_LO_PAGE_3 0x82
  129. #define DMA_LO_PAGE_5 0x8B
  130. #define DMA_LO_PAGE_6 0x89
  131. #define DMA_LO_PAGE_7 0x8A
  132. #define DMA_HI_PAGE_0 0x487 /* DMA page registers */
  133. #define DMA_HI_PAGE_1 0x483
  134. #define DMA_HI_PAGE_2 0x481
  135. #define DMA_HI_PAGE_3 0x482
  136. #define DMA_HI_PAGE_5 0x48B
  137. #define DMA_HI_PAGE_6 0x489
  138. #define DMA_HI_PAGE_7 0x48A
  139. #define DMA1_EXT_REG 0x40B
  140. #define DMA2_EXT_REG 0x4D6
  141. #ifndef __powerpc64__
  142. /* in arch/ppc/kernel/setup.c -- Cort */
  143. extern unsigned int DMA_MODE_WRITE;
  144. extern unsigned int DMA_MODE_READ;
  145. extern unsigned long ISA_DMA_THRESHOLD;
  146. #else
  147. #define DMA_MODE_READ 0x44 /* I/O to memory, no autoinit, increment, single mode */
  148. #define DMA_MODE_WRITE 0x48 /* memory to I/O, no autoinit, increment, single mode */
  149. #endif
  150. #define DMA_MODE_CASCADE 0xC0 /* pass thru DREQ->HRQ, DACK<-HLDA only */
  151. #define DMA_AUTOINIT 0x10
  152. extern spinlock_t dma_spin_lock;
  153. static __inline__ unsigned long claim_dma_lock(void)
  154. {
  155. unsigned long flags;
  156. spin_lock_irqsave(&dma_spin_lock, flags);
  157. return flags;
  158. }
  159. static __inline__ void release_dma_lock(unsigned long flags)
  160. {
  161. spin_unlock_irqrestore(&dma_spin_lock, flags);
  162. }
  163. /* enable/disable a specific DMA channel */
  164. static __inline__ void enable_dma(unsigned int dmanr)
  165. {
  166. unsigned char ucDmaCmd = 0x00;
  167. if (dmanr != 4) {
  168. dma_outb(0, DMA2_MASK_REG); /* This may not be enabled */
  169. dma_outb(ucDmaCmd, DMA2_CMD_REG); /* Enable group */
  170. }
  171. if (dmanr <= 3) {
  172. dma_outb(dmanr, DMA1_MASK_REG);
  173. dma_outb(ucDmaCmd, DMA1_CMD_REG); /* Enable group */
  174. } else {
  175. dma_outb(dmanr & 3, DMA2_MASK_REG);
  176. }
  177. }
  178. static __inline__ void disable_dma(unsigned int dmanr)
  179. {
  180. if (dmanr <= 3)
  181. dma_outb(dmanr | 4, DMA1_MASK_REG);
  182. else
  183. dma_outb((dmanr & 3) | 4, DMA2_MASK_REG);
  184. }
  185. /* Clear the 'DMA Pointer Flip Flop'.
  186. * Write 0 for LSB/MSB, 1 for MSB/LSB access.
  187. * Use this once to initialize the FF to a known state.
  188. * After that, keep track of it. :-)
  189. * --- In order to do that, the DMA routines below should ---
  190. * --- only be used while interrupts are disabled! ---
  191. */
  192. static __inline__ void clear_dma_ff(unsigned int dmanr)
  193. {
  194. if (dmanr <= 3)
  195. dma_outb(0, DMA1_CLEAR_FF_REG);
  196. else
  197. dma_outb(0, DMA2_CLEAR_FF_REG);
  198. }
  199. /* set mode (above) for a specific DMA channel */
  200. static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
  201. {
  202. if (dmanr <= 3)
  203. dma_outb(mode | dmanr, DMA1_MODE_REG);
  204. else
  205. dma_outb(mode | (dmanr & 3), DMA2_MODE_REG);
  206. }
  207. /* Set only the page register bits of the transfer address.
  208. * This is used for successive transfers when we know the contents of
  209. * the lower 16 bits of the DMA current address register, but a 64k boundary
  210. * may have been crossed.
  211. */
  212. static __inline__ void set_dma_page(unsigned int dmanr, int pagenr)
  213. {
  214. switch (dmanr) {
  215. case 0:
  216. dma_outb(pagenr, DMA_LO_PAGE_0);
  217. dma_outb(pagenr >> 8, DMA_HI_PAGE_0);
  218. break;
  219. case 1:
  220. dma_outb(pagenr, DMA_LO_PAGE_1);
  221. dma_outb(pagenr >> 8, DMA_HI_PAGE_1);
  222. break;
  223. case 2:
  224. dma_outb(pagenr, DMA_LO_PAGE_2);
  225. dma_outb(pagenr >> 8, DMA_HI_PAGE_2);
  226. break;
  227. case 3:
  228. dma_outb(pagenr, DMA_LO_PAGE_3);
  229. dma_outb(pagenr >> 8, DMA_HI_PAGE_3);
  230. break;
  231. case 5:
  232. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_5);
  233. dma_outb(pagenr >> 8, DMA_HI_PAGE_5);
  234. break;
  235. case 6:
  236. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_6);
  237. dma_outb(pagenr >> 8, DMA_HI_PAGE_6);
  238. break;
  239. case 7:
  240. dma_outb(pagenr & 0xfe, DMA_LO_PAGE_7);
  241. dma_outb(pagenr >> 8, DMA_HI_PAGE_7);
  242. break;
  243. }
  244. }
  245. /* Set transfer address & page bits for specific DMA channel.
  246. * Assumes dma flipflop is clear.
  247. */
  248. static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int phys)
  249. {
  250. if (dmanr <= 3) {
  251. dma_outb(phys & 0xff,
  252. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  253. dma_outb((phys >> 8) & 0xff,
  254. ((dmanr & 3) << 1) + IO_DMA1_BASE);
  255. } else {
  256. dma_outb((phys >> 1) & 0xff,
  257. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  258. dma_outb((phys >> 9) & 0xff,
  259. ((dmanr & 3) << 2) + IO_DMA2_BASE);
  260. }
  261. set_dma_page(dmanr, phys >> 16);
  262. }
  263. /* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
  264. * a specific DMA channel.
  265. * You must ensure the parameters are valid.
  266. * NOTE: from a manual: "the number of transfers is one more
  267. * than the initial word count"! This is taken into account.
  268. * Assumes dma flip-flop is clear.
  269. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
  270. */
  271. static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
  272. {
  273. count--;
  274. if (dmanr <= 3) {
  275. dma_outb(count & 0xff,
  276. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  277. dma_outb((count >> 8) & 0xff,
  278. ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE);
  279. } else {
  280. dma_outb((count >> 1) & 0xff,
  281. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  282. dma_outb((count >> 9) & 0xff,
  283. ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE);
  284. }
  285. }
  286. /* Get DMA residue count. After a DMA transfer, this
  287. * should return zero. Reading this while a DMA transfer is
  288. * still in progress will return unpredictable results.
  289. * If called before the channel has been used, it may return 1.
  290. * Otherwise, it returns the number of _bytes_ left to transfer.
  291. *
  292. * Assumes DMA flip-flop is clear.
  293. */
  294. static __inline__ int get_dma_residue(unsigned int dmanr)
  295. {
  296. unsigned int io_port = (dmanr <= 3)
  297. ? ((dmanr & 3) << 1) + 1 + IO_DMA1_BASE
  298. : ((dmanr & 3) << 2) + 2 + IO_DMA2_BASE;
  299. /* using short to get 16-bit wrap around */
  300. unsigned short count;
  301. count = 1 + dma_inb(io_port);
  302. count += dma_inb(io_port) << 8;
  303. return (dmanr <= 3) ? count : (count << 1);
  304. }
  305. /* These are in kernel/dma.c: */
  306. /* reserve a DMA channel */
  307. extern int request_dma(unsigned int dmanr, const char *device_id);
  308. /* release it again */
  309. extern void free_dma(unsigned int dmanr);
  310. #ifdef CONFIG_PCI
  311. extern int isa_dma_bridge_buggy;
  312. #else
  313. #define isa_dma_bridge_buggy (0)
  314. #endif
  315. #endif /* __KERNEL__ */
  316. #endif /* _ASM_POWERPC_DMA_H */