mthca_cmd.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. *
  34. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  35. */
  36. #include <linux/sched.h>
  37. #include <linux/pci.h>
  38. #include <linux/errno.h>
  39. #include <asm/io.h>
  40. #include <rdma/ib_mad.h>
  41. #include "mthca_dev.h"
  42. #include "mthca_config_reg.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #define CMD_POLL_TOKEN 0xffff
  46. enum {
  47. HCR_IN_PARAM_OFFSET = 0x00,
  48. HCR_IN_MODIFIER_OFFSET = 0x08,
  49. HCR_OUT_PARAM_OFFSET = 0x0c,
  50. HCR_TOKEN_OFFSET = 0x14,
  51. HCR_STATUS_OFFSET = 0x18,
  52. HCR_OPMOD_SHIFT = 12,
  53. HCA_E_BIT = 22,
  54. HCR_GO_BIT = 23
  55. };
  56. enum {
  57. /* initialization and general commands */
  58. CMD_SYS_EN = 0x1,
  59. CMD_SYS_DIS = 0x2,
  60. CMD_MAP_FA = 0xfff,
  61. CMD_UNMAP_FA = 0xffe,
  62. CMD_RUN_FW = 0xff6,
  63. CMD_MOD_STAT_CFG = 0x34,
  64. CMD_QUERY_DEV_LIM = 0x3,
  65. CMD_QUERY_FW = 0x4,
  66. CMD_ENABLE_LAM = 0xff8,
  67. CMD_DISABLE_LAM = 0xff7,
  68. CMD_QUERY_DDR = 0x5,
  69. CMD_QUERY_ADAPTER = 0x6,
  70. CMD_INIT_HCA = 0x7,
  71. CMD_CLOSE_HCA = 0x8,
  72. CMD_INIT_IB = 0x9,
  73. CMD_CLOSE_IB = 0xa,
  74. CMD_QUERY_HCA = 0xb,
  75. CMD_SET_IB = 0xc,
  76. CMD_ACCESS_DDR = 0x2e,
  77. CMD_MAP_ICM = 0xffa,
  78. CMD_UNMAP_ICM = 0xff9,
  79. CMD_MAP_ICM_AUX = 0xffc,
  80. CMD_UNMAP_ICM_AUX = 0xffb,
  81. CMD_SET_ICM_SIZE = 0xffd,
  82. /* TPT commands */
  83. CMD_SW2HW_MPT = 0xd,
  84. CMD_QUERY_MPT = 0xe,
  85. CMD_HW2SW_MPT = 0xf,
  86. CMD_READ_MTT = 0x10,
  87. CMD_WRITE_MTT = 0x11,
  88. CMD_SYNC_TPT = 0x2f,
  89. /* EQ commands */
  90. CMD_MAP_EQ = 0x12,
  91. CMD_SW2HW_EQ = 0x13,
  92. CMD_HW2SW_EQ = 0x14,
  93. CMD_QUERY_EQ = 0x15,
  94. /* CQ commands */
  95. CMD_SW2HW_CQ = 0x16,
  96. CMD_HW2SW_CQ = 0x17,
  97. CMD_QUERY_CQ = 0x18,
  98. CMD_RESIZE_CQ = 0x2c,
  99. /* SRQ commands */
  100. CMD_SW2HW_SRQ = 0x35,
  101. CMD_HW2SW_SRQ = 0x36,
  102. CMD_QUERY_SRQ = 0x37,
  103. CMD_ARM_SRQ = 0x40,
  104. /* QP/EE commands */
  105. CMD_RST2INIT_QPEE = 0x19,
  106. CMD_INIT2RTR_QPEE = 0x1a,
  107. CMD_RTR2RTS_QPEE = 0x1b,
  108. CMD_RTS2RTS_QPEE = 0x1c,
  109. CMD_SQERR2RTS_QPEE = 0x1d,
  110. CMD_2ERR_QPEE = 0x1e,
  111. CMD_RTS2SQD_QPEE = 0x1f,
  112. CMD_SQD2SQD_QPEE = 0x38,
  113. CMD_SQD2RTS_QPEE = 0x20,
  114. CMD_ERR2RST_QPEE = 0x21,
  115. CMD_QUERY_QPEE = 0x22,
  116. CMD_INIT2INIT_QPEE = 0x2d,
  117. CMD_SUSPEND_QPEE = 0x32,
  118. CMD_UNSUSPEND_QPEE = 0x33,
  119. /* special QPs and management commands */
  120. CMD_CONF_SPECIAL_QP = 0x23,
  121. CMD_MAD_IFC = 0x24,
  122. /* multicast commands */
  123. CMD_READ_MGM = 0x25,
  124. CMD_WRITE_MGM = 0x26,
  125. CMD_MGID_HASH = 0x27,
  126. /* miscellaneous commands */
  127. CMD_DIAG_RPRT = 0x30,
  128. CMD_NOP = 0x31,
  129. /* debug commands */
  130. CMD_QUERY_DEBUG_MSG = 0x2a,
  131. CMD_SET_DEBUG_MSG = 0x2b,
  132. };
  133. /*
  134. * According to Mellanox code, FW may be starved and never complete
  135. * commands. So we can't use strict timeouts described in PRM -- we
  136. * just arbitrarily select 60 seconds for now.
  137. */
  138. #if 0
  139. /*
  140. * Round up and add 1 to make sure we get the full wait time (since we
  141. * will be starting in the middle of a jiffy)
  142. */
  143. enum {
  144. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  145. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  146. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  147. };
  148. #else
  149. enum {
  150. CMD_TIME_CLASS_A = 60 * HZ,
  151. CMD_TIME_CLASS_B = 60 * HZ,
  152. CMD_TIME_CLASS_C = 60 * HZ
  153. };
  154. #endif
  155. enum {
  156. GO_BIT_TIMEOUT = HZ * 10
  157. };
  158. struct mthca_cmd_context {
  159. struct completion done;
  160. struct timer_list timer;
  161. int result;
  162. int next;
  163. u64 out_param;
  164. u16 token;
  165. u8 status;
  166. };
  167. static inline int go_bit(struct mthca_dev *dev)
  168. {
  169. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  170. swab32(1 << HCR_GO_BIT);
  171. }
  172. static int mthca_cmd_post(struct mthca_dev *dev,
  173. u64 in_param,
  174. u64 out_param,
  175. u32 in_modifier,
  176. u8 op_modifier,
  177. u16 op,
  178. u16 token,
  179. int event)
  180. {
  181. int err = 0;
  182. if (down_interruptible(&dev->cmd.hcr_sem))
  183. return -EINTR;
  184. if (event) {
  185. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  186. while (go_bit(dev) && time_before(jiffies, end)) {
  187. set_current_state(TASK_RUNNING);
  188. schedule();
  189. }
  190. }
  191. if (go_bit(dev)) {
  192. err = -EAGAIN;
  193. goto out;
  194. }
  195. /*
  196. * We use writel (instead of something like memcpy_toio)
  197. * because writes of less than 32 bits to the HCR don't work
  198. * (and some architectures such as ia64 implement memcpy_toio
  199. * in terms of writeb).
  200. */
  201. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  202. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  203. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  204. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  205. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  206. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  207. /* __raw_writel may not order writes. */
  208. wmb();
  209. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  210. (event ? (1 << HCA_E_BIT) : 0) |
  211. (op_modifier << HCR_OPMOD_SHIFT) |
  212. op), dev->hcr + 6 * 4);
  213. out:
  214. up(&dev->cmd.hcr_sem);
  215. return err;
  216. }
  217. static int mthca_cmd_poll(struct mthca_dev *dev,
  218. u64 in_param,
  219. u64 *out_param,
  220. int out_is_imm,
  221. u32 in_modifier,
  222. u8 op_modifier,
  223. u16 op,
  224. unsigned long timeout,
  225. u8 *status)
  226. {
  227. int err = 0;
  228. unsigned long end;
  229. if (down_interruptible(&dev->cmd.poll_sem))
  230. return -EINTR;
  231. err = mthca_cmd_post(dev, in_param,
  232. out_param ? *out_param : 0,
  233. in_modifier, op_modifier,
  234. op, CMD_POLL_TOKEN, 0);
  235. if (err)
  236. goto out;
  237. end = timeout + jiffies;
  238. while (go_bit(dev) && time_before(jiffies, end)) {
  239. set_current_state(TASK_RUNNING);
  240. schedule();
  241. }
  242. if (go_bit(dev)) {
  243. err = -EBUSY;
  244. goto out;
  245. }
  246. if (out_is_imm)
  247. *out_param =
  248. (u64) be32_to_cpu((__force __be32)
  249. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  250. (u64) be32_to_cpu((__force __be32)
  251. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  252. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  253. out:
  254. up(&dev->cmd.poll_sem);
  255. return err;
  256. }
  257. void mthca_cmd_event(struct mthca_dev *dev,
  258. u16 token,
  259. u8 status,
  260. u64 out_param)
  261. {
  262. struct mthca_cmd_context *context =
  263. &dev->cmd.context[token & dev->cmd.token_mask];
  264. /* previously timed out command completing at long last */
  265. if (token != context->token)
  266. return;
  267. context->result = 0;
  268. context->status = status;
  269. context->out_param = out_param;
  270. context->token += dev->cmd.token_mask + 1;
  271. complete(&context->done);
  272. }
  273. static void event_timeout(unsigned long context_ptr)
  274. {
  275. struct mthca_cmd_context *context =
  276. (struct mthca_cmd_context *) context_ptr;
  277. context->result = -EBUSY;
  278. complete(&context->done);
  279. }
  280. static int mthca_cmd_wait(struct mthca_dev *dev,
  281. u64 in_param,
  282. u64 *out_param,
  283. int out_is_imm,
  284. u32 in_modifier,
  285. u8 op_modifier,
  286. u16 op,
  287. unsigned long timeout,
  288. u8 *status)
  289. {
  290. int err = 0;
  291. struct mthca_cmd_context *context;
  292. if (down_interruptible(&dev->cmd.event_sem))
  293. return -EINTR;
  294. spin_lock(&dev->cmd.context_lock);
  295. BUG_ON(dev->cmd.free_head < 0);
  296. context = &dev->cmd.context[dev->cmd.free_head];
  297. dev->cmd.free_head = context->next;
  298. spin_unlock(&dev->cmd.context_lock);
  299. init_completion(&context->done);
  300. err = mthca_cmd_post(dev, in_param,
  301. out_param ? *out_param : 0,
  302. in_modifier, op_modifier,
  303. op, context->token, 1);
  304. if (err)
  305. goto out;
  306. context->timer.expires = jiffies + timeout;
  307. add_timer(&context->timer);
  308. wait_for_completion(&context->done);
  309. del_timer_sync(&context->timer);
  310. err = context->result;
  311. if (err)
  312. goto out;
  313. *status = context->status;
  314. if (*status)
  315. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  316. op, *status);
  317. if (out_is_imm)
  318. *out_param = context->out_param;
  319. out:
  320. spin_lock(&dev->cmd.context_lock);
  321. context->next = dev->cmd.free_head;
  322. dev->cmd.free_head = context - dev->cmd.context;
  323. spin_unlock(&dev->cmd.context_lock);
  324. up(&dev->cmd.event_sem);
  325. return err;
  326. }
  327. /* Invoke a command with an output mailbox */
  328. static int mthca_cmd_box(struct mthca_dev *dev,
  329. u64 in_param,
  330. u64 out_param,
  331. u32 in_modifier,
  332. u8 op_modifier,
  333. u16 op,
  334. unsigned long timeout,
  335. u8 *status)
  336. {
  337. if (dev->cmd.use_events)
  338. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  339. in_modifier, op_modifier, op,
  340. timeout, status);
  341. else
  342. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  343. in_modifier, op_modifier, op,
  344. timeout, status);
  345. }
  346. /* Invoke a command with no output parameter */
  347. static int mthca_cmd(struct mthca_dev *dev,
  348. u64 in_param,
  349. u32 in_modifier,
  350. u8 op_modifier,
  351. u16 op,
  352. unsigned long timeout,
  353. u8 *status)
  354. {
  355. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  356. op_modifier, op, timeout, status);
  357. }
  358. /*
  359. * Invoke a command with an immediate output parameter (and copy the
  360. * output into the caller's out_param pointer after the command
  361. * executes).
  362. */
  363. static int mthca_cmd_imm(struct mthca_dev *dev,
  364. u64 in_param,
  365. u64 *out_param,
  366. u32 in_modifier,
  367. u8 op_modifier,
  368. u16 op,
  369. unsigned long timeout,
  370. u8 *status)
  371. {
  372. if (dev->cmd.use_events)
  373. return mthca_cmd_wait(dev, in_param, out_param, 1,
  374. in_modifier, op_modifier, op,
  375. timeout, status);
  376. else
  377. return mthca_cmd_poll(dev, in_param, out_param, 1,
  378. in_modifier, op_modifier, op,
  379. timeout, status);
  380. }
  381. int mthca_cmd_init(struct mthca_dev *dev)
  382. {
  383. sema_init(&dev->cmd.hcr_sem, 1);
  384. sema_init(&dev->cmd.poll_sem, 1);
  385. dev->cmd.use_events = 0;
  386. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  387. MTHCA_HCR_SIZE);
  388. if (!dev->hcr) {
  389. mthca_err(dev, "Couldn't map command register.");
  390. return -ENOMEM;
  391. }
  392. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  393. MTHCA_MAILBOX_SIZE,
  394. MTHCA_MAILBOX_SIZE, 0);
  395. if (!dev->cmd.pool) {
  396. iounmap(dev->hcr);
  397. return -ENOMEM;
  398. }
  399. return 0;
  400. }
  401. void mthca_cmd_cleanup(struct mthca_dev *dev)
  402. {
  403. pci_pool_destroy(dev->cmd.pool);
  404. iounmap(dev->hcr);
  405. }
  406. /*
  407. * Switch to using events to issue FW commands (should be called after
  408. * event queue to command events has been initialized).
  409. */
  410. int mthca_cmd_use_events(struct mthca_dev *dev)
  411. {
  412. int i;
  413. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  414. sizeof (struct mthca_cmd_context),
  415. GFP_KERNEL);
  416. if (!dev->cmd.context)
  417. return -ENOMEM;
  418. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  419. dev->cmd.context[i].token = i;
  420. dev->cmd.context[i].next = i + 1;
  421. init_timer(&dev->cmd.context[i].timer);
  422. dev->cmd.context[i].timer.data =
  423. (unsigned long) &dev->cmd.context[i];
  424. dev->cmd.context[i].timer.function = event_timeout;
  425. }
  426. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  427. dev->cmd.free_head = 0;
  428. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  429. spin_lock_init(&dev->cmd.context_lock);
  430. for (dev->cmd.token_mask = 1;
  431. dev->cmd.token_mask < dev->cmd.max_cmds;
  432. dev->cmd.token_mask <<= 1)
  433. ; /* nothing */
  434. --dev->cmd.token_mask;
  435. dev->cmd.use_events = 1;
  436. down(&dev->cmd.poll_sem);
  437. return 0;
  438. }
  439. /*
  440. * Switch back to polling (used when shutting down the device)
  441. */
  442. void mthca_cmd_use_polling(struct mthca_dev *dev)
  443. {
  444. int i;
  445. dev->cmd.use_events = 0;
  446. for (i = 0; i < dev->cmd.max_cmds; ++i)
  447. down(&dev->cmd.event_sem);
  448. kfree(dev->cmd.context);
  449. up(&dev->cmd.poll_sem);
  450. }
  451. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  452. gfp_t gfp_mask)
  453. {
  454. struct mthca_mailbox *mailbox;
  455. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  456. if (!mailbox)
  457. return ERR_PTR(-ENOMEM);
  458. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  459. if (!mailbox->buf) {
  460. kfree(mailbox);
  461. return ERR_PTR(-ENOMEM);
  462. }
  463. return mailbox;
  464. }
  465. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  466. {
  467. if (!mailbox)
  468. return;
  469. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  470. kfree(mailbox);
  471. }
  472. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  473. {
  474. u64 out;
  475. int ret;
  476. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  477. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  478. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  479. "sladdr=%d, SPD source=%s\n",
  480. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  481. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  482. return ret;
  483. }
  484. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  485. {
  486. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  487. }
  488. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  489. u64 virt, u8 *status)
  490. {
  491. struct mthca_mailbox *mailbox;
  492. struct mthca_icm_iter iter;
  493. __be64 *pages;
  494. int lg;
  495. int nent = 0;
  496. int i;
  497. int err = 0;
  498. int ts = 0, tc = 0;
  499. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  500. if (IS_ERR(mailbox))
  501. return PTR_ERR(mailbox);
  502. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  503. pages = mailbox->buf;
  504. for (mthca_icm_first(icm, &iter);
  505. !mthca_icm_last(&iter);
  506. mthca_icm_next(&iter)) {
  507. /*
  508. * We have to pass pages that are aligned to their
  509. * size, so find the least significant 1 in the
  510. * address or size and use that as our log2 size.
  511. */
  512. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  513. if (lg < 12) {
  514. mthca_warn(dev, "Got FW area not aligned to 4K (%llx/%lx).\n",
  515. (unsigned long long) mthca_icm_addr(&iter),
  516. mthca_icm_size(&iter));
  517. err = -EINVAL;
  518. goto out;
  519. }
  520. for (i = 0; i < mthca_icm_size(&iter) / (1 << lg); ++i) {
  521. if (virt != -1) {
  522. pages[nent * 2] = cpu_to_be64(virt);
  523. virt += 1 << lg;
  524. }
  525. pages[nent * 2 + 1] = cpu_to_be64((mthca_icm_addr(&iter) +
  526. (i << lg)) | (lg - 12));
  527. ts += 1 << (lg - 10);
  528. ++tc;
  529. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  530. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  531. CMD_TIME_CLASS_B, status);
  532. if (err || *status)
  533. goto out;
  534. nent = 0;
  535. }
  536. }
  537. }
  538. if (nent)
  539. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  540. CMD_TIME_CLASS_B, status);
  541. switch (op) {
  542. case CMD_MAP_FA:
  543. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  544. break;
  545. case CMD_MAP_ICM_AUX:
  546. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  547. break;
  548. case CMD_MAP_ICM:
  549. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  550. tc, ts, (unsigned long long) virt - (ts << 10));
  551. break;
  552. }
  553. out:
  554. mthca_free_mailbox(dev, mailbox);
  555. return err;
  556. }
  557. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  558. {
  559. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  560. }
  561. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  562. {
  563. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  564. }
  565. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  566. {
  567. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  568. }
  569. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  570. {
  571. struct mthca_mailbox *mailbox;
  572. u32 *outbox;
  573. int err = 0;
  574. u8 lg;
  575. #define QUERY_FW_OUT_SIZE 0x100
  576. #define QUERY_FW_VER_OFFSET 0x00
  577. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  578. #define QUERY_FW_ERR_START_OFFSET 0x30
  579. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  580. #define QUERY_FW_START_OFFSET 0x20
  581. #define QUERY_FW_END_OFFSET 0x28
  582. #define QUERY_FW_SIZE_OFFSET 0x00
  583. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  584. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  585. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  586. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  587. if (IS_ERR(mailbox))
  588. return PTR_ERR(mailbox);
  589. outbox = mailbox->buf;
  590. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  591. CMD_TIME_CLASS_A, status);
  592. if (err)
  593. goto out;
  594. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  595. /*
  596. * FW subminor version is at more signifant bits than minor
  597. * version, so swap here.
  598. */
  599. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  600. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  601. ((dev->fw_ver & 0x0000ffffull) << 16);
  602. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  603. dev->cmd.max_cmds = 1 << lg;
  604. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  605. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  606. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  607. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  608. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  609. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  610. if (mthca_is_memfree(dev)) {
  611. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  612. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  613. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  614. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  615. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  616. /*
  617. * Arbel page size is always 4 KB; round up number of
  618. * system pages needed.
  619. */
  620. dev->fw.arbel.fw_pages =
  621. (dev->fw.arbel.fw_pages + (1 << (PAGE_SHIFT - 12)) - 1) >>
  622. (PAGE_SHIFT - 12);
  623. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  624. (unsigned long long) dev->fw.arbel.clr_int_base,
  625. (unsigned long long) dev->fw.arbel.eq_arm_base,
  626. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  627. } else {
  628. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  629. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  630. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  631. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  632. (unsigned long long) dev->fw.tavor.fw_start,
  633. (unsigned long long) dev->fw.tavor.fw_end);
  634. }
  635. out:
  636. mthca_free_mailbox(dev, mailbox);
  637. return err;
  638. }
  639. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  640. {
  641. struct mthca_mailbox *mailbox;
  642. u8 info;
  643. u32 *outbox;
  644. int err = 0;
  645. #define ENABLE_LAM_OUT_SIZE 0x100
  646. #define ENABLE_LAM_START_OFFSET 0x00
  647. #define ENABLE_LAM_END_OFFSET 0x08
  648. #define ENABLE_LAM_INFO_OFFSET 0x13
  649. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  650. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  651. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  652. if (IS_ERR(mailbox))
  653. return PTR_ERR(mailbox);
  654. outbox = mailbox->buf;
  655. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  656. CMD_TIME_CLASS_C, status);
  657. if (err)
  658. goto out;
  659. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  660. goto out;
  661. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  662. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  663. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  664. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  665. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  666. mthca_info(dev, "FW reports that HCA-attached memory "
  667. "is %s hidden; does not match PCI config\n",
  668. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  669. "" : "not");
  670. }
  671. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  672. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  673. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  674. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  675. (unsigned long long) dev->ddr_start,
  676. (unsigned long long) dev->ddr_end);
  677. out:
  678. mthca_free_mailbox(dev, mailbox);
  679. return err;
  680. }
  681. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  682. {
  683. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  684. }
  685. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  686. {
  687. struct mthca_mailbox *mailbox;
  688. u8 info;
  689. u32 *outbox;
  690. int err = 0;
  691. #define QUERY_DDR_OUT_SIZE 0x100
  692. #define QUERY_DDR_START_OFFSET 0x00
  693. #define QUERY_DDR_END_OFFSET 0x08
  694. #define QUERY_DDR_INFO_OFFSET 0x13
  695. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  696. #define QUERY_DDR_INFO_ECC_MASK 0x3
  697. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  698. if (IS_ERR(mailbox))
  699. return PTR_ERR(mailbox);
  700. outbox = mailbox->buf;
  701. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  702. CMD_TIME_CLASS_A, status);
  703. if (err)
  704. goto out;
  705. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  706. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  707. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  708. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  709. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  710. mthca_info(dev, "FW reports that HCA-attached memory "
  711. "is %s hidden; does not match PCI config\n",
  712. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  713. "" : "not");
  714. }
  715. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  716. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  717. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  718. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  719. (unsigned long long) dev->ddr_start,
  720. (unsigned long long) dev->ddr_end);
  721. out:
  722. mthca_free_mailbox(dev, mailbox);
  723. return err;
  724. }
  725. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  726. struct mthca_dev_lim *dev_lim, u8 *status)
  727. {
  728. struct mthca_mailbox *mailbox;
  729. u32 *outbox;
  730. u8 field;
  731. u16 size;
  732. int err;
  733. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  734. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  735. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  736. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  737. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  738. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  739. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  740. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  741. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  742. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  743. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  744. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  745. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  746. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  747. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  748. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  749. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  750. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  751. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  752. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  753. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  754. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  755. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  756. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  757. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  758. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  759. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  760. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  761. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  762. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  763. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  764. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  765. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  766. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  767. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  768. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  769. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  770. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  771. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  772. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  773. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  774. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  775. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  776. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  777. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  778. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  779. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  780. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  781. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  782. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  783. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  784. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  785. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  786. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  787. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  788. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  789. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  790. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  791. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  792. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  793. if (IS_ERR(mailbox))
  794. return PTR_ERR(mailbox);
  795. outbox = mailbox->buf;
  796. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  797. CMD_TIME_CLASS_A, status);
  798. if (err)
  799. goto out;
  800. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  801. dev_lim->reserved_qps = 1 << (field & 0xf);
  802. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  803. dev_lim->max_qps = 1 << (field & 0x1f);
  804. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  805. dev_lim->reserved_srqs = 1 << (field >> 4);
  806. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  807. dev_lim->max_srqs = 1 << (field & 0x1f);
  808. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  809. dev_lim->reserved_eecs = 1 << (field & 0xf);
  810. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  811. dev_lim->max_eecs = 1 << (field & 0x1f);
  812. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  813. dev_lim->max_cq_sz = 1 << field;
  814. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  815. dev_lim->reserved_cqs = 1 << (field & 0xf);
  816. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  817. dev_lim->max_cqs = 1 << (field & 0x1f);
  818. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  819. dev_lim->max_mpts = 1 << (field & 0x3f);
  820. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  821. dev_lim->reserved_eqs = 1 << (field & 0xf);
  822. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  823. dev_lim->max_eqs = 1 << (field & 0x7);
  824. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  825. dev_lim->reserved_mtts = 1 << (field >> 4);
  826. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  827. dev_lim->max_mrw_sz = 1 << field;
  828. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  829. dev_lim->reserved_mrws = 1 << (field & 0xf);
  830. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  831. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  832. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  833. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  834. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  835. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  836. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  837. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  838. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  839. dev_lim->local_ca_ack_delay = field & 0x1f;
  840. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  841. dev_lim->max_mtu = field >> 4;
  842. dev_lim->max_port_width = field & 0xf;
  843. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  844. dev_lim->max_vl = field >> 4;
  845. dev_lim->num_ports = field & 0xf;
  846. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  847. dev_lim->max_gids = 1 << (field & 0xf);
  848. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  849. dev_lim->max_pkeys = 1 << (field & 0xf);
  850. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  851. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  852. dev_lim->reserved_uars = field >> 4;
  853. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  854. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  855. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  856. dev_lim->min_page_sz = 1 << field;
  857. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  858. dev_lim->max_sg = field;
  859. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  860. dev_lim->max_desc_sz = size;
  861. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  862. dev_lim->max_qp_per_mcg = 1 << field;
  863. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  864. dev_lim->reserved_mgms = field & 0xf;
  865. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  866. dev_lim->max_mcgs = 1 << field;
  867. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  868. dev_lim->reserved_pds = field >> 4;
  869. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  870. dev_lim->max_pds = 1 << (field & 0x3f);
  871. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  872. dev_lim->reserved_rdds = field >> 4;
  873. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  874. dev_lim->max_rdds = 1 << (field & 0x3f);
  875. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  876. dev_lim->eec_entry_sz = size;
  877. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  878. dev_lim->qpc_entry_sz = size;
  879. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  880. dev_lim->eeec_entry_sz = size;
  881. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  882. dev_lim->eqpc_entry_sz = size;
  883. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  884. dev_lim->eqc_entry_sz = size;
  885. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  886. dev_lim->cqc_entry_sz = size;
  887. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  888. dev_lim->srq_entry_sz = size;
  889. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  890. dev_lim->uar_scratch_entry_sz = size;
  891. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  892. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  893. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  894. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  895. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  896. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  897. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  898. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  899. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  900. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  901. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  902. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  903. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  904. dev_lim->max_pds, dev_lim->reserved_mgms);
  905. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  906. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  907. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  908. if (mthca_is_memfree(dev)) {
  909. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  910. dev_lim->max_srq_sz = 1 << field;
  911. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  912. dev_lim->max_qp_sz = 1 << field;
  913. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  914. dev_lim->hca.arbel.resize_srq = field & 1;
  915. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  916. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  917. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  918. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  919. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  920. dev_lim->mpt_entry_sz = size;
  921. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  922. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  923. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  924. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  925. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  926. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  927. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  928. dev_lim->hca.arbel.lam_required = field & 1;
  929. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  930. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  931. if (dev_lim->hca.arbel.bmme_flags & 1)
  932. mthca_dbg(dev, "Base MM extensions: yes "
  933. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  934. dev_lim->hca.arbel.bmme_flags,
  935. dev_lim->hca.arbel.max_pbl_sz,
  936. dev_lim->hca.arbel.reserved_lkey);
  937. else
  938. mthca_dbg(dev, "Base MM extensions: no\n");
  939. mthca_dbg(dev, "Max ICM size %lld MB\n",
  940. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  941. } else {
  942. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  943. dev_lim->max_srq_sz = (1 << field) - 1;
  944. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  945. dev_lim->max_qp_sz = (1 << field) - 1;
  946. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  947. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  948. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  949. }
  950. out:
  951. mthca_free_mailbox(dev, mailbox);
  952. return err;
  953. }
  954. static void get_board_id(void *vsd, char *board_id)
  955. {
  956. int i;
  957. #define VSD_OFFSET_SIG1 0x00
  958. #define VSD_OFFSET_SIG2 0xde
  959. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  960. #define VSD_OFFSET_TS_BOARD_ID 0x20
  961. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  962. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  963. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  964. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  965. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  966. } else {
  967. /*
  968. * The board ID is a string but the firmware byte
  969. * swaps each 4-byte word before passing it back to
  970. * us. Therefore we need to swab it before printing.
  971. */
  972. for (i = 0; i < 4; ++i)
  973. ((u32 *) board_id)[i] =
  974. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  975. }
  976. }
  977. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  978. struct mthca_adapter *adapter, u8 *status)
  979. {
  980. struct mthca_mailbox *mailbox;
  981. u32 *outbox;
  982. int err;
  983. #define QUERY_ADAPTER_OUT_SIZE 0x100
  984. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  985. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  986. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  987. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  988. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  989. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  990. if (IS_ERR(mailbox))
  991. return PTR_ERR(mailbox);
  992. outbox = mailbox->buf;
  993. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  994. CMD_TIME_CLASS_A, status);
  995. if (err)
  996. goto out;
  997. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  998. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  999. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  1000. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1001. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1002. adapter->board_id);
  1003. out:
  1004. mthca_free_mailbox(dev, mailbox);
  1005. return err;
  1006. }
  1007. int mthca_INIT_HCA(struct mthca_dev *dev,
  1008. struct mthca_init_hca_param *param,
  1009. u8 *status)
  1010. {
  1011. struct mthca_mailbox *mailbox;
  1012. __be32 *inbox;
  1013. int err;
  1014. #define INIT_HCA_IN_SIZE 0x200
  1015. #define INIT_HCA_FLAGS_OFFSET 0x014
  1016. #define INIT_HCA_QPC_OFFSET 0x020
  1017. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1018. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1019. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1020. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1021. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1022. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1023. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1024. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1025. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1026. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1027. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1028. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1029. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1030. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1031. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1032. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1033. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1034. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1035. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1036. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1037. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1038. #define INIT_HCA_TPT_OFFSET 0x0f0
  1039. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1040. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1041. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1042. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1043. #define INIT_HCA_UAR_OFFSET 0x120
  1044. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1045. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1046. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1047. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1048. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1049. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1050. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1051. if (IS_ERR(mailbox))
  1052. return PTR_ERR(mailbox);
  1053. inbox = mailbox->buf;
  1054. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1055. #if defined(__LITTLE_ENDIAN)
  1056. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1057. #elif defined(__BIG_ENDIAN)
  1058. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1059. #else
  1060. #error Host endianness not defined
  1061. #endif
  1062. /* Check port for UD address vector: */
  1063. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1064. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1065. /* QPC/EEC/CQC/EQC/RDB attributes */
  1066. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1067. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1068. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1069. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1070. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1071. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1072. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1073. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1074. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1075. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1076. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1077. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1078. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1079. /* UD AV attributes */
  1080. /* multicast attributes */
  1081. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1082. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1083. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1084. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1085. /* TPT attributes */
  1086. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1087. if (!mthca_is_memfree(dev))
  1088. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1089. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1090. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1091. /* UAR attributes */
  1092. {
  1093. u8 uar_page_sz = PAGE_SHIFT - 12;
  1094. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1095. }
  1096. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1097. if (mthca_is_memfree(dev)) {
  1098. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1099. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1100. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1101. }
  1102. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, HZ, status);
  1103. mthca_free_mailbox(dev, mailbox);
  1104. return err;
  1105. }
  1106. int mthca_INIT_IB(struct mthca_dev *dev,
  1107. struct mthca_init_ib_param *param,
  1108. int port, u8 *status)
  1109. {
  1110. struct mthca_mailbox *mailbox;
  1111. u32 *inbox;
  1112. int err;
  1113. u32 flags;
  1114. #define INIT_IB_IN_SIZE 56
  1115. #define INIT_IB_FLAGS_OFFSET 0x00
  1116. #define INIT_IB_FLAG_SIG (1 << 18)
  1117. #define INIT_IB_FLAG_NG (1 << 17)
  1118. #define INIT_IB_FLAG_G0 (1 << 16)
  1119. #define INIT_IB_VL_SHIFT 4
  1120. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1121. #define INIT_IB_MTU_SHIFT 12
  1122. #define INIT_IB_MAX_GID_OFFSET 0x06
  1123. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1124. #define INIT_IB_GUID0_OFFSET 0x10
  1125. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1126. #define INIT_IB_SI_GUID_OFFSET 0x20
  1127. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1128. if (IS_ERR(mailbox))
  1129. return PTR_ERR(mailbox);
  1130. inbox = mailbox->buf;
  1131. memset(inbox, 0, INIT_IB_IN_SIZE);
  1132. flags = 0;
  1133. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1134. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1135. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1136. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1137. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1138. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1139. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1140. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1141. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1142. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1143. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1144. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1145. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1146. CMD_TIME_CLASS_A, status);
  1147. mthca_free_mailbox(dev, mailbox);
  1148. return err;
  1149. }
  1150. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1151. {
  1152. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1153. }
  1154. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1155. {
  1156. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1157. }
  1158. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1159. int port, u8 *status)
  1160. {
  1161. struct mthca_mailbox *mailbox;
  1162. u32 *inbox;
  1163. int err;
  1164. u32 flags = 0;
  1165. #define SET_IB_IN_SIZE 0x40
  1166. #define SET_IB_FLAGS_OFFSET 0x00
  1167. #define SET_IB_FLAG_SIG (1 << 18)
  1168. #define SET_IB_FLAG_RQK (1 << 0)
  1169. #define SET_IB_CAP_MASK_OFFSET 0x04
  1170. #define SET_IB_SI_GUID_OFFSET 0x08
  1171. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1172. if (IS_ERR(mailbox))
  1173. return PTR_ERR(mailbox);
  1174. inbox = mailbox->buf;
  1175. memset(inbox, 0, SET_IB_IN_SIZE);
  1176. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1177. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1178. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1179. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1180. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1181. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1182. CMD_TIME_CLASS_B, status);
  1183. mthca_free_mailbox(dev, mailbox);
  1184. return err;
  1185. }
  1186. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1187. {
  1188. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1189. }
  1190. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1191. {
  1192. struct mthca_mailbox *mailbox;
  1193. __be64 *inbox;
  1194. int err;
  1195. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1196. if (IS_ERR(mailbox))
  1197. return PTR_ERR(mailbox);
  1198. inbox = mailbox->buf;
  1199. inbox[0] = cpu_to_be64(virt);
  1200. inbox[1] = cpu_to_be64(dma_addr);
  1201. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1202. CMD_TIME_CLASS_B, status);
  1203. mthca_free_mailbox(dev, mailbox);
  1204. if (!err)
  1205. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1206. (unsigned long long) dma_addr, (unsigned long long) virt);
  1207. return err;
  1208. }
  1209. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1210. {
  1211. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1212. page_count, (unsigned long long) virt);
  1213. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1214. }
  1215. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1216. {
  1217. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1218. }
  1219. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1220. {
  1221. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1222. }
  1223. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1224. u8 *status)
  1225. {
  1226. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1227. CMD_TIME_CLASS_A, status);
  1228. if (ret || status)
  1229. return ret;
  1230. /*
  1231. * Arbel page size is always 4 KB; round up number of system
  1232. * pages needed.
  1233. */
  1234. *aux_pages = (*aux_pages + (1 << (PAGE_SHIFT - 12)) - 1) >> (PAGE_SHIFT - 12);
  1235. return 0;
  1236. }
  1237. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1238. int mpt_index, u8 *status)
  1239. {
  1240. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1241. CMD_TIME_CLASS_B, status);
  1242. }
  1243. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1244. int mpt_index, u8 *status)
  1245. {
  1246. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1247. !mailbox, CMD_HW2SW_MPT,
  1248. CMD_TIME_CLASS_B, status);
  1249. }
  1250. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1251. int num_mtt, u8 *status)
  1252. {
  1253. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1254. CMD_TIME_CLASS_B, status);
  1255. }
  1256. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1257. {
  1258. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1259. }
  1260. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1261. int eq_num, u8 *status)
  1262. {
  1263. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1264. unmap ? "Clearing" : "Setting",
  1265. (unsigned long long) event_mask, eq_num);
  1266. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1267. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1268. }
  1269. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1270. int eq_num, u8 *status)
  1271. {
  1272. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1273. CMD_TIME_CLASS_A, status);
  1274. }
  1275. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1276. int eq_num, u8 *status)
  1277. {
  1278. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1279. CMD_HW2SW_EQ,
  1280. CMD_TIME_CLASS_A, status);
  1281. }
  1282. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1283. int cq_num, u8 *status)
  1284. {
  1285. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1286. CMD_TIME_CLASS_A, status);
  1287. }
  1288. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1289. int cq_num, u8 *status)
  1290. {
  1291. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1292. CMD_HW2SW_CQ,
  1293. CMD_TIME_CLASS_A, status);
  1294. }
  1295. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1296. int srq_num, u8 *status)
  1297. {
  1298. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1299. CMD_TIME_CLASS_A, status);
  1300. }
  1301. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1302. int srq_num, u8 *status)
  1303. {
  1304. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1305. CMD_HW2SW_SRQ,
  1306. CMD_TIME_CLASS_A, status);
  1307. }
  1308. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)
  1309. {
  1310. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1311. CMD_TIME_CLASS_B, status);
  1312. }
  1313. int mthca_MODIFY_QP(struct mthca_dev *dev, int trans, u32 num,
  1314. int is_ee, struct mthca_mailbox *mailbox, u32 optmask,
  1315. u8 *status)
  1316. {
  1317. static const u16 op[] = {
  1318. [MTHCA_TRANS_RST2INIT] = CMD_RST2INIT_QPEE,
  1319. [MTHCA_TRANS_INIT2INIT] = CMD_INIT2INIT_QPEE,
  1320. [MTHCA_TRANS_INIT2RTR] = CMD_INIT2RTR_QPEE,
  1321. [MTHCA_TRANS_RTR2RTS] = CMD_RTR2RTS_QPEE,
  1322. [MTHCA_TRANS_RTS2RTS] = CMD_RTS2RTS_QPEE,
  1323. [MTHCA_TRANS_SQERR2RTS] = CMD_SQERR2RTS_QPEE,
  1324. [MTHCA_TRANS_ANY2ERR] = CMD_2ERR_QPEE,
  1325. [MTHCA_TRANS_RTS2SQD] = CMD_RTS2SQD_QPEE,
  1326. [MTHCA_TRANS_SQD2SQD] = CMD_SQD2SQD_QPEE,
  1327. [MTHCA_TRANS_SQD2RTS] = CMD_SQD2RTS_QPEE,
  1328. [MTHCA_TRANS_ANY2RST] = CMD_ERR2RST_QPEE
  1329. };
  1330. u8 op_mod = 0;
  1331. int my_mailbox = 0;
  1332. int err;
  1333. if (trans < 0 || trans >= ARRAY_SIZE(op))
  1334. return -EINVAL;
  1335. if (trans == MTHCA_TRANS_ANY2RST) {
  1336. op_mod = 3; /* don't write outbox, any->reset */
  1337. /* For debugging */
  1338. if (!mailbox) {
  1339. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1340. if (!IS_ERR(mailbox)) {
  1341. my_mailbox = 1;
  1342. op_mod = 2; /* write outbox, any->reset */
  1343. } else
  1344. mailbox = NULL;
  1345. }
  1346. } else {
  1347. if (0) {
  1348. int i;
  1349. mthca_dbg(dev, "Dumping QP context:\n");
  1350. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1351. for (i = 0; i < 0x100 / 4; ++i) {
  1352. if (i % 8 == 0)
  1353. printk(" [%02x] ", i * 4);
  1354. printk(" %08x",
  1355. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1356. if ((i + 1) % 8 == 0)
  1357. printk("\n");
  1358. }
  1359. }
  1360. }
  1361. if (trans == MTHCA_TRANS_ANY2RST) {
  1362. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1363. (!!is_ee << 24) | num, op_mod,
  1364. op[trans], CMD_TIME_CLASS_C, status);
  1365. if (0 && mailbox) {
  1366. int i;
  1367. mthca_dbg(dev, "Dumping QP context:\n");
  1368. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1369. for (i = 0; i < 0x100 / 4; ++i) {
  1370. if (i % 8 == 0)
  1371. printk("[%02x] ", i * 4);
  1372. printk(" %08x",
  1373. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1374. if ((i + 1) % 8 == 0)
  1375. printk("\n");
  1376. }
  1377. }
  1378. } else
  1379. err = mthca_cmd(dev, mailbox->dma, (!!is_ee << 24) | num,
  1380. op_mod, op[trans], CMD_TIME_CLASS_C, status);
  1381. if (my_mailbox)
  1382. mthca_free_mailbox(dev, mailbox);
  1383. return err;
  1384. }
  1385. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1386. struct mthca_mailbox *mailbox, u8 *status)
  1387. {
  1388. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1389. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1390. }
  1391. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1392. u8 *status)
  1393. {
  1394. u8 op_mod;
  1395. switch (type) {
  1396. case IB_QPT_SMI:
  1397. op_mod = 0;
  1398. break;
  1399. case IB_QPT_GSI:
  1400. op_mod = 1;
  1401. break;
  1402. case IB_QPT_RAW_IPV6:
  1403. op_mod = 2;
  1404. break;
  1405. case IB_QPT_RAW_ETY:
  1406. op_mod = 3;
  1407. break;
  1408. default:
  1409. return -EINVAL;
  1410. }
  1411. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1412. CMD_TIME_CLASS_B, status);
  1413. }
  1414. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1415. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1416. void *in_mad, void *response_mad, u8 *status)
  1417. {
  1418. struct mthca_mailbox *inmailbox, *outmailbox;
  1419. void *inbox;
  1420. int err;
  1421. u32 in_modifier = port;
  1422. u8 op_modifier = 0;
  1423. #define MAD_IFC_BOX_SIZE 0x400
  1424. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1425. #define MAD_IFC_RQPN_OFFSET 0x104
  1426. #define MAD_IFC_SL_OFFSET 0x108
  1427. #define MAD_IFC_G_PATH_OFFSET 0x109
  1428. #define MAD_IFC_RLID_OFFSET 0x10a
  1429. #define MAD_IFC_PKEY_OFFSET 0x10e
  1430. #define MAD_IFC_GRH_OFFSET 0x140
  1431. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1432. if (IS_ERR(inmailbox))
  1433. return PTR_ERR(inmailbox);
  1434. inbox = inmailbox->buf;
  1435. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1436. if (IS_ERR(outmailbox)) {
  1437. mthca_free_mailbox(dev, inmailbox);
  1438. return PTR_ERR(outmailbox);
  1439. }
  1440. memcpy(inbox, in_mad, 256);
  1441. /*
  1442. * Key check traps can't be generated unless we have in_wc to
  1443. * tell us where to send the trap.
  1444. */
  1445. if (ignore_mkey || !in_wc)
  1446. op_modifier |= 0x1;
  1447. if (ignore_bkey || !in_wc)
  1448. op_modifier |= 0x2;
  1449. if (in_wc) {
  1450. u8 val;
  1451. memset(inbox + 256, 0, 256);
  1452. MTHCA_PUT(inbox, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1453. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1454. val = in_wc->sl << 4;
  1455. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1456. val = in_wc->dlid_path_bits |
  1457. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1458. MTHCA_PUT(inbox, val, MAD_IFC_GRH_OFFSET);
  1459. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1460. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1461. if (in_grh)
  1462. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1463. op_modifier |= 0x10;
  1464. in_modifier |= in_wc->slid << 16;
  1465. }
  1466. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1467. in_modifier, op_modifier,
  1468. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1469. if (!err && !*status)
  1470. memcpy(response_mad, outmailbox->buf, 256);
  1471. mthca_free_mailbox(dev, inmailbox);
  1472. mthca_free_mailbox(dev, outmailbox);
  1473. return err;
  1474. }
  1475. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1476. struct mthca_mailbox *mailbox, u8 *status)
  1477. {
  1478. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1479. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1480. }
  1481. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1482. struct mthca_mailbox *mailbox, u8 *status)
  1483. {
  1484. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1485. CMD_TIME_CLASS_A, status);
  1486. }
  1487. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1488. u16 *hash, u8 *status)
  1489. {
  1490. u64 imm;
  1491. int err;
  1492. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1493. CMD_TIME_CLASS_A, status);
  1494. *hash = imm;
  1495. return err;
  1496. }
  1497. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1498. {
  1499. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1500. }