tg3.c 363 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.99"
  63. #define DRV_MODULE_RELDATE "April 20, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. #define FIRMWARE_TG3 "tigon/tg3.bin"
  120. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  121. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. MODULE_FIRMWARE(FIRMWARE_TG3);
  129. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  130. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  131. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  132. module_param(tg3_debug, int, 0);
  133. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  134. static struct pci_device_id tg3_pci_tbl[] = {
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  207. {}
  208. };
  209. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  210. static const struct {
  211. const char string[ETH_GSTRING_LEN];
  212. } ethtool_stats_keys[TG3_NUM_STATS] = {
  213. { "rx_octets" },
  214. { "rx_fragments" },
  215. { "rx_ucast_packets" },
  216. { "rx_mcast_packets" },
  217. { "rx_bcast_packets" },
  218. { "rx_fcs_errors" },
  219. { "rx_align_errors" },
  220. { "rx_xon_pause_rcvd" },
  221. { "rx_xoff_pause_rcvd" },
  222. { "rx_mac_ctrl_rcvd" },
  223. { "rx_xoff_entered" },
  224. { "rx_frame_too_long_errors" },
  225. { "rx_jabbers" },
  226. { "rx_undersize_packets" },
  227. { "rx_in_length_errors" },
  228. { "rx_out_length_errors" },
  229. { "rx_64_or_less_octet_packets" },
  230. { "rx_65_to_127_octet_packets" },
  231. { "rx_128_to_255_octet_packets" },
  232. { "rx_256_to_511_octet_packets" },
  233. { "rx_512_to_1023_octet_packets" },
  234. { "rx_1024_to_1522_octet_packets" },
  235. { "rx_1523_to_2047_octet_packets" },
  236. { "rx_2048_to_4095_octet_packets" },
  237. { "rx_4096_to_8191_octet_packets" },
  238. { "rx_8192_to_9022_octet_packets" },
  239. { "tx_octets" },
  240. { "tx_collisions" },
  241. { "tx_xon_sent" },
  242. { "tx_xoff_sent" },
  243. { "tx_flow_control" },
  244. { "tx_mac_errors" },
  245. { "tx_single_collisions" },
  246. { "tx_mult_collisions" },
  247. { "tx_deferred" },
  248. { "tx_excessive_collisions" },
  249. { "tx_late_collisions" },
  250. { "tx_collide_2times" },
  251. { "tx_collide_3times" },
  252. { "tx_collide_4times" },
  253. { "tx_collide_5times" },
  254. { "tx_collide_6times" },
  255. { "tx_collide_7times" },
  256. { "tx_collide_8times" },
  257. { "tx_collide_9times" },
  258. { "tx_collide_10times" },
  259. { "tx_collide_11times" },
  260. { "tx_collide_12times" },
  261. { "tx_collide_13times" },
  262. { "tx_collide_14times" },
  263. { "tx_collide_15times" },
  264. { "tx_ucast_packets" },
  265. { "tx_mcast_packets" },
  266. { "tx_bcast_packets" },
  267. { "tx_carrier_sense_errors" },
  268. { "tx_discards" },
  269. { "tx_errors" },
  270. { "dma_writeq_full" },
  271. { "dma_write_prioq_full" },
  272. { "rxbds_empty" },
  273. { "rx_discards" },
  274. { "rx_errors" },
  275. { "rx_threshold_hit" },
  276. { "dma_readq_full" },
  277. { "dma_read_prioq_full" },
  278. { "tx_comp_queue_full" },
  279. { "ring_set_send_prod_index" },
  280. { "ring_status_update" },
  281. { "nic_irqs" },
  282. { "nic_avoided_irqs" },
  283. { "nic_tx_threshold_hit" }
  284. };
  285. static const struct {
  286. const char string[ETH_GSTRING_LEN];
  287. } ethtool_test_keys[TG3_NUM_TEST] = {
  288. { "nvram test (online) " },
  289. { "link test (online) " },
  290. { "register test (offline)" },
  291. { "memory test (offline)" },
  292. { "loopback test (offline)" },
  293. { "interrupt test (offline)" },
  294. };
  295. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  296. {
  297. writel(val, tp->regs + off);
  298. }
  299. static u32 tg3_read32(struct tg3 *tp, u32 off)
  300. {
  301. return (readl(tp->regs + off));
  302. }
  303. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->aperegs + off);
  306. }
  307. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->aperegs + off));
  310. }
  311. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. unsigned long flags;
  314. spin_lock_irqsave(&tp->indirect_lock, flags);
  315. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  316. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  317. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  318. }
  319. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. writel(val, tp->regs + off);
  322. readl(tp->regs + off);
  323. }
  324. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  325. {
  326. unsigned long flags;
  327. u32 val;
  328. spin_lock_irqsave(&tp->indirect_lock, flags);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  330. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  331. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  332. return val;
  333. }
  334. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  335. {
  336. unsigned long flags;
  337. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  339. TG3_64BIT_REG_LOW, val);
  340. return;
  341. }
  342. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  343. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  344. TG3_64BIT_REG_LOW, val);
  345. return;
  346. }
  347. spin_lock_irqsave(&tp->indirect_lock, flags);
  348. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  349. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  350. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  351. /* In indirect mode when disabling interrupts, we also need
  352. * to clear the interrupt bit in the GRC local ctrl register.
  353. */
  354. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  355. (val == 0x1)) {
  356. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  357. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  358. }
  359. }
  360. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  361. {
  362. unsigned long flags;
  363. u32 val;
  364. spin_lock_irqsave(&tp->indirect_lock, flags);
  365. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  366. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  367. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  368. return val;
  369. }
  370. /* usec_wait specifies the wait time in usec when writing to certain registers
  371. * where it is unsafe to read back the register without some delay.
  372. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  373. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  374. */
  375. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  376. {
  377. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  378. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  379. /* Non-posted methods */
  380. tp->write32(tp, off, val);
  381. else {
  382. /* Posted method */
  383. tg3_write32(tp, off, val);
  384. if (usec_wait)
  385. udelay(usec_wait);
  386. tp->read32(tp, off);
  387. }
  388. /* Wait again after the read for the posted method to guarantee that
  389. * the wait time is met.
  390. */
  391. if (usec_wait)
  392. udelay(usec_wait);
  393. }
  394. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  395. {
  396. tp->write32_mbox(tp, off, val);
  397. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  398. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  399. tp->read32_mbox(tp, off);
  400. }
  401. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. void __iomem *mbox = tp->regs + off;
  404. writel(val, mbox);
  405. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  406. writel(val, mbox);
  407. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  408. readl(mbox);
  409. }
  410. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  411. {
  412. return (readl(tp->regs + off + GRCMBOX_BASE));
  413. }
  414. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. writel(val, tp->regs + off + GRCMBOX_BASE);
  417. }
  418. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  419. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  420. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  421. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  422. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  423. #define tw32(reg,val) tp->write32(tp, reg, val)
  424. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  425. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  426. #define tr32(reg) tp->read32(tp, reg)
  427. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  428. {
  429. unsigned long flags;
  430. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  431. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  432. return;
  433. spin_lock_irqsave(&tp->indirect_lock, flags);
  434. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  435. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  436. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  437. /* Always leave this as zero. */
  438. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  439. } else {
  440. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  441. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  442. /* Always leave this as zero. */
  443. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  444. }
  445. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  446. }
  447. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  448. {
  449. unsigned long flags;
  450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  451. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  452. *val = 0;
  453. return;
  454. }
  455. spin_lock_irqsave(&tp->indirect_lock, flags);
  456. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  458. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  459. /* Always leave this as zero. */
  460. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  461. } else {
  462. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  463. *val = tr32(TG3PCI_MEM_WIN_DATA);
  464. /* Always leave this as zero. */
  465. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  466. }
  467. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  468. }
  469. static void tg3_ape_lock_init(struct tg3 *tp)
  470. {
  471. int i;
  472. /* Make sure the driver hasn't any stale locks. */
  473. for (i = 0; i < 8; i++)
  474. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  475. APE_LOCK_GRANT_DRIVER);
  476. }
  477. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  478. {
  479. int i, off;
  480. int ret = 0;
  481. u32 status;
  482. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  483. return 0;
  484. switch (locknum) {
  485. case TG3_APE_LOCK_GRC:
  486. case TG3_APE_LOCK_MEM:
  487. break;
  488. default:
  489. return -EINVAL;
  490. }
  491. off = 4 * locknum;
  492. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  493. /* Wait for up to 1 millisecond to acquire lock. */
  494. for (i = 0; i < 100; i++) {
  495. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  496. if (status == APE_LOCK_GRANT_DRIVER)
  497. break;
  498. udelay(10);
  499. }
  500. if (status != APE_LOCK_GRANT_DRIVER) {
  501. /* Revoke the lock request. */
  502. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  503. APE_LOCK_GRANT_DRIVER);
  504. ret = -EBUSY;
  505. }
  506. return ret;
  507. }
  508. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  509. {
  510. int off;
  511. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  512. return;
  513. switch (locknum) {
  514. case TG3_APE_LOCK_GRC:
  515. case TG3_APE_LOCK_MEM:
  516. break;
  517. default:
  518. return;
  519. }
  520. off = 4 * locknum;
  521. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  522. }
  523. static void tg3_disable_ints(struct tg3 *tp)
  524. {
  525. tw32(TG3PCI_MISC_HOST_CTRL,
  526. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  528. }
  529. static inline void tg3_cond_int(struct tg3 *tp)
  530. {
  531. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  532. (tp->hw_status->status & SD_STATUS_UPDATED))
  533. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  534. else
  535. tw32(HOSTCC_MODE, tp->coalesce_mode |
  536. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  537. }
  538. static void tg3_enable_ints(struct tg3 *tp)
  539. {
  540. tp->irq_sync = 0;
  541. wmb();
  542. tw32(TG3PCI_MISC_HOST_CTRL,
  543. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  544. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  545. (tp->last_tag << 24));
  546. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  547. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  548. (tp->last_tag << 24));
  549. tg3_cond_int(tp);
  550. }
  551. static inline unsigned int tg3_has_work(struct tg3 *tp)
  552. {
  553. struct tg3_hw_status *sblk = tp->hw_status;
  554. unsigned int work_exists = 0;
  555. /* check for phy events */
  556. if (!(tp->tg3_flags &
  557. (TG3_FLAG_USE_LINKCHG_REG |
  558. TG3_FLAG_POLL_SERDES))) {
  559. if (sblk->status & SD_STATUS_LINK_CHG)
  560. work_exists = 1;
  561. }
  562. /* check for RX/TX work to do */
  563. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  564. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  565. work_exists = 1;
  566. return work_exists;
  567. }
  568. /* tg3_restart_ints
  569. * similar to tg3_enable_ints, but it accurately determines whether there
  570. * is new work pending and can return without flushing the PIO write
  571. * which reenables interrupts
  572. */
  573. static void tg3_restart_ints(struct tg3 *tp)
  574. {
  575. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  576. tp->last_tag << 24);
  577. mmiowb();
  578. /* When doing tagged status, this work check is unnecessary.
  579. * The last_tag we write above tells the chip which piece of
  580. * work we've completed.
  581. */
  582. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  583. tg3_has_work(tp))
  584. tw32(HOSTCC_MODE, tp->coalesce_mode |
  585. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  586. }
  587. static inline void tg3_netif_stop(struct tg3 *tp)
  588. {
  589. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  590. napi_disable(&tp->napi);
  591. netif_tx_disable(tp->dev);
  592. }
  593. static inline void tg3_netif_start(struct tg3 *tp)
  594. {
  595. netif_wake_queue(tp->dev);
  596. /* NOTE: unconditional netif_wake_queue is only appropriate
  597. * so long as all callers are assured to have free tx slots
  598. * (such as after tg3_init_hw)
  599. */
  600. napi_enable(&tp->napi);
  601. tp->hw_status->status |= SD_STATUS_UPDATED;
  602. tg3_enable_ints(tp);
  603. }
  604. static void tg3_switch_clocks(struct tg3 *tp)
  605. {
  606. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  607. u32 orig_clock_ctrl;
  608. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  609. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  610. return;
  611. orig_clock_ctrl = clock_ctrl;
  612. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  613. CLOCK_CTRL_CLKRUN_OENABLE |
  614. 0x1f);
  615. tp->pci_clock_ctrl = clock_ctrl;
  616. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  617. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  618. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  619. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  620. }
  621. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  622. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  623. clock_ctrl |
  624. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  625. 40);
  626. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  627. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  628. 40);
  629. }
  630. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  631. }
  632. #define PHY_BUSY_LOOPS 5000
  633. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  634. {
  635. u32 frame_val;
  636. unsigned int loops;
  637. int ret;
  638. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  639. tw32_f(MAC_MI_MODE,
  640. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  641. udelay(80);
  642. }
  643. *val = 0x0;
  644. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  645. MI_COM_PHY_ADDR_MASK);
  646. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  647. MI_COM_REG_ADDR_MASK);
  648. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  649. tw32_f(MAC_MI_COM, frame_val);
  650. loops = PHY_BUSY_LOOPS;
  651. while (loops != 0) {
  652. udelay(10);
  653. frame_val = tr32(MAC_MI_COM);
  654. if ((frame_val & MI_COM_BUSY) == 0) {
  655. udelay(5);
  656. frame_val = tr32(MAC_MI_COM);
  657. break;
  658. }
  659. loops -= 1;
  660. }
  661. ret = -EBUSY;
  662. if (loops != 0) {
  663. *val = frame_val & MI_COM_DATA_MASK;
  664. ret = 0;
  665. }
  666. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  667. tw32_f(MAC_MI_MODE, tp->mi_mode);
  668. udelay(80);
  669. }
  670. return ret;
  671. }
  672. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  673. {
  674. u32 frame_val;
  675. unsigned int loops;
  676. int ret;
  677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  678. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  679. return 0;
  680. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  681. tw32_f(MAC_MI_MODE,
  682. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  683. udelay(80);
  684. }
  685. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  686. MI_COM_PHY_ADDR_MASK);
  687. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  688. MI_COM_REG_ADDR_MASK);
  689. frame_val |= (val & MI_COM_DATA_MASK);
  690. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  691. tw32_f(MAC_MI_COM, frame_val);
  692. loops = PHY_BUSY_LOOPS;
  693. while (loops != 0) {
  694. udelay(10);
  695. frame_val = tr32(MAC_MI_COM);
  696. if ((frame_val & MI_COM_BUSY) == 0) {
  697. udelay(5);
  698. frame_val = tr32(MAC_MI_COM);
  699. break;
  700. }
  701. loops -= 1;
  702. }
  703. ret = -EBUSY;
  704. if (loops != 0)
  705. ret = 0;
  706. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  707. tw32_f(MAC_MI_MODE, tp->mi_mode);
  708. udelay(80);
  709. }
  710. return ret;
  711. }
  712. static int tg3_bmcr_reset(struct tg3 *tp)
  713. {
  714. u32 phy_control;
  715. int limit, err;
  716. /* OK, reset it, and poll the BMCR_RESET bit until it
  717. * clears or we time out.
  718. */
  719. phy_control = BMCR_RESET;
  720. err = tg3_writephy(tp, MII_BMCR, phy_control);
  721. if (err != 0)
  722. return -EBUSY;
  723. limit = 5000;
  724. while (limit--) {
  725. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  726. if (err != 0)
  727. return -EBUSY;
  728. if ((phy_control & BMCR_RESET) == 0) {
  729. udelay(40);
  730. break;
  731. }
  732. udelay(10);
  733. }
  734. if (limit < 0)
  735. return -EBUSY;
  736. return 0;
  737. }
  738. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  739. {
  740. struct tg3 *tp = bp->priv;
  741. u32 val;
  742. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  743. return -EAGAIN;
  744. if (tg3_readphy(tp, reg, &val))
  745. return -EIO;
  746. return val;
  747. }
  748. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  749. {
  750. struct tg3 *tp = bp->priv;
  751. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  752. return -EAGAIN;
  753. if (tg3_writephy(tp, reg, val))
  754. return -EIO;
  755. return 0;
  756. }
  757. static int tg3_mdio_reset(struct mii_bus *bp)
  758. {
  759. return 0;
  760. }
  761. static void tg3_mdio_config_5785(struct tg3 *tp)
  762. {
  763. u32 val;
  764. struct phy_device *phydev;
  765. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  766. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  767. case TG3_PHY_ID_BCM50610:
  768. val = MAC_PHYCFG2_50610_LED_MODES;
  769. break;
  770. case TG3_PHY_ID_BCMAC131:
  771. val = MAC_PHYCFG2_AC131_LED_MODES;
  772. break;
  773. case TG3_PHY_ID_RTL8211C:
  774. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  775. break;
  776. case TG3_PHY_ID_RTL8201E:
  777. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  778. break;
  779. default:
  780. return;
  781. }
  782. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  783. tw32(MAC_PHYCFG2, val);
  784. val = tr32(MAC_PHYCFG1);
  785. val &= ~(MAC_PHYCFG1_RGMII_INT |
  786. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  787. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  788. tw32(MAC_PHYCFG1, val);
  789. return;
  790. }
  791. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  792. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  793. MAC_PHYCFG2_FMODE_MASK_MASK |
  794. MAC_PHYCFG2_GMODE_MASK_MASK |
  795. MAC_PHYCFG2_ACT_MASK_MASK |
  796. MAC_PHYCFG2_QUAL_MASK_MASK |
  797. MAC_PHYCFG2_INBAND_ENABLE;
  798. tw32(MAC_PHYCFG2, val);
  799. val = tr32(MAC_PHYCFG1);
  800. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  801. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  802. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  803. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  804. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  805. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  806. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  807. }
  808. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  809. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  810. tw32(MAC_PHYCFG1, val);
  811. val = tr32(MAC_EXT_RGMII_MODE);
  812. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  813. MAC_RGMII_MODE_RX_QUALITY |
  814. MAC_RGMII_MODE_RX_ACTIVITY |
  815. MAC_RGMII_MODE_RX_ENG_DET |
  816. MAC_RGMII_MODE_TX_ENABLE |
  817. MAC_RGMII_MODE_TX_LOWPWR |
  818. MAC_RGMII_MODE_TX_RESET);
  819. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  820. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  821. val |= MAC_RGMII_MODE_RX_INT_B |
  822. MAC_RGMII_MODE_RX_QUALITY |
  823. MAC_RGMII_MODE_RX_ACTIVITY |
  824. MAC_RGMII_MODE_RX_ENG_DET;
  825. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  826. val |= MAC_RGMII_MODE_TX_ENABLE |
  827. MAC_RGMII_MODE_TX_LOWPWR |
  828. MAC_RGMII_MODE_TX_RESET;
  829. }
  830. tw32(MAC_EXT_RGMII_MODE, val);
  831. }
  832. static void tg3_mdio_start(struct tg3 *tp)
  833. {
  834. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  835. mutex_lock(&tp->mdio_bus->mdio_lock);
  836. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  837. mutex_unlock(&tp->mdio_bus->mdio_lock);
  838. }
  839. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  840. tw32_f(MAC_MI_MODE, tp->mi_mode);
  841. udelay(80);
  842. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  844. tg3_mdio_config_5785(tp);
  845. }
  846. static void tg3_mdio_stop(struct tg3 *tp)
  847. {
  848. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  849. mutex_lock(&tp->mdio_bus->mdio_lock);
  850. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  851. mutex_unlock(&tp->mdio_bus->mdio_lock);
  852. }
  853. }
  854. static int tg3_mdio_init(struct tg3 *tp)
  855. {
  856. int i;
  857. u32 reg;
  858. struct phy_device *phydev;
  859. tg3_mdio_start(tp);
  860. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  861. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  862. return 0;
  863. tp->mdio_bus = mdiobus_alloc();
  864. if (tp->mdio_bus == NULL)
  865. return -ENOMEM;
  866. tp->mdio_bus->name = "tg3 mdio bus";
  867. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  868. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  869. tp->mdio_bus->priv = tp;
  870. tp->mdio_bus->parent = &tp->pdev->dev;
  871. tp->mdio_bus->read = &tg3_mdio_read;
  872. tp->mdio_bus->write = &tg3_mdio_write;
  873. tp->mdio_bus->reset = &tg3_mdio_reset;
  874. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  875. tp->mdio_bus->irq = &tp->mdio_irq[0];
  876. for (i = 0; i < PHY_MAX_ADDR; i++)
  877. tp->mdio_bus->irq[i] = PHY_POLL;
  878. /* The bus registration will look for all the PHYs on the mdio bus.
  879. * Unfortunately, it does not ensure the PHY is powered up before
  880. * accessing the PHY ID registers. A chip reset is the
  881. * quickest way to bring the device back to an operational state..
  882. */
  883. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  884. tg3_bmcr_reset(tp);
  885. i = mdiobus_register(tp->mdio_bus);
  886. if (i) {
  887. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  888. tp->dev->name, i);
  889. mdiobus_free(tp->mdio_bus);
  890. return i;
  891. }
  892. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  893. if (!phydev || !phydev->drv) {
  894. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  895. mdiobus_unregister(tp->mdio_bus);
  896. mdiobus_free(tp->mdio_bus);
  897. return -ENODEV;
  898. }
  899. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  900. case TG3_PHY_ID_BCM57780:
  901. phydev->interface = PHY_INTERFACE_MODE_GMII;
  902. break;
  903. case TG3_PHY_ID_BCM50610:
  904. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  905. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  906. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  907. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  908. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  909. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  910. /* fallthru */
  911. case TG3_PHY_ID_RTL8211C:
  912. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  913. break;
  914. case TG3_PHY_ID_RTL8201E:
  915. case TG3_PHY_ID_BCMAC131:
  916. phydev->interface = PHY_INTERFACE_MODE_MII;
  917. break;
  918. }
  919. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  921. tg3_mdio_config_5785(tp);
  922. return 0;
  923. }
  924. static void tg3_mdio_fini(struct tg3 *tp)
  925. {
  926. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  927. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  928. mdiobus_unregister(tp->mdio_bus);
  929. mdiobus_free(tp->mdio_bus);
  930. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  931. }
  932. }
  933. /* tp->lock is held. */
  934. static inline void tg3_generate_fw_event(struct tg3 *tp)
  935. {
  936. u32 val;
  937. val = tr32(GRC_RX_CPU_EVENT);
  938. val |= GRC_RX_CPU_DRIVER_EVENT;
  939. tw32_f(GRC_RX_CPU_EVENT, val);
  940. tp->last_event_jiffies = jiffies;
  941. }
  942. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  943. /* tp->lock is held. */
  944. static void tg3_wait_for_event_ack(struct tg3 *tp)
  945. {
  946. int i;
  947. unsigned int delay_cnt;
  948. long time_remain;
  949. /* If enough time has passed, no wait is necessary. */
  950. time_remain = (long)(tp->last_event_jiffies + 1 +
  951. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  952. (long)jiffies;
  953. if (time_remain < 0)
  954. return;
  955. /* Check if we can shorten the wait time. */
  956. delay_cnt = jiffies_to_usecs(time_remain);
  957. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  958. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  959. delay_cnt = (delay_cnt >> 3) + 1;
  960. for (i = 0; i < delay_cnt; i++) {
  961. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  962. break;
  963. udelay(8);
  964. }
  965. }
  966. /* tp->lock is held. */
  967. static void tg3_ump_link_report(struct tg3 *tp)
  968. {
  969. u32 reg;
  970. u32 val;
  971. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  972. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  973. return;
  974. tg3_wait_for_event_ack(tp);
  975. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  976. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  977. val = 0;
  978. if (!tg3_readphy(tp, MII_BMCR, &reg))
  979. val = reg << 16;
  980. if (!tg3_readphy(tp, MII_BMSR, &reg))
  981. val |= (reg & 0xffff);
  982. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  983. val = 0;
  984. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  985. val = reg << 16;
  986. if (!tg3_readphy(tp, MII_LPA, &reg))
  987. val |= (reg & 0xffff);
  988. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  989. val = 0;
  990. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  991. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  992. val = reg << 16;
  993. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  994. val |= (reg & 0xffff);
  995. }
  996. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  997. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  998. val = reg << 16;
  999. else
  1000. val = 0;
  1001. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1002. tg3_generate_fw_event(tp);
  1003. }
  1004. static void tg3_link_report(struct tg3 *tp)
  1005. {
  1006. if (!netif_carrier_ok(tp->dev)) {
  1007. if (netif_msg_link(tp))
  1008. printk(KERN_INFO PFX "%s: Link is down.\n",
  1009. tp->dev->name);
  1010. tg3_ump_link_report(tp);
  1011. } else if (netif_msg_link(tp)) {
  1012. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1013. tp->dev->name,
  1014. (tp->link_config.active_speed == SPEED_1000 ?
  1015. 1000 :
  1016. (tp->link_config.active_speed == SPEED_100 ?
  1017. 100 : 10)),
  1018. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1019. "full" : "half"));
  1020. printk(KERN_INFO PFX
  1021. "%s: Flow control is %s for TX and %s for RX.\n",
  1022. tp->dev->name,
  1023. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1024. "on" : "off",
  1025. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1026. "on" : "off");
  1027. tg3_ump_link_report(tp);
  1028. }
  1029. }
  1030. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1031. {
  1032. u16 miireg;
  1033. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1034. miireg = ADVERTISE_PAUSE_CAP;
  1035. else if (flow_ctrl & FLOW_CTRL_TX)
  1036. miireg = ADVERTISE_PAUSE_ASYM;
  1037. else if (flow_ctrl & FLOW_CTRL_RX)
  1038. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1039. else
  1040. miireg = 0;
  1041. return miireg;
  1042. }
  1043. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1044. {
  1045. u16 miireg;
  1046. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1047. miireg = ADVERTISE_1000XPAUSE;
  1048. else if (flow_ctrl & FLOW_CTRL_TX)
  1049. miireg = ADVERTISE_1000XPSE_ASYM;
  1050. else if (flow_ctrl & FLOW_CTRL_RX)
  1051. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1052. else
  1053. miireg = 0;
  1054. return miireg;
  1055. }
  1056. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1057. {
  1058. u8 cap = 0;
  1059. if (lcladv & ADVERTISE_1000XPAUSE) {
  1060. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1061. if (rmtadv & LPA_1000XPAUSE)
  1062. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1063. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1064. cap = FLOW_CTRL_RX;
  1065. } else {
  1066. if (rmtadv & LPA_1000XPAUSE)
  1067. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1068. }
  1069. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1070. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1071. cap = FLOW_CTRL_TX;
  1072. }
  1073. return cap;
  1074. }
  1075. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1076. {
  1077. u8 autoneg;
  1078. u8 flowctrl = 0;
  1079. u32 old_rx_mode = tp->rx_mode;
  1080. u32 old_tx_mode = tp->tx_mode;
  1081. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1082. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1083. else
  1084. autoneg = tp->link_config.autoneg;
  1085. if (autoneg == AUTONEG_ENABLE &&
  1086. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1087. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1088. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1089. else
  1090. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1091. } else
  1092. flowctrl = tp->link_config.flowctrl;
  1093. tp->link_config.active_flowctrl = flowctrl;
  1094. if (flowctrl & FLOW_CTRL_RX)
  1095. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1096. else
  1097. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1098. if (old_rx_mode != tp->rx_mode)
  1099. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1100. if (flowctrl & FLOW_CTRL_TX)
  1101. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1102. else
  1103. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1104. if (old_tx_mode != tp->tx_mode)
  1105. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1106. }
  1107. static void tg3_adjust_link(struct net_device *dev)
  1108. {
  1109. u8 oldflowctrl, linkmesg = 0;
  1110. u32 mac_mode, lcl_adv, rmt_adv;
  1111. struct tg3 *tp = netdev_priv(dev);
  1112. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1113. spin_lock(&tp->lock);
  1114. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1115. MAC_MODE_HALF_DUPLEX);
  1116. oldflowctrl = tp->link_config.active_flowctrl;
  1117. if (phydev->link) {
  1118. lcl_adv = 0;
  1119. rmt_adv = 0;
  1120. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1121. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1122. else
  1123. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1124. if (phydev->duplex == DUPLEX_HALF)
  1125. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1126. else {
  1127. lcl_adv = tg3_advert_flowctrl_1000T(
  1128. tp->link_config.flowctrl);
  1129. if (phydev->pause)
  1130. rmt_adv = LPA_PAUSE_CAP;
  1131. if (phydev->asym_pause)
  1132. rmt_adv |= LPA_PAUSE_ASYM;
  1133. }
  1134. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1135. } else
  1136. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1137. if (mac_mode != tp->mac_mode) {
  1138. tp->mac_mode = mac_mode;
  1139. tw32_f(MAC_MODE, tp->mac_mode);
  1140. udelay(40);
  1141. }
  1142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1143. if (phydev->speed == SPEED_10)
  1144. tw32(MAC_MI_STAT,
  1145. MAC_MI_STAT_10MBPS_MODE |
  1146. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1147. else
  1148. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1149. }
  1150. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1151. tw32(MAC_TX_LENGTHS,
  1152. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1153. (6 << TX_LENGTHS_IPG_SHIFT) |
  1154. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1155. else
  1156. tw32(MAC_TX_LENGTHS,
  1157. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1158. (6 << TX_LENGTHS_IPG_SHIFT) |
  1159. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1160. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1161. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1162. phydev->speed != tp->link_config.active_speed ||
  1163. phydev->duplex != tp->link_config.active_duplex ||
  1164. oldflowctrl != tp->link_config.active_flowctrl)
  1165. linkmesg = 1;
  1166. tp->link_config.active_speed = phydev->speed;
  1167. tp->link_config.active_duplex = phydev->duplex;
  1168. spin_unlock(&tp->lock);
  1169. if (linkmesg)
  1170. tg3_link_report(tp);
  1171. }
  1172. static int tg3_phy_init(struct tg3 *tp)
  1173. {
  1174. struct phy_device *phydev;
  1175. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1176. return 0;
  1177. /* Bring the PHY back to a known state. */
  1178. tg3_bmcr_reset(tp);
  1179. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1180. /* Attach the MAC to the PHY. */
  1181. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1182. phydev->dev_flags, phydev->interface);
  1183. if (IS_ERR(phydev)) {
  1184. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1185. return PTR_ERR(phydev);
  1186. }
  1187. /* Mask with MAC supported features. */
  1188. switch (phydev->interface) {
  1189. case PHY_INTERFACE_MODE_GMII:
  1190. case PHY_INTERFACE_MODE_RGMII:
  1191. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1192. phydev->supported &= (PHY_GBIT_FEATURES |
  1193. SUPPORTED_Pause |
  1194. SUPPORTED_Asym_Pause);
  1195. break;
  1196. }
  1197. /* fallthru */
  1198. case PHY_INTERFACE_MODE_MII:
  1199. phydev->supported &= (PHY_BASIC_FEATURES |
  1200. SUPPORTED_Pause |
  1201. SUPPORTED_Asym_Pause);
  1202. break;
  1203. default:
  1204. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1205. return -EINVAL;
  1206. }
  1207. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1208. phydev->advertising = phydev->supported;
  1209. return 0;
  1210. }
  1211. static void tg3_phy_start(struct tg3 *tp)
  1212. {
  1213. struct phy_device *phydev;
  1214. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1215. return;
  1216. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1217. if (tp->link_config.phy_is_low_power) {
  1218. tp->link_config.phy_is_low_power = 0;
  1219. phydev->speed = tp->link_config.orig_speed;
  1220. phydev->duplex = tp->link_config.orig_duplex;
  1221. phydev->autoneg = tp->link_config.orig_autoneg;
  1222. phydev->advertising = tp->link_config.orig_advertising;
  1223. }
  1224. phy_start(phydev);
  1225. phy_start_aneg(phydev);
  1226. }
  1227. static void tg3_phy_stop(struct tg3 *tp)
  1228. {
  1229. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1230. return;
  1231. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1232. }
  1233. static void tg3_phy_fini(struct tg3 *tp)
  1234. {
  1235. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1236. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1237. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1238. }
  1239. }
  1240. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1241. {
  1242. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1243. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1244. }
  1245. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1246. {
  1247. u32 reg;
  1248. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  1250. return;
  1251. reg = MII_TG3_MISC_SHDW_WREN |
  1252. MII_TG3_MISC_SHDW_SCR5_SEL |
  1253. MII_TG3_MISC_SHDW_SCR5_LPED |
  1254. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1255. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1256. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1257. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1258. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1259. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1260. reg = MII_TG3_MISC_SHDW_WREN |
  1261. MII_TG3_MISC_SHDW_APD_SEL |
  1262. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1263. if (enable)
  1264. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1265. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1266. }
  1267. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1268. {
  1269. u32 phy;
  1270. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1271. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1272. return;
  1273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1274. u32 ephy;
  1275. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1276. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1277. tg3_writephy(tp, MII_TG3_FET_TEST,
  1278. ephy | MII_TG3_FET_SHADOW_EN);
  1279. if (!tg3_readphy(tp, reg, &phy)) {
  1280. if (enable)
  1281. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1282. else
  1283. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1284. tg3_writephy(tp, reg, phy);
  1285. }
  1286. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1287. }
  1288. } else {
  1289. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1290. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1291. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1292. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1293. if (enable)
  1294. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1295. else
  1296. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1297. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1298. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1299. }
  1300. }
  1301. }
  1302. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1303. {
  1304. u32 val;
  1305. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1306. return;
  1307. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1308. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1309. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1310. (val | (1 << 15) | (1 << 4)));
  1311. }
  1312. static void tg3_phy_apply_otp(struct tg3 *tp)
  1313. {
  1314. u32 otp, phy;
  1315. if (!tp->phy_otp)
  1316. return;
  1317. otp = tp->phy_otp;
  1318. /* Enable SM_DSP clock and tx 6dB coding. */
  1319. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1320. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1321. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1322. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1323. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1324. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1325. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1326. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1327. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1328. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1329. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1330. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1331. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1332. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1333. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1334. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1335. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1336. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1337. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1338. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1339. /* Turn off SM_DSP clock. */
  1340. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1341. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1342. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1343. }
  1344. static int tg3_wait_macro_done(struct tg3 *tp)
  1345. {
  1346. int limit = 100;
  1347. while (limit--) {
  1348. u32 tmp32;
  1349. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1350. if ((tmp32 & 0x1000) == 0)
  1351. break;
  1352. }
  1353. }
  1354. if (limit < 0)
  1355. return -EBUSY;
  1356. return 0;
  1357. }
  1358. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1359. {
  1360. static const u32 test_pat[4][6] = {
  1361. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1362. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1363. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1364. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1365. };
  1366. int chan;
  1367. for (chan = 0; chan < 4; chan++) {
  1368. int i;
  1369. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1370. (chan * 0x2000) | 0x0200);
  1371. tg3_writephy(tp, 0x16, 0x0002);
  1372. for (i = 0; i < 6; i++)
  1373. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1374. test_pat[chan][i]);
  1375. tg3_writephy(tp, 0x16, 0x0202);
  1376. if (tg3_wait_macro_done(tp)) {
  1377. *resetp = 1;
  1378. return -EBUSY;
  1379. }
  1380. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1381. (chan * 0x2000) | 0x0200);
  1382. tg3_writephy(tp, 0x16, 0x0082);
  1383. if (tg3_wait_macro_done(tp)) {
  1384. *resetp = 1;
  1385. return -EBUSY;
  1386. }
  1387. tg3_writephy(tp, 0x16, 0x0802);
  1388. if (tg3_wait_macro_done(tp)) {
  1389. *resetp = 1;
  1390. return -EBUSY;
  1391. }
  1392. for (i = 0; i < 6; i += 2) {
  1393. u32 low, high;
  1394. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1395. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1396. tg3_wait_macro_done(tp)) {
  1397. *resetp = 1;
  1398. return -EBUSY;
  1399. }
  1400. low &= 0x7fff;
  1401. high &= 0x000f;
  1402. if (low != test_pat[chan][i] ||
  1403. high != test_pat[chan][i+1]) {
  1404. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1405. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1406. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1407. return -EBUSY;
  1408. }
  1409. }
  1410. }
  1411. return 0;
  1412. }
  1413. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1414. {
  1415. int chan;
  1416. for (chan = 0; chan < 4; chan++) {
  1417. int i;
  1418. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1419. (chan * 0x2000) | 0x0200);
  1420. tg3_writephy(tp, 0x16, 0x0002);
  1421. for (i = 0; i < 6; i++)
  1422. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1423. tg3_writephy(tp, 0x16, 0x0202);
  1424. if (tg3_wait_macro_done(tp))
  1425. return -EBUSY;
  1426. }
  1427. return 0;
  1428. }
  1429. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1430. {
  1431. u32 reg32, phy9_orig;
  1432. int retries, do_phy_reset, err;
  1433. retries = 10;
  1434. do_phy_reset = 1;
  1435. do {
  1436. if (do_phy_reset) {
  1437. err = tg3_bmcr_reset(tp);
  1438. if (err)
  1439. return err;
  1440. do_phy_reset = 0;
  1441. }
  1442. /* Disable transmitter and interrupt. */
  1443. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1444. continue;
  1445. reg32 |= 0x3000;
  1446. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1447. /* Set full-duplex, 1000 mbps. */
  1448. tg3_writephy(tp, MII_BMCR,
  1449. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1450. /* Set to master mode. */
  1451. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1452. continue;
  1453. tg3_writephy(tp, MII_TG3_CTRL,
  1454. (MII_TG3_CTRL_AS_MASTER |
  1455. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1456. /* Enable SM_DSP_CLOCK and 6dB. */
  1457. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1458. /* Block the PHY control access. */
  1459. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1460. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1461. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1462. if (!err)
  1463. break;
  1464. } while (--retries);
  1465. err = tg3_phy_reset_chanpat(tp);
  1466. if (err)
  1467. return err;
  1468. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1469. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1470. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1471. tg3_writephy(tp, 0x16, 0x0000);
  1472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1474. /* Set Extended packet length bit for jumbo frames */
  1475. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1476. }
  1477. else {
  1478. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1479. }
  1480. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1481. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1482. reg32 &= ~0x3000;
  1483. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1484. } else if (!err)
  1485. err = -EBUSY;
  1486. return err;
  1487. }
  1488. /* This will reset the tigon3 PHY if there is no valid
  1489. * link unless the FORCE argument is non-zero.
  1490. */
  1491. static int tg3_phy_reset(struct tg3 *tp)
  1492. {
  1493. u32 cpmuctrl;
  1494. u32 phy_status;
  1495. int err;
  1496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1497. u32 val;
  1498. val = tr32(GRC_MISC_CFG);
  1499. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1500. udelay(40);
  1501. }
  1502. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1503. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1504. if (err != 0)
  1505. return -EBUSY;
  1506. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1507. netif_carrier_off(tp->dev);
  1508. tg3_link_report(tp);
  1509. }
  1510. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1511. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1513. err = tg3_phy_reset_5703_4_5(tp);
  1514. if (err)
  1515. return err;
  1516. goto out;
  1517. }
  1518. cpmuctrl = 0;
  1519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1520. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1521. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1522. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1523. tw32(TG3_CPMU_CTRL,
  1524. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1525. }
  1526. err = tg3_bmcr_reset(tp);
  1527. if (err)
  1528. return err;
  1529. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1530. u32 phy;
  1531. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1532. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1533. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1534. }
  1535. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1536. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1537. u32 val;
  1538. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1539. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1540. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1541. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1542. udelay(40);
  1543. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1544. }
  1545. }
  1546. tg3_phy_apply_otp(tp);
  1547. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1548. tg3_phy_toggle_apd(tp, true);
  1549. else
  1550. tg3_phy_toggle_apd(tp, false);
  1551. out:
  1552. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1553. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1554. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1555. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1556. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1557. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1558. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1559. }
  1560. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1561. tg3_writephy(tp, 0x1c, 0x8d68);
  1562. tg3_writephy(tp, 0x1c, 0x8d68);
  1563. }
  1564. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1565. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1566. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1567. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1568. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1569. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1570. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1571. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1572. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1573. }
  1574. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1575. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1576. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1577. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1578. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1579. tg3_writephy(tp, MII_TG3_TEST1,
  1580. MII_TG3_TEST1_TRIM_EN | 0x4);
  1581. } else
  1582. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1583. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1584. }
  1585. /* Set Extended packet length bit (bit 14) on all chips that */
  1586. /* support jumbo frames */
  1587. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1588. /* Cannot do read-modify-write on 5401 */
  1589. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1590. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1591. u32 phy_reg;
  1592. /* Set bit 14 with read-modify-write to preserve other bits */
  1593. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1594. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1595. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1596. }
  1597. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1598. * jumbo frames transmission.
  1599. */
  1600. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1601. u32 phy_reg;
  1602. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1603. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1604. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1605. }
  1606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1607. /* adjust output voltage */
  1608. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1609. }
  1610. tg3_phy_toggle_automdix(tp, 1);
  1611. tg3_phy_set_wirespeed(tp);
  1612. return 0;
  1613. }
  1614. static void tg3_frob_aux_power(struct tg3 *tp)
  1615. {
  1616. struct tg3 *tp_peer = tp;
  1617. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1618. return;
  1619. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1620. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1621. struct net_device *dev_peer;
  1622. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1623. /* remove_one() may have been run on the peer. */
  1624. if (!dev_peer)
  1625. tp_peer = tp;
  1626. else
  1627. tp_peer = netdev_priv(dev_peer);
  1628. }
  1629. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1630. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1631. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1632. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1635. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1636. (GRC_LCLCTRL_GPIO_OE0 |
  1637. GRC_LCLCTRL_GPIO_OE1 |
  1638. GRC_LCLCTRL_GPIO_OE2 |
  1639. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1640. GRC_LCLCTRL_GPIO_OUTPUT1),
  1641. 100);
  1642. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1643. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1644. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1645. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1646. GRC_LCLCTRL_GPIO_OE1 |
  1647. GRC_LCLCTRL_GPIO_OE2 |
  1648. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1649. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1650. tp->grc_local_ctrl;
  1651. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1652. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1653. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1654. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1655. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1656. } else {
  1657. u32 no_gpio2;
  1658. u32 grc_local_ctrl = 0;
  1659. if (tp_peer != tp &&
  1660. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1661. return;
  1662. /* Workaround to prevent overdrawing Amps. */
  1663. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1664. ASIC_REV_5714) {
  1665. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1666. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1667. grc_local_ctrl, 100);
  1668. }
  1669. /* On 5753 and variants, GPIO2 cannot be used. */
  1670. no_gpio2 = tp->nic_sram_data_cfg &
  1671. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1672. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1673. GRC_LCLCTRL_GPIO_OE1 |
  1674. GRC_LCLCTRL_GPIO_OE2 |
  1675. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1676. GRC_LCLCTRL_GPIO_OUTPUT2;
  1677. if (no_gpio2) {
  1678. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1679. GRC_LCLCTRL_GPIO_OUTPUT2);
  1680. }
  1681. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1682. grc_local_ctrl, 100);
  1683. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1684. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1685. grc_local_ctrl, 100);
  1686. if (!no_gpio2) {
  1687. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1688. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1689. grc_local_ctrl, 100);
  1690. }
  1691. }
  1692. } else {
  1693. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1694. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1695. if (tp_peer != tp &&
  1696. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1697. return;
  1698. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1699. (GRC_LCLCTRL_GPIO_OE1 |
  1700. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1701. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1702. GRC_LCLCTRL_GPIO_OE1, 100);
  1703. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1704. (GRC_LCLCTRL_GPIO_OE1 |
  1705. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1706. }
  1707. }
  1708. }
  1709. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1710. {
  1711. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1712. return 1;
  1713. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1714. if (speed != SPEED_10)
  1715. return 1;
  1716. } else if (speed == SPEED_10)
  1717. return 1;
  1718. return 0;
  1719. }
  1720. static int tg3_setup_phy(struct tg3 *, int);
  1721. #define RESET_KIND_SHUTDOWN 0
  1722. #define RESET_KIND_INIT 1
  1723. #define RESET_KIND_SUSPEND 2
  1724. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1725. static int tg3_halt_cpu(struct tg3 *, u32);
  1726. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1727. {
  1728. u32 val;
  1729. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1730. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1731. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1732. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1733. sg_dig_ctrl |=
  1734. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1735. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1736. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1737. }
  1738. return;
  1739. }
  1740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1741. tg3_bmcr_reset(tp);
  1742. val = tr32(GRC_MISC_CFG);
  1743. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1744. udelay(40);
  1745. return;
  1746. } else if (do_low_power) {
  1747. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1748. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1749. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1750. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1751. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1752. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1753. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1754. }
  1755. /* The PHY should not be powered down on some chips because
  1756. * of bugs.
  1757. */
  1758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1759. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1760. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1761. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1762. return;
  1763. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1764. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1765. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1766. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1767. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1768. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1769. }
  1770. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1771. }
  1772. /* tp->lock is held. */
  1773. static int tg3_nvram_lock(struct tg3 *tp)
  1774. {
  1775. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1776. int i;
  1777. if (tp->nvram_lock_cnt == 0) {
  1778. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1779. for (i = 0; i < 8000; i++) {
  1780. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1781. break;
  1782. udelay(20);
  1783. }
  1784. if (i == 8000) {
  1785. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1786. return -ENODEV;
  1787. }
  1788. }
  1789. tp->nvram_lock_cnt++;
  1790. }
  1791. return 0;
  1792. }
  1793. /* tp->lock is held. */
  1794. static void tg3_nvram_unlock(struct tg3 *tp)
  1795. {
  1796. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1797. if (tp->nvram_lock_cnt > 0)
  1798. tp->nvram_lock_cnt--;
  1799. if (tp->nvram_lock_cnt == 0)
  1800. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1801. }
  1802. }
  1803. /* tp->lock is held. */
  1804. static void tg3_enable_nvram_access(struct tg3 *tp)
  1805. {
  1806. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1807. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1808. u32 nvaccess = tr32(NVRAM_ACCESS);
  1809. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1810. }
  1811. }
  1812. /* tp->lock is held. */
  1813. static void tg3_disable_nvram_access(struct tg3 *tp)
  1814. {
  1815. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1816. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1817. u32 nvaccess = tr32(NVRAM_ACCESS);
  1818. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1819. }
  1820. }
  1821. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1822. u32 offset, u32 *val)
  1823. {
  1824. u32 tmp;
  1825. int i;
  1826. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1827. return -EINVAL;
  1828. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1829. EEPROM_ADDR_DEVID_MASK |
  1830. EEPROM_ADDR_READ);
  1831. tw32(GRC_EEPROM_ADDR,
  1832. tmp |
  1833. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1834. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1835. EEPROM_ADDR_ADDR_MASK) |
  1836. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1837. for (i = 0; i < 1000; i++) {
  1838. tmp = tr32(GRC_EEPROM_ADDR);
  1839. if (tmp & EEPROM_ADDR_COMPLETE)
  1840. break;
  1841. msleep(1);
  1842. }
  1843. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1844. return -EBUSY;
  1845. tmp = tr32(GRC_EEPROM_DATA);
  1846. /*
  1847. * The data will always be opposite the native endian
  1848. * format. Perform a blind byteswap to compensate.
  1849. */
  1850. *val = swab32(tmp);
  1851. return 0;
  1852. }
  1853. #define NVRAM_CMD_TIMEOUT 10000
  1854. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1855. {
  1856. int i;
  1857. tw32(NVRAM_CMD, nvram_cmd);
  1858. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1859. udelay(10);
  1860. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1861. udelay(10);
  1862. break;
  1863. }
  1864. }
  1865. if (i == NVRAM_CMD_TIMEOUT)
  1866. return -EBUSY;
  1867. return 0;
  1868. }
  1869. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1870. {
  1871. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1872. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1873. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1874. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1875. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1876. addr = ((addr / tp->nvram_pagesize) <<
  1877. ATMEL_AT45DB0X1B_PAGE_POS) +
  1878. (addr % tp->nvram_pagesize);
  1879. return addr;
  1880. }
  1881. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1882. {
  1883. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1884. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1885. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1886. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1887. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1888. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1889. tp->nvram_pagesize) +
  1890. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1891. return addr;
  1892. }
  1893. /* NOTE: Data read in from NVRAM is byteswapped according to
  1894. * the byteswapping settings for all other register accesses.
  1895. * tg3 devices are BE devices, so on a BE machine, the data
  1896. * returned will be exactly as it is seen in NVRAM. On a LE
  1897. * machine, the 32-bit value will be byteswapped.
  1898. */
  1899. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1900. {
  1901. int ret;
  1902. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1903. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1904. offset = tg3_nvram_phys_addr(tp, offset);
  1905. if (offset > NVRAM_ADDR_MSK)
  1906. return -EINVAL;
  1907. ret = tg3_nvram_lock(tp);
  1908. if (ret)
  1909. return ret;
  1910. tg3_enable_nvram_access(tp);
  1911. tw32(NVRAM_ADDR, offset);
  1912. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1913. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1914. if (ret == 0)
  1915. *val = tr32(NVRAM_RDDATA);
  1916. tg3_disable_nvram_access(tp);
  1917. tg3_nvram_unlock(tp);
  1918. return ret;
  1919. }
  1920. /* Ensures NVRAM data is in bytestream format. */
  1921. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1922. {
  1923. u32 v;
  1924. int res = tg3_nvram_read(tp, offset, &v);
  1925. if (!res)
  1926. *val = cpu_to_be32(v);
  1927. return res;
  1928. }
  1929. /* tp->lock is held. */
  1930. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1931. {
  1932. u32 addr_high, addr_low;
  1933. int i;
  1934. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1935. tp->dev->dev_addr[1]);
  1936. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1937. (tp->dev->dev_addr[3] << 16) |
  1938. (tp->dev->dev_addr[4] << 8) |
  1939. (tp->dev->dev_addr[5] << 0));
  1940. for (i = 0; i < 4; i++) {
  1941. if (i == 1 && skip_mac_1)
  1942. continue;
  1943. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1944. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1945. }
  1946. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1947. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1948. for (i = 0; i < 12; i++) {
  1949. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1950. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1951. }
  1952. }
  1953. addr_high = (tp->dev->dev_addr[0] +
  1954. tp->dev->dev_addr[1] +
  1955. tp->dev->dev_addr[2] +
  1956. tp->dev->dev_addr[3] +
  1957. tp->dev->dev_addr[4] +
  1958. tp->dev->dev_addr[5]) &
  1959. TX_BACKOFF_SEED_MASK;
  1960. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1961. }
  1962. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1963. {
  1964. u32 misc_host_ctrl;
  1965. bool device_should_wake, do_low_power;
  1966. /* Make sure register accesses (indirect or otherwise)
  1967. * will function correctly.
  1968. */
  1969. pci_write_config_dword(tp->pdev,
  1970. TG3PCI_MISC_HOST_CTRL,
  1971. tp->misc_host_ctrl);
  1972. switch (state) {
  1973. case PCI_D0:
  1974. pci_enable_wake(tp->pdev, state, false);
  1975. pci_set_power_state(tp->pdev, PCI_D0);
  1976. /* Switch out of Vaux if it is a NIC */
  1977. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1978. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1979. return 0;
  1980. case PCI_D1:
  1981. case PCI_D2:
  1982. case PCI_D3hot:
  1983. break;
  1984. default:
  1985. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1986. tp->dev->name, state);
  1987. return -EINVAL;
  1988. }
  1989. /* Restore the CLKREQ setting. */
  1990. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1991. u16 lnkctl;
  1992. pci_read_config_word(tp->pdev,
  1993. tp->pcie_cap + PCI_EXP_LNKCTL,
  1994. &lnkctl);
  1995. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1996. pci_write_config_word(tp->pdev,
  1997. tp->pcie_cap + PCI_EXP_LNKCTL,
  1998. lnkctl);
  1999. }
  2000. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2001. tw32(TG3PCI_MISC_HOST_CTRL,
  2002. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2003. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2004. device_may_wakeup(&tp->pdev->dev) &&
  2005. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2006. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2007. do_low_power = false;
  2008. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2009. !tp->link_config.phy_is_low_power) {
  2010. struct phy_device *phydev;
  2011. u32 phyid, advertising;
  2012. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  2013. tp->link_config.phy_is_low_power = 1;
  2014. tp->link_config.orig_speed = phydev->speed;
  2015. tp->link_config.orig_duplex = phydev->duplex;
  2016. tp->link_config.orig_autoneg = phydev->autoneg;
  2017. tp->link_config.orig_advertising = phydev->advertising;
  2018. advertising = ADVERTISED_TP |
  2019. ADVERTISED_Pause |
  2020. ADVERTISED_Autoneg |
  2021. ADVERTISED_10baseT_Half;
  2022. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2023. device_should_wake) {
  2024. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2025. advertising |=
  2026. ADVERTISED_100baseT_Half |
  2027. ADVERTISED_100baseT_Full |
  2028. ADVERTISED_10baseT_Full;
  2029. else
  2030. advertising |= ADVERTISED_10baseT_Full;
  2031. }
  2032. phydev->advertising = advertising;
  2033. phy_start_aneg(phydev);
  2034. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2035. if (phyid != TG3_PHY_ID_BCMAC131) {
  2036. phyid &= TG3_PHY_OUI_MASK;
  2037. if (phyid == TG3_PHY_OUI_1 ||
  2038. phyid == TG3_PHY_OUI_2 ||
  2039. phyid == TG3_PHY_OUI_3)
  2040. do_low_power = true;
  2041. }
  2042. }
  2043. } else {
  2044. do_low_power = true;
  2045. if (tp->link_config.phy_is_low_power == 0) {
  2046. tp->link_config.phy_is_low_power = 1;
  2047. tp->link_config.orig_speed = tp->link_config.speed;
  2048. tp->link_config.orig_duplex = tp->link_config.duplex;
  2049. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2050. }
  2051. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2052. tp->link_config.speed = SPEED_10;
  2053. tp->link_config.duplex = DUPLEX_HALF;
  2054. tp->link_config.autoneg = AUTONEG_ENABLE;
  2055. tg3_setup_phy(tp, 0);
  2056. }
  2057. }
  2058. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2059. u32 val;
  2060. val = tr32(GRC_VCPU_EXT_CTRL);
  2061. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2062. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2063. int i;
  2064. u32 val;
  2065. for (i = 0; i < 200; i++) {
  2066. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2067. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2068. break;
  2069. msleep(1);
  2070. }
  2071. }
  2072. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2073. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2074. WOL_DRV_STATE_SHUTDOWN |
  2075. WOL_DRV_WOL |
  2076. WOL_SET_MAGIC_PKT);
  2077. if (device_should_wake) {
  2078. u32 mac_mode;
  2079. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2080. if (do_low_power) {
  2081. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2082. udelay(40);
  2083. }
  2084. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2085. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2086. else
  2087. mac_mode = MAC_MODE_PORT_MODE_MII;
  2088. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2089. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2090. ASIC_REV_5700) {
  2091. u32 speed = (tp->tg3_flags &
  2092. TG3_FLAG_WOL_SPEED_100MB) ?
  2093. SPEED_100 : SPEED_10;
  2094. if (tg3_5700_link_polarity(tp, speed))
  2095. mac_mode |= MAC_MODE_LINK_POLARITY;
  2096. else
  2097. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2098. }
  2099. } else {
  2100. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2101. }
  2102. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2103. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2104. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2105. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2106. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2107. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2108. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2109. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2110. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2111. mac_mode |= tp->mac_mode &
  2112. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2113. if (mac_mode & MAC_MODE_APE_TX_EN)
  2114. mac_mode |= MAC_MODE_TDE_ENABLE;
  2115. }
  2116. tw32_f(MAC_MODE, mac_mode);
  2117. udelay(100);
  2118. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2119. udelay(10);
  2120. }
  2121. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2122. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2124. u32 base_val;
  2125. base_val = tp->pci_clock_ctrl;
  2126. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2127. CLOCK_CTRL_TXCLK_DISABLE);
  2128. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2129. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2130. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2131. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2132. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2133. /* do nothing */
  2134. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2135. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2136. u32 newbits1, newbits2;
  2137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2138. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2139. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2140. CLOCK_CTRL_TXCLK_DISABLE |
  2141. CLOCK_CTRL_ALTCLK);
  2142. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2143. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2144. newbits1 = CLOCK_CTRL_625_CORE;
  2145. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2146. } else {
  2147. newbits1 = CLOCK_CTRL_ALTCLK;
  2148. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2149. }
  2150. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2151. 40);
  2152. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2153. 40);
  2154. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2155. u32 newbits3;
  2156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2158. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2159. CLOCK_CTRL_TXCLK_DISABLE |
  2160. CLOCK_CTRL_44MHZ_CORE);
  2161. } else {
  2162. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2163. }
  2164. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2165. tp->pci_clock_ctrl | newbits3, 40);
  2166. }
  2167. }
  2168. if (!(device_should_wake) &&
  2169. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2170. tg3_power_down_phy(tp, do_low_power);
  2171. tg3_frob_aux_power(tp);
  2172. /* Workaround for unstable PLL clock */
  2173. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2174. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2175. u32 val = tr32(0x7d00);
  2176. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2177. tw32(0x7d00, val);
  2178. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2179. int err;
  2180. err = tg3_nvram_lock(tp);
  2181. tg3_halt_cpu(tp, RX_CPU_BASE);
  2182. if (!err)
  2183. tg3_nvram_unlock(tp);
  2184. }
  2185. }
  2186. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2187. if (device_should_wake)
  2188. pci_enable_wake(tp->pdev, state, true);
  2189. /* Finally, set the new power state. */
  2190. pci_set_power_state(tp->pdev, state);
  2191. return 0;
  2192. }
  2193. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2194. {
  2195. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2196. case MII_TG3_AUX_STAT_10HALF:
  2197. *speed = SPEED_10;
  2198. *duplex = DUPLEX_HALF;
  2199. break;
  2200. case MII_TG3_AUX_STAT_10FULL:
  2201. *speed = SPEED_10;
  2202. *duplex = DUPLEX_FULL;
  2203. break;
  2204. case MII_TG3_AUX_STAT_100HALF:
  2205. *speed = SPEED_100;
  2206. *duplex = DUPLEX_HALF;
  2207. break;
  2208. case MII_TG3_AUX_STAT_100FULL:
  2209. *speed = SPEED_100;
  2210. *duplex = DUPLEX_FULL;
  2211. break;
  2212. case MII_TG3_AUX_STAT_1000HALF:
  2213. *speed = SPEED_1000;
  2214. *duplex = DUPLEX_HALF;
  2215. break;
  2216. case MII_TG3_AUX_STAT_1000FULL:
  2217. *speed = SPEED_1000;
  2218. *duplex = DUPLEX_FULL;
  2219. break;
  2220. default:
  2221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2222. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2223. SPEED_10;
  2224. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2225. DUPLEX_HALF;
  2226. break;
  2227. }
  2228. *speed = SPEED_INVALID;
  2229. *duplex = DUPLEX_INVALID;
  2230. break;
  2231. }
  2232. }
  2233. static void tg3_phy_copper_begin(struct tg3 *tp)
  2234. {
  2235. u32 new_adv;
  2236. int i;
  2237. if (tp->link_config.phy_is_low_power) {
  2238. /* Entering low power mode. Disable gigabit and
  2239. * 100baseT advertisements.
  2240. */
  2241. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2242. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2243. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2244. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2245. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2246. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2247. } else if (tp->link_config.speed == SPEED_INVALID) {
  2248. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2249. tp->link_config.advertising &=
  2250. ~(ADVERTISED_1000baseT_Half |
  2251. ADVERTISED_1000baseT_Full);
  2252. new_adv = ADVERTISE_CSMA;
  2253. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2254. new_adv |= ADVERTISE_10HALF;
  2255. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2256. new_adv |= ADVERTISE_10FULL;
  2257. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2258. new_adv |= ADVERTISE_100HALF;
  2259. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2260. new_adv |= ADVERTISE_100FULL;
  2261. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2262. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2263. if (tp->link_config.advertising &
  2264. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2265. new_adv = 0;
  2266. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2267. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2268. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2269. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2270. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2271. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2272. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2273. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2274. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2275. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2276. } else {
  2277. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2278. }
  2279. } else {
  2280. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2281. new_adv |= ADVERTISE_CSMA;
  2282. /* Asking for a specific link mode. */
  2283. if (tp->link_config.speed == SPEED_1000) {
  2284. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2285. if (tp->link_config.duplex == DUPLEX_FULL)
  2286. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2287. else
  2288. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2289. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2290. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2291. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2292. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2293. } else {
  2294. if (tp->link_config.speed == SPEED_100) {
  2295. if (tp->link_config.duplex == DUPLEX_FULL)
  2296. new_adv |= ADVERTISE_100FULL;
  2297. else
  2298. new_adv |= ADVERTISE_100HALF;
  2299. } else {
  2300. if (tp->link_config.duplex == DUPLEX_FULL)
  2301. new_adv |= ADVERTISE_10FULL;
  2302. else
  2303. new_adv |= ADVERTISE_10HALF;
  2304. }
  2305. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2306. new_adv = 0;
  2307. }
  2308. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2309. }
  2310. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2311. tp->link_config.speed != SPEED_INVALID) {
  2312. u32 bmcr, orig_bmcr;
  2313. tp->link_config.active_speed = tp->link_config.speed;
  2314. tp->link_config.active_duplex = tp->link_config.duplex;
  2315. bmcr = 0;
  2316. switch (tp->link_config.speed) {
  2317. default:
  2318. case SPEED_10:
  2319. break;
  2320. case SPEED_100:
  2321. bmcr |= BMCR_SPEED100;
  2322. break;
  2323. case SPEED_1000:
  2324. bmcr |= TG3_BMCR_SPEED1000;
  2325. break;
  2326. }
  2327. if (tp->link_config.duplex == DUPLEX_FULL)
  2328. bmcr |= BMCR_FULLDPLX;
  2329. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2330. (bmcr != orig_bmcr)) {
  2331. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2332. for (i = 0; i < 1500; i++) {
  2333. u32 tmp;
  2334. udelay(10);
  2335. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2336. tg3_readphy(tp, MII_BMSR, &tmp))
  2337. continue;
  2338. if (!(tmp & BMSR_LSTATUS)) {
  2339. udelay(40);
  2340. break;
  2341. }
  2342. }
  2343. tg3_writephy(tp, MII_BMCR, bmcr);
  2344. udelay(40);
  2345. }
  2346. } else {
  2347. tg3_writephy(tp, MII_BMCR,
  2348. BMCR_ANENABLE | BMCR_ANRESTART);
  2349. }
  2350. }
  2351. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2352. {
  2353. int err;
  2354. /* Turn off tap power management. */
  2355. /* Set Extended packet length bit */
  2356. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2357. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2358. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2359. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2360. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2361. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2362. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2363. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2364. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2365. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2366. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2367. udelay(40);
  2368. return err;
  2369. }
  2370. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2371. {
  2372. u32 adv_reg, all_mask = 0;
  2373. if (mask & ADVERTISED_10baseT_Half)
  2374. all_mask |= ADVERTISE_10HALF;
  2375. if (mask & ADVERTISED_10baseT_Full)
  2376. all_mask |= ADVERTISE_10FULL;
  2377. if (mask & ADVERTISED_100baseT_Half)
  2378. all_mask |= ADVERTISE_100HALF;
  2379. if (mask & ADVERTISED_100baseT_Full)
  2380. all_mask |= ADVERTISE_100FULL;
  2381. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2382. return 0;
  2383. if ((adv_reg & all_mask) != all_mask)
  2384. return 0;
  2385. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2386. u32 tg3_ctrl;
  2387. all_mask = 0;
  2388. if (mask & ADVERTISED_1000baseT_Half)
  2389. all_mask |= ADVERTISE_1000HALF;
  2390. if (mask & ADVERTISED_1000baseT_Full)
  2391. all_mask |= ADVERTISE_1000FULL;
  2392. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2393. return 0;
  2394. if ((tg3_ctrl & all_mask) != all_mask)
  2395. return 0;
  2396. }
  2397. return 1;
  2398. }
  2399. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2400. {
  2401. u32 curadv, reqadv;
  2402. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2403. return 1;
  2404. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2405. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2406. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2407. if (curadv != reqadv)
  2408. return 0;
  2409. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2410. tg3_readphy(tp, MII_LPA, rmtadv);
  2411. } else {
  2412. /* Reprogram the advertisement register, even if it
  2413. * does not affect the current link. If the link
  2414. * gets renegotiated in the future, we can save an
  2415. * additional renegotiation cycle by advertising
  2416. * it correctly in the first place.
  2417. */
  2418. if (curadv != reqadv) {
  2419. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2420. ADVERTISE_PAUSE_ASYM);
  2421. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2422. }
  2423. }
  2424. return 1;
  2425. }
  2426. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2427. {
  2428. int current_link_up;
  2429. u32 bmsr, dummy;
  2430. u32 lcl_adv, rmt_adv;
  2431. u16 current_speed;
  2432. u8 current_duplex;
  2433. int i, err;
  2434. tw32(MAC_EVENT, 0);
  2435. tw32_f(MAC_STATUS,
  2436. (MAC_STATUS_SYNC_CHANGED |
  2437. MAC_STATUS_CFG_CHANGED |
  2438. MAC_STATUS_MI_COMPLETION |
  2439. MAC_STATUS_LNKSTATE_CHANGED));
  2440. udelay(40);
  2441. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2442. tw32_f(MAC_MI_MODE,
  2443. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2444. udelay(80);
  2445. }
  2446. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2447. /* Some third-party PHYs need to be reset on link going
  2448. * down.
  2449. */
  2450. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2451. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2453. netif_carrier_ok(tp->dev)) {
  2454. tg3_readphy(tp, MII_BMSR, &bmsr);
  2455. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2456. !(bmsr & BMSR_LSTATUS))
  2457. force_reset = 1;
  2458. }
  2459. if (force_reset)
  2460. tg3_phy_reset(tp);
  2461. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2462. tg3_readphy(tp, MII_BMSR, &bmsr);
  2463. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2464. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2465. bmsr = 0;
  2466. if (!(bmsr & BMSR_LSTATUS)) {
  2467. err = tg3_init_5401phy_dsp(tp);
  2468. if (err)
  2469. return err;
  2470. tg3_readphy(tp, MII_BMSR, &bmsr);
  2471. for (i = 0; i < 1000; i++) {
  2472. udelay(10);
  2473. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2474. (bmsr & BMSR_LSTATUS)) {
  2475. udelay(40);
  2476. break;
  2477. }
  2478. }
  2479. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2480. !(bmsr & BMSR_LSTATUS) &&
  2481. tp->link_config.active_speed == SPEED_1000) {
  2482. err = tg3_phy_reset(tp);
  2483. if (!err)
  2484. err = tg3_init_5401phy_dsp(tp);
  2485. if (err)
  2486. return err;
  2487. }
  2488. }
  2489. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2490. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2491. /* 5701 {A0,B0} CRC bug workaround */
  2492. tg3_writephy(tp, 0x15, 0x0a75);
  2493. tg3_writephy(tp, 0x1c, 0x8c68);
  2494. tg3_writephy(tp, 0x1c, 0x8d68);
  2495. tg3_writephy(tp, 0x1c, 0x8c68);
  2496. }
  2497. /* Clear pending interrupts... */
  2498. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2499. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2500. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2501. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2502. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2503. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2506. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2507. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2508. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2509. else
  2510. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2511. }
  2512. current_link_up = 0;
  2513. current_speed = SPEED_INVALID;
  2514. current_duplex = DUPLEX_INVALID;
  2515. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2516. u32 val;
  2517. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2518. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2519. if (!(val & (1 << 10))) {
  2520. val |= (1 << 10);
  2521. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2522. goto relink;
  2523. }
  2524. }
  2525. bmsr = 0;
  2526. for (i = 0; i < 100; i++) {
  2527. tg3_readphy(tp, MII_BMSR, &bmsr);
  2528. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2529. (bmsr & BMSR_LSTATUS))
  2530. break;
  2531. udelay(40);
  2532. }
  2533. if (bmsr & BMSR_LSTATUS) {
  2534. u32 aux_stat, bmcr;
  2535. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2536. for (i = 0; i < 2000; i++) {
  2537. udelay(10);
  2538. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2539. aux_stat)
  2540. break;
  2541. }
  2542. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2543. &current_speed,
  2544. &current_duplex);
  2545. bmcr = 0;
  2546. for (i = 0; i < 200; i++) {
  2547. tg3_readphy(tp, MII_BMCR, &bmcr);
  2548. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2549. continue;
  2550. if (bmcr && bmcr != 0x7fff)
  2551. break;
  2552. udelay(10);
  2553. }
  2554. lcl_adv = 0;
  2555. rmt_adv = 0;
  2556. tp->link_config.active_speed = current_speed;
  2557. tp->link_config.active_duplex = current_duplex;
  2558. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2559. if ((bmcr & BMCR_ANENABLE) &&
  2560. tg3_copper_is_advertising_all(tp,
  2561. tp->link_config.advertising)) {
  2562. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2563. &rmt_adv))
  2564. current_link_up = 1;
  2565. }
  2566. } else {
  2567. if (!(bmcr & BMCR_ANENABLE) &&
  2568. tp->link_config.speed == current_speed &&
  2569. tp->link_config.duplex == current_duplex &&
  2570. tp->link_config.flowctrl ==
  2571. tp->link_config.active_flowctrl) {
  2572. current_link_up = 1;
  2573. }
  2574. }
  2575. if (current_link_up == 1 &&
  2576. tp->link_config.active_duplex == DUPLEX_FULL)
  2577. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2578. }
  2579. relink:
  2580. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2581. u32 tmp;
  2582. tg3_phy_copper_begin(tp);
  2583. tg3_readphy(tp, MII_BMSR, &tmp);
  2584. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2585. (tmp & BMSR_LSTATUS))
  2586. current_link_up = 1;
  2587. }
  2588. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2589. if (current_link_up == 1) {
  2590. if (tp->link_config.active_speed == SPEED_100 ||
  2591. tp->link_config.active_speed == SPEED_10)
  2592. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2593. else
  2594. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2595. } else
  2596. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2597. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2598. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2599. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2601. if (current_link_up == 1 &&
  2602. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2603. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2604. else
  2605. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2606. }
  2607. /* ??? Without this setting Netgear GA302T PHY does not
  2608. * ??? send/receive packets...
  2609. */
  2610. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2611. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2612. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2613. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2614. udelay(80);
  2615. }
  2616. tw32_f(MAC_MODE, tp->mac_mode);
  2617. udelay(40);
  2618. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2619. /* Polled via timer. */
  2620. tw32_f(MAC_EVENT, 0);
  2621. } else {
  2622. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2623. }
  2624. udelay(40);
  2625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2626. current_link_up == 1 &&
  2627. tp->link_config.active_speed == SPEED_1000 &&
  2628. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2629. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2630. udelay(120);
  2631. tw32_f(MAC_STATUS,
  2632. (MAC_STATUS_SYNC_CHANGED |
  2633. MAC_STATUS_CFG_CHANGED));
  2634. udelay(40);
  2635. tg3_write_mem(tp,
  2636. NIC_SRAM_FIRMWARE_MBOX,
  2637. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2638. }
  2639. /* Prevent send BD corruption. */
  2640. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2641. u16 oldlnkctl, newlnkctl;
  2642. pci_read_config_word(tp->pdev,
  2643. tp->pcie_cap + PCI_EXP_LNKCTL,
  2644. &oldlnkctl);
  2645. if (tp->link_config.active_speed == SPEED_100 ||
  2646. tp->link_config.active_speed == SPEED_10)
  2647. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2648. else
  2649. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2650. if (newlnkctl != oldlnkctl)
  2651. pci_write_config_word(tp->pdev,
  2652. tp->pcie_cap + PCI_EXP_LNKCTL,
  2653. newlnkctl);
  2654. } else if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  2655. u32 newreg, oldreg = tr32(TG3_PCIE_LNKCTL);
  2656. if (tp->link_config.active_speed == SPEED_100 ||
  2657. tp->link_config.active_speed == SPEED_10)
  2658. newreg = oldreg & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2659. else
  2660. newreg = oldreg | TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  2661. if (newreg != oldreg)
  2662. tw32(TG3_PCIE_LNKCTL, newreg);
  2663. }
  2664. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2665. if (current_link_up)
  2666. netif_carrier_on(tp->dev);
  2667. else
  2668. netif_carrier_off(tp->dev);
  2669. tg3_link_report(tp);
  2670. }
  2671. return 0;
  2672. }
  2673. struct tg3_fiber_aneginfo {
  2674. int state;
  2675. #define ANEG_STATE_UNKNOWN 0
  2676. #define ANEG_STATE_AN_ENABLE 1
  2677. #define ANEG_STATE_RESTART_INIT 2
  2678. #define ANEG_STATE_RESTART 3
  2679. #define ANEG_STATE_DISABLE_LINK_OK 4
  2680. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2681. #define ANEG_STATE_ABILITY_DETECT 6
  2682. #define ANEG_STATE_ACK_DETECT_INIT 7
  2683. #define ANEG_STATE_ACK_DETECT 8
  2684. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2685. #define ANEG_STATE_COMPLETE_ACK 10
  2686. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2687. #define ANEG_STATE_IDLE_DETECT 12
  2688. #define ANEG_STATE_LINK_OK 13
  2689. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2690. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2691. u32 flags;
  2692. #define MR_AN_ENABLE 0x00000001
  2693. #define MR_RESTART_AN 0x00000002
  2694. #define MR_AN_COMPLETE 0x00000004
  2695. #define MR_PAGE_RX 0x00000008
  2696. #define MR_NP_LOADED 0x00000010
  2697. #define MR_TOGGLE_TX 0x00000020
  2698. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2699. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2700. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2701. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2702. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2703. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2704. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2705. #define MR_TOGGLE_RX 0x00002000
  2706. #define MR_NP_RX 0x00004000
  2707. #define MR_LINK_OK 0x80000000
  2708. unsigned long link_time, cur_time;
  2709. u32 ability_match_cfg;
  2710. int ability_match_count;
  2711. char ability_match, idle_match, ack_match;
  2712. u32 txconfig, rxconfig;
  2713. #define ANEG_CFG_NP 0x00000080
  2714. #define ANEG_CFG_ACK 0x00000040
  2715. #define ANEG_CFG_RF2 0x00000020
  2716. #define ANEG_CFG_RF1 0x00000010
  2717. #define ANEG_CFG_PS2 0x00000001
  2718. #define ANEG_CFG_PS1 0x00008000
  2719. #define ANEG_CFG_HD 0x00004000
  2720. #define ANEG_CFG_FD 0x00002000
  2721. #define ANEG_CFG_INVAL 0x00001f06
  2722. };
  2723. #define ANEG_OK 0
  2724. #define ANEG_DONE 1
  2725. #define ANEG_TIMER_ENAB 2
  2726. #define ANEG_FAILED -1
  2727. #define ANEG_STATE_SETTLE_TIME 10000
  2728. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2729. struct tg3_fiber_aneginfo *ap)
  2730. {
  2731. u16 flowctrl;
  2732. unsigned long delta;
  2733. u32 rx_cfg_reg;
  2734. int ret;
  2735. if (ap->state == ANEG_STATE_UNKNOWN) {
  2736. ap->rxconfig = 0;
  2737. ap->link_time = 0;
  2738. ap->cur_time = 0;
  2739. ap->ability_match_cfg = 0;
  2740. ap->ability_match_count = 0;
  2741. ap->ability_match = 0;
  2742. ap->idle_match = 0;
  2743. ap->ack_match = 0;
  2744. }
  2745. ap->cur_time++;
  2746. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2747. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2748. if (rx_cfg_reg != ap->ability_match_cfg) {
  2749. ap->ability_match_cfg = rx_cfg_reg;
  2750. ap->ability_match = 0;
  2751. ap->ability_match_count = 0;
  2752. } else {
  2753. if (++ap->ability_match_count > 1) {
  2754. ap->ability_match = 1;
  2755. ap->ability_match_cfg = rx_cfg_reg;
  2756. }
  2757. }
  2758. if (rx_cfg_reg & ANEG_CFG_ACK)
  2759. ap->ack_match = 1;
  2760. else
  2761. ap->ack_match = 0;
  2762. ap->idle_match = 0;
  2763. } else {
  2764. ap->idle_match = 1;
  2765. ap->ability_match_cfg = 0;
  2766. ap->ability_match_count = 0;
  2767. ap->ability_match = 0;
  2768. ap->ack_match = 0;
  2769. rx_cfg_reg = 0;
  2770. }
  2771. ap->rxconfig = rx_cfg_reg;
  2772. ret = ANEG_OK;
  2773. switch(ap->state) {
  2774. case ANEG_STATE_UNKNOWN:
  2775. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2776. ap->state = ANEG_STATE_AN_ENABLE;
  2777. /* fallthru */
  2778. case ANEG_STATE_AN_ENABLE:
  2779. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2780. if (ap->flags & MR_AN_ENABLE) {
  2781. ap->link_time = 0;
  2782. ap->cur_time = 0;
  2783. ap->ability_match_cfg = 0;
  2784. ap->ability_match_count = 0;
  2785. ap->ability_match = 0;
  2786. ap->idle_match = 0;
  2787. ap->ack_match = 0;
  2788. ap->state = ANEG_STATE_RESTART_INIT;
  2789. } else {
  2790. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2791. }
  2792. break;
  2793. case ANEG_STATE_RESTART_INIT:
  2794. ap->link_time = ap->cur_time;
  2795. ap->flags &= ~(MR_NP_LOADED);
  2796. ap->txconfig = 0;
  2797. tw32(MAC_TX_AUTO_NEG, 0);
  2798. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2799. tw32_f(MAC_MODE, tp->mac_mode);
  2800. udelay(40);
  2801. ret = ANEG_TIMER_ENAB;
  2802. ap->state = ANEG_STATE_RESTART;
  2803. /* fallthru */
  2804. case ANEG_STATE_RESTART:
  2805. delta = ap->cur_time - ap->link_time;
  2806. if (delta > ANEG_STATE_SETTLE_TIME) {
  2807. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2808. } else {
  2809. ret = ANEG_TIMER_ENAB;
  2810. }
  2811. break;
  2812. case ANEG_STATE_DISABLE_LINK_OK:
  2813. ret = ANEG_DONE;
  2814. break;
  2815. case ANEG_STATE_ABILITY_DETECT_INIT:
  2816. ap->flags &= ~(MR_TOGGLE_TX);
  2817. ap->txconfig = ANEG_CFG_FD;
  2818. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2819. if (flowctrl & ADVERTISE_1000XPAUSE)
  2820. ap->txconfig |= ANEG_CFG_PS1;
  2821. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2822. ap->txconfig |= ANEG_CFG_PS2;
  2823. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2824. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2825. tw32_f(MAC_MODE, tp->mac_mode);
  2826. udelay(40);
  2827. ap->state = ANEG_STATE_ABILITY_DETECT;
  2828. break;
  2829. case ANEG_STATE_ABILITY_DETECT:
  2830. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2831. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2832. }
  2833. break;
  2834. case ANEG_STATE_ACK_DETECT_INIT:
  2835. ap->txconfig |= ANEG_CFG_ACK;
  2836. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2837. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2838. tw32_f(MAC_MODE, tp->mac_mode);
  2839. udelay(40);
  2840. ap->state = ANEG_STATE_ACK_DETECT;
  2841. /* fallthru */
  2842. case ANEG_STATE_ACK_DETECT:
  2843. if (ap->ack_match != 0) {
  2844. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2845. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2846. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2847. } else {
  2848. ap->state = ANEG_STATE_AN_ENABLE;
  2849. }
  2850. } else if (ap->ability_match != 0 &&
  2851. ap->rxconfig == 0) {
  2852. ap->state = ANEG_STATE_AN_ENABLE;
  2853. }
  2854. break;
  2855. case ANEG_STATE_COMPLETE_ACK_INIT:
  2856. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2857. ret = ANEG_FAILED;
  2858. break;
  2859. }
  2860. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2861. MR_LP_ADV_HALF_DUPLEX |
  2862. MR_LP_ADV_SYM_PAUSE |
  2863. MR_LP_ADV_ASYM_PAUSE |
  2864. MR_LP_ADV_REMOTE_FAULT1 |
  2865. MR_LP_ADV_REMOTE_FAULT2 |
  2866. MR_LP_ADV_NEXT_PAGE |
  2867. MR_TOGGLE_RX |
  2868. MR_NP_RX);
  2869. if (ap->rxconfig & ANEG_CFG_FD)
  2870. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2871. if (ap->rxconfig & ANEG_CFG_HD)
  2872. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2873. if (ap->rxconfig & ANEG_CFG_PS1)
  2874. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2875. if (ap->rxconfig & ANEG_CFG_PS2)
  2876. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2877. if (ap->rxconfig & ANEG_CFG_RF1)
  2878. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2879. if (ap->rxconfig & ANEG_CFG_RF2)
  2880. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2881. if (ap->rxconfig & ANEG_CFG_NP)
  2882. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2883. ap->link_time = ap->cur_time;
  2884. ap->flags ^= (MR_TOGGLE_TX);
  2885. if (ap->rxconfig & 0x0008)
  2886. ap->flags |= MR_TOGGLE_RX;
  2887. if (ap->rxconfig & ANEG_CFG_NP)
  2888. ap->flags |= MR_NP_RX;
  2889. ap->flags |= MR_PAGE_RX;
  2890. ap->state = ANEG_STATE_COMPLETE_ACK;
  2891. ret = ANEG_TIMER_ENAB;
  2892. break;
  2893. case ANEG_STATE_COMPLETE_ACK:
  2894. if (ap->ability_match != 0 &&
  2895. ap->rxconfig == 0) {
  2896. ap->state = ANEG_STATE_AN_ENABLE;
  2897. break;
  2898. }
  2899. delta = ap->cur_time - ap->link_time;
  2900. if (delta > ANEG_STATE_SETTLE_TIME) {
  2901. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2902. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2903. } else {
  2904. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2905. !(ap->flags & MR_NP_RX)) {
  2906. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2907. } else {
  2908. ret = ANEG_FAILED;
  2909. }
  2910. }
  2911. }
  2912. break;
  2913. case ANEG_STATE_IDLE_DETECT_INIT:
  2914. ap->link_time = ap->cur_time;
  2915. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2916. tw32_f(MAC_MODE, tp->mac_mode);
  2917. udelay(40);
  2918. ap->state = ANEG_STATE_IDLE_DETECT;
  2919. ret = ANEG_TIMER_ENAB;
  2920. break;
  2921. case ANEG_STATE_IDLE_DETECT:
  2922. if (ap->ability_match != 0 &&
  2923. ap->rxconfig == 0) {
  2924. ap->state = ANEG_STATE_AN_ENABLE;
  2925. break;
  2926. }
  2927. delta = ap->cur_time - ap->link_time;
  2928. if (delta > ANEG_STATE_SETTLE_TIME) {
  2929. /* XXX another gem from the Broadcom driver :( */
  2930. ap->state = ANEG_STATE_LINK_OK;
  2931. }
  2932. break;
  2933. case ANEG_STATE_LINK_OK:
  2934. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2935. ret = ANEG_DONE;
  2936. break;
  2937. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2938. /* ??? unimplemented */
  2939. break;
  2940. case ANEG_STATE_NEXT_PAGE_WAIT:
  2941. /* ??? unimplemented */
  2942. break;
  2943. default:
  2944. ret = ANEG_FAILED;
  2945. break;
  2946. }
  2947. return ret;
  2948. }
  2949. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2950. {
  2951. int res = 0;
  2952. struct tg3_fiber_aneginfo aninfo;
  2953. int status = ANEG_FAILED;
  2954. unsigned int tick;
  2955. u32 tmp;
  2956. tw32_f(MAC_TX_AUTO_NEG, 0);
  2957. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2958. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2959. udelay(40);
  2960. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2961. udelay(40);
  2962. memset(&aninfo, 0, sizeof(aninfo));
  2963. aninfo.flags |= MR_AN_ENABLE;
  2964. aninfo.state = ANEG_STATE_UNKNOWN;
  2965. aninfo.cur_time = 0;
  2966. tick = 0;
  2967. while (++tick < 195000) {
  2968. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2969. if (status == ANEG_DONE || status == ANEG_FAILED)
  2970. break;
  2971. udelay(1);
  2972. }
  2973. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2974. tw32_f(MAC_MODE, tp->mac_mode);
  2975. udelay(40);
  2976. *txflags = aninfo.txconfig;
  2977. *rxflags = aninfo.flags;
  2978. if (status == ANEG_DONE &&
  2979. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2980. MR_LP_ADV_FULL_DUPLEX)))
  2981. res = 1;
  2982. return res;
  2983. }
  2984. static void tg3_init_bcm8002(struct tg3 *tp)
  2985. {
  2986. u32 mac_status = tr32(MAC_STATUS);
  2987. int i;
  2988. /* Reset when initting first time or we have a link. */
  2989. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2990. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2991. return;
  2992. /* Set PLL lock range. */
  2993. tg3_writephy(tp, 0x16, 0x8007);
  2994. /* SW reset */
  2995. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2996. /* Wait for reset to complete. */
  2997. /* XXX schedule_timeout() ... */
  2998. for (i = 0; i < 500; i++)
  2999. udelay(10);
  3000. /* Config mode; select PMA/Ch 1 regs. */
  3001. tg3_writephy(tp, 0x10, 0x8411);
  3002. /* Enable auto-lock and comdet, select txclk for tx. */
  3003. tg3_writephy(tp, 0x11, 0x0a10);
  3004. tg3_writephy(tp, 0x18, 0x00a0);
  3005. tg3_writephy(tp, 0x16, 0x41ff);
  3006. /* Assert and deassert POR. */
  3007. tg3_writephy(tp, 0x13, 0x0400);
  3008. udelay(40);
  3009. tg3_writephy(tp, 0x13, 0x0000);
  3010. tg3_writephy(tp, 0x11, 0x0a50);
  3011. udelay(40);
  3012. tg3_writephy(tp, 0x11, 0x0a10);
  3013. /* Wait for signal to stabilize */
  3014. /* XXX schedule_timeout() ... */
  3015. for (i = 0; i < 15000; i++)
  3016. udelay(10);
  3017. /* Deselect the channel register so we can read the PHYID
  3018. * later.
  3019. */
  3020. tg3_writephy(tp, 0x10, 0x8011);
  3021. }
  3022. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3023. {
  3024. u16 flowctrl;
  3025. u32 sg_dig_ctrl, sg_dig_status;
  3026. u32 serdes_cfg, expected_sg_dig_ctrl;
  3027. int workaround, port_a;
  3028. int current_link_up;
  3029. serdes_cfg = 0;
  3030. expected_sg_dig_ctrl = 0;
  3031. workaround = 0;
  3032. port_a = 1;
  3033. current_link_up = 0;
  3034. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3035. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3036. workaround = 1;
  3037. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3038. port_a = 0;
  3039. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3040. /* preserve bits 20-23 for voltage regulator */
  3041. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3042. }
  3043. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3044. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3045. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3046. if (workaround) {
  3047. u32 val = serdes_cfg;
  3048. if (port_a)
  3049. val |= 0xc010000;
  3050. else
  3051. val |= 0x4010000;
  3052. tw32_f(MAC_SERDES_CFG, val);
  3053. }
  3054. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3055. }
  3056. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3057. tg3_setup_flow_control(tp, 0, 0);
  3058. current_link_up = 1;
  3059. }
  3060. goto out;
  3061. }
  3062. /* Want auto-negotiation. */
  3063. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3064. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3065. if (flowctrl & ADVERTISE_1000XPAUSE)
  3066. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3067. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3068. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3069. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3070. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3071. tp->serdes_counter &&
  3072. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3073. MAC_STATUS_RCVD_CFG)) ==
  3074. MAC_STATUS_PCS_SYNCED)) {
  3075. tp->serdes_counter--;
  3076. current_link_up = 1;
  3077. goto out;
  3078. }
  3079. restart_autoneg:
  3080. if (workaround)
  3081. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3082. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3083. udelay(5);
  3084. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3085. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3086. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3087. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3088. MAC_STATUS_SIGNAL_DET)) {
  3089. sg_dig_status = tr32(SG_DIG_STATUS);
  3090. mac_status = tr32(MAC_STATUS);
  3091. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3092. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3093. u32 local_adv = 0, remote_adv = 0;
  3094. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3095. local_adv |= ADVERTISE_1000XPAUSE;
  3096. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3097. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3098. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3099. remote_adv |= LPA_1000XPAUSE;
  3100. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3101. remote_adv |= LPA_1000XPAUSE_ASYM;
  3102. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3103. current_link_up = 1;
  3104. tp->serdes_counter = 0;
  3105. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3106. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3107. if (tp->serdes_counter)
  3108. tp->serdes_counter--;
  3109. else {
  3110. if (workaround) {
  3111. u32 val = serdes_cfg;
  3112. if (port_a)
  3113. val |= 0xc010000;
  3114. else
  3115. val |= 0x4010000;
  3116. tw32_f(MAC_SERDES_CFG, val);
  3117. }
  3118. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3119. udelay(40);
  3120. /* Link parallel detection - link is up */
  3121. /* only if we have PCS_SYNC and not */
  3122. /* receiving config code words */
  3123. mac_status = tr32(MAC_STATUS);
  3124. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3125. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3126. tg3_setup_flow_control(tp, 0, 0);
  3127. current_link_up = 1;
  3128. tp->tg3_flags2 |=
  3129. TG3_FLG2_PARALLEL_DETECT;
  3130. tp->serdes_counter =
  3131. SERDES_PARALLEL_DET_TIMEOUT;
  3132. } else
  3133. goto restart_autoneg;
  3134. }
  3135. }
  3136. } else {
  3137. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3138. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3139. }
  3140. out:
  3141. return current_link_up;
  3142. }
  3143. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3144. {
  3145. int current_link_up = 0;
  3146. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3147. goto out;
  3148. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3149. u32 txflags, rxflags;
  3150. int i;
  3151. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3152. u32 local_adv = 0, remote_adv = 0;
  3153. if (txflags & ANEG_CFG_PS1)
  3154. local_adv |= ADVERTISE_1000XPAUSE;
  3155. if (txflags & ANEG_CFG_PS2)
  3156. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3157. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3158. remote_adv |= LPA_1000XPAUSE;
  3159. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3160. remote_adv |= LPA_1000XPAUSE_ASYM;
  3161. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3162. current_link_up = 1;
  3163. }
  3164. for (i = 0; i < 30; i++) {
  3165. udelay(20);
  3166. tw32_f(MAC_STATUS,
  3167. (MAC_STATUS_SYNC_CHANGED |
  3168. MAC_STATUS_CFG_CHANGED));
  3169. udelay(40);
  3170. if ((tr32(MAC_STATUS) &
  3171. (MAC_STATUS_SYNC_CHANGED |
  3172. MAC_STATUS_CFG_CHANGED)) == 0)
  3173. break;
  3174. }
  3175. mac_status = tr32(MAC_STATUS);
  3176. if (current_link_up == 0 &&
  3177. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3178. !(mac_status & MAC_STATUS_RCVD_CFG))
  3179. current_link_up = 1;
  3180. } else {
  3181. tg3_setup_flow_control(tp, 0, 0);
  3182. /* Forcing 1000FD link up. */
  3183. current_link_up = 1;
  3184. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3185. udelay(40);
  3186. tw32_f(MAC_MODE, tp->mac_mode);
  3187. udelay(40);
  3188. }
  3189. out:
  3190. return current_link_up;
  3191. }
  3192. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3193. {
  3194. u32 orig_pause_cfg;
  3195. u16 orig_active_speed;
  3196. u8 orig_active_duplex;
  3197. u32 mac_status;
  3198. int current_link_up;
  3199. int i;
  3200. orig_pause_cfg = tp->link_config.active_flowctrl;
  3201. orig_active_speed = tp->link_config.active_speed;
  3202. orig_active_duplex = tp->link_config.active_duplex;
  3203. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3204. netif_carrier_ok(tp->dev) &&
  3205. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3206. mac_status = tr32(MAC_STATUS);
  3207. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3208. MAC_STATUS_SIGNAL_DET |
  3209. MAC_STATUS_CFG_CHANGED |
  3210. MAC_STATUS_RCVD_CFG);
  3211. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3212. MAC_STATUS_SIGNAL_DET)) {
  3213. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3214. MAC_STATUS_CFG_CHANGED));
  3215. return 0;
  3216. }
  3217. }
  3218. tw32_f(MAC_TX_AUTO_NEG, 0);
  3219. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3220. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3221. tw32_f(MAC_MODE, tp->mac_mode);
  3222. udelay(40);
  3223. if (tp->phy_id == PHY_ID_BCM8002)
  3224. tg3_init_bcm8002(tp);
  3225. /* Enable link change event even when serdes polling. */
  3226. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3227. udelay(40);
  3228. current_link_up = 0;
  3229. mac_status = tr32(MAC_STATUS);
  3230. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3231. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3232. else
  3233. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3234. tp->hw_status->status =
  3235. (SD_STATUS_UPDATED |
  3236. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3237. for (i = 0; i < 100; i++) {
  3238. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3239. MAC_STATUS_CFG_CHANGED));
  3240. udelay(5);
  3241. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3242. MAC_STATUS_CFG_CHANGED |
  3243. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3244. break;
  3245. }
  3246. mac_status = tr32(MAC_STATUS);
  3247. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3248. current_link_up = 0;
  3249. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3250. tp->serdes_counter == 0) {
  3251. tw32_f(MAC_MODE, (tp->mac_mode |
  3252. MAC_MODE_SEND_CONFIGS));
  3253. udelay(1);
  3254. tw32_f(MAC_MODE, tp->mac_mode);
  3255. }
  3256. }
  3257. if (current_link_up == 1) {
  3258. tp->link_config.active_speed = SPEED_1000;
  3259. tp->link_config.active_duplex = DUPLEX_FULL;
  3260. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3261. LED_CTRL_LNKLED_OVERRIDE |
  3262. LED_CTRL_1000MBPS_ON));
  3263. } else {
  3264. tp->link_config.active_speed = SPEED_INVALID;
  3265. tp->link_config.active_duplex = DUPLEX_INVALID;
  3266. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3267. LED_CTRL_LNKLED_OVERRIDE |
  3268. LED_CTRL_TRAFFIC_OVERRIDE));
  3269. }
  3270. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3271. if (current_link_up)
  3272. netif_carrier_on(tp->dev);
  3273. else
  3274. netif_carrier_off(tp->dev);
  3275. tg3_link_report(tp);
  3276. } else {
  3277. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3278. if (orig_pause_cfg != now_pause_cfg ||
  3279. orig_active_speed != tp->link_config.active_speed ||
  3280. orig_active_duplex != tp->link_config.active_duplex)
  3281. tg3_link_report(tp);
  3282. }
  3283. return 0;
  3284. }
  3285. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3286. {
  3287. int current_link_up, err = 0;
  3288. u32 bmsr, bmcr;
  3289. u16 current_speed;
  3290. u8 current_duplex;
  3291. u32 local_adv, remote_adv;
  3292. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3293. tw32_f(MAC_MODE, tp->mac_mode);
  3294. udelay(40);
  3295. tw32(MAC_EVENT, 0);
  3296. tw32_f(MAC_STATUS,
  3297. (MAC_STATUS_SYNC_CHANGED |
  3298. MAC_STATUS_CFG_CHANGED |
  3299. MAC_STATUS_MI_COMPLETION |
  3300. MAC_STATUS_LNKSTATE_CHANGED));
  3301. udelay(40);
  3302. if (force_reset)
  3303. tg3_phy_reset(tp);
  3304. current_link_up = 0;
  3305. current_speed = SPEED_INVALID;
  3306. current_duplex = DUPLEX_INVALID;
  3307. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3308. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3309. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3310. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3311. bmsr |= BMSR_LSTATUS;
  3312. else
  3313. bmsr &= ~BMSR_LSTATUS;
  3314. }
  3315. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3316. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3317. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3318. /* do nothing, just check for link up at the end */
  3319. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3320. u32 adv, new_adv;
  3321. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3322. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3323. ADVERTISE_1000XPAUSE |
  3324. ADVERTISE_1000XPSE_ASYM |
  3325. ADVERTISE_SLCT);
  3326. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3327. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3328. new_adv |= ADVERTISE_1000XHALF;
  3329. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3330. new_adv |= ADVERTISE_1000XFULL;
  3331. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3332. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3333. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3334. tg3_writephy(tp, MII_BMCR, bmcr);
  3335. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3336. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3337. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3338. return err;
  3339. }
  3340. } else {
  3341. u32 new_bmcr;
  3342. bmcr &= ~BMCR_SPEED1000;
  3343. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3344. if (tp->link_config.duplex == DUPLEX_FULL)
  3345. new_bmcr |= BMCR_FULLDPLX;
  3346. if (new_bmcr != bmcr) {
  3347. /* BMCR_SPEED1000 is a reserved bit that needs
  3348. * to be set on write.
  3349. */
  3350. new_bmcr |= BMCR_SPEED1000;
  3351. /* Force a linkdown */
  3352. if (netif_carrier_ok(tp->dev)) {
  3353. u32 adv;
  3354. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3355. adv &= ~(ADVERTISE_1000XFULL |
  3356. ADVERTISE_1000XHALF |
  3357. ADVERTISE_SLCT);
  3358. tg3_writephy(tp, MII_ADVERTISE, adv);
  3359. tg3_writephy(tp, MII_BMCR, bmcr |
  3360. BMCR_ANRESTART |
  3361. BMCR_ANENABLE);
  3362. udelay(10);
  3363. netif_carrier_off(tp->dev);
  3364. }
  3365. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3366. bmcr = new_bmcr;
  3367. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3368. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3369. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3370. ASIC_REV_5714) {
  3371. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3372. bmsr |= BMSR_LSTATUS;
  3373. else
  3374. bmsr &= ~BMSR_LSTATUS;
  3375. }
  3376. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3377. }
  3378. }
  3379. if (bmsr & BMSR_LSTATUS) {
  3380. current_speed = SPEED_1000;
  3381. current_link_up = 1;
  3382. if (bmcr & BMCR_FULLDPLX)
  3383. current_duplex = DUPLEX_FULL;
  3384. else
  3385. current_duplex = DUPLEX_HALF;
  3386. local_adv = 0;
  3387. remote_adv = 0;
  3388. if (bmcr & BMCR_ANENABLE) {
  3389. u32 common;
  3390. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3391. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3392. common = local_adv & remote_adv;
  3393. if (common & (ADVERTISE_1000XHALF |
  3394. ADVERTISE_1000XFULL)) {
  3395. if (common & ADVERTISE_1000XFULL)
  3396. current_duplex = DUPLEX_FULL;
  3397. else
  3398. current_duplex = DUPLEX_HALF;
  3399. }
  3400. else
  3401. current_link_up = 0;
  3402. }
  3403. }
  3404. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3405. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3406. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3407. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3408. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3409. tw32_f(MAC_MODE, tp->mac_mode);
  3410. udelay(40);
  3411. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3412. tp->link_config.active_speed = current_speed;
  3413. tp->link_config.active_duplex = current_duplex;
  3414. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3415. if (current_link_up)
  3416. netif_carrier_on(tp->dev);
  3417. else {
  3418. netif_carrier_off(tp->dev);
  3419. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3420. }
  3421. tg3_link_report(tp);
  3422. }
  3423. return err;
  3424. }
  3425. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3426. {
  3427. if (tp->serdes_counter) {
  3428. /* Give autoneg time to complete. */
  3429. tp->serdes_counter--;
  3430. return;
  3431. }
  3432. if (!netif_carrier_ok(tp->dev) &&
  3433. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3434. u32 bmcr;
  3435. tg3_readphy(tp, MII_BMCR, &bmcr);
  3436. if (bmcr & BMCR_ANENABLE) {
  3437. u32 phy1, phy2;
  3438. /* Select shadow register 0x1f */
  3439. tg3_writephy(tp, 0x1c, 0x7c00);
  3440. tg3_readphy(tp, 0x1c, &phy1);
  3441. /* Select expansion interrupt status register */
  3442. tg3_writephy(tp, 0x17, 0x0f01);
  3443. tg3_readphy(tp, 0x15, &phy2);
  3444. tg3_readphy(tp, 0x15, &phy2);
  3445. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3446. /* We have signal detect and not receiving
  3447. * config code words, link is up by parallel
  3448. * detection.
  3449. */
  3450. bmcr &= ~BMCR_ANENABLE;
  3451. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3452. tg3_writephy(tp, MII_BMCR, bmcr);
  3453. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3454. }
  3455. }
  3456. }
  3457. else if (netif_carrier_ok(tp->dev) &&
  3458. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3459. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3460. u32 phy2;
  3461. /* Select expansion interrupt status register */
  3462. tg3_writephy(tp, 0x17, 0x0f01);
  3463. tg3_readphy(tp, 0x15, &phy2);
  3464. if (phy2 & 0x20) {
  3465. u32 bmcr;
  3466. /* Config code words received, turn on autoneg. */
  3467. tg3_readphy(tp, MII_BMCR, &bmcr);
  3468. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3469. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3470. }
  3471. }
  3472. }
  3473. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3474. {
  3475. int err;
  3476. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3477. err = tg3_setup_fiber_phy(tp, force_reset);
  3478. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3479. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3480. } else {
  3481. err = tg3_setup_copper_phy(tp, force_reset);
  3482. }
  3483. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3484. u32 val, scale;
  3485. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3486. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3487. scale = 65;
  3488. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3489. scale = 6;
  3490. else
  3491. scale = 12;
  3492. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3493. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3494. tw32(GRC_MISC_CFG, val);
  3495. }
  3496. if (tp->link_config.active_speed == SPEED_1000 &&
  3497. tp->link_config.active_duplex == DUPLEX_HALF)
  3498. tw32(MAC_TX_LENGTHS,
  3499. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3500. (6 << TX_LENGTHS_IPG_SHIFT) |
  3501. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3502. else
  3503. tw32(MAC_TX_LENGTHS,
  3504. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3505. (6 << TX_LENGTHS_IPG_SHIFT) |
  3506. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3507. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3508. if (netif_carrier_ok(tp->dev)) {
  3509. tw32(HOSTCC_STAT_COAL_TICKS,
  3510. tp->coal.stats_block_coalesce_usecs);
  3511. } else {
  3512. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3513. }
  3514. }
  3515. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3516. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3517. if (!netif_carrier_ok(tp->dev))
  3518. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3519. tp->pwrmgmt_thresh;
  3520. else
  3521. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3522. tw32(PCIE_PWR_MGMT_THRESH, val);
  3523. }
  3524. return err;
  3525. }
  3526. /* This is called whenever we suspect that the system chipset is re-
  3527. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3528. * is bogus tx completions. We try to recover by setting the
  3529. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3530. * in the workqueue.
  3531. */
  3532. static void tg3_tx_recover(struct tg3 *tp)
  3533. {
  3534. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3535. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3536. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3537. "mapped I/O cycles to the network device, attempting to "
  3538. "recover. Please report the problem to the driver maintainer "
  3539. "and include system chipset information.\n", tp->dev->name);
  3540. spin_lock(&tp->lock);
  3541. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3542. spin_unlock(&tp->lock);
  3543. }
  3544. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3545. {
  3546. smp_mb();
  3547. return (tp->tx_pending -
  3548. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3549. }
  3550. /* Tigon3 never reports partial packet sends. So we do not
  3551. * need special logic to handle SKBs that have not had all
  3552. * of their frags sent yet, like SunGEM does.
  3553. */
  3554. static void tg3_tx(struct tg3 *tp)
  3555. {
  3556. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3557. u32 sw_idx = tp->tx_cons;
  3558. while (sw_idx != hw_idx) {
  3559. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3560. struct sk_buff *skb = ri->skb;
  3561. int i, tx_bug = 0;
  3562. if (unlikely(skb == NULL)) {
  3563. tg3_tx_recover(tp);
  3564. return;
  3565. }
  3566. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3567. ri->skb = NULL;
  3568. sw_idx = NEXT_TX(sw_idx);
  3569. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3570. ri = &tp->tx_buffers[sw_idx];
  3571. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3572. tx_bug = 1;
  3573. sw_idx = NEXT_TX(sw_idx);
  3574. }
  3575. dev_kfree_skb(skb);
  3576. if (unlikely(tx_bug)) {
  3577. tg3_tx_recover(tp);
  3578. return;
  3579. }
  3580. }
  3581. tp->tx_cons = sw_idx;
  3582. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3583. * before checking for netif_queue_stopped(). Without the
  3584. * memory barrier, there is a small possibility that tg3_start_xmit()
  3585. * will miss it and cause the queue to be stopped forever.
  3586. */
  3587. smp_mb();
  3588. if (unlikely(netif_queue_stopped(tp->dev) &&
  3589. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3590. netif_tx_lock(tp->dev);
  3591. if (netif_queue_stopped(tp->dev) &&
  3592. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3593. netif_wake_queue(tp->dev);
  3594. netif_tx_unlock(tp->dev);
  3595. }
  3596. }
  3597. /* Returns size of skb allocated or < 0 on error.
  3598. *
  3599. * We only need to fill in the address because the other members
  3600. * of the RX descriptor are invariant, see tg3_init_rings.
  3601. *
  3602. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3603. * posting buffers we only dirty the first cache line of the RX
  3604. * descriptor (containing the address). Whereas for the RX status
  3605. * buffers the cpu only reads the last cacheline of the RX descriptor
  3606. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3607. */
  3608. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3609. int src_idx, u32 dest_idx_unmasked)
  3610. {
  3611. struct tg3_rx_buffer_desc *desc;
  3612. struct ring_info *map, *src_map;
  3613. struct sk_buff *skb;
  3614. dma_addr_t mapping;
  3615. int skb_size, dest_idx;
  3616. src_map = NULL;
  3617. switch (opaque_key) {
  3618. case RXD_OPAQUE_RING_STD:
  3619. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3620. desc = &tp->rx_std[dest_idx];
  3621. map = &tp->rx_std_buffers[dest_idx];
  3622. if (src_idx >= 0)
  3623. src_map = &tp->rx_std_buffers[src_idx];
  3624. skb_size = tp->rx_pkt_buf_sz;
  3625. break;
  3626. case RXD_OPAQUE_RING_JUMBO:
  3627. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3628. desc = &tp->rx_jumbo[dest_idx];
  3629. map = &tp->rx_jumbo_buffers[dest_idx];
  3630. if (src_idx >= 0)
  3631. src_map = &tp->rx_jumbo_buffers[src_idx];
  3632. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3633. break;
  3634. default:
  3635. return -EINVAL;
  3636. }
  3637. /* Do not overwrite any of the map or rp information
  3638. * until we are sure we can commit to a new buffer.
  3639. *
  3640. * Callers depend upon this behavior and assume that
  3641. * we leave everything unchanged if we fail.
  3642. */
  3643. skb = netdev_alloc_skb(tp->dev, skb_size);
  3644. if (skb == NULL)
  3645. return -ENOMEM;
  3646. skb_reserve(skb, tp->rx_offset);
  3647. mapping = pci_map_single(tp->pdev, skb->data,
  3648. skb_size - tp->rx_offset,
  3649. PCI_DMA_FROMDEVICE);
  3650. map->skb = skb;
  3651. pci_unmap_addr_set(map, mapping, mapping);
  3652. if (src_map != NULL)
  3653. src_map->skb = NULL;
  3654. desc->addr_hi = ((u64)mapping >> 32);
  3655. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3656. return skb_size;
  3657. }
  3658. /* We only need to move over in the address because the other
  3659. * members of the RX descriptor are invariant. See notes above
  3660. * tg3_alloc_rx_skb for full details.
  3661. */
  3662. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3663. int src_idx, u32 dest_idx_unmasked)
  3664. {
  3665. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3666. struct ring_info *src_map, *dest_map;
  3667. int dest_idx;
  3668. switch (opaque_key) {
  3669. case RXD_OPAQUE_RING_STD:
  3670. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3671. dest_desc = &tp->rx_std[dest_idx];
  3672. dest_map = &tp->rx_std_buffers[dest_idx];
  3673. src_desc = &tp->rx_std[src_idx];
  3674. src_map = &tp->rx_std_buffers[src_idx];
  3675. break;
  3676. case RXD_OPAQUE_RING_JUMBO:
  3677. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3678. dest_desc = &tp->rx_jumbo[dest_idx];
  3679. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3680. src_desc = &tp->rx_jumbo[src_idx];
  3681. src_map = &tp->rx_jumbo_buffers[src_idx];
  3682. break;
  3683. default:
  3684. return;
  3685. }
  3686. dest_map->skb = src_map->skb;
  3687. pci_unmap_addr_set(dest_map, mapping,
  3688. pci_unmap_addr(src_map, mapping));
  3689. dest_desc->addr_hi = src_desc->addr_hi;
  3690. dest_desc->addr_lo = src_desc->addr_lo;
  3691. src_map->skb = NULL;
  3692. }
  3693. #if TG3_VLAN_TAG_USED
  3694. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3695. {
  3696. return vlan_gro_receive(&tp->napi, tp->vlgrp, vlan_tag, skb);
  3697. }
  3698. #endif
  3699. /* The RX ring scheme is composed of multiple rings which post fresh
  3700. * buffers to the chip, and one special ring the chip uses to report
  3701. * status back to the host.
  3702. *
  3703. * The special ring reports the status of received packets to the
  3704. * host. The chip does not write into the original descriptor the
  3705. * RX buffer was obtained from. The chip simply takes the original
  3706. * descriptor as provided by the host, updates the status and length
  3707. * field, then writes this into the next status ring entry.
  3708. *
  3709. * Each ring the host uses to post buffers to the chip is described
  3710. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3711. * it is first placed into the on-chip ram. When the packet's length
  3712. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3713. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3714. * which is within the range of the new packet's length is chosen.
  3715. *
  3716. * The "separate ring for rx status" scheme may sound queer, but it makes
  3717. * sense from a cache coherency perspective. If only the host writes
  3718. * to the buffer post rings, and only the chip writes to the rx status
  3719. * rings, then cache lines never move beyond shared-modified state.
  3720. * If both the host and chip were to write into the same ring, cache line
  3721. * eviction could occur since both entities want it in an exclusive state.
  3722. */
  3723. static int tg3_rx(struct tg3 *tp, int budget)
  3724. {
  3725. u32 work_mask, rx_std_posted = 0;
  3726. u32 sw_idx = tp->rx_rcb_ptr;
  3727. u16 hw_idx;
  3728. int received;
  3729. hw_idx = tp->hw_status->idx[0].rx_producer;
  3730. /*
  3731. * We need to order the read of hw_idx and the read of
  3732. * the opaque cookie.
  3733. */
  3734. rmb();
  3735. work_mask = 0;
  3736. received = 0;
  3737. while (sw_idx != hw_idx && budget > 0) {
  3738. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3739. unsigned int len;
  3740. struct sk_buff *skb;
  3741. dma_addr_t dma_addr;
  3742. u32 opaque_key, desc_idx, *post_ptr;
  3743. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3744. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3745. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3746. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3747. mapping);
  3748. skb = tp->rx_std_buffers[desc_idx].skb;
  3749. post_ptr = &tp->rx_std_ptr;
  3750. rx_std_posted++;
  3751. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3752. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3753. mapping);
  3754. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3755. post_ptr = &tp->rx_jumbo_ptr;
  3756. }
  3757. else {
  3758. goto next_pkt_nopost;
  3759. }
  3760. work_mask |= opaque_key;
  3761. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3762. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3763. drop_it:
  3764. tg3_recycle_rx(tp, opaque_key,
  3765. desc_idx, *post_ptr);
  3766. drop_it_no_recycle:
  3767. /* Other statistics kept track of by card. */
  3768. tp->net_stats.rx_dropped++;
  3769. goto next_pkt;
  3770. }
  3771. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3772. ETH_FCS_LEN;
  3773. if (len > RX_COPY_THRESHOLD
  3774. && tp->rx_offset == NET_IP_ALIGN
  3775. /* rx_offset will likely not equal NET_IP_ALIGN
  3776. * if this is a 5701 card running in PCI-X mode
  3777. * [see tg3_get_invariants()]
  3778. */
  3779. ) {
  3780. int skb_size;
  3781. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3782. desc_idx, *post_ptr);
  3783. if (skb_size < 0)
  3784. goto drop_it;
  3785. pci_unmap_single(tp->pdev, dma_addr,
  3786. skb_size - tp->rx_offset,
  3787. PCI_DMA_FROMDEVICE);
  3788. skb_put(skb, len);
  3789. } else {
  3790. struct sk_buff *copy_skb;
  3791. tg3_recycle_rx(tp, opaque_key,
  3792. desc_idx, *post_ptr);
  3793. copy_skb = netdev_alloc_skb(tp->dev,
  3794. len + TG3_RAW_IP_ALIGN);
  3795. if (copy_skb == NULL)
  3796. goto drop_it_no_recycle;
  3797. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3798. skb_put(copy_skb, len);
  3799. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3800. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3801. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3802. /* We'll reuse the original ring buffer. */
  3803. skb = copy_skb;
  3804. }
  3805. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3806. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3807. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3808. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3809. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3810. else
  3811. skb->ip_summed = CHECKSUM_NONE;
  3812. skb->protocol = eth_type_trans(skb, tp->dev);
  3813. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3814. skb->protocol != htons(ETH_P_8021Q)) {
  3815. dev_kfree_skb(skb);
  3816. goto next_pkt;
  3817. }
  3818. #if TG3_VLAN_TAG_USED
  3819. if (tp->vlgrp != NULL &&
  3820. desc->type_flags & RXD_FLAG_VLAN) {
  3821. tg3_vlan_rx(tp, skb,
  3822. desc->err_vlan & RXD_VLAN_MASK);
  3823. } else
  3824. #endif
  3825. napi_gro_receive(&tp->napi, skb);
  3826. received++;
  3827. budget--;
  3828. next_pkt:
  3829. (*post_ptr)++;
  3830. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3831. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3832. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3833. TG3_64BIT_REG_LOW, idx);
  3834. work_mask &= ~RXD_OPAQUE_RING_STD;
  3835. rx_std_posted = 0;
  3836. }
  3837. next_pkt_nopost:
  3838. sw_idx++;
  3839. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3840. /* Refresh hw_idx to see if there is new work */
  3841. if (sw_idx == hw_idx) {
  3842. hw_idx = tp->hw_status->idx[0].rx_producer;
  3843. rmb();
  3844. }
  3845. }
  3846. /* ACK the status ring. */
  3847. tp->rx_rcb_ptr = sw_idx;
  3848. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3849. /* Refill RX ring(s). */
  3850. if (work_mask & RXD_OPAQUE_RING_STD) {
  3851. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3852. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3853. sw_idx);
  3854. }
  3855. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3856. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3857. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3858. sw_idx);
  3859. }
  3860. mmiowb();
  3861. return received;
  3862. }
  3863. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3864. {
  3865. struct tg3_hw_status *sblk = tp->hw_status;
  3866. /* handle link change and other phy events */
  3867. if (!(tp->tg3_flags &
  3868. (TG3_FLAG_USE_LINKCHG_REG |
  3869. TG3_FLAG_POLL_SERDES))) {
  3870. if (sblk->status & SD_STATUS_LINK_CHG) {
  3871. sblk->status = SD_STATUS_UPDATED |
  3872. (sblk->status & ~SD_STATUS_LINK_CHG);
  3873. spin_lock(&tp->lock);
  3874. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3875. tw32_f(MAC_STATUS,
  3876. (MAC_STATUS_SYNC_CHANGED |
  3877. MAC_STATUS_CFG_CHANGED |
  3878. MAC_STATUS_MI_COMPLETION |
  3879. MAC_STATUS_LNKSTATE_CHANGED));
  3880. udelay(40);
  3881. } else
  3882. tg3_setup_phy(tp, 0);
  3883. spin_unlock(&tp->lock);
  3884. }
  3885. }
  3886. /* run TX completion thread */
  3887. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3888. tg3_tx(tp);
  3889. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3890. return work_done;
  3891. }
  3892. /* run RX thread, within the bounds set by NAPI.
  3893. * All RX "locking" is done by ensuring outside
  3894. * code synchronizes with tg3->napi.poll()
  3895. */
  3896. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3897. work_done += tg3_rx(tp, budget - work_done);
  3898. return work_done;
  3899. }
  3900. static int tg3_poll(struct napi_struct *napi, int budget)
  3901. {
  3902. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3903. int work_done = 0;
  3904. struct tg3_hw_status *sblk = tp->hw_status;
  3905. while (1) {
  3906. work_done = tg3_poll_work(tp, work_done, budget);
  3907. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3908. goto tx_recovery;
  3909. if (unlikely(work_done >= budget))
  3910. break;
  3911. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3912. /* tp->last_tag is used in tg3_restart_ints() below
  3913. * to tell the hw how much work has been processed,
  3914. * so we must read it before checking for more work.
  3915. */
  3916. tp->last_tag = sblk->status_tag;
  3917. tp->last_irq_tag = tp->last_tag;
  3918. rmb();
  3919. } else
  3920. sblk->status &= ~SD_STATUS_UPDATED;
  3921. if (likely(!tg3_has_work(tp))) {
  3922. napi_complete(napi);
  3923. tg3_restart_ints(tp);
  3924. break;
  3925. }
  3926. }
  3927. return work_done;
  3928. tx_recovery:
  3929. /* work_done is guaranteed to be less than budget. */
  3930. napi_complete(napi);
  3931. schedule_work(&tp->reset_task);
  3932. return work_done;
  3933. }
  3934. static void tg3_irq_quiesce(struct tg3 *tp)
  3935. {
  3936. BUG_ON(tp->irq_sync);
  3937. tp->irq_sync = 1;
  3938. smp_mb();
  3939. synchronize_irq(tp->pdev->irq);
  3940. }
  3941. static inline int tg3_irq_sync(struct tg3 *tp)
  3942. {
  3943. return tp->irq_sync;
  3944. }
  3945. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3946. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3947. * with as well. Most of the time, this is not necessary except when
  3948. * shutting down the device.
  3949. */
  3950. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3951. {
  3952. spin_lock_bh(&tp->lock);
  3953. if (irq_sync)
  3954. tg3_irq_quiesce(tp);
  3955. }
  3956. static inline void tg3_full_unlock(struct tg3 *tp)
  3957. {
  3958. spin_unlock_bh(&tp->lock);
  3959. }
  3960. /* One-shot MSI handler - Chip automatically disables interrupt
  3961. * after sending MSI so driver doesn't have to do it.
  3962. */
  3963. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3964. {
  3965. struct net_device *dev = dev_id;
  3966. struct tg3 *tp = netdev_priv(dev);
  3967. prefetch(tp->hw_status);
  3968. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3969. if (likely(!tg3_irq_sync(tp)))
  3970. napi_schedule(&tp->napi);
  3971. return IRQ_HANDLED;
  3972. }
  3973. /* MSI ISR - No need to check for interrupt sharing and no need to
  3974. * flush status block and interrupt mailbox. PCI ordering rules
  3975. * guarantee that MSI will arrive after the status block.
  3976. */
  3977. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3978. {
  3979. struct net_device *dev = dev_id;
  3980. struct tg3 *tp = netdev_priv(dev);
  3981. prefetch(tp->hw_status);
  3982. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3983. /*
  3984. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3985. * chip-internal interrupt pending events.
  3986. * Writing non-zero to intr-mbox-0 additional tells the
  3987. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3988. * event coalescing.
  3989. */
  3990. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3991. if (likely(!tg3_irq_sync(tp)))
  3992. napi_schedule(&tp->napi);
  3993. return IRQ_RETVAL(1);
  3994. }
  3995. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3996. {
  3997. struct net_device *dev = dev_id;
  3998. struct tg3 *tp = netdev_priv(dev);
  3999. struct tg3_hw_status *sblk = tp->hw_status;
  4000. unsigned int handled = 1;
  4001. /* In INTx mode, it is possible for the interrupt to arrive at
  4002. * the CPU before the status block posted prior to the interrupt.
  4003. * Reading the PCI State register will confirm whether the
  4004. * interrupt is ours and will flush the status block.
  4005. */
  4006. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4007. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4008. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4009. handled = 0;
  4010. goto out;
  4011. }
  4012. }
  4013. /*
  4014. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4015. * chip-internal interrupt pending events.
  4016. * Writing non-zero to intr-mbox-0 additional tells the
  4017. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4018. * event coalescing.
  4019. *
  4020. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4021. * spurious interrupts. The flush impacts performance but
  4022. * excessive spurious interrupts can be worse in some cases.
  4023. */
  4024. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4025. if (tg3_irq_sync(tp))
  4026. goto out;
  4027. sblk->status &= ~SD_STATUS_UPDATED;
  4028. if (likely(tg3_has_work(tp))) {
  4029. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4030. napi_schedule(&tp->napi);
  4031. } else {
  4032. /* No work, shared interrupt perhaps? re-enable
  4033. * interrupts, and flush that PCI write
  4034. */
  4035. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4036. 0x00000000);
  4037. }
  4038. out:
  4039. return IRQ_RETVAL(handled);
  4040. }
  4041. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4042. {
  4043. struct net_device *dev = dev_id;
  4044. struct tg3 *tp = netdev_priv(dev);
  4045. struct tg3_hw_status *sblk = tp->hw_status;
  4046. unsigned int handled = 1;
  4047. /* In INTx mode, it is possible for the interrupt to arrive at
  4048. * the CPU before the status block posted prior to the interrupt.
  4049. * Reading the PCI State register will confirm whether the
  4050. * interrupt is ours and will flush the status block.
  4051. */
  4052. if (unlikely(sblk->status_tag == tp->last_irq_tag)) {
  4053. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4054. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4055. handled = 0;
  4056. goto out;
  4057. }
  4058. }
  4059. /*
  4060. * writing any value to intr-mbox-0 clears PCI INTA# and
  4061. * chip-internal interrupt pending events.
  4062. * writing non-zero to intr-mbox-0 additional tells the
  4063. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4064. * event coalescing.
  4065. *
  4066. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4067. * spurious interrupts. The flush impacts performance but
  4068. * excessive spurious interrupts can be worse in some cases.
  4069. */
  4070. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4071. /*
  4072. * In a shared interrupt configuration, sometimes other devices'
  4073. * interrupts will scream. We record the current status tag here
  4074. * so that the above check can report that the screaming interrupts
  4075. * are unhandled. Eventually they will be silenced.
  4076. */
  4077. tp->last_irq_tag = sblk->status_tag;
  4078. if (tg3_irq_sync(tp))
  4079. goto out;
  4080. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  4081. napi_schedule(&tp->napi);
  4082. out:
  4083. return IRQ_RETVAL(handled);
  4084. }
  4085. /* ISR for interrupt test */
  4086. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4087. {
  4088. struct net_device *dev = dev_id;
  4089. struct tg3 *tp = netdev_priv(dev);
  4090. struct tg3_hw_status *sblk = tp->hw_status;
  4091. if ((sblk->status & SD_STATUS_UPDATED) ||
  4092. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4093. tg3_disable_ints(tp);
  4094. return IRQ_RETVAL(1);
  4095. }
  4096. return IRQ_RETVAL(0);
  4097. }
  4098. static int tg3_init_hw(struct tg3 *, int);
  4099. static int tg3_halt(struct tg3 *, int, int);
  4100. /* Restart hardware after configuration changes, self-test, etc.
  4101. * Invoked with tp->lock held.
  4102. */
  4103. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4104. __releases(tp->lock)
  4105. __acquires(tp->lock)
  4106. {
  4107. int err;
  4108. err = tg3_init_hw(tp, reset_phy);
  4109. if (err) {
  4110. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4111. "aborting.\n", tp->dev->name);
  4112. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4113. tg3_full_unlock(tp);
  4114. del_timer_sync(&tp->timer);
  4115. tp->irq_sync = 0;
  4116. napi_enable(&tp->napi);
  4117. dev_close(tp->dev);
  4118. tg3_full_lock(tp, 0);
  4119. }
  4120. return err;
  4121. }
  4122. #ifdef CONFIG_NET_POLL_CONTROLLER
  4123. static void tg3_poll_controller(struct net_device *dev)
  4124. {
  4125. struct tg3 *tp = netdev_priv(dev);
  4126. tg3_interrupt(tp->pdev->irq, dev);
  4127. }
  4128. #endif
  4129. static void tg3_reset_task(struct work_struct *work)
  4130. {
  4131. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4132. int err;
  4133. unsigned int restart_timer;
  4134. tg3_full_lock(tp, 0);
  4135. if (!netif_running(tp->dev)) {
  4136. tg3_full_unlock(tp);
  4137. return;
  4138. }
  4139. tg3_full_unlock(tp);
  4140. tg3_phy_stop(tp);
  4141. tg3_netif_stop(tp);
  4142. tg3_full_lock(tp, 1);
  4143. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4144. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4145. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4146. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4147. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4148. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4149. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4150. }
  4151. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4152. err = tg3_init_hw(tp, 1);
  4153. if (err)
  4154. goto out;
  4155. tg3_netif_start(tp);
  4156. if (restart_timer)
  4157. mod_timer(&tp->timer, jiffies + 1);
  4158. out:
  4159. tg3_full_unlock(tp);
  4160. if (!err)
  4161. tg3_phy_start(tp);
  4162. }
  4163. static void tg3_dump_short_state(struct tg3 *tp)
  4164. {
  4165. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4166. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4167. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4168. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4169. }
  4170. static void tg3_tx_timeout(struct net_device *dev)
  4171. {
  4172. struct tg3 *tp = netdev_priv(dev);
  4173. if (netif_msg_tx_err(tp)) {
  4174. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4175. dev->name);
  4176. tg3_dump_short_state(tp);
  4177. }
  4178. schedule_work(&tp->reset_task);
  4179. }
  4180. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4181. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4182. {
  4183. u32 base = (u32) mapping & 0xffffffff;
  4184. return ((base > 0xffffdcc0) &&
  4185. (base + len + 8 < base));
  4186. }
  4187. /* Test for DMA addresses > 40-bit */
  4188. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4189. int len)
  4190. {
  4191. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4192. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4193. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4194. return 0;
  4195. #else
  4196. return 0;
  4197. #endif
  4198. }
  4199. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4200. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4201. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4202. u32 last_plus_one, u32 *start,
  4203. u32 base_flags, u32 mss)
  4204. {
  4205. struct sk_buff *new_skb;
  4206. dma_addr_t new_addr = 0;
  4207. u32 entry = *start;
  4208. int i, ret = 0;
  4209. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4210. new_skb = skb_copy(skb, GFP_ATOMIC);
  4211. else {
  4212. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4213. new_skb = skb_copy_expand(skb,
  4214. skb_headroom(skb) + more_headroom,
  4215. skb_tailroom(skb), GFP_ATOMIC);
  4216. }
  4217. if (!new_skb) {
  4218. ret = -1;
  4219. } else {
  4220. /* New SKB is guaranteed to be linear. */
  4221. entry = *start;
  4222. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4223. new_addr = skb_shinfo(new_skb)->dma_head;
  4224. /* Make sure new skb does not cross any 4G boundaries.
  4225. * Drop the packet if it does.
  4226. */
  4227. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4228. if (!ret)
  4229. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4230. DMA_TO_DEVICE);
  4231. ret = -1;
  4232. dev_kfree_skb(new_skb);
  4233. new_skb = NULL;
  4234. } else {
  4235. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4236. base_flags, 1 | (mss << 1));
  4237. *start = NEXT_TX(entry);
  4238. }
  4239. }
  4240. /* Now clean up the sw ring entries. */
  4241. i = 0;
  4242. while (entry != last_plus_one) {
  4243. if (i == 0) {
  4244. tp->tx_buffers[entry].skb = new_skb;
  4245. } else {
  4246. tp->tx_buffers[entry].skb = NULL;
  4247. }
  4248. entry = NEXT_TX(entry);
  4249. i++;
  4250. }
  4251. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4252. dev_kfree_skb(skb);
  4253. return ret;
  4254. }
  4255. static void tg3_set_txd(struct tg3 *tp, int entry,
  4256. dma_addr_t mapping, int len, u32 flags,
  4257. u32 mss_and_is_end)
  4258. {
  4259. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4260. int is_end = (mss_and_is_end & 0x1);
  4261. u32 mss = (mss_and_is_end >> 1);
  4262. u32 vlan_tag = 0;
  4263. if (is_end)
  4264. flags |= TXD_FLAG_END;
  4265. if (flags & TXD_FLAG_VLAN) {
  4266. vlan_tag = flags >> 16;
  4267. flags &= 0xffff;
  4268. }
  4269. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4270. txd->addr_hi = ((u64) mapping >> 32);
  4271. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4272. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4273. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4274. }
  4275. /* hard_start_xmit for devices that don't have any bugs and
  4276. * support TG3_FLG2_HW_TSO_2 only.
  4277. */
  4278. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4279. {
  4280. struct tg3 *tp = netdev_priv(dev);
  4281. u32 len, entry, base_flags, mss;
  4282. struct skb_shared_info *sp;
  4283. dma_addr_t mapping;
  4284. len = skb_headlen(skb);
  4285. /* We are running in BH disabled context with netif_tx_lock
  4286. * and TX reclaim runs via tp->napi.poll inside of a software
  4287. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4288. * no IRQ context deadlocks to worry about either. Rejoice!
  4289. */
  4290. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4291. if (!netif_queue_stopped(dev)) {
  4292. netif_stop_queue(dev);
  4293. /* This is a hard error, log it. */
  4294. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4295. "queue awake!\n", dev->name);
  4296. }
  4297. return NETDEV_TX_BUSY;
  4298. }
  4299. entry = tp->tx_prod;
  4300. base_flags = 0;
  4301. mss = 0;
  4302. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4303. int tcp_opt_len, ip_tcp_len;
  4304. if (skb_header_cloned(skb) &&
  4305. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4306. dev_kfree_skb(skb);
  4307. goto out_unlock;
  4308. }
  4309. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4310. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4311. else {
  4312. struct iphdr *iph = ip_hdr(skb);
  4313. tcp_opt_len = tcp_optlen(skb);
  4314. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4315. iph->check = 0;
  4316. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4317. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4318. }
  4319. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4320. TXD_FLAG_CPU_POST_DMA);
  4321. tcp_hdr(skb)->check = 0;
  4322. }
  4323. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4324. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4325. #if TG3_VLAN_TAG_USED
  4326. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4327. base_flags |= (TXD_FLAG_VLAN |
  4328. (vlan_tx_tag_get(skb) << 16));
  4329. #endif
  4330. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4331. dev_kfree_skb(skb);
  4332. goto out_unlock;
  4333. }
  4334. sp = skb_shinfo(skb);
  4335. mapping = sp->dma_head;
  4336. tp->tx_buffers[entry].skb = skb;
  4337. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4338. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4339. entry = NEXT_TX(entry);
  4340. /* Now loop through additional data fragments, and queue them. */
  4341. if (skb_shinfo(skb)->nr_frags > 0) {
  4342. unsigned int i, last;
  4343. last = skb_shinfo(skb)->nr_frags - 1;
  4344. for (i = 0; i <= last; i++) {
  4345. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4346. len = frag->size;
  4347. mapping = sp->dma_maps[i];
  4348. tp->tx_buffers[entry].skb = NULL;
  4349. tg3_set_txd(tp, entry, mapping, len,
  4350. base_flags, (i == last) | (mss << 1));
  4351. entry = NEXT_TX(entry);
  4352. }
  4353. }
  4354. /* Packets are ready, update Tx producer idx local and on card. */
  4355. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4356. tp->tx_prod = entry;
  4357. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4358. netif_stop_queue(dev);
  4359. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4360. netif_wake_queue(tp->dev);
  4361. }
  4362. out_unlock:
  4363. mmiowb();
  4364. return NETDEV_TX_OK;
  4365. }
  4366. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4367. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4368. * TSO header is greater than 80 bytes.
  4369. */
  4370. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4371. {
  4372. struct sk_buff *segs, *nskb;
  4373. /* Estimate the number of fragments in the worst case */
  4374. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4375. netif_stop_queue(tp->dev);
  4376. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4377. return NETDEV_TX_BUSY;
  4378. netif_wake_queue(tp->dev);
  4379. }
  4380. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4381. if (IS_ERR(segs))
  4382. goto tg3_tso_bug_end;
  4383. do {
  4384. nskb = segs;
  4385. segs = segs->next;
  4386. nskb->next = NULL;
  4387. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4388. } while (segs);
  4389. tg3_tso_bug_end:
  4390. dev_kfree_skb(skb);
  4391. return NETDEV_TX_OK;
  4392. }
  4393. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4394. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4395. */
  4396. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4397. {
  4398. struct tg3 *tp = netdev_priv(dev);
  4399. u32 len, entry, base_flags, mss;
  4400. struct skb_shared_info *sp;
  4401. int would_hit_hwbug;
  4402. dma_addr_t mapping;
  4403. len = skb_headlen(skb);
  4404. /* We are running in BH disabled context with netif_tx_lock
  4405. * and TX reclaim runs via tp->napi.poll inside of a software
  4406. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4407. * no IRQ context deadlocks to worry about either. Rejoice!
  4408. */
  4409. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4410. if (!netif_queue_stopped(dev)) {
  4411. netif_stop_queue(dev);
  4412. /* This is a hard error, log it. */
  4413. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4414. "queue awake!\n", dev->name);
  4415. }
  4416. return NETDEV_TX_BUSY;
  4417. }
  4418. entry = tp->tx_prod;
  4419. base_flags = 0;
  4420. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4421. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4422. mss = 0;
  4423. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4424. struct iphdr *iph;
  4425. int tcp_opt_len, ip_tcp_len, hdr_len;
  4426. if (skb_header_cloned(skb) &&
  4427. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4428. dev_kfree_skb(skb);
  4429. goto out_unlock;
  4430. }
  4431. tcp_opt_len = tcp_optlen(skb);
  4432. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4433. hdr_len = ip_tcp_len + tcp_opt_len;
  4434. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4435. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4436. return (tg3_tso_bug(tp, skb));
  4437. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4438. TXD_FLAG_CPU_POST_DMA);
  4439. iph = ip_hdr(skb);
  4440. iph->check = 0;
  4441. iph->tot_len = htons(mss + hdr_len);
  4442. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4443. tcp_hdr(skb)->check = 0;
  4444. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4445. } else
  4446. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4447. iph->daddr, 0,
  4448. IPPROTO_TCP,
  4449. 0);
  4450. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4451. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4452. if (tcp_opt_len || iph->ihl > 5) {
  4453. int tsflags;
  4454. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4455. mss |= (tsflags << 11);
  4456. }
  4457. } else {
  4458. if (tcp_opt_len || iph->ihl > 5) {
  4459. int tsflags;
  4460. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4461. base_flags |= tsflags << 12;
  4462. }
  4463. }
  4464. }
  4465. #if TG3_VLAN_TAG_USED
  4466. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4467. base_flags |= (TXD_FLAG_VLAN |
  4468. (vlan_tx_tag_get(skb) << 16));
  4469. #endif
  4470. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4471. dev_kfree_skb(skb);
  4472. goto out_unlock;
  4473. }
  4474. sp = skb_shinfo(skb);
  4475. mapping = sp->dma_head;
  4476. tp->tx_buffers[entry].skb = skb;
  4477. would_hit_hwbug = 0;
  4478. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4479. would_hit_hwbug = 1;
  4480. else if (tg3_4g_overflow_test(mapping, len))
  4481. would_hit_hwbug = 1;
  4482. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4483. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4484. entry = NEXT_TX(entry);
  4485. /* Now loop through additional data fragments, and queue them. */
  4486. if (skb_shinfo(skb)->nr_frags > 0) {
  4487. unsigned int i, last;
  4488. last = skb_shinfo(skb)->nr_frags - 1;
  4489. for (i = 0; i <= last; i++) {
  4490. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4491. len = frag->size;
  4492. mapping = sp->dma_maps[i];
  4493. tp->tx_buffers[entry].skb = NULL;
  4494. if (tg3_4g_overflow_test(mapping, len))
  4495. would_hit_hwbug = 1;
  4496. if (tg3_40bit_overflow_test(tp, mapping, len))
  4497. would_hit_hwbug = 1;
  4498. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4499. tg3_set_txd(tp, entry, mapping, len,
  4500. base_flags, (i == last)|(mss << 1));
  4501. else
  4502. tg3_set_txd(tp, entry, mapping, len,
  4503. base_flags, (i == last));
  4504. entry = NEXT_TX(entry);
  4505. }
  4506. }
  4507. if (would_hit_hwbug) {
  4508. u32 last_plus_one = entry;
  4509. u32 start;
  4510. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4511. start &= (TG3_TX_RING_SIZE - 1);
  4512. /* If the workaround fails due to memory/mapping
  4513. * failure, silently drop this packet.
  4514. */
  4515. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4516. &start, base_flags, mss))
  4517. goto out_unlock;
  4518. entry = start;
  4519. }
  4520. /* Packets are ready, update Tx producer idx local and on card. */
  4521. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4522. tp->tx_prod = entry;
  4523. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4524. netif_stop_queue(dev);
  4525. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4526. netif_wake_queue(tp->dev);
  4527. }
  4528. out_unlock:
  4529. mmiowb();
  4530. return NETDEV_TX_OK;
  4531. }
  4532. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4533. int new_mtu)
  4534. {
  4535. dev->mtu = new_mtu;
  4536. if (new_mtu > ETH_DATA_LEN) {
  4537. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4538. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4539. ethtool_op_set_tso(dev, 0);
  4540. }
  4541. else
  4542. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4543. } else {
  4544. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4545. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4546. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4547. }
  4548. }
  4549. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4550. {
  4551. struct tg3 *tp = netdev_priv(dev);
  4552. int err;
  4553. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4554. return -EINVAL;
  4555. if (!netif_running(dev)) {
  4556. /* We'll just catch it later when the
  4557. * device is up'd.
  4558. */
  4559. tg3_set_mtu(dev, tp, new_mtu);
  4560. return 0;
  4561. }
  4562. tg3_phy_stop(tp);
  4563. tg3_netif_stop(tp);
  4564. tg3_full_lock(tp, 1);
  4565. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4566. tg3_set_mtu(dev, tp, new_mtu);
  4567. err = tg3_restart_hw(tp, 0);
  4568. if (!err)
  4569. tg3_netif_start(tp);
  4570. tg3_full_unlock(tp);
  4571. if (!err)
  4572. tg3_phy_start(tp);
  4573. return err;
  4574. }
  4575. /* Free up pending packets in all rx/tx rings.
  4576. *
  4577. * The chip has been shut down and the driver detached from
  4578. * the networking, so no interrupts or new tx packets will
  4579. * end up in the driver. tp->{tx,}lock is not held and we are not
  4580. * in an interrupt context and thus may sleep.
  4581. */
  4582. static void tg3_free_rings(struct tg3 *tp)
  4583. {
  4584. struct ring_info *rxp;
  4585. int i;
  4586. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4587. rxp = &tp->rx_std_buffers[i];
  4588. if (rxp->skb == NULL)
  4589. continue;
  4590. pci_unmap_single(tp->pdev,
  4591. pci_unmap_addr(rxp, mapping),
  4592. tp->rx_pkt_buf_sz - tp->rx_offset,
  4593. PCI_DMA_FROMDEVICE);
  4594. dev_kfree_skb_any(rxp->skb);
  4595. rxp->skb = NULL;
  4596. }
  4597. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4598. rxp = &tp->rx_jumbo_buffers[i];
  4599. if (rxp->skb == NULL)
  4600. continue;
  4601. pci_unmap_single(tp->pdev,
  4602. pci_unmap_addr(rxp, mapping),
  4603. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4604. PCI_DMA_FROMDEVICE);
  4605. dev_kfree_skb_any(rxp->skb);
  4606. rxp->skb = NULL;
  4607. }
  4608. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4609. struct tx_ring_info *txp;
  4610. struct sk_buff *skb;
  4611. txp = &tp->tx_buffers[i];
  4612. skb = txp->skb;
  4613. if (skb == NULL) {
  4614. i++;
  4615. continue;
  4616. }
  4617. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4618. txp->skb = NULL;
  4619. i += skb_shinfo(skb)->nr_frags + 1;
  4620. dev_kfree_skb_any(skb);
  4621. }
  4622. }
  4623. /* Initialize tx/rx rings for packet processing.
  4624. *
  4625. * The chip has been shut down and the driver detached from
  4626. * the networking, so no interrupts or new tx packets will
  4627. * end up in the driver. tp->{tx,}lock are held and thus
  4628. * we may not sleep.
  4629. */
  4630. static int tg3_init_rings(struct tg3 *tp)
  4631. {
  4632. u32 i;
  4633. /* Free up all the SKBs. */
  4634. tg3_free_rings(tp);
  4635. /* Zero out all descriptors. */
  4636. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4637. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4638. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4639. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4640. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4641. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4642. (tp->dev->mtu > ETH_DATA_LEN))
  4643. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4644. /* Initialize invariants of the rings, we only set this
  4645. * stuff once. This works because the card does not
  4646. * write into the rx buffer posting rings.
  4647. */
  4648. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4649. struct tg3_rx_buffer_desc *rxd;
  4650. rxd = &tp->rx_std[i];
  4651. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4652. << RXD_LEN_SHIFT;
  4653. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4654. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4655. (i << RXD_OPAQUE_INDEX_SHIFT));
  4656. }
  4657. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4658. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4659. struct tg3_rx_buffer_desc *rxd;
  4660. rxd = &tp->rx_jumbo[i];
  4661. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4662. << RXD_LEN_SHIFT;
  4663. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4664. RXD_FLAG_JUMBO;
  4665. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4666. (i << RXD_OPAQUE_INDEX_SHIFT));
  4667. }
  4668. }
  4669. /* Now allocate fresh SKBs for each rx ring. */
  4670. for (i = 0; i < tp->rx_pending; i++) {
  4671. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4672. printk(KERN_WARNING PFX
  4673. "%s: Using a smaller RX standard ring, "
  4674. "only %d out of %d buffers were allocated "
  4675. "successfully.\n",
  4676. tp->dev->name, i, tp->rx_pending);
  4677. if (i == 0)
  4678. return -ENOMEM;
  4679. tp->rx_pending = i;
  4680. break;
  4681. }
  4682. }
  4683. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4684. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4685. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4686. -1, i) < 0) {
  4687. printk(KERN_WARNING PFX
  4688. "%s: Using a smaller RX jumbo ring, "
  4689. "only %d out of %d buffers were "
  4690. "allocated successfully.\n",
  4691. tp->dev->name, i, tp->rx_jumbo_pending);
  4692. if (i == 0) {
  4693. tg3_free_rings(tp);
  4694. return -ENOMEM;
  4695. }
  4696. tp->rx_jumbo_pending = i;
  4697. break;
  4698. }
  4699. }
  4700. }
  4701. return 0;
  4702. }
  4703. /*
  4704. * Must not be invoked with interrupt sources disabled and
  4705. * the hardware shutdown down.
  4706. */
  4707. static void tg3_free_consistent(struct tg3 *tp)
  4708. {
  4709. kfree(tp->rx_std_buffers);
  4710. tp->rx_std_buffers = NULL;
  4711. if (tp->rx_std) {
  4712. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4713. tp->rx_std, tp->rx_std_mapping);
  4714. tp->rx_std = NULL;
  4715. }
  4716. if (tp->rx_jumbo) {
  4717. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4718. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4719. tp->rx_jumbo = NULL;
  4720. }
  4721. if (tp->rx_rcb) {
  4722. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4723. tp->rx_rcb, tp->rx_rcb_mapping);
  4724. tp->rx_rcb = NULL;
  4725. }
  4726. if (tp->tx_ring) {
  4727. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4728. tp->tx_ring, tp->tx_desc_mapping);
  4729. tp->tx_ring = NULL;
  4730. }
  4731. if (tp->hw_status) {
  4732. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4733. tp->hw_status, tp->status_mapping);
  4734. tp->hw_status = NULL;
  4735. }
  4736. if (tp->hw_stats) {
  4737. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4738. tp->hw_stats, tp->stats_mapping);
  4739. tp->hw_stats = NULL;
  4740. }
  4741. }
  4742. /*
  4743. * Must not be invoked with interrupt sources disabled and
  4744. * the hardware shutdown down. Can sleep.
  4745. */
  4746. static int tg3_alloc_consistent(struct tg3 *tp)
  4747. {
  4748. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4749. (TG3_RX_RING_SIZE +
  4750. TG3_RX_JUMBO_RING_SIZE)) +
  4751. (sizeof(struct tx_ring_info) *
  4752. TG3_TX_RING_SIZE),
  4753. GFP_KERNEL);
  4754. if (!tp->rx_std_buffers)
  4755. return -ENOMEM;
  4756. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4757. tp->tx_buffers = (struct tx_ring_info *)
  4758. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4759. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4760. &tp->rx_std_mapping);
  4761. if (!tp->rx_std)
  4762. goto err_out;
  4763. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4764. &tp->rx_jumbo_mapping);
  4765. if (!tp->rx_jumbo)
  4766. goto err_out;
  4767. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4768. &tp->rx_rcb_mapping);
  4769. if (!tp->rx_rcb)
  4770. goto err_out;
  4771. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4772. &tp->tx_desc_mapping);
  4773. if (!tp->tx_ring)
  4774. goto err_out;
  4775. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4776. TG3_HW_STATUS_SIZE,
  4777. &tp->status_mapping);
  4778. if (!tp->hw_status)
  4779. goto err_out;
  4780. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4781. sizeof(struct tg3_hw_stats),
  4782. &tp->stats_mapping);
  4783. if (!tp->hw_stats)
  4784. goto err_out;
  4785. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4786. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4787. return 0;
  4788. err_out:
  4789. tg3_free_consistent(tp);
  4790. return -ENOMEM;
  4791. }
  4792. #define MAX_WAIT_CNT 1000
  4793. /* To stop a block, clear the enable bit and poll till it
  4794. * clears. tp->lock is held.
  4795. */
  4796. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4797. {
  4798. unsigned int i;
  4799. u32 val;
  4800. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4801. switch (ofs) {
  4802. case RCVLSC_MODE:
  4803. case DMAC_MODE:
  4804. case MBFREE_MODE:
  4805. case BUFMGR_MODE:
  4806. case MEMARB_MODE:
  4807. /* We can't enable/disable these bits of the
  4808. * 5705/5750, just say success.
  4809. */
  4810. return 0;
  4811. default:
  4812. break;
  4813. }
  4814. }
  4815. val = tr32(ofs);
  4816. val &= ~enable_bit;
  4817. tw32_f(ofs, val);
  4818. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4819. udelay(100);
  4820. val = tr32(ofs);
  4821. if ((val & enable_bit) == 0)
  4822. break;
  4823. }
  4824. if (i == MAX_WAIT_CNT && !silent) {
  4825. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4826. "ofs=%lx enable_bit=%x\n",
  4827. ofs, enable_bit);
  4828. return -ENODEV;
  4829. }
  4830. return 0;
  4831. }
  4832. /* tp->lock is held. */
  4833. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4834. {
  4835. int i, err;
  4836. tg3_disable_ints(tp);
  4837. tp->rx_mode &= ~RX_MODE_ENABLE;
  4838. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4839. udelay(10);
  4840. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4841. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4842. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4843. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4844. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4845. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4846. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4847. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4848. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4849. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4850. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4851. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4852. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4853. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4854. tw32_f(MAC_MODE, tp->mac_mode);
  4855. udelay(40);
  4856. tp->tx_mode &= ~TX_MODE_ENABLE;
  4857. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4858. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4859. udelay(100);
  4860. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4861. break;
  4862. }
  4863. if (i >= MAX_WAIT_CNT) {
  4864. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4865. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4866. tp->dev->name, tr32(MAC_TX_MODE));
  4867. err |= -ENODEV;
  4868. }
  4869. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4870. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4871. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4872. tw32(FTQ_RESET, 0xffffffff);
  4873. tw32(FTQ_RESET, 0x00000000);
  4874. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4875. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4876. if (tp->hw_status)
  4877. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4878. if (tp->hw_stats)
  4879. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4880. return err;
  4881. }
  4882. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4883. {
  4884. int i;
  4885. u32 apedata;
  4886. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4887. if (apedata != APE_SEG_SIG_MAGIC)
  4888. return;
  4889. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4890. if (!(apedata & APE_FW_STATUS_READY))
  4891. return;
  4892. /* Wait for up to 1 millisecond for APE to service previous event. */
  4893. for (i = 0; i < 10; i++) {
  4894. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4895. return;
  4896. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4897. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4898. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4899. event | APE_EVENT_STATUS_EVENT_PENDING);
  4900. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4901. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4902. break;
  4903. udelay(100);
  4904. }
  4905. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4906. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4907. }
  4908. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4909. {
  4910. u32 event;
  4911. u32 apedata;
  4912. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4913. return;
  4914. switch (kind) {
  4915. case RESET_KIND_INIT:
  4916. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4917. APE_HOST_SEG_SIG_MAGIC);
  4918. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4919. APE_HOST_SEG_LEN_MAGIC);
  4920. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4921. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4922. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4923. APE_HOST_DRIVER_ID_MAGIC);
  4924. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4925. APE_HOST_BEHAV_NO_PHYLOCK);
  4926. event = APE_EVENT_STATUS_STATE_START;
  4927. break;
  4928. case RESET_KIND_SHUTDOWN:
  4929. /* With the interface we are currently using,
  4930. * APE does not track driver state. Wiping
  4931. * out the HOST SEGMENT SIGNATURE forces
  4932. * the APE to assume OS absent status.
  4933. */
  4934. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4935. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4936. break;
  4937. case RESET_KIND_SUSPEND:
  4938. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4939. break;
  4940. default:
  4941. return;
  4942. }
  4943. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4944. tg3_ape_send_event(tp, event);
  4945. }
  4946. /* tp->lock is held. */
  4947. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4948. {
  4949. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4950. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4951. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4952. switch (kind) {
  4953. case RESET_KIND_INIT:
  4954. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4955. DRV_STATE_START);
  4956. break;
  4957. case RESET_KIND_SHUTDOWN:
  4958. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4959. DRV_STATE_UNLOAD);
  4960. break;
  4961. case RESET_KIND_SUSPEND:
  4962. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4963. DRV_STATE_SUSPEND);
  4964. break;
  4965. default:
  4966. break;
  4967. }
  4968. }
  4969. if (kind == RESET_KIND_INIT ||
  4970. kind == RESET_KIND_SUSPEND)
  4971. tg3_ape_driver_state_change(tp, kind);
  4972. }
  4973. /* tp->lock is held. */
  4974. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4975. {
  4976. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4977. switch (kind) {
  4978. case RESET_KIND_INIT:
  4979. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4980. DRV_STATE_START_DONE);
  4981. break;
  4982. case RESET_KIND_SHUTDOWN:
  4983. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4984. DRV_STATE_UNLOAD_DONE);
  4985. break;
  4986. default:
  4987. break;
  4988. }
  4989. }
  4990. if (kind == RESET_KIND_SHUTDOWN)
  4991. tg3_ape_driver_state_change(tp, kind);
  4992. }
  4993. /* tp->lock is held. */
  4994. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4995. {
  4996. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4997. switch (kind) {
  4998. case RESET_KIND_INIT:
  4999. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5000. DRV_STATE_START);
  5001. break;
  5002. case RESET_KIND_SHUTDOWN:
  5003. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5004. DRV_STATE_UNLOAD);
  5005. break;
  5006. case RESET_KIND_SUSPEND:
  5007. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5008. DRV_STATE_SUSPEND);
  5009. break;
  5010. default:
  5011. break;
  5012. }
  5013. }
  5014. }
  5015. static int tg3_poll_fw(struct tg3 *tp)
  5016. {
  5017. int i;
  5018. u32 val;
  5019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5020. /* Wait up to 20ms for init done. */
  5021. for (i = 0; i < 200; i++) {
  5022. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5023. return 0;
  5024. udelay(100);
  5025. }
  5026. return -ENODEV;
  5027. }
  5028. /* Wait for firmware initialization to complete. */
  5029. for (i = 0; i < 100000; i++) {
  5030. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5031. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5032. break;
  5033. udelay(10);
  5034. }
  5035. /* Chip might not be fitted with firmware. Some Sun onboard
  5036. * parts are configured like that. So don't signal the timeout
  5037. * of the above loop as an error, but do report the lack of
  5038. * running firmware once.
  5039. */
  5040. if (i >= 100000 &&
  5041. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5042. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5043. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5044. tp->dev->name);
  5045. }
  5046. return 0;
  5047. }
  5048. /* Save PCI command register before chip reset */
  5049. static void tg3_save_pci_state(struct tg3 *tp)
  5050. {
  5051. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5052. }
  5053. /* Restore PCI state after chip reset */
  5054. static void tg3_restore_pci_state(struct tg3 *tp)
  5055. {
  5056. u32 val;
  5057. /* Re-enable indirect register accesses. */
  5058. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5059. tp->misc_host_ctrl);
  5060. /* Set MAX PCI retry to zero. */
  5061. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5062. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5063. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5064. val |= PCISTATE_RETRY_SAME_DMA;
  5065. /* Allow reads and writes to the APE register and memory space. */
  5066. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5067. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5068. PCISTATE_ALLOW_APE_SHMEM_WR;
  5069. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5070. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5071. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5072. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5073. pcie_set_readrq(tp->pdev, 4096);
  5074. else {
  5075. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5076. tp->pci_cacheline_sz);
  5077. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5078. tp->pci_lat_timer);
  5079. }
  5080. }
  5081. /* Make sure PCI-X relaxed ordering bit is clear. */
  5082. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5083. u16 pcix_cmd;
  5084. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5085. &pcix_cmd);
  5086. pcix_cmd &= ~PCI_X_CMD_ERO;
  5087. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5088. pcix_cmd);
  5089. }
  5090. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5091. /* Chip reset on 5780 will reset MSI enable bit,
  5092. * so need to restore it.
  5093. */
  5094. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5095. u16 ctrl;
  5096. pci_read_config_word(tp->pdev,
  5097. tp->msi_cap + PCI_MSI_FLAGS,
  5098. &ctrl);
  5099. pci_write_config_word(tp->pdev,
  5100. tp->msi_cap + PCI_MSI_FLAGS,
  5101. ctrl | PCI_MSI_FLAGS_ENABLE);
  5102. val = tr32(MSGINT_MODE);
  5103. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5104. }
  5105. }
  5106. }
  5107. static void tg3_stop_fw(struct tg3 *);
  5108. /* tp->lock is held. */
  5109. static int tg3_chip_reset(struct tg3 *tp)
  5110. {
  5111. u32 val;
  5112. void (*write_op)(struct tg3 *, u32, u32);
  5113. int err;
  5114. tg3_nvram_lock(tp);
  5115. tg3_mdio_stop(tp);
  5116. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5117. /* No matching tg3_nvram_unlock() after this because
  5118. * chip reset below will undo the nvram lock.
  5119. */
  5120. tp->nvram_lock_cnt = 0;
  5121. /* GRC_MISC_CFG core clock reset will clear the memory
  5122. * enable bit in PCI register 4 and the MSI enable bit
  5123. * on some chips, so we save relevant registers here.
  5124. */
  5125. tg3_save_pci_state(tp);
  5126. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5127. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5128. tw32(GRC_FASTBOOT_PC, 0);
  5129. /*
  5130. * We must avoid the readl() that normally takes place.
  5131. * It locks machines, causes machine checks, and other
  5132. * fun things. So, temporarily disable the 5701
  5133. * hardware workaround, while we do the reset.
  5134. */
  5135. write_op = tp->write32;
  5136. if (write_op == tg3_write_flush_reg32)
  5137. tp->write32 = tg3_write32;
  5138. /* Prevent the irq handler from reading or writing PCI registers
  5139. * during chip reset when the memory enable bit in the PCI command
  5140. * register may be cleared. The chip does not generate interrupt
  5141. * at this time, but the irq handler may still be called due to irq
  5142. * sharing or irqpoll.
  5143. */
  5144. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5145. if (tp->hw_status) {
  5146. tp->hw_status->status = 0;
  5147. tp->hw_status->status_tag = 0;
  5148. }
  5149. tp->last_tag = 0;
  5150. tp->last_irq_tag = 0;
  5151. smp_mb();
  5152. synchronize_irq(tp->pdev->irq);
  5153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5154. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5155. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5156. }
  5157. /* do the reset */
  5158. val = GRC_MISC_CFG_CORECLK_RESET;
  5159. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5160. if (tr32(0x7e2c) == 0x60) {
  5161. tw32(0x7e2c, 0x20);
  5162. }
  5163. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5164. tw32(GRC_MISC_CFG, (1 << 29));
  5165. val |= (1 << 29);
  5166. }
  5167. }
  5168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5169. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5170. tw32(GRC_VCPU_EXT_CTRL,
  5171. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5172. }
  5173. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5174. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5175. tw32(GRC_MISC_CFG, val);
  5176. /* restore 5701 hardware bug workaround write method */
  5177. tp->write32 = write_op;
  5178. /* Unfortunately, we have to delay before the PCI read back.
  5179. * Some 575X chips even will not respond to a PCI cfg access
  5180. * when the reset command is given to the chip.
  5181. *
  5182. * How do these hardware designers expect things to work
  5183. * properly if the PCI write is posted for a long period
  5184. * of time? It is always necessary to have some method by
  5185. * which a register read back can occur to push the write
  5186. * out which does the reset.
  5187. *
  5188. * For most tg3 variants the trick below was working.
  5189. * Ho hum...
  5190. */
  5191. udelay(120);
  5192. /* Flush PCI posted writes. The normal MMIO registers
  5193. * are inaccessible at this time so this is the only
  5194. * way to make this reliably (actually, this is no longer
  5195. * the case, see above). I tried to use indirect
  5196. * register read/write but this upset some 5701 variants.
  5197. */
  5198. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5199. udelay(120);
  5200. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5201. u16 val16;
  5202. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5203. int i;
  5204. u32 cfg_val;
  5205. /* Wait for link training to complete. */
  5206. for (i = 0; i < 5000; i++)
  5207. udelay(100);
  5208. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5209. pci_write_config_dword(tp->pdev, 0xc4,
  5210. cfg_val | (1 << 15));
  5211. }
  5212. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5213. pci_read_config_word(tp->pdev,
  5214. tp->pcie_cap + PCI_EXP_DEVCTL,
  5215. &val16);
  5216. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5217. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5218. /*
  5219. * Older PCIe devices only support the 128 byte
  5220. * MPS setting. Enforce the restriction.
  5221. */
  5222. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5223. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5224. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5225. pci_write_config_word(tp->pdev,
  5226. tp->pcie_cap + PCI_EXP_DEVCTL,
  5227. val16);
  5228. pcie_set_readrq(tp->pdev, 4096);
  5229. /* Clear error status */
  5230. pci_write_config_word(tp->pdev,
  5231. tp->pcie_cap + PCI_EXP_DEVSTA,
  5232. PCI_EXP_DEVSTA_CED |
  5233. PCI_EXP_DEVSTA_NFED |
  5234. PCI_EXP_DEVSTA_FED |
  5235. PCI_EXP_DEVSTA_URD);
  5236. }
  5237. tg3_restore_pci_state(tp);
  5238. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5239. val = 0;
  5240. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5241. val = tr32(MEMARB_MODE);
  5242. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5243. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5244. tg3_stop_fw(tp);
  5245. tw32(0x5000, 0x400);
  5246. }
  5247. tw32(GRC_MODE, tp->grc_mode);
  5248. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5249. val = tr32(0xc4);
  5250. tw32(0xc4, val | (1 << 15));
  5251. }
  5252. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5253. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5254. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5255. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5256. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5257. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5258. }
  5259. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5260. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5261. tw32_f(MAC_MODE, tp->mac_mode);
  5262. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5263. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5264. tw32_f(MAC_MODE, tp->mac_mode);
  5265. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5266. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5267. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5268. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5269. tw32_f(MAC_MODE, tp->mac_mode);
  5270. } else
  5271. tw32_f(MAC_MODE, 0);
  5272. udelay(40);
  5273. tg3_mdio_start(tp);
  5274. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5275. err = tg3_poll_fw(tp);
  5276. if (err)
  5277. return err;
  5278. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5279. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5280. val = tr32(0x7c00);
  5281. tw32(0x7c00, val | (1 << 25));
  5282. }
  5283. /* Reprobe ASF enable state. */
  5284. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5285. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5286. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5287. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5288. u32 nic_cfg;
  5289. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5290. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5291. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5292. tp->last_event_jiffies = jiffies;
  5293. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5294. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5295. }
  5296. }
  5297. return 0;
  5298. }
  5299. /* tp->lock is held. */
  5300. static void tg3_stop_fw(struct tg3 *tp)
  5301. {
  5302. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5303. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5304. /* Wait for RX cpu to ACK the previous event. */
  5305. tg3_wait_for_event_ack(tp);
  5306. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5307. tg3_generate_fw_event(tp);
  5308. /* Wait for RX cpu to ACK this event. */
  5309. tg3_wait_for_event_ack(tp);
  5310. }
  5311. }
  5312. /* tp->lock is held. */
  5313. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5314. {
  5315. int err;
  5316. tg3_stop_fw(tp);
  5317. tg3_write_sig_pre_reset(tp, kind);
  5318. tg3_abort_hw(tp, silent);
  5319. err = tg3_chip_reset(tp);
  5320. __tg3_set_mac_addr(tp, 0);
  5321. tg3_write_sig_legacy(tp, kind);
  5322. tg3_write_sig_post_reset(tp, kind);
  5323. if (err)
  5324. return err;
  5325. return 0;
  5326. }
  5327. #define RX_CPU_SCRATCH_BASE 0x30000
  5328. #define RX_CPU_SCRATCH_SIZE 0x04000
  5329. #define TX_CPU_SCRATCH_BASE 0x34000
  5330. #define TX_CPU_SCRATCH_SIZE 0x04000
  5331. /* tp->lock is held. */
  5332. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5333. {
  5334. int i;
  5335. BUG_ON(offset == TX_CPU_BASE &&
  5336. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5338. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5339. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5340. return 0;
  5341. }
  5342. if (offset == RX_CPU_BASE) {
  5343. for (i = 0; i < 10000; i++) {
  5344. tw32(offset + CPU_STATE, 0xffffffff);
  5345. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5346. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5347. break;
  5348. }
  5349. tw32(offset + CPU_STATE, 0xffffffff);
  5350. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5351. udelay(10);
  5352. } else {
  5353. for (i = 0; i < 10000; i++) {
  5354. tw32(offset + CPU_STATE, 0xffffffff);
  5355. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5356. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5357. break;
  5358. }
  5359. }
  5360. if (i >= 10000) {
  5361. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5362. "and %s CPU\n",
  5363. tp->dev->name,
  5364. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5365. return -ENODEV;
  5366. }
  5367. /* Clear firmware's nvram arbitration. */
  5368. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5369. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5370. return 0;
  5371. }
  5372. struct fw_info {
  5373. unsigned int fw_base;
  5374. unsigned int fw_len;
  5375. const __be32 *fw_data;
  5376. };
  5377. /* tp->lock is held. */
  5378. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5379. int cpu_scratch_size, struct fw_info *info)
  5380. {
  5381. int err, lock_err, i;
  5382. void (*write_op)(struct tg3 *, u32, u32);
  5383. if (cpu_base == TX_CPU_BASE &&
  5384. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5385. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5386. "TX cpu firmware on %s which is 5705.\n",
  5387. tp->dev->name);
  5388. return -EINVAL;
  5389. }
  5390. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5391. write_op = tg3_write_mem;
  5392. else
  5393. write_op = tg3_write_indirect_reg32;
  5394. /* It is possible that bootcode is still loading at this point.
  5395. * Get the nvram lock first before halting the cpu.
  5396. */
  5397. lock_err = tg3_nvram_lock(tp);
  5398. err = tg3_halt_cpu(tp, cpu_base);
  5399. if (!lock_err)
  5400. tg3_nvram_unlock(tp);
  5401. if (err)
  5402. goto out;
  5403. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5404. write_op(tp, cpu_scratch_base + i, 0);
  5405. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5406. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5407. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5408. write_op(tp, (cpu_scratch_base +
  5409. (info->fw_base & 0xffff) +
  5410. (i * sizeof(u32))),
  5411. be32_to_cpu(info->fw_data[i]));
  5412. err = 0;
  5413. out:
  5414. return err;
  5415. }
  5416. /* tp->lock is held. */
  5417. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5418. {
  5419. struct fw_info info;
  5420. const __be32 *fw_data;
  5421. int err, i;
  5422. fw_data = (void *)tp->fw->data;
  5423. /* Firmware blob starts with version numbers, followed by
  5424. start address and length. We are setting complete length.
  5425. length = end_address_of_bss - start_address_of_text.
  5426. Remainder is the blob to be loaded contiguously
  5427. from start address. */
  5428. info.fw_base = be32_to_cpu(fw_data[1]);
  5429. info.fw_len = tp->fw->size - 12;
  5430. info.fw_data = &fw_data[3];
  5431. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5432. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5433. &info);
  5434. if (err)
  5435. return err;
  5436. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5437. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5438. &info);
  5439. if (err)
  5440. return err;
  5441. /* Now startup only the RX cpu. */
  5442. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5443. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5444. for (i = 0; i < 5; i++) {
  5445. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5446. break;
  5447. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5448. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5449. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5450. udelay(1000);
  5451. }
  5452. if (i >= 5) {
  5453. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5454. "to set RX CPU PC, is %08x should be %08x\n",
  5455. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5456. info.fw_base);
  5457. return -ENODEV;
  5458. }
  5459. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5460. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5461. return 0;
  5462. }
  5463. /* 5705 needs a special version of the TSO firmware. */
  5464. /* tp->lock is held. */
  5465. static int tg3_load_tso_firmware(struct tg3 *tp)
  5466. {
  5467. struct fw_info info;
  5468. const __be32 *fw_data;
  5469. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5470. int err, i;
  5471. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5472. return 0;
  5473. fw_data = (void *)tp->fw->data;
  5474. /* Firmware blob starts with version numbers, followed by
  5475. start address and length. We are setting complete length.
  5476. length = end_address_of_bss - start_address_of_text.
  5477. Remainder is the blob to be loaded contiguously
  5478. from start address. */
  5479. info.fw_base = be32_to_cpu(fw_data[1]);
  5480. cpu_scratch_size = tp->fw_len;
  5481. info.fw_len = tp->fw->size - 12;
  5482. info.fw_data = &fw_data[3];
  5483. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5484. cpu_base = RX_CPU_BASE;
  5485. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5486. } else {
  5487. cpu_base = TX_CPU_BASE;
  5488. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5489. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5490. }
  5491. err = tg3_load_firmware_cpu(tp, cpu_base,
  5492. cpu_scratch_base, cpu_scratch_size,
  5493. &info);
  5494. if (err)
  5495. return err;
  5496. /* Now startup the cpu. */
  5497. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5498. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5499. for (i = 0; i < 5; i++) {
  5500. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5501. break;
  5502. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5503. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5504. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5505. udelay(1000);
  5506. }
  5507. if (i >= 5) {
  5508. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5509. "to set CPU PC, is %08x should be %08x\n",
  5510. tp->dev->name, tr32(cpu_base + CPU_PC),
  5511. info.fw_base);
  5512. return -ENODEV;
  5513. }
  5514. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5515. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5516. return 0;
  5517. }
  5518. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5519. {
  5520. struct tg3 *tp = netdev_priv(dev);
  5521. struct sockaddr *addr = p;
  5522. int err = 0, skip_mac_1 = 0;
  5523. if (!is_valid_ether_addr(addr->sa_data))
  5524. return -EINVAL;
  5525. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5526. if (!netif_running(dev))
  5527. return 0;
  5528. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5529. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5530. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5531. addr0_low = tr32(MAC_ADDR_0_LOW);
  5532. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5533. addr1_low = tr32(MAC_ADDR_1_LOW);
  5534. /* Skip MAC addr 1 if ASF is using it. */
  5535. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5536. !(addr1_high == 0 && addr1_low == 0))
  5537. skip_mac_1 = 1;
  5538. }
  5539. spin_lock_bh(&tp->lock);
  5540. __tg3_set_mac_addr(tp, skip_mac_1);
  5541. spin_unlock_bh(&tp->lock);
  5542. return err;
  5543. }
  5544. /* tp->lock is held. */
  5545. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5546. dma_addr_t mapping, u32 maxlen_flags,
  5547. u32 nic_addr)
  5548. {
  5549. tg3_write_mem(tp,
  5550. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5551. ((u64) mapping >> 32));
  5552. tg3_write_mem(tp,
  5553. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5554. ((u64) mapping & 0xffffffff));
  5555. tg3_write_mem(tp,
  5556. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5557. maxlen_flags);
  5558. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5559. tg3_write_mem(tp,
  5560. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5561. nic_addr);
  5562. }
  5563. static void __tg3_set_rx_mode(struct net_device *);
  5564. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5565. {
  5566. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5567. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5568. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5569. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5570. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5571. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5572. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5573. }
  5574. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5575. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5576. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5577. u32 val = ec->stats_block_coalesce_usecs;
  5578. if (!netif_carrier_ok(tp->dev))
  5579. val = 0;
  5580. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5581. }
  5582. }
  5583. /* tp->lock is held. */
  5584. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5585. {
  5586. u32 val, rdmac_mode;
  5587. int i, err, limit;
  5588. tg3_disable_ints(tp);
  5589. tg3_stop_fw(tp);
  5590. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5591. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5592. tg3_abort_hw(tp, 1);
  5593. }
  5594. if (reset_phy &&
  5595. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5596. tg3_phy_reset(tp);
  5597. err = tg3_chip_reset(tp);
  5598. if (err)
  5599. return err;
  5600. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5601. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5602. val = tr32(TG3_CPMU_CTRL);
  5603. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5604. tw32(TG3_CPMU_CTRL, val);
  5605. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5606. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5607. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5608. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5609. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5610. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5611. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5612. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5613. val = tr32(TG3_CPMU_HST_ACC);
  5614. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5615. val |= CPMU_HST_ACC_MACCLK_6_25;
  5616. tw32(TG3_CPMU_HST_ACC, val);
  5617. }
  5618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5619. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5620. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5621. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5622. tw32(PCIE_PWR_MGMT_THRESH, val);
  5623. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5624. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5625. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5626. }
  5627. if (tp->tg3_flags3 & TG3_FLG3_TOGGLE_10_100_L1PLLPD) {
  5628. val = tr32(TG3_PCIE_LNKCTL);
  5629. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG)
  5630. val |= TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5631. else
  5632. val &= ~TG3_PCIE_LNKCTL_L1_PLL_PD_DIS;
  5633. tw32(TG3_PCIE_LNKCTL, val);
  5634. }
  5635. /* This works around an issue with Athlon chipsets on
  5636. * B3 tigon3 silicon. This bit has no effect on any
  5637. * other revision. But do not set this on PCI Express
  5638. * chips and don't even touch the clocks if the CPMU is present.
  5639. */
  5640. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5641. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5642. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5643. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5644. }
  5645. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5646. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5647. val = tr32(TG3PCI_PCISTATE);
  5648. val |= PCISTATE_RETRY_SAME_DMA;
  5649. tw32(TG3PCI_PCISTATE, val);
  5650. }
  5651. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5652. /* Allow reads and writes to the
  5653. * APE register and memory space.
  5654. */
  5655. val = tr32(TG3PCI_PCISTATE);
  5656. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5657. PCISTATE_ALLOW_APE_SHMEM_WR;
  5658. tw32(TG3PCI_PCISTATE, val);
  5659. }
  5660. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5661. /* Enable some hw fixes. */
  5662. val = tr32(TG3PCI_MSI_DATA);
  5663. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5664. tw32(TG3PCI_MSI_DATA, val);
  5665. }
  5666. /* Descriptor ring init may make accesses to the
  5667. * NIC SRAM area to setup the TX descriptors, so we
  5668. * can only do this after the hardware has been
  5669. * successfully reset.
  5670. */
  5671. err = tg3_init_rings(tp);
  5672. if (err)
  5673. return err;
  5674. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5675. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5676. /* This value is determined during the probe time DMA
  5677. * engine test, tg3_test_dma.
  5678. */
  5679. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5680. }
  5681. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5682. GRC_MODE_4X_NIC_SEND_RINGS |
  5683. GRC_MODE_NO_TX_PHDR_CSUM |
  5684. GRC_MODE_NO_RX_PHDR_CSUM);
  5685. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5686. /* Pseudo-header checksum is done by hardware logic and not
  5687. * the offload processers, so make the chip do the pseudo-
  5688. * header checksums on receive. For transmit it is more
  5689. * convenient to do the pseudo-header checksum in software
  5690. * as Linux does that on transmit for us in all cases.
  5691. */
  5692. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5693. tw32(GRC_MODE,
  5694. tp->grc_mode |
  5695. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5696. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5697. val = tr32(GRC_MISC_CFG);
  5698. val &= ~0xff;
  5699. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5700. tw32(GRC_MISC_CFG, val);
  5701. /* Initialize MBUF/DESC pool. */
  5702. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5703. /* Do nothing. */
  5704. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5705. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5706. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5707. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5708. else
  5709. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5710. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5711. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5712. }
  5713. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5714. int fw_len;
  5715. fw_len = tp->fw_len;
  5716. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5717. tw32(BUFMGR_MB_POOL_ADDR,
  5718. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5719. tw32(BUFMGR_MB_POOL_SIZE,
  5720. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5721. }
  5722. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5723. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5724. tp->bufmgr_config.mbuf_read_dma_low_water);
  5725. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5726. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5727. tw32(BUFMGR_MB_HIGH_WATER,
  5728. tp->bufmgr_config.mbuf_high_water);
  5729. } else {
  5730. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5731. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5732. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5733. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5734. tw32(BUFMGR_MB_HIGH_WATER,
  5735. tp->bufmgr_config.mbuf_high_water_jumbo);
  5736. }
  5737. tw32(BUFMGR_DMA_LOW_WATER,
  5738. tp->bufmgr_config.dma_low_water);
  5739. tw32(BUFMGR_DMA_HIGH_WATER,
  5740. tp->bufmgr_config.dma_high_water);
  5741. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5742. for (i = 0; i < 2000; i++) {
  5743. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5744. break;
  5745. udelay(10);
  5746. }
  5747. if (i >= 2000) {
  5748. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5749. tp->dev->name);
  5750. return -ENODEV;
  5751. }
  5752. /* Setup replenish threshold. */
  5753. val = tp->rx_pending / 8;
  5754. if (val == 0)
  5755. val = 1;
  5756. else if (val > tp->rx_std_max_post)
  5757. val = tp->rx_std_max_post;
  5758. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5759. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5760. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5761. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5762. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5763. }
  5764. tw32(RCVBDI_STD_THRESH, val);
  5765. /* Initialize TG3_BDINFO's at:
  5766. * RCVDBDI_STD_BD: standard eth size rx ring
  5767. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5768. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5769. *
  5770. * like so:
  5771. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5772. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5773. * ring attribute flags
  5774. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5775. *
  5776. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5777. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5778. *
  5779. * The size of each ring is fixed in the firmware, but the location is
  5780. * configurable.
  5781. */
  5782. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5783. ((u64) tp->rx_std_mapping >> 32));
  5784. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5785. ((u64) tp->rx_std_mapping & 0xffffffff));
  5786. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5787. NIC_SRAM_RX_BUFFER_DESC);
  5788. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5789. * configs on 5705.
  5790. */
  5791. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5792. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5793. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5794. } else {
  5795. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5796. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5797. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5798. BDINFO_FLAGS_DISABLED);
  5799. /* Setup replenish threshold. */
  5800. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5801. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5802. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5803. ((u64) tp->rx_jumbo_mapping >> 32));
  5804. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5805. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5806. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5807. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5808. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5809. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5810. } else {
  5811. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5812. BDINFO_FLAGS_DISABLED);
  5813. }
  5814. }
  5815. /* There is only one send ring on 5705/5750, no need to explicitly
  5816. * disable the others.
  5817. */
  5818. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5819. /* Clear out send RCB ring in SRAM. */
  5820. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5821. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5822. BDINFO_FLAGS_DISABLED);
  5823. }
  5824. tp->tx_prod = 0;
  5825. tp->tx_cons = 0;
  5826. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5827. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5828. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5829. tp->tx_desc_mapping,
  5830. (TG3_TX_RING_SIZE <<
  5831. BDINFO_FLAGS_MAXLEN_SHIFT),
  5832. NIC_SRAM_TX_BUFFER_DESC);
  5833. /* There is only one receive return ring on 5705/5750, no need
  5834. * to explicitly disable the others.
  5835. */
  5836. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5837. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5838. i += TG3_BDINFO_SIZE) {
  5839. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5840. BDINFO_FLAGS_DISABLED);
  5841. }
  5842. }
  5843. tp->rx_rcb_ptr = 0;
  5844. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5845. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5846. tp->rx_rcb_mapping,
  5847. (TG3_RX_RCB_RING_SIZE(tp) <<
  5848. BDINFO_FLAGS_MAXLEN_SHIFT),
  5849. 0);
  5850. tp->rx_std_ptr = tp->rx_pending;
  5851. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5852. tp->rx_std_ptr);
  5853. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5854. tp->rx_jumbo_pending : 0;
  5855. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5856. tp->rx_jumbo_ptr);
  5857. /* Initialize MAC address and backoff seed. */
  5858. __tg3_set_mac_addr(tp, 0);
  5859. /* MTU + ethernet header + FCS + optional VLAN tag */
  5860. tw32(MAC_RX_MTU_SIZE,
  5861. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  5862. /* The slot time is changed by tg3_setup_phy if we
  5863. * run at gigabit with half duplex.
  5864. */
  5865. tw32(MAC_TX_LENGTHS,
  5866. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5867. (6 << TX_LENGTHS_IPG_SHIFT) |
  5868. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5869. /* Receive rules. */
  5870. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5871. tw32(RCVLPC_CONFIG, 0x0181);
  5872. /* Calculate RDMAC_MODE setting early, we need it to determine
  5873. * the RCVLPC_STATE_ENABLE mask.
  5874. */
  5875. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5876. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5877. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5878. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5879. RDMAC_MODE_LNGREAD_ENAB);
  5880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5883. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5884. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5885. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5886. /* If statement applies to 5705 and 5750 PCI devices only */
  5887. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5888. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5889. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5890. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5892. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5893. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5894. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5895. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5896. }
  5897. }
  5898. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5899. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5900. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5901. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  5902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  5903. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  5904. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  5905. /* Receive/send statistics. */
  5906. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5907. val = tr32(RCVLPC_STATS_ENABLE);
  5908. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5909. tw32(RCVLPC_STATS_ENABLE, val);
  5910. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5911. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5912. val = tr32(RCVLPC_STATS_ENABLE);
  5913. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5914. tw32(RCVLPC_STATS_ENABLE, val);
  5915. } else {
  5916. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5917. }
  5918. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5919. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5920. tw32(SNDDATAI_STATSCTRL,
  5921. (SNDDATAI_SCTRL_ENABLE |
  5922. SNDDATAI_SCTRL_FASTUPD));
  5923. /* Setup host coalescing engine. */
  5924. tw32(HOSTCC_MODE, 0);
  5925. for (i = 0; i < 2000; i++) {
  5926. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5927. break;
  5928. udelay(10);
  5929. }
  5930. __tg3_set_coalesce(tp, &tp->coal);
  5931. /* set status block DMA address */
  5932. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5933. ((u64) tp->status_mapping >> 32));
  5934. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5935. ((u64) tp->status_mapping & 0xffffffff));
  5936. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5937. /* Status/statistics block address. See tg3_timer,
  5938. * the tg3_periodic_fetch_stats call there, and
  5939. * tg3_get_stats to see how this works for 5705/5750 chips.
  5940. */
  5941. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5942. ((u64) tp->stats_mapping >> 32));
  5943. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5944. ((u64) tp->stats_mapping & 0xffffffff));
  5945. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5946. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5947. }
  5948. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5949. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5950. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5951. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5952. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5953. /* Clear statistics/status block in chip, and status block in ram. */
  5954. for (i = NIC_SRAM_STATS_BLK;
  5955. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5956. i += sizeof(u32)) {
  5957. tg3_write_mem(tp, i, 0);
  5958. udelay(40);
  5959. }
  5960. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5961. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5962. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5963. /* reset to prevent losing 1st rx packet intermittently */
  5964. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5965. udelay(10);
  5966. }
  5967. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5968. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  5969. else
  5970. tp->mac_mode = 0;
  5971. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5972. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5973. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5974. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5975. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5976. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5977. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5978. udelay(40);
  5979. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5980. * If TG3_FLG2_IS_NIC is zero, we should read the
  5981. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5982. * whether used as inputs or outputs, are set by boot code after
  5983. * reset.
  5984. */
  5985. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5986. u32 gpio_mask;
  5987. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5988. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5989. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5991. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5992. GRC_LCLCTRL_GPIO_OUTPUT3;
  5993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5994. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5995. tp->grc_local_ctrl &= ~gpio_mask;
  5996. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5997. /* GPIO1 must be driven high for eeprom write protect */
  5998. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5999. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6000. GRC_LCLCTRL_GPIO_OUTPUT1);
  6001. }
  6002. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6003. udelay(100);
  6004. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6005. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6006. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6007. udelay(40);
  6008. }
  6009. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6010. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6011. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6012. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6013. WDMAC_MODE_LNGREAD_ENAB);
  6014. /* If statement applies to 5705 and 5750 PCI devices only */
  6015. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6016. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6018. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6019. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6020. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6021. /* nothing */
  6022. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6023. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6024. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6025. val |= WDMAC_MODE_RX_ACCEL;
  6026. }
  6027. }
  6028. /* Enable host coalescing bug fix */
  6029. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6030. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6031. tw32_f(WDMAC_MODE, val);
  6032. udelay(40);
  6033. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6034. u16 pcix_cmd;
  6035. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6036. &pcix_cmd);
  6037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6038. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6039. pcix_cmd |= PCI_X_CMD_READ_2K;
  6040. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6041. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6042. pcix_cmd |= PCI_X_CMD_READ_2K;
  6043. }
  6044. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6045. pcix_cmd);
  6046. }
  6047. tw32_f(RDMAC_MODE, rdmac_mode);
  6048. udelay(40);
  6049. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6050. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6051. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6052. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6053. tw32(SNDDATAC_MODE,
  6054. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6055. else
  6056. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6057. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6058. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6059. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6060. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6061. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6062. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6063. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6064. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6065. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6066. err = tg3_load_5701_a0_firmware_fix(tp);
  6067. if (err)
  6068. return err;
  6069. }
  6070. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6071. err = tg3_load_tso_firmware(tp);
  6072. if (err)
  6073. return err;
  6074. }
  6075. tp->tx_mode = TX_MODE_ENABLE;
  6076. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6077. udelay(100);
  6078. tp->rx_mode = RX_MODE_ENABLE;
  6079. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6080. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6081. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6082. udelay(10);
  6083. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6084. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6085. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6086. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6087. udelay(10);
  6088. }
  6089. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6090. udelay(10);
  6091. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6092. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6093. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6094. /* Set drive transmission level to 1.2V */
  6095. /* only if the signal pre-emphasis bit is not set */
  6096. val = tr32(MAC_SERDES_CFG);
  6097. val &= 0xfffff000;
  6098. val |= 0x880;
  6099. tw32(MAC_SERDES_CFG, val);
  6100. }
  6101. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6102. tw32(MAC_SERDES_CFG, 0x616000);
  6103. }
  6104. /* Prevent chip from dropping frames when flow control
  6105. * is enabled.
  6106. */
  6107. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6108. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6109. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6110. /* Use hardware link auto-negotiation */
  6111. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6112. }
  6113. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6114. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6115. u32 tmp;
  6116. tmp = tr32(SERDES_RX_CTRL);
  6117. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6118. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6119. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6120. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6121. }
  6122. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6123. if (tp->link_config.phy_is_low_power) {
  6124. tp->link_config.phy_is_low_power = 0;
  6125. tp->link_config.speed = tp->link_config.orig_speed;
  6126. tp->link_config.duplex = tp->link_config.orig_duplex;
  6127. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6128. }
  6129. err = tg3_setup_phy(tp, 0);
  6130. if (err)
  6131. return err;
  6132. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6133. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6134. u32 tmp;
  6135. /* Clear CRC stats. */
  6136. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6137. tg3_writephy(tp, MII_TG3_TEST1,
  6138. tmp | MII_TG3_TEST1_CRC_EN);
  6139. tg3_readphy(tp, 0x14, &tmp);
  6140. }
  6141. }
  6142. }
  6143. __tg3_set_rx_mode(tp->dev);
  6144. /* Initialize receive rules. */
  6145. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6146. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6147. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6148. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6149. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6150. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6151. limit = 8;
  6152. else
  6153. limit = 16;
  6154. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6155. limit -= 4;
  6156. switch (limit) {
  6157. case 16:
  6158. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6159. case 15:
  6160. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6161. case 14:
  6162. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6163. case 13:
  6164. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6165. case 12:
  6166. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6167. case 11:
  6168. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6169. case 10:
  6170. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6171. case 9:
  6172. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6173. case 8:
  6174. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6175. case 7:
  6176. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6177. case 6:
  6178. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6179. case 5:
  6180. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6181. case 4:
  6182. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6183. case 3:
  6184. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6185. case 2:
  6186. case 1:
  6187. default:
  6188. break;
  6189. }
  6190. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6191. /* Write our heartbeat update interval to APE. */
  6192. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6193. APE_HOST_HEARTBEAT_INT_DISABLE);
  6194. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6195. return 0;
  6196. }
  6197. /* Called at device open time to get the chip ready for
  6198. * packet processing. Invoked with tp->lock held.
  6199. */
  6200. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6201. {
  6202. tg3_switch_clocks(tp);
  6203. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6204. return tg3_reset_hw(tp, reset_phy);
  6205. }
  6206. #define TG3_STAT_ADD32(PSTAT, REG) \
  6207. do { u32 __val = tr32(REG); \
  6208. (PSTAT)->low += __val; \
  6209. if ((PSTAT)->low < __val) \
  6210. (PSTAT)->high += 1; \
  6211. } while (0)
  6212. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6213. {
  6214. struct tg3_hw_stats *sp = tp->hw_stats;
  6215. if (!netif_carrier_ok(tp->dev))
  6216. return;
  6217. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6218. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6219. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6220. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6221. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6222. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6223. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6224. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6225. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6226. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6227. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6228. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6229. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6230. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6231. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6232. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6233. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6234. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6235. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6236. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6237. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6238. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6239. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6240. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6241. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6242. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6243. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6244. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6245. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6246. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6247. }
  6248. static void tg3_timer(unsigned long __opaque)
  6249. {
  6250. struct tg3 *tp = (struct tg3 *) __opaque;
  6251. if (tp->irq_sync)
  6252. goto restart_timer;
  6253. spin_lock(&tp->lock);
  6254. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6255. /* All of this garbage is because when using non-tagged
  6256. * IRQ status the mailbox/status_block protocol the chip
  6257. * uses with the cpu is race prone.
  6258. */
  6259. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6260. tw32(GRC_LOCAL_CTRL,
  6261. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6262. } else {
  6263. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6264. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6265. }
  6266. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6267. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6268. spin_unlock(&tp->lock);
  6269. schedule_work(&tp->reset_task);
  6270. return;
  6271. }
  6272. }
  6273. /* This part only runs once per second. */
  6274. if (!--tp->timer_counter) {
  6275. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6276. tg3_periodic_fetch_stats(tp);
  6277. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6278. u32 mac_stat;
  6279. int phy_event;
  6280. mac_stat = tr32(MAC_STATUS);
  6281. phy_event = 0;
  6282. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6283. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6284. phy_event = 1;
  6285. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6286. phy_event = 1;
  6287. if (phy_event)
  6288. tg3_setup_phy(tp, 0);
  6289. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6290. u32 mac_stat = tr32(MAC_STATUS);
  6291. int need_setup = 0;
  6292. if (netif_carrier_ok(tp->dev) &&
  6293. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6294. need_setup = 1;
  6295. }
  6296. if (! netif_carrier_ok(tp->dev) &&
  6297. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6298. MAC_STATUS_SIGNAL_DET))) {
  6299. need_setup = 1;
  6300. }
  6301. if (need_setup) {
  6302. if (!tp->serdes_counter) {
  6303. tw32_f(MAC_MODE,
  6304. (tp->mac_mode &
  6305. ~MAC_MODE_PORT_MODE_MASK));
  6306. udelay(40);
  6307. tw32_f(MAC_MODE, tp->mac_mode);
  6308. udelay(40);
  6309. }
  6310. tg3_setup_phy(tp, 0);
  6311. }
  6312. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6313. tg3_serdes_parallel_detect(tp);
  6314. tp->timer_counter = tp->timer_multiplier;
  6315. }
  6316. /* Heartbeat is only sent once every 2 seconds.
  6317. *
  6318. * The heartbeat is to tell the ASF firmware that the host
  6319. * driver is still alive. In the event that the OS crashes,
  6320. * ASF needs to reset the hardware to free up the FIFO space
  6321. * that may be filled with rx packets destined for the host.
  6322. * If the FIFO is full, ASF will no longer function properly.
  6323. *
  6324. * Unintended resets have been reported on real time kernels
  6325. * where the timer doesn't run on time. Netpoll will also have
  6326. * same problem.
  6327. *
  6328. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6329. * to check the ring condition when the heartbeat is expiring
  6330. * before doing the reset. This will prevent most unintended
  6331. * resets.
  6332. */
  6333. if (!--tp->asf_counter) {
  6334. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6335. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6336. tg3_wait_for_event_ack(tp);
  6337. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6338. FWCMD_NICDRV_ALIVE3);
  6339. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6340. /* 5 seconds timeout */
  6341. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6342. tg3_generate_fw_event(tp);
  6343. }
  6344. tp->asf_counter = tp->asf_multiplier;
  6345. }
  6346. spin_unlock(&tp->lock);
  6347. restart_timer:
  6348. tp->timer.expires = jiffies + tp->timer_offset;
  6349. add_timer(&tp->timer);
  6350. }
  6351. static int tg3_request_irq(struct tg3 *tp)
  6352. {
  6353. irq_handler_t fn;
  6354. unsigned long flags;
  6355. struct net_device *dev = tp->dev;
  6356. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6357. fn = tg3_msi;
  6358. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6359. fn = tg3_msi_1shot;
  6360. flags = IRQF_SAMPLE_RANDOM;
  6361. } else {
  6362. fn = tg3_interrupt;
  6363. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6364. fn = tg3_interrupt_tagged;
  6365. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6366. }
  6367. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6368. }
  6369. static int tg3_test_interrupt(struct tg3 *tp)
  6370. {
  6371. struct net_device *dev = tp->dev;
  6372. int err, i, intr_ok = 0;
  6373. if (!netif_running(dev))
  6374. return -ENODEV;
  6375. tg3_disable_ints(tp);
  6376. free_irq(tp->pdev->irq, dev);
  6377. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6378. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6379. if (err)
  6380. return err;
  6381. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6382. tg3_enable_ints(tp);
  6383. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6384. HOSTCC_MODE_NOW);
  6385. for (i = 0; i < 5; i++) {
  6386. u32 int_mbox, misc_host_ctrl;
  6387. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6388. TG3_64BIT_REG_LOW);
  6389. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6390. if ((int_mbox != 0) ||
  6391. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6392. intr_ok = 1;
  6393. break;
  6394. }
  6395. msleep(10);
  6396. }
  6397. tg3_disable_ints(tp);
  6398. free_irq(tp->pdev->irq, dev);
  6399. err = tg3_request_irq(tp);
  6400. if (err)
  6401. return err;
  6402. if (intr_ok)
  6403. return 0;
  6404. return -EIO;
  6405. }
  6406. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6407. * successfully restored
  6408. */
  6409. static int tg3_test_msi(struct tg3 *tp)
  6410. {
  6411. struct net_device *dev = tp->dev;
  6412. int err;
  6413. u16 pci_cmd;
  6414. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6415. return 0;
  6416. /* Turn off SERR reporting in case MSI terminates with Master
  6417. * Abort.
  6418. */
  6419. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6420. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6421. pci_cmd & ~PCI_COMMAND_SERR);
  6422. err = tg3_test_interrupt(tp);
  6423. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6424. if (!err)
  6425. return 0;
  6426. /* other failures */
  6427. if (err != -EIO)
  6428. return err;
  6429. /* MSI test failed, go back to INTx mode */
  6430. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6431. "switching to INTx mode. Please report this failure to "
  6432. "the PCI maintainer and include system chipset information.\n",
  6433. tp->dev->name);
  6434. free_irq(tp->pdev->irq, dev);
  6435. pci_disable_msi(tp->pdev);
  6436. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6437. err = tg3_request_irq(tp);
  6438. if (err)
  6439. return err;
  6440. /* Need to reset the chip because the MSI cycle may have terminated
  6441. * with Master Abort.
  6442. */
  6443. tg3_full_lock(tp, 1);
  6444. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6445. err = tg3_init_hw(tp, 1);
  6446. tg3_full_unlock(tp);
  6447. if (err)
  6448. free_irq(tp->pdev->irq, dev);
  6449. return err;
  6450. }
  6451. static int tg3_request_firmware(struct tg3 *tp)
  6452. {
  6453. const __be32 *fw_data;
  6454. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6455. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6456. tp->dev->name, tp->fw_needed);
  6457. return -ENOENT;
  6458. }
  6459. fw_data = (void *)tp->fw->data;
  6460. /* Firmware blob starts with version numbers, followed by
  6461. * start address and _full_ length including BSS sections
  6462. * (which must be longer than the actual data, of course
  6463. */
  6464. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6465. if (tp->fw_len < (tp->fw->size - 12)) {
  6466. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6467. tp->dev->name, tp->fw_len, tp->fw_needed);
  6468. release_firmware(tp->fw);
  6469. tp->fw = NULL;
  6470. return -EINVAL;
  6471. }
  6472. /* We no longer need firmware; we have it. */
  6473. tp->fw_needed = NULL;
  6474. return 0;
  6475. }
  6476. static int tg3_open(struct net_device *dev)
  6477. {
  6478. struct tg3 *tp = netdev_priv(dev);
  6479. int err;
  6480. if (tp->fw_needed) {
  6481. err = tg3_request_firmware(tp);
  6482. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6483. if (err)
  6484. return err;
  6485. } else if (err) {
  6486. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6487. tp->dev->name);
  6488. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6489. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6490. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6491. tp->dev->name);
  6492. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6493. }
  6494. }
  6495. netif_carrier_off(tp->dev);
  6496. err = tg3_set_power_state(tp, PCI_D0);
  6497. if (err)
  6498. return err;
  6499. tg3_full_lock(tp, 0);
  6500. tg3_disable_ints(tp);
  6501. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6502. tg3_full_unlock(tp);
  6503. /* The placement of this call is tied
  6504. * to the setup and use of Host TX descriptors.
  6505. */
  6506. err = tg3_alloc_consistent(tp);
  6507. if (err)
  6508. return err;
  6509. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6510. /* All MSI supporting chips should support tagged
  6511. * status. Assert that this is the case.
  6512. */
  6513. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6514. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6515. "Not using MSI.\n", tp->dev->name);
  6516. } else if (pci_enable_msi(tp->pdev) == 0) {
  6517. u32 msi_mode;
  6518. msi_mode = tr32(MSGINT_MODE);
  6519. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6520. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6521. }
  6522. }
  6523. err = tg3_request_irq(tp);
  6524. if (err) {
  6525. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6526. pci_disable_msi(tp->pdev);
  6527. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6528. }
  6529. tg3_free_consistent(tp);
  6530. return err;
  6531. }
  6532. napi_enable(&tp->napi);
  6533. tg3_full_lock(tp, 0);
  6534. err = tg3_init_hw(tp, 1);
  6535. if (err) {
  6536. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6537. tg3_free_rings(tp);
  6538. } else {
  6539. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6540. tp->timer_offset = HZ;
  6541. else
  6542. tp->timer_offset = HZ / 10;
  6543. BUG_ON(tp->timer_offset > HZ);
  6544. tp->timer_counter = tp->timer_multiplier =
  6545. (HZ / tp->timer_offset);
  6546. tp->asf_counter = tp->asf_multiplier =
  6547. ((HZ / tp->timer_offset) * 2);
  6548. init_timer(&tp->timer);
  6549. tp->timer.expires = jiffies + tp->timer_offset;
  6550. tp->timer.data = (unsigned long) tp;
  6551. tp->timer.function = tg3_timer;
  6552. }
  6553. tg3_full_unlock(tp);
  6554. if (err) {
  6555. napi_disable(&tp->napi);
  6556. free_irq(tp->pdev->irq, dev);
  6557. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6558. pci_disable_msi(tp->pdev);
  6559. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6560. }
  6561. tg3_free_consistent(tp);
  6562. return err;
  6563. }
  6564. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6565. err = tg3_test_msi(tp);
  6566. if (err) {
  6567. tg3_full_lock(tp, 0);
  6568. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6569. pci_disable_msi(tp->pdev);
  6570. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6571. }
  6572. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6573. tg3_free_rings(tp);
  6574. tg3_free_consistent(tp);
  6575. tg3_full_unlock(tp);
  6576. napi_disable(&tp->napi);
  6577. return err;
  6578. }
  6579. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6580. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6581. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6582. tw32(PCIE_TRANSACTION_CFG,
  6583. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6584. }
  6585. }
  6586. }
  6587. tg3_phy_start(tp);
  6588. tg3_full_lock(tp, 0);
  6589. add_timer(&tp->timer);
  6590. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6591. tg3_enable_ints(tp);
  6592. tg3_full_unlock(tp);
  6593. netif_start_queue(dev);
  6594. return 0;
  6595. }
  6596. #if 0
  6597. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6598. {
  6599. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6600. u16 val16;
  6601. int i;
  6602. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6603. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6604. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6605. val16, val32);
  6606. /* MAC block */
  6607. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6608. tr32(MAC_MODE), tr32(MAC_STATUS));
  6609. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6610. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6611. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6612. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6613. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6614. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6615. /* Send data initiator control block */
  6616. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6617. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6618. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6619. tr32(SNDDATAI_STATSCTRL));
  6620. /* Send data completion control block */
  6621. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6622. /* Send BD ring selector block */
  6623. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6624. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6625. /* Send BD initiator control block */
  6626. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6627. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6628. /* Send BD completion control block */
  6629. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6630. /* Receive list placement control block */
  6631. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6632. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6633. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6634. tr32(RCVLPC_STATSCTRL));
  6635. /* Receive data and receive BD initiator control block */
  6636. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6637. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6638. /* Receive data completion control block */
  6639. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6640. tr32(RCVDCC_MODE));
  6641. /* Receive BD initiator control block */
  6642. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6643. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6644. /* Receive BD completion control block */
  6645. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6646. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6647. /* Receive list selector control block */
  6648. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6649. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6650. /* Mbuf cluster free block */
  6651. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6652. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6653. /* Host coalescing control block */
  6654. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6655. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6656. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6657. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6658. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6659. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6660. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6661. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6662. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6663. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6664. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6665. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6666. /* Memory arbiter control block */
  6667. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6668. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6669. /* Buffer manager control block */
  6670. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6671. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6672. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6673. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6674. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6675. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6676. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6677. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6678. /* Read DMA control block */
  6679. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6680. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6681. /* Write DMA control block */
  6682. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6683. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6684. /* DMA completion block */
  6685. printk("DEBUG: DMAC_MODE[%08x]\n",
  6686. tr32(DMAC_MODE));
  6687. /* GRC block */
  6688. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6689. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6690. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6691. tr32(GRC_LOCAL_CTRL));
  6692. /* TG3_BDINFOs */
  6693. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6694. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6695. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6696. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6697. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6698. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6699. tr32(RCVDBDI_STD_BD + 0x0),
  6700. tr32(RCVDBDI_STD_BD + 0x4),
  6701. tr32(RCVDBDI_STD_BD + 0x8),
  6702. tr32(RCVDBDI_STD_BD + 0xc));
  6703. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6704. tr32(RCVDBDI_MINI_BD + 0x0),
  6705. tr32(RCVDBDI_MINI_BD + 0x4),
  6706. tr32(RCVDBDI_MINI_BD + 0x8),
  6707. tr32(RCVDBDI_MINI_BD + 0xc));
  6708. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6709. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6710. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6711. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6712. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6713. val32, val32_2, val32_3, val32_4);
  6714. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6715. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6716. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6717. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6718. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6719. val32, val32_2, val32_3, val32_4);
  6720. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6721. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6722. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6723. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6724. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6725. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6726. val32, val32_2, val32_3, val32_4, val32_5);
  6727. /* SW status block */
  6728. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6729. tp->hw_status->status,
  6730. tp->hw_status->status_tag,
  6731. tp->hw_status->rx_jumbo_consumer,
  6732. tp->hw_status->rx_consumer,
  6733. tp->hw_status->rx_mini_consumer,
  6734. tp->hw_status->idx[0].rx_producer,
  6735. tp->hw_status->idx[0].tx_consumer);
  6736. /* SW statistics block */
  6737. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6738. ((u32 *)tp->hw_stats)[0],
  6739. ((u32 *)tp->hw_stats)[1],
  6740. ((u32 *)tp->hw_stats)[2],
  6741. ((u32 *)tp->hw_stats)[3]);
  6742. /* Mailboxes */
  6743. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6744. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6745. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6746. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6747. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6748. /* NIC side send descriptors. */
  6749. for (i = 0; i < 6; i++) {
  6750. unsigned long txd;
  6751. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6752. + (i * sizeof(struct tg3_tx_buffer_desc));
  6753. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6754. i,
  6755. readl(txd + 0x0), readl(txd + 0x4),
  6756. readl(txd + 0x8), readl(txd + 0xc));
  6757. }
  6758. /* NIC side RX descriptors. */
  6759. for (i = 0; i < 6; i++) {
  6760. unsigned long rxd;
  6761. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6762. + (i * sizeof(struct tg3_rx_buffer_desc));
  6763. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6764. i,
  6765. readl(rxd + 0x0), readl(rxd + 0x4),
  6766. readl(rxd + 0x8), readl(rxd + 0xc));
  6767. rxd += (4 * sizeof(u32));
  6768. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6769. i,
  6770. readl(rxd + 0x0), readl(rxd + 0x4),
  6771. readl(rxd + 0x8), readl(rxd + 0xc));
  6772. }
  6773. for (i = 0; i < 6; i++) {
  6774. unsigned long rxd;
  6775. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6776. + (i * sizeof(struct tg3_rx_buffer_desc));
  6777. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6778. i,
  6779. readl(rxd + 0x0), readl(rxd + 0x4),
  6780. readl(rxd + 0x8), readl(rxd + 0xc));
  6781. rxd += (4 * sizeof(u32));
  6782. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6783. i,
  6784. readl(rxd + 0x0), readl(rxd + 0x4),
  6785. readl(rxd + 0x8), readl(rxd + 0xc));
  6786. }
  6787. }
  6788. #endif
  6789. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6790. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6791. static int tg3_close(struct net_device *dev)
  6792. {
  6793. struct tg3 *tp = netdev_priv(dev);
  6794. napi_disable(&tp->napi);
  6795. cancel_work_sync(&tp->reset_task);
  6796. netif_stop_queue(dev);
  6797. del_timer_sync(&tp->timer);
  6798. tg3_full_lock(tp, 1);
  6799. #if 0
  6800. tg3_dump_state(tp);
  6801. #endif
  6802. tg3_disable_ints(tp);
  6803. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6804. tg3_free_rings(tp);
  6805. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6806. tg3_full_unlock(tp);
  6807. free_irq(tp->pdev->irq, dev);
  6808. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6809. pci_disable_msi(tp->pdev);
  6810. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6811. }
  6812. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6813. sizeof(tp->net_stats_prev));
  6814. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6815. sizeof(tp->estats_prev));
  6816. tg3_free_consistent(tp);
  6817. tg3_set_power_state(tp, PCI_D3hot);
  6818. netif_carrier_off(tp->dev);
  6819. return 0;
  6820. }
  6821. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6822. {
  6823. unsigned long ret;
  6824. #if (BITS_PER_LONG == 32)
  6825. ret = val->low;
  6826. #else
  6827. ret = ((u64)val->high << 32) | ((u64)val->low);
  6828. #endif
  6829. return ret;
  6830. }
  6831. static inline u64 get_estat64(tg3_stat64_t *val)
  6832. {
  6833. return ((u64)val->high << 32) | ((u64)val->low);
  6834. }
  6835. static unsigned long calc_crc_errors(struct tg3 *tp)
  6836. {
  6837. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6838. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6839. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6841. u32 val;
  6842. spin_lock_bh(&tp->lock);
  6843. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6844. tg3_writephy(tp, MII_TG3_TEST1,
  6845. val | MII_TG3_TEST1_CRC_EN);
  6846. tg3_readphy(tp, 0x14, &val);
  6847. } else
  6848. val = 0;
  6849. spin_unlock_bh(&tp->lock);
  6850. tp->phy_crc_errors += val;
  6851. return tp->phy_crc_errors;
  6852. }
  6853. return get_stat64(&hw_stats->rx_fcs_errors);
  6854. }
  6855. #define ESTAT_ADD(member) \
  6856. estats->member = old_estats->member + \
  6857. get_estat64(&hw_stats->member)
  6858. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6859. {
  6860. struct tg3_ethtool_stats *estats = &tp->estats;
  6861. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6862. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6863. if (!hw_stats)
  6864. return old_estats;
  6865. ESTAT_ADD(rx_octets);
  6866. ESTAT_ADD(rx_fragments);
  6867. ESTAT_ADD(rx_ucast_packets);
  6868. ESTAT_ADD(rx_mcast_packets);
  6869. ESTAT_ADD(rx_bcast_packets);
  6870. ESTAT_ADD(rx_fcs_errors);
  6871. ESTAT_ADD(rx_align_errors);
  6872. ESTAT_ADD(rx_xon_pause_rcvd);
  6873. ESTAT_ADD(rx_xoff_pause_rcvd);
  6874. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6875. ESTAT_ADD(rx_xoff_entered);
  6876. ESTAT_ADD(rx_frame_too_long_errors);
  6877. ESTAT_ADD(rx_jabbers);
  6878. ESTAT_ADD(rx_undersize_packets);
  6879. ESTAT_ADD(rx_in_length_errors);
  6880. ESTAT_ADD(rx_out_length_errors);
  6881. ESTAT_ADD(rx_64_or_less_octet_packets);
  6882. ESTAT_ADD(rx_65_to_127_octet_packets);
  6883. ESTAT_ADD(rx_128_to_255_octet_packets);
  6884. ESTAT_ADD(rx_256_to_511_octet_packets);
  6885. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6886. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6887. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6888. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6889. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6890. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6891. ESTAT_ADD(tx_octets);
  6892. ESTAT_ADD(tx_collisions);
  6893. ESTAT_ADD(tx_xon_sent);
  6894. ESTAT_ADD(tx_xoff_sent);
  6895. ESTAT_ADD(tx_flow_control);
  6896. ESTAT_ADD(tx_mac_errors);
  6897. ESTAT_ADD(tx_single_collisions);
  6898. ESTAT_ADD(tx_mult_collisions);
  6899. ESTAT_ADD(tx_deferred);
  6900. ESTAT_ADD(tx_excessive_collisions);
  6901. ESTAT_ADD(tx_late_collisions);
  6902. ESTAT_ADD(tx_collide_2times);
  6903. ESTAT_ADD(tx_collide_3times);
  6904. ESTAT_ADD(tx_collide_4times);
  6905. ESTAT_ADD(tx_collide_5times);
  6906. ESTAT_ADD(tx_collide_6times);
  6907. ESTAT_ADD(tx_collide_7times);
  6908. ESTAT_ADD(tx_collide_8times);
  6909. ESTAT_ADD(tx_collide_9times);
  6910. ESTAT_ADD(tx_collide_10times);
  6911. ESTAT_ADD(tx_collide_11times);
  6912. ESTAT_ADD(tx_collide_12times);
  6913. ESTAT_ADD(tx_collide_13times);
  6914. ESTAT_ADD(tx_collide_14times);
  6915. ESTAT_ADD(tx_collide_15times);
  6916. ESTAT_ADD(tx_ucast_packets);
  6917. ESTAT_ADD(tx_mcast_packets);
  6918. ESTAT_ADD(tx_bcast_packets);
  6919. ESTAT_ADD(tx_carrier_sense_errors);
  6920. ESTAT_ADD(tx_discards);
  6921. ESTAT_ADD(tx_errors);
  6922. ESTAT_ADD(dma_writeq_full);
  6923. ESTAT_ADD(dma_write_prioq_full);
  6924. ESTAT_ADD(rxbds_empty);
  6925. ESTAT_ADD(rx_discards);
  6926. ESTAT_ADD(rx_errors);
  6927. ESTAT_ADD(rx_threshold_hit);
  6928. ESTAT_ADD(dma_readq_full);
  6929. ESTAT_ADD(dma_read_prioq_full);
  6930. ESTAT_ADD(tx_comp_queue_full);
  6931. ESTAT_ADD(ring_set_send_prod_index);
  6932. ESTAT_ADD(ring_status_update);
  6933. ESTAT_ADD(nic_irqs);
  6934. ESTAT_ADD(nic_avoided_irqs);
  6935. ESTAT_ADD(nic_tx_threshold_hit);
  6936. return estats;
  6937. }
  6938. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6939. {
  6940. struct tg3 *tp = netdev_priv(dev);
  6941. struct net_device_stats *stats = &tp->net_stats;
  6942. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6943. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6944. if (!hw_stats)
  6945. return old_stats;
  6946. stats->rx_packets = old_stats->rx_packets +
  6947. get_stat64(&hw_stats->rx_ucast_packets) +
  6948. get_stat64(&hw_stats->rx_mcast_packets) +
  6949. get_stat64(&hw_stats->rx_bcast_packets);
  6950. stats->tx_packets = old_stats->tx_packets +
  6951. get_stat64(&hw_stats->tx_ucast_packets) +
  6952. get_stat64(&hw_stats->tx_mcast_packets) +
  6953. get_stat64(&hw_stats->tx_bcast_packets);
  6954. stats->rx_bytes = old_stats->rx_bytes +
  6955. get_stat64(&hw_stats->rx_octets);
  6956. stats->tx_bytes = old_stats->tx_bytes +
  6957. get_stat64(&hw_stats->tx_octets);
  6958. stats->rx_errors = old_stats->rx_errors +
  6959. get_stat64(&hw_stats->rx_errors);
  6960. stats->tx_errors = old_stats->tx_errors +
  6961. get_stat64(&hw_stats->tx_errors) +
  6962. get_stat64(&hw_stats->tx_mac_errors) +
  6963. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6964. get_stat64(&hw_stats->tx_discards);
  6965. stats->multicast = old_stats->multicast +
  6966. get_stat64(&hw_stats->rx_mcast_packets);
  6967. stats->collisions = old_stats->collisions +
  6968. get_stat64(&hw_stats->tx_collisions);
  6969. stats->rx_length_errors = old_stats->rx_length_errors +
  6970. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6971. get_stat64(&hw_stats->rx_undersize_packets);
  6972. stats->rx_over_errors = old_stats->rx_over_errors +
  6973. get_stat64(&hw_stats->rxbds_empty);
  6974. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6975. get_stat64(&hw_stats->rx_align_errors);
  6976. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6977. get_stat64(&hw_stats->tx_discards);
  6978. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6979. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6980. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6981. calc_crc_errors(tp);
  6982. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6983. get_stat64(&hw_stats->rx_discards);
  6984. return stats;
  6985. }
  6986. static inline u32 calc_crc(unsigned char *buf, int len)
  6987. {
  6988. u32 reg;
  6989. u32 tmp;
  6990. int j, k;
  6991. reg = 0xffffffff;
  6992. for (j = 0; j < len; j++) {
  6993. reg ^= buf[j];
  6994. for (k = 0; k < 8; k++) {
  6995. tmp = reg & 0x01;
  6996. reg >>= 1;
  6997. if (tmp) {
  6998. reg ^= 0xedb88320;
  6999. }
  7000. }
  7001. }
  7002. return ~reg;
  7003. }
  7004. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7005. {
  7006. /* accept or reject all multicast frames */
  7007. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7008. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7009. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7010. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7011. }
  7012. static void __tg3_set_rx_mode(struct net_device *dev)
  7013. {
  7014. struct tg3 *tp = netdev_priv(dev);
  7015. u32 rx_mode;
  7016. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7017. RX_MODE_KEEP_VLAN_TAG);
  7018. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7019. * flag clear.
  7020. */
  7021. #if TG3_VLAN_TAG_USED
  7022. if (!tp->vlgrp &&
  7023. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7024. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7025. #else
  7026. /* By definition, VLAN is disabled always in this
  7027. * case.
  7028. */
  7029. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7030. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7031. #endif
  7032. if (dev->flags & IFF_PROMISC) {
  7033. /* Promiscuous mode. */
  7034. rx_mode |= RX_MODE_PROMISC;
  7035. } else if (dev->flags & IFF_ALLMULTI) {
  7036. /* Accept all multicast. */
  7037. tg3_set_multi (tp, 1);
  7038. } else if (dev->mc_count < 1) {
  7039. /* Reject all multicast. */
  7040. tg3_set_multi (tp, 0);
  7041. } else {
  7042. /* Accept one or more multicast(s). */
  7043. struct dev_mc_list *mclist;
  7044. unsigned int i;
  7045. u32 mc_filter[4] = { 0, };
  7046. u32 regidx;
  7047. u32 bit;
  7048. u32 crc;
  7049. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7050. i++, mclist = mclist->next) {
  7051. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7052. bit = ~crc & 0x7f;
  7053. regidx = (bit & 0x60) >> 5;
  7054. bit &= 0x1f;
  7055. mc_filter[regidx] |= (1 << bit);
  7056. }
  7057. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7058. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7059. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7060. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7061. }
  7062. if (rx_mode != tp->rx_mode) {
  7063. tp->rx_mode = rx_mode;
  7064. tw32_f(MAC_RX_MODE, rx_mode);
  7065. udelay(10);
  7066. }
  7067. }
  7068. static void tg3_set_rx_mode(struct net_device *dev)
  7069. {
  7070. struct tg3 *tp = netdev_priv(dev);
  7071. if (!netif_running(dev))
  7072. return;
  7073. tg3_full_lock(tp, 0);
  7074. __tg3_set_rx_mode(dev);
  7075. tg3_full_unlock(tp);
  7076. }
  7077. #define TG3_REGDUMP_LEN (32 * 1024)
  7078. static int tg3_get_regs_len(struct net_device *dev)
  7079. {
  7080. return TG3_REGDUMP_LEN;
  7081. }
  7082. static void tg3_get_regs(struct net_device *dev,
  7083. struct ethtool_regs *regs, void *_p)
  7084. {
  7085. u32 *p = _p;
  7086. struct tg3 *tp = netdev_priv(dev);
  7087. u8 *orig_p = _p;
  7088. int i;
  7089. regs->version = 0;
  7090. memset(p, 0, TG3_REGDUMP_LEN);
  7091. if (tp->link_config.phy_is_low_power)
  7092. return;
  7093. tg3_full_lock(tp, 0);
  7094. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7095. #define GET_REG32_LOOP(base,len) \
  7096. do { p = (u32 *)(orig_p + (base)); \
  7097. for (i = 0; i < len; i += 4) \
  7098. __GET_REG32((base) + i); \
  7099. } while (0)
  7100. #define GET_REG32_1(reg) \
  7101. do { p = (u32 *)(orig_p + (reg)); \
  7102. __GET_REG32((reg)); \
  7103. } while (0)
  7104. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7105. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7106. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7107. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7108. GET_REG32_1(SNDDATAC_MODE);
  7109. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7110. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7111. GET_REG32_1(SNDBDC_MODE);
  7112. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7113. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7114. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7115. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7116. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7117. GET_REG32_1(RCVDCC_MODE);
  7118. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7119. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7120. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7121. GET_REG32_1(MBFREE_MODE);
  7122. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7123. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7124. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7125. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7126. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7127. GET_REG32_1(RX_CPU_MODE);
  7128. GET_REG32_1(RX_CPU_STATE);
  7129. GET_REG32_1(RX_CPU_PGMCTR);
  7130. GET_REG32_1(RX_CPU_HWBKPT);
  7131. GET_REG32_1(TX_CPU_MODE);
  7132. GET_REG32_1(TX_CPU_STATE);
  7133. GET_REG32_1(TX_CPU_PGMCTR);
  7134. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7135. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7136. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7137. GET_REG32_1(DMAC_MODE);
  7138. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7139. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7140. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7141. #undef __GET_REG32
  7142. #undef GET_REG32_LOOP
  7143. #undef GET_REG32_1
  7144. tg3_full_unlock(tp);
  7145. }
  7146. static int tg3_get_eeprom_len(struct net_device *dev)
  7147. {
  7148. struct tg3 *tp = netdev_priv(dev);
  7149. return tp->nvram_size;
  7150. }
  7151. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7152. {
  7153. struct tg3 *tp = netdev_priv(dev);
  7154. int ret;
  7155. u8 *pd;
  7156. u32 i, offset, len, b_offset, b_count;
  7157. __be32 val;
  7158. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7159. return -EINVAL;
  7160. if (tp->link_config.phy_is_low_power)
  7161. return -EAGAIN;
  7162. offset = eeprom->offset;
  7163. len = eeprom->len;
  7164. eeprom->len = 0;
  7165. eeprom->magic = TG3_EEPROM_MAGIC;
  7166. if (offset & 3) {
  7167. /* adjustments to start on required 4 byte boundary */
  7168. b_offset = offset & 3;
  7169. b_count = 4 - b_offset;
  7170. if (b_count > len) {
  7171. /* i.e. offset=1 len=2 */
  7172. b_count = len;
  7173. }
  7174. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7175. if (ret)
  7176. return ret;
  7177. memcpy(data, ((char*)&val) + b_offset, b_count);
  7178. len -= b_count;
  7179. offset += b_count;
  7180. eeprom->len += b_count;
  7181. }
  7182. /* read bytes upto the last 4 byte boundary */
  7183. pd = &data[eeprom->len];
  7184. for (i = 0; i < (len - (len & 3)); i += 4) {
  7185. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7186. if (ret) {
  7187. eeprom->len += i;
  7188. return ret;
  7189. }
  7190. memcpy(pd + i, &val, 4);
  7191. }
  7192. eeprom->len += i;
  7193. if (len & 3) {
  7194. /* read last bytes not ending on 4 byte boundary */
  7195. pd = &data[eeprom->len];
  7196. b_count = len & 3;
  7197. b_offset = offset + len - b_count;
  7198. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7199. if (ret)
  7200. return ret;
  7201. memcpy(pd, &val, b_count);
  7202. eeprom->len += b_count;
  7203. }
  7204. return 0;
  7205. }
  7206. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7207. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7208. {
  7209. struct tg3 *tp = netdev_priv(dev);
  7210. int ret;
  7211. u32 offset, len, b_offset, odd_len;
  7212. u8 *buf;
  7213. __be32 start, end;
  7214. if (tp->link_config.phy_is_low_power)
  7215. return -EAGAIN;
  7216. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7217. eeprom->magic != TG3_EEPROM_MAGIC)
  7218. return -EINVAL;
  7219. offset = eeprom->offset;
  7220. len = eeprom->len;
  7221. if ((b_offset = (offset & 3))) {
  7222. /* adjustments to start on required 4 byte boundary */
  7223. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7224. if (ret)
  7225. return ret;
  7226. len += b_offset;
  7227. offset &= ~3;
  7228. if (len < 4)
  7229. len = 4;
  7230. }
  7231. odd_len = 0;
  7232. if (len & 3) {
  7233. /* adjustments to end on required 4 byte boundary */
  7234. odd_len = 1;
  7235. len = (len + 3) & ~3;
  7236. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7237. if (ret)
  7238. return ret;
  7239. }
  7240. buf = data;
  7241. if (b_offset || odd_len) {
  7242. buf = kmalloc(len, GFP_KERNEL);
  7243. if (!buf)
  7244. return -ENOMEM;
  7245. if (b_offset)
  7246. memcpy(buf, &start, 4);
  7247. if (odd_len)
  7248. memcpy(buf+len-4, &end, 4);
  7249. memcpy(buf + b_offset, data, eeprom->len);
  7250. }
  7251. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7252. if (buf != data)
  7253. kfree(buf);
  7254. return ret;
  7255. }
  7256. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7257. {
  7258. struct tg3 *tp = netdev_priv(dev);
  7259. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7260. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7261. return -EAGAIN;
  7262. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7263. }
  7264. cmd->supported = (SUPPORTED_Autoneg);
  7265. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7266. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7267. SUPPORTED_1000baseT_Full);
  7268. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7269. cmd->supported |= (SUPPORTED_100baseT_Half |
  7270. SUPPORTED_100baseT_Full |
  7271. SUPPORTED_10baseT_Half |
  7272. SUPPORTED_10baseT_Full |
  7273. SUPPORTED_TP);
  7274. cmd->port = PORT_TP;
  7275. } else {
  7276. cmd->supported |= SUPPORTED_FIBRE;
  7277. cmd->port = PORT_FIBRE;
  7278. }
  7279. cmd->advertising = tp->link_config.advertising;
  7280. if (netif_running(dev)) {
  7281. cmd->speed = tp->link_config.active_speed;
  7282. cmd->duplex = tp->link_config.active_duplex;
  7283. }
  7284. cmd->phy_address = PHY_ADDR;
  7285. cmd->transceiver = XCVR_INTERNAL;
  7286. cmd->autoneg = tp->link_config.autoneg;
  7287. cmd->maxtxpkt = 0;
  7288. cmd->maxrxpkt = 0;
  7289. return 0;
  7290. }
  7291. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7292. {
  7293. struct tg3 *tp = netdev_priv(dev);
  7294. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7295. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7296. return -EAGAIN;
  7297. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7298. }
  7299. if (cmd->autoneg != AUTONEG_ENABLE &&
  7300. cmd->autoneg != AUTONEG_DISABLE)
  7301. return -EINVAL;
  7302. if (cmd->autoneg == AUTONEG_DISABLE &&
  7303. cmd->duplex != DUPLEX_FULL &&
  7304. cmd->duplex != DUPLEX_HALF)
  7305. return -EINVAL;
  7306. if (cmd->autoneg == AUTONEG_ENABLE) {
  7307. u32 mask = ADVERTISED_Autoneg |
  7308. ADVERTISED_Pause |
  7309. ADVERTISED_Asym_Pause;
  7310. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7311. mask |= ADVERTISED_1000baseT_Half |
  7312. ADVERTISED_1000baseT_Full;
  7313. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7314. mask |= ADVERTISED_100baseT_Half |
  7315. ADVERTISED_100baseT_Full |
  7316. ADVERTISED_10baseT_Half |
  7317. ADVERTISED_10baseT_Full |
  7318. ADVERTISED_TP;
  7319. else
  7320. mask |= ADVERTISED_FIBRE;
  7321. if (cmd->advertising & ~mask)
  7322. return -EINVAL;
  7323. mask &= (ADVERTISED_1000baseT_Half |
  7324. ADVERTISED_1000baseT_Full |
  7325. ADVERTISED_100baseT_Half |
  7326. ADVERTISED_100baseT_Full |
  7327. ADVERTISED_10baseT_Half |
  7328. ADVERTISED_10baseT_Full);
  7329. cmd->advertising &= mask;
  7330. } else {
  7331. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7332. if (cmd->speed != SPEED_1000)
  7333. return -EINVAL;
  7334. if (cmd->duplex != DUPLEX_FULL)
  7335. return -EINVAL;
  7336. } else {
  7337. if (cmd->speed != SPEED_100 &&
  7338. cmd->speed != SPEED_10)
  7339. return -EINVAL;
  7340. }
  7341. }
  7342. tg3_full_lock(tp, 0);
  7343. tp->link_config.autoneg = cmd->autoneg;
  7344. if (cmd->autoneg == AUTONEG_ENABLE) {
  7345. tp->link_config.advertising = (cmd->advertising |
  7346. ADVERTISED_Autoneg);
  7347. tp->link_config.speed = SPEED_INVALID;
  7348. tp->link_config.duplex = DUPLEX_INVALID;
  7349. } else {
  7350. tp->link_config.advertising = 0;
  7351. tp->link_config.speed = cmd->speed;
  7352. tp->link_config.duplex = cmd->duplex;
  7353. }
  7354. tp->link_config.orig_speed = tp->link_config.speed;
  7355. tp->link_config.orig_duplex = tp->link_config.duplex;
  7356. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7357. if (netif_running(dev))
  7358. tg3_setup_phy(tp, 1);
  7359. tg3_full_unlock(tp);
  7360. return 0;
  7361. }
  7362. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7363. {
  7364. struct tg3 *tp = netdev_priv(dev);
  7365. strcpy(info->driver, DRV_MODULE_NAME);
  7366. strcpy(info->version, DRV_MODULE_VERSION);
  7367. strcpy(info->fw_version, tp->fw_ver);
  7368. strcpy(info->bus_info, pci_name(tp->pdev));
  7369. }
  7370. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7371. {
  7372. struct tg3 *tp = netdev_priv(dev);
  7373. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7374. device_can_wakeup(&tp->pdev->dev))
  7375. wol->supported = WAKE_MAGIC;
  7376. else
  7377. wol->supported = 0;
  7378. wol->wolopts = 0;
  7379. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7380. device_can_wakeup(&tp->pdev->dev))
  7381. wol->wolopts = WAKE_MAGIC;
  7382. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7383. }
  7384. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7385. {
  7386. struct tg3 *tp = netdev_priv(dev);
  7387. struct device *dp = &tp->pdev->dev;
  7388. if (wol->wolopts & ~WAKE_MAGIC)
  7389. return -EINVAL;
  7390. if ((wol->wolopts & WAKE_MAGIC) &&
  7391. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7392. return -EINVAL;
  7393. spin_lock_bh(&tp->lock);
  7394. if (wol->wolopts & WAKE_MAGIC) {
  7395. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7396. device_set_wakeup_enable(dp, true);
  7397. } else {
  7398. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7399. device_set_wakeup_enable(dp, false);
  7400. }
  7401. spin_unlock_bh(&tp->lock);
  7402. return 0;
  7403. }
  7404. static u32 tg3_get_msglevel(struct net_device *dev)
  7405. {
  7406. struct tg3 *tp = netdev_priv(dev);
  7407. return tp->msg_enable;
  7408. }
  7409. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7410. {
  7411. struct tg3 *tp = netdev_priv(dev);
  7412. tp->msg_enable = value;
  7413. }
  7414. static int tg3_set_tso(struct net_device *dev, u32 value)
  7415. {
  7416. struct tg3 *tp = netdev_priv(dev);
  7417. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7418. if (value)
  7419. return -EINVAL;
  7420. return 0;
  7421. }
  7422. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7423. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7424. if (value) {
  7425. dev->features |= NETIF_F_TSO6;
  7426. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7427. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7428. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7430. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7431. dev->features |= NETIF_F_TSO_ECN;
  7432. } else
  7433. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7434. }
  7435. return ethtool_op_set_tso(dev, value);
  7436. }
  7437. static int tg3_nway_reset(struct net_device *dev)
  7438. {
  7439. struct tg3 *tp = netdev_priv(dev);
  7440. int r;
  7441. if (!netif_running(dev))
  7442. return -EAGAIN;
  7443. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7444. return -EINVAL;
  7445. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7446. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7447. return -EAGAIN;
  7448. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7449. } else {
  7450. u32 bmcr;
  7451. spin_lock_bh(&tp->lock);
  7452. r = -EINVAL;
  7453. tg3_readphy(tp, MII_BMCR, &bmcr);
  7454. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7455. ((bmcr & BMCR_ANENABLE) ||
  7456. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7457. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7458. BMCR_ANENABLE);
  7459. r = 0;
  7460. }
  7461. spin_unlock_bh(&tp->lock);
  7462. }
  7463. return r;
  7464. }
  7465. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7466. {
  7467. struct tg3 *tp = netdev_priv(dev);
  7468. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7469. ering->rx_mini_max_pending = 0;
  7470. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7471. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7472. else
  7473. ering->rx_jumbo_max_pending = 0;
  7474. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7475. ering->rx_pending = tp->rx_pending;
  7476. ering->rx_mini_pending = 0;
  7477. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7478. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7479. else
  7480. ering->rx_jumbo_pending = 0;
  7481. ering->tx_pending = tp->tx_pending;
  7482. }
  7483. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7484. {
  7485. struct tg3 *tp = netdev_priv(dev);
  7486. int irq_sync = 0, err = 0;
  7487. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7488. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7489. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7490. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7491. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7492. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7493. return -EINVAL;
  7494. if (netif_running(dev)) {
  7495. tg3_phy_stop(tp);
  7496. tg3_netif_stop(tp);
  7497. irq_sync = 1;
  7498. }
  7499. tg3_full_lock(tp, irq_sync);
  7500. tp->rx_pending = ering->rx_pending;
  7501. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7502. tp->rx_pending > 63)
  7503. tp->rx_pending = 63;
  7504. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7505. tp->tx_pending = ering->tx_pending;
  7506. if (netif_running(dev)) {
  7507. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7508. err = tg3_restart_hw(tp, 1);
  7509. if (!err)
  7510. tg3_netif_start(tp);
  7511. }
  7512. tg3_full_unlock(tp);
  7513. if (irq_sync && !err)
  7514. tg3_phy_start(tp);
  7515. return err;
  7516. }
  7517. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7518. {
  7519. struct tg3 *tp = netdev_priv(dev);
  7520. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7521. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7522. epause->rx_pause = 1;
  7523. else
  7524. epause->rx_pause = 0;
  7525. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7526. epause->tx_pause = 1;
  7527. else
  7528. epause->tx_pause = 0;
  7529. }
  7530. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7531. {
  7532. struct tg3 *tp = netdev_priv(dev);
  7533. int err = 0;
  7534. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7535. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7536. return -EAGAIN;
  7537. if (epause->autoneg) {
  7538. u32 newadv;
  7539. struct phy_device *phydev;
  7540. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7541. if (epause->rx_pause) {
  7542. if (epause->tx_pause)
  7543. newadv = ADVERTISED_Pause;
  7544. else
  7545. newadv = ADVERTISED_Pause |
  7546. ADVERTISED_Asym_Pause;
  7547. } else if (epause->tx_pause) {
  7548. newadv = ADVERTISED_Asym_Pause;
  7549. } else
  7550. newadv = 0;
  7551. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7552. u32 oldadv = phydev->advertising &
  7553. (ADVERTISED_Pause |
  7554. ADVERTISED_Asym_Pause);
  7555. if (oldadv != newadv) {
  7556. phydev->advertising &=
  7557. ~(ADVERTISED_Pause |
  7558. ADVERTISED_Asym_Pause);
  7559. phydev->advertising |= newadv;
  7560. err = phy_start_aneg(phydev);
  7561. }
  7562. } else {
  7563. tp->link_config.advertising &=
  7564. ~(ADVERTISED_Pause |
  7565. ADVERTISED_Asym_Pause);
  7566. tp->link_config.advertising |= newadv;
  7567. }
  7568. } else {
  7569. if (epause->rx_pause)
  7570. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7571. else
  7572. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7573. if (epause->tx_pause)
  7574. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7575. else
  7576. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7577. if (netif_running(dev))
  7578. tg3_setup_flow_control(tp, 0, 0);
  7579. }
  7580. } else {
  7581. int irq_sync = 0;
  7582. if (netif_running(dev)) {
  7583. tg3_netif_stop(tp);
  7584. irq_sync = 1;
  7585. }
  7586. tg3_full_lock(tp, irq_sync);
  7587. if (epause->autoneg)
  7588. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7589. else
  7590. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7591. if (epause->rx_pause)
  7592. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7593. else
  7594. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7595. if (epause->tx_pause)
  7596. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7597. else
  7598. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7599. if (netif_running(dev)) {
  7600. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7601. err = tg3_restart_hw(tp, 1);
  7602. if (!err)
  7603. tg3_netif_start(tp);
  7604. }
  7605. tg3_full_unlock(tp);
  7606. }
  7607. return err;
  7608. }
  7609. static u32 tg3_get_rx_csum(struct net_device *dev)
  7610. {
  7611. struct tg3 *tp = netdev_priv(dev);
  7612. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7613. }
  7614. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7615. {
  7616. struct tg3 *tp = netdev_priv(dev);
  7617. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7618. if (data != 0)
  7619. return -EINVAL;
  7620. return 0;
  7621. }
  7622. spin_lock_bh(&tp->lock);
  7623. if (data)
  7624. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7625. else
  7626. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7627. spin_unlock_bh(&tp->lock);
  7628. return 0;
  7629. }
  7630. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7631. {
  7632. struct tg3 *tp = netdev_priv(dev);
  7633. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7634. if (data != 0)
  7635. return -EINVAL;
  7636. return 0;
  7637. }
  7638. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7639. ethtool_op_set_tx_ipv6_csum(dev, data);
  7640. else
  7641. ethtool_op_set_tx_csum(dev, data);
  7642. return 0;
  7643. }
  7644. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7645. {
  7646. switch (sset) {
  7647. case ETH_SS_TEST:
  7648. return TG3_NUM_TEST;
  7649. case ETH_SS_STATS:
  7650. return TG3_NUM_STATS;
  7651. default:
  7652. return -EOPNOTSUPP;
  7653. }
  7654. }
  7655. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7656. {
  7657. switch (stringset) {
  7658. case ETH_SS_STATS:
  7659. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7660. break;
  7661. case ETH_SS_TEST:
  7662. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7663. break;
  7664. default:
  7665. WARN_ON(1); /* we need a WARN() */
  7666. break;
  7667. }
  7668. }
  7669. static int tg3_phys_id(struct net_device *dev, u32 data)
  7670. {
  7671. struct tg3 *tp = netdev_priv(dev);
  7672. int i;
  7673. if (!netif_running(tp->dev))
  7674. return -EAGAIN;
  7675. if (data == 0)
  7676. data = UINT_MAX / 2;
  7677. for (i = 0; i < (data * 2); i++) {
  7678. if ((i % 2) == 0)
  7679. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7680. LED_CTRL_1000MBPS_ON |
  7681. LED_CTRL_100MBPS_ON |
  7682. LED_CTRL_10MBPS_ON |
  7683. LED_CTRL_TRAFFIC_OVERRIDE |
  7684. LED_CTRL_TRAFFIC_BLINK |
  7685. LED_CTRL_TRAFFIC_LED);
  7686. else
  7687. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7688. LED_CTRL_TRAFFIC_OVERRIDE);
  7689. if (msleep_interruptible(500))
  7690. break;
  7691. }
  7692. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7693. return 0;
  7694. }
  7695. static void tg3_get_ethtool_stats (struct net_device *dev,
  7696. struct ethtool_stats *estats, u64 *tmp_stats)
  7697. {
  7698. struct tg3 *tp = netdev_priv(dev);
  7699. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7700. }
  7701. #define NVRAM_TEST_SIZE 0x100
  7702. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7703. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7704. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7705. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7706. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7707. static int tg3_test_nvram(struct tg3 *tp)
  7708. {
  7709. u32 csum, magic;
  7710. __be32 *buf;
  7711. int i, j, k, err = 0, size;
  7712. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7713. return 0;
  7714. if (tg3_nvram_read(tp, 0, &magic) != 0)
  7715. return -EIO;
  7716. if (magic == TG3_EEPROM_MAGIC)
  7717. size = NVRAM_TEST_SIZE;
  7718. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7719. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7720. TG3_EEPROM_SB_FORMAT_1) {
  7721. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7722. case TG3_EEPROM_SB_REVISION_0:
  7723. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7724. break;
  7725. case TG3_EEPROM_SB_REVISION_2:
  7726. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7727. break;
  7728. case TG3_EEPROM_SB_REVISION_3:
  7729. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7730. break;
  7731. default:
  7732. return 0;
  7733. }
  7734. } else
  7735. return 0;
  7736. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7737. size = NVRAM_SELFBOOT_HW_SIZE;
  7738. else
  7739. return -EIO;
  7740. buf = kmalloc(size, GFP_KERNEL);
  7741. if (buf == NULL)
  7742. return -ENOMEM;
  7743. err = -EIO;
  7744. for (i = 0, j = 0; i < size; i += 4, j++) {
  7745. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  7746. if (err)
  7747. break;
  7748. }
  7749. if (i < size)
  7750. goto out;
  7751. /* Selfboot format */
  7752. magic = be32_to_cpu(buf[0]);
  7753. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  7754. TG3_EEPROM_MAGIC_FW) {
  7755. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7756. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  7757. TG3_EEPROM_SB_REVISION_2) {
  7758. /* For rev 2, the csum doesn't include the MBA. */
  7759. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7760. csum8 += buf8[i];
  7761. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7762. csum8 += buf8[i];
  7763. } else {
  7764. for (i = 0; i < size; i++)
  7765. csum8 += buf8[i];
  7766. }
  7767. if (csum8 == 0) {
  7768. err = 0;
  7769. goto out;
  7770. }
  7771. err = -EIO;
  7772. goto out;
  7773. }
  7774. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  7775. TG3_EEPROM_MAGIC_HW) {
  7776. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7777. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7778. u8 *buf8 = (u8 *) buf;
  7779. /* Separate the parity bits and the data bytes. */
  7780. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7781. if ((i == 0) || (i == 8)) {
  7782. int l;
  7783. u8 msk;
  7784. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7785. parity[k++] = buf8[i] & msk;
  7786. i++;
  7787. }
  7788. else if (i == 16) {
  7789. int l;
  7790. u8 msk;
  7791. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7792. parity[k++] = buf8[i] & msk;
  7793. i++;
  7794. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7795. parity[k++] = buf8[i] & msk;
  7796. i++;
  7797. }
  7798. data[j++] = buf8[i];
  7799. }
  7800. err = -EIO;
  7801. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7802. u8 hw8 = hweight8(data[i]);
  7803. if ((hw8 & 0x1) && parity[i])
  7804. goto out;
  7805. else if (!(hw8 & 0x1) && !parity[i])
  7806. goto out;
  7807. }
  7808. err = 0;
  7809. goto out;
  7810. }
  7811. /* Bootstrap checksum at offset 0x10 */
  7812. csum = calc_crc((unsigned char *) buf, 0x10);
  7813. if (csum != be32_to_cpu(buf[0x10/4]))
  7814. goto out;
  7815. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7816. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7817. if (csum != be32_to_cpu(buf[0xfc/4]))
  7818. goto out;
  7819. err = 0;
  7820. out:
  7821. kfree(buf);
  7822. return err;
  7823. }
  7824. #define TG3_SERDES_TIMEOUT_SEC 2
  7825. #define TG3_COPPER_TIMEOUT_SEC 6
  7826. static int tg3_test_link(struct tg3 *tp)
  7827. {
  7828. int i, max;
  7829. if (!netif_running(tp->dev))
  7830. return -ENODEV;
  7831. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7832. max = TG3_SERDES_TIMEOUT_SEC;
  7833. else
  7834. max = TG3_COPPER_TIMEOUT_SEC;
  7835. for (i = 0; i < max; i++) {
  7836. if (netif_carrier_ok(tp->dev))
  7837. return 0;
  7838. if (msleep_interruptible(1000))
  7839. break;
  7840. }
  7841. return -EIO;
  7842. }
  7843. /* Only test the commonly used registers */
  7844. static int tg3_test_registers(struct tg3 *tp)
  7845. {
  7846. int i, is_5705, is_5750;
  7847. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7848. static struct {
  7849. u16 offset;
  7850. u16 flags;
  7851. #define TG3_FL_5705 0x1
  7852. #define TG3_FL_NOT_5705 0x2
  7853. #define TG3_FL_NOT_5788 0x4
  7854. #define TG3_FL_NOT_5750 0x8
  7855. u32 read_mask;
  7856. u32 write_mask;
  7857. } reg_tbl[] = {
  7858. /* MAC Control Registers */
  7859. { MAC_MODE, TG3_FL_NOT_5705,
  7860. 0x00000000, 0x00ef6f8c },
  7861. { MAC_MODE, TG3_FL_5705,
  7862. 0x00000000, 0x01ef6b8c },
  7863. { MAC_STATUS, TG3_FL_NOT_5705,
  7864. 0x03800107, 0x00000000 },
  7865. { MAC_STATUS, TG3_FL_5705,
  7866. 0x03800100, 0x00000000 },
  7867. { MAC_ADDR_0_HIGH, 0x0000,
  7868. 0x00000000, 0x0000ffff },
  7869. { MAC_ADDR_0_LOW, 0x0000,
  7870. 0x00000000, 0xffffffff },
  7871. { MAC_RX_MTU_SIZE, 0x0000,
  7872. 0x00000000, 0x0000ffff },
  7873. { MAC_TX_MODE, 0x0000,
  7874. 0x00000000, 0x00000070 },
  7875. { MAC_TX_LENGTHS, 0x0000,
  7876. 0x00000000, 0x00003fff },
  7877. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7878. 0x00000000, 0x000007fc },
  7879. { MAC_RX_MODE, TG3_FL_5705,
  7880. 0x00000000, 0x000007dc },
  7881. { MAC_HASH_REG_0, 0x0000,
  7882. 0x00000000, 0xffffffff },
  7883. { MAC_HASH_REG_1, 0x0000,
  7884. 0x00000000, 0xffffffff },
  7885. { MAC_HASH_REG_2, 0x0000,
  7886. 0x00000000, 0xffffffff },
  7887. { MAC_HASH_REG_3, 0x0000,
  7888. 0x00000000, 0xffffffff },
  7889. /* Receive Data and Receive BD Initiator Control Registers. */
  7890. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7891. 0x00000000, 0xffffffff },
  7892. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7893. 0x00000000, 0xffffffff },
  7894. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7895. 0x00000000, 0x00000003 },
  7896. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7897. 0x00000000, 0xffffffff },
  7898. { RCVDBDI_STD_BD+0, 0x0000,
  7899. 0x00000000, 0xffffffff },
  7900. { RCVDBDI_STD_BD+4, 0x0000,
  7901. 0x00000000, 0xffffffff },
  7902. { RCVDBDI_STD_BD+8, 0x0000,
  7903. 0x00000000, 0xffff0002 },
  7904. { RCVDBDI_STD_BD+0xc, 0x0000,
  7905. 0x00000000, 0xffffffff },
  7906. /* Receive BD Initiator Control Registers. */
  7907. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7908. 0x00000000, 0xffffffff },
  7909. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7910. 0x00000000, 0x000003ff },
  7911. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7912. 0x00000000, 0xffffffff },
  7913. /* Host Coalescing Control Registers. */
  7914. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7915. 0x00000000, 0x00000004 },
  7916. { HOSTCC_MODE, TG3_FL_5705,
  7917. 0x00000000, 0x000000f6 },
  7918. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7919. 0x00000000, 0xffffffff },
  7920. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7921. 0x00000000, 0x000003ff },
  7922. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7923. 0x00000000, 0xffffffff },
  7924. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7925. 0x00000000, 0x000003ff },
  7926. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7927. 0x00000000, 0xffffffff },
  7928. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7929. 0x00000000, 0x000000ff },
  7930. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7931. 0x00000000, 0xffffffff },
  7932. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7933. 0x00000000, 0x000000ff },
  7934. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7935. 0x00000000, 0xffffffff },
  7936. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7937. 0x00000000, 0xffffffff },
  7938. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7939. 0x00000000, 0xffffffff },
  7940. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7941. 0x00000000, 0x000000ff },
  7942. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7943. 0x00000000, 0xffffffff },
  7944. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7945. 0x00000000, 0x000000ff },
  7946. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7947. 0x00000000, 0xffffffff },
  7948. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7949. 0x00000000, 0xffffffff },
  7950. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7951. 0x00000000, 0xffffffff },
  7952. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7953. 0x00000000, 0xffffffff },
  7954. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7955. 0x00000000, 0xffffffff },
  7956. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7957. 0xffffffff, 0x00000000 },
  7958. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7959. 0xffffffff, 0x00000000 },
  7960. /* Buffer Manager Control Registers. */
  7961. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7962. 0x00000000, 0x007fff80 },
  7963. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7964. 0x00000000, 0x007fffff },
  7965. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7966. 0x00000000, 0x0000003f },
  7967. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7968. 0x00000000, 0x000001ff },
  7969. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7970. 0x00000000, 0x000001ff },
  7971. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7972. 0xffffffff, 0x00000000 },
  7973. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7974. 0xffffffff, 0x00000000 },
  7975. /* Mailbox Registers */
  7976. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7977. 0x00000000, 0x000001ff },
  7978. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7979. 0x00000000, 0x000001ff },
  7980. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7981. 0x00000000, 0x000007ff },
  7982. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7983. 0x00000000, 0x000001ff },
  7984. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7985. };
  7986. is_5705 = is_5750 = 0;
  7987. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7988. is_5705 = 1;
  7989. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7990. is_5750 = 1;
  7991. }
  7992. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7993. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7994. continue;
  7995. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7996. continue;
  7997. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7998. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7999. continue;
  8000. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8001. continue;
  8002. offset = (u32) reg_tbl[i].offset;
  8003. read_mask = reg_tbl[i].read_mask;
  8004. write_mask = reg_tbl[i].write_mask;
  8005. /* Save the original register content */
  8006. save_val = tr32(offset);
  8007. /* Determine the read-only value. */
  8008. read_val = save_val & read_mask;
  8009. /* Write zero to the register, then make sure the read-only bits
  8010. * are not changed and the read/write bits are all zeros.
  8011. */
  8012. tw32(offset, 0);
  8013. val = tr32(offset);
  8014. /* Test the read-only and read/write bits. */
  8015. if (((val & read_mask) != read_val) || (val & write_mask))
  8016. goto out;
  8017. /* Write ones to all the bits defined by RdMask and WrMask, then
  8018. * make sure the read-only bits are not changed and the
  8019. * read/write bits are all ones.
  8020. */
  8021. tw32(offset, read_mask | write_mask);
  8022. val = tr32(offset);
  8023. /* Test the read-only bits. */
  8024. if ((val & read_mask) != read_val)
  8025. goto out;
  8026. /* Test the read/write bits. */
  8027. if ((val & write_mask) != write_mask)
  8028. goto out;
  8029. tw32(offset, save_val);
  8030. }
  8031. return 0;
  8032. out:
  8033. if (netif_msg_hw(tp))
  8034. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8035. offset);
  8036. tw32(offset, save_val);
  8037. return -EIO;
  8038. }
  8039. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8040. {
  8041. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8042. int i;
  8043. u32 j;
  8044. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8045. for (j = 0; j < len; j += 4) {
  8046. u32 val;
  8047. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8048. tg3_read_mem(tp, offset + j, &val);
  8049. if (val != test_pattern[i])
  8050. return -EIO;
  8051. }
  8052. }
  8053. return 0;
  8054. }
  8055. static int tg3_test_memory(struct tg3 *tp)
  8056. {
  8057. static struct mem_entry {
  8058. u32 offset;
  8059. u32 len;
  8060. } mem_tbl_570x[] = {
  8061. { 0x00000000, 0x00b50},
  8062. { 0x00002000, 0x1c000},
  8063. { 0xffffffff, 0x00000}
  8064. }, mem_tbl_5705[] = {
  8065. { 0x00000100, 0x0000c},
  8066. { 0x00000200, 0x00008},
  8067. { 0x00004000, 0x00800},
  8068. { 0x00006000, 0x01000},
  8069. { 0x00008000, 0x02000},
  8070. { 0x00010000, 0x0e000},
  8071. { 0xffffffff, 0x00000}
  8072. }, mem_tbl_5755[] = {
  8073. { 0x00000200, 0x00008},
  8074. { 0x00004000, 0x00800},
  8075. { 0x00006000, 0x00800},
  8076. { 0x00008000, 0x02000},
  8077. { 0x00010000, 0x0c000},
  8078. { 0xffffffff, 0x00000}
  8079. }, mem_tbl_5906[] = {
  8080. { 0x00000200, 0x00008},
  8081. { 0x00004000, 0x00400},
  8082. { 0x00006000, 0x00400},
  8083. { 0x00008000, 0x01000},
  8084. { 0x00010000, 0x01000},
  8085. { 0xffffffff, 0x00000}
  8086. };
  8087. struct mem_entry *mem_tbl;
  8088. int err = 0;
  8089. int i;
  8090. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8091. mem_tbl = mem_tbl_5755;
  8092. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8093. mem_tbl = mem_tbl_5906;
  8094. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8095. mem_tbl = mem_tbl_5705;
  8096. else
  8097. mem_tbl = mem_tbl_570x;
  8098. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8099. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8100. mem_tbl[i].len)) != 0)
  8101. break;
  8102. }
  8103. return err;
  8104. }
  8105. #define TG3_MAC_LOOPBACK 0
  8106. #define TG3_PHY_LOOPBACK 1
  8107. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8108. {
  8109. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8110. u32 desc_idx;
  8111. struct sk_buff *skb, *rx_skb;
  8112. u8 *tx_data;
  8113. dma_addr_t map;
  8114. int num_pkts, tx_len, rx_len, i, err;
  8115. struct tg3_rx_buffer_desc *desc;
  8116. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8117. /* HW errata - mac loopback fails in some cases on 5780.
  8118. * Normal traffic and PHY loopback are not affected by
  8119. * errata.
  8120. */
  8121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8122. return 0;
  8123. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8124. MAC_MODE_PORT_INT_LPBACK;
  8125. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8126. mac_mode |= MAC_MODE_LINK_POLARITY;
  8127. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8128. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8129. else
  8130. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8131. tw32(MAC_MODE, mac_mode);
  8132. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8133. u32 val;
  8134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8135. u32 phytest;
  8136. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  8137. u32 phy, reg = MII_TG3_FET_SHDW_AUXSTAT2;
  8138. tg3_writephy(tp, MII_TG3_FET_TEST,
  8139. phytest | MII_TG3_FET_SHADOW_EN);
  8140. if (!tg3_readphy(tp, reg, &phy)) {
  8141. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  8142. tg3_writephy(tp, reg, phy);
  8143. }
  8144. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  8145. }
  8146. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8147. } else
  8148. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8149. tg3_phy_toggle_automdix(tp, 0);
  8150. tg3_writephy(tp, MII_BMCR, val);
  8151. udelay(40);
  8152. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8154. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8155. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8156. } else
  8157. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8158. /* reset to prevent losing 1st rx packet intermittently */
  8159. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8160. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8161. udelay(10);
  8162. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8163. }
  8164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8165. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8166. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8167. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8168. mac_mode |= MAC_MODE_LINK_POLARITY;
  8169. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8170. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8171. }
  8172. tw32(MAC_MODE, mac_mode);
  8173. }
  8174. else
  8175. return -EINVAL;
  8176. err = -EIO;
  8177. tx_len = 1514;
  8178. skb = netdev_alloc_skb(tp->dev, tx_len);
  8179. if (!skb)
  8180. return -ENOMEM;
  8181. tx_data = skb_put(skb, tx_len);
  8182. memcpy(tx_data, tp->dev->dev_addr, 6);
  8183. memset(tx_data + 6, 0x0, 8);
  8184. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8185. for (i = 14; i < tx_len; i++)
  8186. tx_data[i] = (u8) (i & 0xff);
  8187. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8188. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8189. HOSTCC_MODE_NOW);
  8190. udelay(10);
  8191. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8192. num_pkts = 0;
  8193. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8194. tp->tx_prod++;
  8195. num_pkts++;
  8196. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8197. tp->tx_prod);
  8198. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8199. udelay(10);
  8200. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8201. for (i = 0; i < 25; i++) {
  8202. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8203. HOSTCC_MODE_NOW);
  8204. udelay(10);
  8205. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8206. rx_idx = tp->hw_status->idx[0].rx_producer;
  8207. if ((tx_idx == tp->tx_prod) &&
  8208. (rx_idx == (rx_start_idx + num_pkts)))
  8209. break;
  8210. }
  8211. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8212. dev_kfree_skb(skb);
  8213. if (tx_idx != tp->tx_prod)
  8214. goto out;
  8215. if (rx_idx != rx_start_idx + num_pkts)
  8216. goto out;
  8217. desc = &tp->rx_rcb[rx_start_idx];
  8218. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8219. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8220. if (opaque_key != RXD_OPAQUE_RING_STD)
  8221. goto out;
  8222. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8223. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8224. goto out;
  8225. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8226. if (rx_len != tx_len)
  8227. goto out;
  8228. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8229. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8230. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8231. for (i = 14; i < tx_len; i++) {
  8232. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8233. goto out;
  8234. }
  8235. err = 0;
  8236. /* tg3_free_rings will unmap and free the rx_skb */
  8237. out:
  8238. return err;
  8239. }
  8240. #define TG3_MAC_LOOPBACK_FAILED 1
  8241. #define TG3_PHY_LOOPBACK_FAILED 2
  8242. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8243. TG3_PHY_LOOPBACK_FAILED)
  8244. static int tg3_test_loopback(struct tg3 *tp)
  8245. {
  8246. int err = 0;
  8247. u32 cpmuctrl = 0;
  8248. if (!netif_running(tp->dev))
  8249. return TG3_LOOPBACK_FAILED;
  8250. err = tg3_reset_hw(tp, 1);
  8251. if (err)
  8252. return TG3_LOOPBACK_FAILED;
  8253. /* Turn off gphy autopowerdown. */
  8254. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8255. tg3_phy_toggle_apd(tp, false);
  8256. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8257. int i;
  8258. u32 status;
  8259. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8260. /* Wait for up to 40 microseconds to acquire lock. */
  8261. for (i = 0; i < 4; i++) {
  8262. status = tr32(TG3_CPMU_MUTEX_GNT);
  8263. if (status == CPMU_MUTEX_GNT_DRIVER)
  8264. break;
  8265. udelay(10);
  8266. }
  8267. if (status != CPMU_MUTEX_GNT_DRIVER)
  8268. return TG3_LOOPBACK_FAILED;
  8269. /* Turn off link-based power management. */
  8270. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8271. tw32(TG3_CPMU_CTRL,
  8272. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8273. CPMU_CTRL_LINK_AWARE_MODE));
  8274. }
  8275. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8276. err |= TG3_MAC_LOOPBACK_FAILED;
  8277. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8278. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8279. /* Release the mutex */
  8280. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8281. }
  8282. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8283. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8284. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8285. err |= TG3_PHY_LOOPBACK_FAILED;
  8286. }
  8287. /* Re-enable gphy autopowerdown. */
  8288. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8289. tg3_phy_toggle_apd(tp, true);
  8290. return err;
  8291. }
  8292. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8293. u64 *data)
  8294. {
  8295. struct tg3 *tp = netdev_priv(dev);
  8296. if (tp->link_config.phy_is_low_power)
  8297. tg3_set_power_state(tp, PCI_D0);
  8298. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8299. if (tg3_test_nvram(tp) != 0) {
  8300. etest->flags |= ETH_TEST_FL_FAILED;
  8301. data[0] = 1;
  8302. }
  8303. if (tg3_test_link(tp) != 0) {
  8304. etest->flags |= ETH_TEST_FL_FAILED;
  8305. data[1] = 1;
  8306. }
  8307. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8308. int err, err2 = 0, irq_sync = 0;
  8309. if (netif_running(dev)) {
  8310. tg3_phy_stop(tp);
  8311. tg3_netif_stop(tp);
  8312. irq_sync = 1;
  8313. }
  8314. tg3_full_lock(tp, irq_sync);
  8315. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8316. err = tg3_nvram_lock(tp);
  8317. tg3_halt_cpu(tp, RX_CPU_BASE);
  8318. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8319. tg3_halt_cpu(tp, TX_CPU_BASE);
  8320. if (!err)
  8321. tg3_nvram_unlock(tp);
  8322. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8323. tg3_phy_reset(tp);
  8324. if (tg3_test_registers(tp) != 0) {
  8325. etest->flags |= ETH_TEST_FL_FAILED;
  8326. data[2] = 1;
  8327. }
  8328. if (tg3_test_memory(tp) != 0) {
  8329. etest->flags |= ETH_TEST_FL_FAILED;
  8330. data[3] = 1;
  8331. }
  8332. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8333. etest->flags |= ETH_TEST_FL_FAILED;
  8334. tg3_full_unlock(tp);
  8335. if (tg3_test_interrupt(tp) != 0) {
  8336. etest->flags |= ETH_TEST_FL_FAILED;
  8337. data[5] = 1;
  8338. }
  8339. tg3_full_lock(tp, 0);
  8340. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8341. if (netif_running(dev)) {
  8342. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8343. err2 = tg3_restart_hw(tp, 1);
  8344. if (!err2)
  8345. tg3_netif_start(tp);
  8346. }
  8347. tg3_full_unlock(tp);
  8348. if (irq_sync && !err2)
  8349. tg3_phy_start(tp);
  8350. }
  8351. if (tp->link_config.phy_is_low_power)
  8352. tg3_set_power_state(tp, PCI_D3hot);
  8353. }
  8354. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8355. {
  8356. struct mii_ioctl_data *data = if_mii(ifr);
  8357. struct tg3 *tp = netdev_priv(dev);
  8358. int err;
  8359. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8360. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8361. return -EAGAIN;
  8362. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8363. }
  8364. switch(cmd) {
  8365. case SIOCGMIIPHY:
  8366. data->phy_id = PHY_ADDR;
  8367. /* fallthru */
  8368. case SIOCGMIIREG: {
  8369. u32 mii_regval;
  8370. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8371. break; /* We have no PHY */
  8372. if (tp->link_config.phy_is_low_power)
  8373. return -EAGAIN;
  8374. spin_lock_bh(&tp->lock);
  8375. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8376. spin_unlock_bh(&tp->lock);
  8377. data->val_out = mii_regval;
  8378. return err;
  8379. }
  8380. case SIOCSMIIREG:
  8381. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8382. break; /* We have no PHY */
  8383. if (!capable(CAP_NET_ADMIN))
  8384. return -EPERM;
  8385. if (tp->link_config.phy_is_low_power)
  8386. return -EAGAIN;
  8387. spin_lock_bh(&tp->lock);
  8388. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8389. spin_unlock_bh(&tp->lock);
  8390. return err;
  8391. default:
  8392. /* do nothing */
  8393. break;
  8394. }
  8395. return -EOPNOTSUPP;
  8396. }
  8397. #if TG3_VLAN_TAG_USED
  8398. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8399. {
  8400. struct tg3 *tp = netdev_priv(dev);
  8401. if (!netif_running(dev)) {
  8402. tp->vlgrp = grp;
  8403. return;
  8404. }
  8405. tg3_netif_stop(tp);
  8406. tg3_full_lock(tp, 0);
  8407. tp->vlgrp = grp;
  8408. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8409. __tg3_set_rx_mode(dev);
  8410. tg3_netif_start(tp);
  8411. tg3_full_unlock(tp);
  8412. }
  8413. #endif
  8414. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8415. {
  8416. struct tg3 *tp = netdev_priv(dev);
  8417. memcpy(ec, &tp->coal, sizeof(*ec));
  8418. return 0;
  8419. }
  8420. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8421. {
  8422. struct tg3 *tp = netdev_priv(dev);
  8423. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8424. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8425. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8426. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8427. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8428. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8429. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8430. }
  8431. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8432. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8433. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8434. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8435. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8436. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8437. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8438. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8439. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8440. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8441. return -EINVAL;
  8442. /* No rx interrupts will be generated if both are zero */
  8443. if ((ec->rx_coalesce_usecs == 0) &&
  8444. (ec->rx_max_coalesced_frames == 0))
  8445. return -EINVAL;
  8446. /* No tx interrupts will be generated if both are zero */
  8447. if ((ec->tx_coalesce_usecs == 0) &&
  8448. (ec->tx_max_coalesced_frames == 0))
  8449. return -EINVAL;
  8450. /* Only copy relevant parameters, ignore all others. */
  8451. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8452. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8453. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8454. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8455. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8456. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8457. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8458. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8459. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8460. if (netif_running(dev)) {
  8461. tg3_full_lock(tp, 0);
  8462. __tg3_set_coalesce(tp, &tp->coal);
  8463. tg3_full_unlock(tp);
  8464. }
  8465. return 0;
  8466. }
  8467. static const struct ethtool_ops tg3_ethtool_ops = {
  8468. .get_settings = tg3_get_settings,
  8469. .set_settings = tg3_set_settings,
  8470. .get_drvinfo = tg3_get_drvinfo,
  8471. .get_regs_len = tg3_get_regs_len,
  8472. .get_regs = tg3_get_regs,
  8473. .get_wol = tg3_get_wol,
  8474. .set_wol = tg3_set_wol,
  8475. .get_msglevel = tg3_get_msglevel,
  8476. .set_msglevel = tg3_set_msglevel,
  8477. .nway_reset = tg3_nway_reset,
  8478. .get_link = ethtool_op_get_link,
  8479. .get_eeprom_len = tg3_get_eeprom_len,
  8480. .get_eeprom = tg3_get_eeprom,
  8481. .set_eeprom = tg3_set_eeprom,
  8482. .get_ringparam = tg3_get_ringparam,
  8483. .set_ringparam = tg3_set_ringparam,
  8484. .get_pauseparam = tg3_get_pauseparam,
  8485. .set_pauseparam = tg3_set_pauseparam,
  8486. .get_rx_csum = tg3_get_rx_csum,
  8487. .set_rx_csum = tg3_set_rx_csum,
  8488. .set_tx_csum = tg3_set_tx_csum,
  8489. .set_sg = ethtool_op_set_sg,
  8490. .set_tso = tg3_set_tso,
  8491. .self_test = tg3_self_test,
  8492. .get_strings = tg3_get_strings,
  8493. .phys_id = tg3_phys_id,
  8494. .get_ethtool_stats = tg3_get_ethtool_stats,
  8495. .get_coalesce = tg3_get_coalesce,
  8496. .set_coalesce = tg3_set_coalesce,
  8497. .get_sset_count = tg3_get_sset_count,
  8498. };
  8499. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8500. {
  8501. u32 cursize, val, magic;
  8502. tp->nvram_size = EEPROM_CHIP_SIZE;
  8503. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8504. return;
  8505. if ((magic != TG3_EEPROM_MAGIC) &&
  8506. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8507. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8508. return;
  8509. /*
  8510. * Size the chip by reading offsets at increasing powers of two.
  8511. * When we encounter our validation signature, we know the addressing
  8512. * has wrapped around, and thus have our chip size.
  8513. */
  8514. cursize = 0x10;
  8515. while (cursize < tp->nvram_size) {
  8516. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8517. return;
  8518. if (val == magic)
  8519. break;
  8520. cursize <<= 1;
  8521. }
  8522. tp->nvram_size = cursize;
  8523. }
  8524. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8525. {
  8526. u32 val;
  8527. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8528. tg3_nvram_read(tp, 0, &val) != 0)
  8529. return;
  8530. /* Selfboot format */
  8531. if (val != TG3_EEPROM_MAGIC) {
  8532. tg3_get_eeprom_size(tp);
  8533. return;
  8534. }
  8535. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8536. if (val != 0) {
  8537. /* This is confusing. We want to operate on the
  8538. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  8539. * call will read from NVRAM and byteswap the data
  8540. * according to the byteswapping settings for all
  8541. * other register accesses. This ensures the data we
  8542. * want will always reside in the lower 16-bits.
  8543. * However, the data in NVRAM is in LE format, which
  8544. * means the data from the NVRAM read will always be
  8545. * opposite the endianness of the CPU. The 16-bit
  8546. * byteswap then brings the data to CPU endianness.
  8547. */
  8548. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  8549. return;
  8550. }
  8551. }
  8552. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8553. }
  8554. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8555. {
  8556. u32 nvcfg1;
  8557. nvcfg1 = tr32(NVRAM_CFG1);
  8558. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8559. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8560. }
  8561. else {
  8562. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8563. tw32(NVRAM_CFG1, nvcfg1);
  8564. }
  8565. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8566. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8567. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8568. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8569. tp->nvram_jedecnum = JEDEC_ATMEL;
  8570. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8571. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8572. break;
  8573. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8574. tp->nvram_jedecnum = JEDEC_ATMEL;
  8575. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8576. break;
  8577. case FLASH_VENDOR_ATMEL_EEPROM:
  8578. tp->nvram_jedecnum = JEDEC_ATMEL;
  8579. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8580. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8581. break;
  8582. case FLASH_VENDOR_ST:
  8583. tp->nvram_jedecnum = JEDEC_ST;
  8584. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8585. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8586. break;
  8587. case FLASH_VENDOR_SAIFUN:
  8588. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8589. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8590. break;
  8591. case FLASH_VENDOR_SST_SMALL:
  8592. case FLASH_VENDOR_SST_LARGE:
  8593. tp->nvram_jedecnum = JEDEC_SST;
  8594. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8595. break;
  8596. }
  8597. }
  8598. else {
  8599. tp->nvram_jedecnum = JEDEC_ATMEL;
  8600. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8601. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8602. }
  8603. }
  8604. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8605. {
  8606. u32 nvcfg1;
  8607. nvcfg1 = tr32(NVRAM_CFG1);
  8608. /* NVRAM protection for TPM */
  8609. if (nvcfg1 & (1 << 27))
  8610. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8611. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8612. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8613. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8614. tp->nvram_jedecnum = JEDEC_ATMEL;
  8615. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8616. break;
  8617. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8618. tp->nvram_jedecnum = JEDEC_ATMEL;
  8619. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8620. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8621. break;
  8622. case FLASH_5752VENDOR_ST_M45PE10:
  8623. case FLASH_5752VENDOR_ST_M45PE20:
  8624. case FLASH_5752VENDOR_ST_M45PE40:
  8625. tp->nvram_jedecnum = JEDEC_ST;
  8626. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8627. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8628. break;
  8629. }
  8630. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8631. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8632. case FLASH_5752PAGE_SIZE_256:
  8633. tp->nvram_pagesize = 256;
  8634. break;
  8635. case FLASH_5752PAGE_SIZE_512:
  8636. tp->nvram_pagesize = 512;
  8637. break;
  8638. case FLASH_5752PAGE_SIZE_1K:
  8639. tp->nvram_pagesize = 1024;
  8640. break;
  8641. case FLASH_5752PAGE_SIZE_2K:
  8642. tp->nvram_pagesize = 2048;
  8643. break;
  8644. case FLASH_5752PAGE_SIZE_4K:
  8645. tp->nvram_pagesize = 4096;
  8646. break;
  8647. case FLASH_5752PAGE_SIZE_264:
  8648. tp->nvram_pagesize = 264;
  8649. break;
  8650. }
  8651. }
  8652. else {
  8653. /* For eeprom, set pagesize to maximum eeprom size */
  8654. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8655. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8656. tw32(NVRAM_CFG1, nvcfg1);
  8657. }
  8658. }
  8659. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8660. {
  8661. u32 nvcfg1, protect = 0;
  8662. nvcfg1 = tr32(NVRAM_CFG1);
  8663. /* NVRAM protection for TPM */
  8664. if (nvcfg1 & (1 << 27)) {
  8665. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8666. protect = 1;
  8667. }
  8668. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8669. switch (nvcfg1) {
  8670. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8671. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8672. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8673. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8674. tp->nvram_jedecnum = JEDEC_ATMEL;
  8675. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8676. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8677. tp->nvram_pagesize = 264;
  8678. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8679. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8680. tp->nvram_size = (protect ? 0x3e200 :
  8681. TG3_NVRAM_SIZE_512KB);
  8682. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8683. tp->nvram_size = (protect ? 0x1f200 :
  8684. TG3_NVRAM_SIZE_256KB);
  8685. else
  8686. tp->nvram_size = (protect ? 0x1f200 :
  8687. TG3_NVRAM_SIZE_128KB);
  8688. break;
  8689. case FLASH_5752VENDOR_ST_M45PE10:
  8690. case FLASH_5752VENDOR_ST_M45PE20:
  8691. case FLASH_5752VENDOR_ST_M45PE40:
  8692. tp->nvram_jedecnum = JEDEC_ST;
  8693. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8694. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8695. tp->nvram_pagesize = 256;
  8696. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8697. tp->nvram_size = (protect ?
  8698. TG3_NVRAM_SIZE_64KB :
  8699. TG3_NVRAM_SIZE_128KB);
  8700. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8701. tp->nvram_size = (protect ?
  8702. TG3_NVRAM_SIZE_64KB :
  8703. TG3_NVRAM_SIZE_256KB);
  8704. else
  8705. tp->nvram_size = (protect ?
  8706. TG3_NVRAM_SIZE_128KB :
  8707. TG3_NVRAM_SIZE_512KB);
  8708. break;
  8709. }
  8710. }
  8711. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8712. {
  8713. u32 nvcfg1;
  8714. nvcfg1 = tr32(NVRAM_CFG1);
  8715. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8716. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8717. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8718. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8719. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8720. tp->nvram_jedecnum = JEDEC_ATMEL;
  8721. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8722. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8723. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8724. tw32(NVRAM_CFG1, nvcfg1);
  8725. break;
  8726. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8727. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8728. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8729. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8730. tp->nvram_jedecnum = JEDEC_ATMEL;
  8731. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8732. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8733. tp->nvram_pagesize = 264;
  8734. break;
  8735. case FLASH_5752VENDOR_ST_M45PE10:
  8736. case FLASH_5752VENDOR_ST_M45PE20:
  8737. case FLASH_5752VENDOR_ST_M45PE40:
  8738. tp->nvram_jedecnum = JEDEC_ST;
  8739. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8740. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8741. tp->nvram_pagesize = 256;
  8742. break;
  8743. }
  8744. }
  8745. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8746. {
  8747. u32 nvcfg1, protect = 0;
  8748. nvcfg1 = tr32(NVRAM_CFG1);
  8749. /* NVRAM protection for TPM */
  8750. if (nvcfg1 & (1 << 27)) {
  8751. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8752. protect = 1;
  8753. }
  8754. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8755. switch (nvcfg1) {
  8756. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8757. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8758. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8759. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8760. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8761. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8762. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8763. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8764. tp->nvram_jedecnum = JEDEC_ATMEL;
  8765. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8766. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8767. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8768. tp->nvram_pagesize = 256;
  8769. break;
  8770. case FLASH_5761VENDOR_ST_A_M45PE20:
  8771. case FLASH_5761VENDOR_ST_A_M45PE40:
  8772. case FLASH_5761VENDOR_ST_A_M45PE80:
  8773. case FLASH_5761VENDOR_ST_A_M45PE16:
  8774. case FLASH_5761VENDOR_ST_M_M45PE20:
  8775. case FLASH_5761VENDOR_ST_M_M45PE40:
  8776. case FLASH_5761VENDOR_ST_M_M45PE80:
  8777. case FLASH_5761VENDOR_ST_M_M45PE16:
  8778. tp->nvram_jedecnum = JEDEC_ST;
  8779. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8780. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8781. tp->nvram_pagesize = 256;
  8782. break;
  8783. }
  8784. if (protect) {
  8785. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8786. } else {
  8787. switch (nvcfg1) {
  8788. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8789. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8790. case FLASH_5761VENDOR_ST_A_M45PE16:
  8791. case FLASH_5761VENDOR_ST_M_M45PE16:
  8792. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  8793. break;
  8794. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8795. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8796. case FLASH_5761VENDOR_ST_A_M45PE80:
  8797. case FLASH_5761VENDOR_ST_M_M45PE80:
  8798. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  8799. break;
  8800. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8801. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8802. case FLASH_5761VENDOR_ST_A_M45PE40:
  8803. case FLASH_5761VENDOR_ST_M_M45PE40:
  8804. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8805. break;
  8806. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8807. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8808. case FLASH_5761VENDOR_ST_A_M45PE20:
  8809. case FLASH_5761VENDOR_ST_M_M45PE20:
  8810. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8811. break;
  8812. }
  8813. }
  8814. }
  8815. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8816. {
  8817. tp->nvram_jedecnum = JEDEC_ATMEL;
  8818. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8819. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8820. }
  8821. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  8822. {
  8823. u32 nvcfg1;
  8824. nvcfg1 = tr32(NVRAM_CFG1);
  8825. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8826. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8827. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8828. tp->nvram_jedecnum = JEDEC_ATMEL;
  8829. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8830. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8831. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8832. tw32(NVRAM_CFG1, nvcfg1);
  8833. return;
  8834. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8835. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8836. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8837. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8838. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8839. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8840. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8841. tp->nvram_jedecnum = JEDEC_ATMEL;
  8842. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8843. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8844. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8845. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8846. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  8847. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  8848. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8849. break;
  8850. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  8851. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  8852. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8853. break;
  8854. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  8855. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  8856. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8857. break;
  8858. }
  8859. break;
  8860. case FLASH_5752VENDOR_ST_M45PE10:
  8861. case FLASH_5752VENDOR_ST_M45PE20:
  8862. case FLASH_5752VENDOR_ST_M45PE40:
  8863. tp->nvram_jedecnum = JEDEC_ST;
  8864. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8865. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8866. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8867. case FLASH_5752VENDOR_ST_M45PE10:
  8868. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  8869. break;
  8870. case FLASH_5752VENDOR_ST_M45PE20:
  8871. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  8872. break;
  8873. case FLASH_5752VENDOR_ST_M45PE40:
  8874. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8875. break;
  8876. }
  8877. break;
  8878. default:
  8879. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  8880. return;
  8881. }
  8882. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8883. case FLASH_5752PAGE_SIZE_256:
  8884. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8885. tp->nvram_pagesize = 256;
  8886. break;
  8887. case FLASH_5752PAGE_SIZE_512:
  8888. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8889. tp->nvram_pagesize = 512;
  8890. break;
  8891. case FLASH_5752PAGE_SIZE_1K:
  8892. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8893. tp->nvram_pagesize = 1024;
  8894. break;
  8895. case FLASH_5752PAGE_SIZE_2K:
  8896. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8897. tp->nvram_pagesize = 2048;
  8898. break;
  8899. case FLASH_5752PAGE_SIZE_4K:
  8900. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8901. tp->nvram_pagesize = 4096;
  8902. break;
  8903. case FLASH_5752PAGE_SIZE_264:
  8904. tp->nvram_pagesize = 264;
  8905. break;
  8906. case FLASH_5752PAGE_SIZE_528:
  8907. tp->nvram_pagesize = 528;
  8908. break;
  8909. }
  8910. }
  8911. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8912. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8913. {
  8914. tw32_f(GRC_EEPROM_ADDR,
  8915. (EEPROM_ADDR_FSM_RESET |
  8916. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8917. EEPROM_ADDR_CLKPERD_SHIFT)));
  8918. msleep(1);
  8919. /* Enable seeprom accesses. */
  8920. tw32_f(GRC_LOCAL_CTRL,
  8921. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8922. udelay(100);
  8923. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8924. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8925. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8926. if (tg3_nvram_lock(tp)) {
  8927. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8928. "tg3_nvram_init failed.\n", tp->dev->name);
  8929. return;
  8930. }
  8931. tg3_enable_nvram_access(tp);
  8932. tp->nvram_size = 0;
  8933. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8934. tg3_get_5752_nvram_info(tp);
  8935. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8936. tg3_get_5755_nvram_info(tp);
  8937. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8938. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8939. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8940. tg3_get_5787_nvram_info(tp);
  8941. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8942. tg3_get_5761_nvram_info(tp);
  8943. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8944. tg3_get_5906_nvram_info(tp);
  8945. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8946. tg3_get_57780_nvram_info(tp);
  8947. else
  8948. tg3_get_nvram_info(tp);
  8949. if (tp->nvram_size == 0)
  8950. tg3_get_nvram_size(tp);
  8951. tg3_disable_nvram_access(tp);
  8952. tg3_nvram_unlock(tp);
  8953. } else {
  8954. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8955. tg3_get_eeprom_size(tp);
  8956. }
  8957. }
  8958. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8959. u32 offset, u32 len, u8 *buf)
  8960. {
  8961. int i, j, rc = 0;
  8962. u32 val;
  8963. for (i = 0; i < len; i += 4) {
  8964. u32 addr;
  8965. __be32 data;
  8966. addr = offset + i;
  8967. memcpy(&data, buf + i, 4);
  8968. /*
  8969. * The SEEPROM interface expects the data to always be opposite
  8970. * the native endian format. We accomplish this by reversing
  8971. * all the operations that would have been performed on the
  8972. * data from a call to tg3_nvram_read_be32().
  8973. */
  8974. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  8975. val = tr32(GRC_EEPROM_ADDR);
  8976. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8977. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8978. EEPROM_ADDR_READ);
  8979. tw32(GRC_EEPROM_ADDR, val |
  8980. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8981. (addr & EEPROM_ADDR_ADDR_MASK) |
  8982. EEPROM_ADDR_START |
  8983. EEPROM_ADDR_WRITE);
  8984. for (j = 0; j < 1000; j++) {
  8985. val = tr32(GRC_EEPROM_ADDR);
  8986. if (val & EEPROM_ADDR_COMPLETE)
  8987. break;
  8988. msleep(1);
  8989. }
  8990. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8991. rc = -EBUSY;
  8992. break;
  8993. }
  8994. }
  8995. return rc;
  8996. }
  8997. /* offset and length are dword aligned */
  8998. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8999. u8 *buf)
  9000. {
  9001. int ret = 0;
  9002. u32 pagesize = tp->nvram_pagesize;
  9003. u32 pagemask = pagesize - 1;
  9004. u32 nvram_cmd;
  9005. u8 *tmp;
  9006. tmp = kmalloc(pagesize, GFP_KERNEL);
  9007. if (tmp == NULL)
  9008. return -ENOMEM;
  9009. while (len) {
  9010. int j;
  9011. u32 phy_addr, page_off, size;
  9012. phy_addr = offset & ~pagemask;
  9013. for (j = 0; j < pagesize; j += 4) {
  9014. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9015. (__be32 *) (tmp + j));
  9016. if (ret)
  9017. break;
  9018. }
  9019. if (ret)
  9020. break;
  9021. page_off = offset & pagemask;
  9022. size = pagesize;
  9023. if (len < size)
  9024. size = len;
  9025. len -= size;
  9026. memcpy(tmp + page_off, buf, size);
  9027. offset = offset + (pagesize - page_off);
  9028. tg3_enable_nvram_access(tp);
  9029. /*
  9030. * Before we can erase the flash page, we need
  9031. * to issue a special "write enable" command.
  9032. */
  9033. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9034. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9035. break;
  9036. /* Erase the target page */
  9037. tw32(NVRAM_ADDR, phy_addr);
  9038. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9039. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9040. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9041. break;
  9042. /* Issue another write enable to start the write. */
  9043. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9044. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9045. break;
  9046. for (j = 0; j < pagesize; j += 4) {
  9047. __be32 data;
  9048. data = *((__be32 *) (tmp + j));
  9049. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9050. tw32(NVRAM_ADDR, phy_addr + j);
  9051. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9052. NVRAM_CMD_WR;
  9053. if (j == 0)
  9054. nvram_cmd |= NVRAM_CMD_FIRST;
  9055. else if (j == (pagesize - 4))
  9056. nvram_cmd |= NVRAM_CMD_LAST;
  9057. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9058. break;
  9059. }
  9060. if (ret)
  9061. break;
  9062. }
  9063. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9064. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9065. kfree(tmp);
  9066. return ret;
  9067. }
  9068. /* offset and length are dword aligned */
  9069. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9070. u8 *buf)
  9071. {
  9072. int i, ret = 0;
  9073. for (i = 0; i < len; i += 4, offset += 4) {
  9074. u32 page_off, phy_addr, nvram_cmd;
  9075. __be32 data;
  9076. memcpy(&data, buf + i, 4);
  9077. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9078. page_off = offset % tp->nvram_pagesize;
  9079. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9080. tw32(NVRAM_ADDR, phy_addr);
  9081. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9082. if ((page_off == 0) || (i == 0))
  9083. nvram_cmd |= NVRAM_CMD_FIRST;
  9084. if (page_off == (tp->nvram_pagesize - 4))
  9085. nvram_cmd |= NVRAM_CMD_LAST;
  9086. if (i == (len - 4))
  9087. nvram_cmd |= NVRAM_CMD_LAST;
  9088. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9089. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9090. (tp->nvram_jedecnum == JEDEC_ST) &&
  9091. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9092. if ((ret = tg3_nvram_exec_cmd(tp,
  9093. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9094. NVRAM_CMD_DONE)))
  9095. break;
  9096. }
  9097. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9098. /* We always do complete word writes to eeprom. */
  9099. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9100. }
  9101. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9102. break;
  9103. }
  9104. return ret;
  9105. }
  9106. /* offset and length are dword aligned */
  9107. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9108. {
  9109. int ret;
  9110. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9111. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9112. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9113. udelay(40);
  9114. }
  9115. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9116. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9117. }
  9118. else {
  9119. u32 grc_mode;
  9120. ret = tg3_nvram_lock(tp);
  9121. if (ret)
  9122. return ret;
  9123. tg3_enable_nvram_access(tp);
  9124. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9125. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9126. tw32(NVRAM_WRITE1, 0x406);
  9127. grc_mode = tr32(GRC_MODE);
  9128. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9129. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9130. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9131. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9132. buf);
  9133. }
  9134. else {
  9135. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9136. buf);
  9137. }
  9138. grc_mode = tr32(GRC_MODE);
  9139. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9140. tg3_disable_nvram_access(tp);
  9141. tg3_nvram_unlock(tp);
  9142. }
  9143. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9144. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9145. udelay(40);
  9146. }
  9147. return ret;
  9148. }
  9149. struct subsys_tbl_ent {
  9150. u16 subsys_vendor, subsys_devid;
  9151. u32 phy_id;
  9152. };
  9153. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9154. /* Broadcom boards. */
  9155. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9156. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9157. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9158. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9159. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9160. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9161. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9162. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9163. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9164. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9165. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9166. /* 3com boards. */
  9167. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9168. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9169. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9170. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9171. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9172. /* DELL boards. */
  9173. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9174. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9175. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9176. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9177. /* Compaq boards. */
  9178. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9179. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9180. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9181. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9182. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9183. /* IBM boards. */
  9184. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9185. };
  9186. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9187. {
  9188. int i;
  9189. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9190. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9191. tp->pdev->subsystem_vendor) &&
  9192. (subsys_id_to_phy_id[i].subsys_devid ==
  9193. tp->pdev->subsystem_device))
  9194. return &subsys_id_to_phy_id[i];
  9195. }
  9196. return NULL;
  9197. }
  9198. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9199. {
  9200. u32 val;
  9201. u16 pmcsr;
  9202. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9203. * so need make sure we're in D0.
  9204. */
  9205. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9206. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9207. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9208. msleep(1);
  9209. /* Make sure register accesses (indirect or otherwise)
  9210. * will function correctly.
  9211. */
  9212. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9213. tp->misc_host_ctrl);
  9214. /* The memory arbiter has to be enabled in order for SRAM accesses
  9215. * to succeed. Normally on powerup the tg3 chip firmware will make
  9216. * sure it is enabled, but other entities such as system netboot
  9217. * code might disable it.
  9218. */
  9219. val = tr32(MEMARB_MODE);
  9220. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9221. tp->phy_id = PHY_ID_INVALID;
  9222. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9223. /* Assume an onboard device and WOL capable by default. */
  9224. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9225. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9226. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9227. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9228. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9229. }
  9230. val = tr32(VCPU_CFGSHDW);
  9231. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9232. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9233. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9234. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9235. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9236. goto done;
  9237. }
  9238. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9239. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9240. u32 nic_cfg, led_cfg;
  9241. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9242. int eeprom_phy_serdes = 0;
  9243. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9244. tp->nic_sram_data_cfg = nic_cfg;
  9245. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9246. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9247. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9248. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9249. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9250. (ver > 0) && (ver < 0x100))
  9251. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9253. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9254. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9255. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9256. eeprom_phy_serdes = 1;
  9257. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9258. if (nic_phy_id != 0) {
  9259. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9260. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9261. eeprom_phy_id = (id1 >> 16) << 10;
  9262. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9263. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9264. } else
  9265. eeprom_phy_id = 0;
  9266. tp->phy_id = eeprom_phy_id;
  9267. if (eeprom_phy_serdes) {
  9268. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9269. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9270. else
  9271. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9272. }
  9273. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9274. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9275. SHASTA_EXT_LED_MODE_MASK);
  9276. else
  9277. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9278. switch (led_cfg) {
  9279. default:
  9280. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9281. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9282. break;
  9283. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9284. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9285. break;
  9286. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9287. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9288. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9289. * read on some older 5700/5701 bootcode.
  9290. */
  9291. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9292. ASIC_REV_5700 ||
  9293. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9294. ASIC_REV_5701)
  9295. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9296. break;
  9297. case SHASTA_EXT_LED_SHARED:
  9298. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9299. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9300. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9301. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9302. LED_CTRL_MODE_PHY_2);
  9303. break;
  9304. case SHASTA_EXT_LED_MAC:
  9305. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9306. break;
  9307. case SHASTA_EXT_LED_COMBO:
  9308. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9309. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9310. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9311. LED_CTRL_MODE_PHY_2);
  9312. break;
  9313. }
  9314. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9316. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9317. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9318. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9319. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9320. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9321. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9322. if ((tp->pdev->subsystem_vendor ==
  9323. PCI_VENDOR_ID_ARIMA) &&
  9324. (tp->pdev->subsystem_device == 0x205a ||
  9325. tp->pdev->subsystem_device == 0x2063))
  9326. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9327. } else {
  9328. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9329. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9330. }
  9331. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9332. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9333. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9334. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9335. }
  9336. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9337. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9338. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9339. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9340. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9341. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9342. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9343. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9344. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9345. if (cfg2 & (1 << 17))
  9346. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9347. /* serdes signal pre-emphasis in register 0x590 set by */
  9348. /* bootcode if bit 18 is set */
  9349. if (cfg2 & (1 << 18))
  9350. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9351. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9352. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9353. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9354. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9355. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9356. u32 cfg3;
  9357. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9358. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9359. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9360. }
  9361. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9362. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9363. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9364. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9365. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9366. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9367. }
  9368. done:
  9369. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9370. device_set_wakeup_enable(&tp->pdev->dev,
  9371. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9372. }
  9373. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9374. {
  9375. int i;
  9376. u32 val;
  9377. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9378. tw32(OTP_CTRL, cmd);
  9379. /* Wait for up to 1 ms for command to execute. */
  9380. for (i = 0; i < 100; i++) {
  9381. val = tr32(OTP_STATUS);
  9382. if (val & OTP_STATUS_CMD_DONE)
  9383. break;
  9384. udelay(10);
  9385. }
  9386. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9387. }
  9388. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9389. * configuration is a 32-bit value that straddles the alignment boundary.
  9390. * We do two 32-bit reads and then shift and merge the results.
  9391. */
  9392. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9393. {
  9394. u32 bhalf_otp, thalf_otp;
  9395. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9396. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9397. return 0;
  9398. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9399. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9400. return 0;
  9401. thalf_otp = tr32(OTP_READ_DATA);
  9402. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9403. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9404. return 0;
  9405. bhalf_otp = tr32(OTP_READ_DATA);
  9406. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9407. }
  9408. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9409. {
  9410. u32 hw_phy_id_1, hw_phy_id_2;
  9411. u32 hw_phy_id, hw_phy_id_masked;
  9412. int err;
  9413. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9414. return tg3_phy_init(tp);
  9415. /* Reading the PHY ID register can conflict with ASF
  9416. * firmware access to the PHY hardware.
  9417. */
  9418. err = 0;
  9419. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9420. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9421. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9422. } else {
  9423. /* Now read the physical PHY_ID from the chip and verify
  9424. * that it is sane. If it doesn't look good, we fall back
  9425. * to either the hard-coded table based PHY_ID and failing
  9426. * that the value found in the eeprom area.
  9427. */
  9428. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9429. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9430. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9431. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9432. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9433. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9434. }
  9435. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9436. tp->phy_id = hw_phy_id;
  9437. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9438. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9439. else
  9440. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9441. } else {
  9442. if (tp->phy_id != PHY_ID_INVALID) {
  9443. /* Do nothing, phy ID already set up in
  9444. * tg3_get_eeprom_hw_cfg().
  9445. */
  9446. } else {
  9447. struct subsys_tbl_ent *p;
  9448. /* No eeprom signature? Try the hardcoded
  9449. * subsys device table.
  9450. */
  9451. p = lookup_by_subsys(tp);
  9452. if (!p)
  9453. return -ENODEV;
  9454. tp->phy_id = p->phy_id;
  9455. if (!tp->phy_id ||
  9456. tp->phy_id == PHY_ID_BCM8002)
  9457. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9458. }
  9459. }
  9460. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9461. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9462. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9463. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9464. tg3_readphy(tp, MII_BMSR, &bmsr);
  9465. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9466. (bmsr & BMSR_LSTATUS))
  9467. goto skip_phy_reset;
  9468. err = tg3_phy_reset(tp);
  9469. if (err)
  9470. return err;
  9471. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9472. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9473. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9474. tg3_ctrl = 0;
  9475. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9476. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9477. MII_TG3_CTRL_ADV_1000_FULL);
  9478. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9479. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9480. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9481. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9482. }
  9483. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9484. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9485. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9486. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9487. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9488. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9489. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9490. tg3_writephy(tp, MII_BMCR,
  9491. BMCR_ANENABLE | BMCR_ANRESTART);
  9492. }
  9493. tg3_phy_set_wirespeed(tp);
  9494. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9495. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9496. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9497. }
  9498. skip_phy_reset:
  9499. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9500. err = tg3_init_5401phy_dsp(tp);
  9501. if (err)
  9502. return err;
  9503. }
  9504. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9505. err = tg3_init_5401phy_dsp(tp);
  9506. }
  9507. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9508. tp->link_config.advertising =
  9509. (ADVERTISED_1000baseT_Half |
  9510. ADVERTISED_1000baseT_Full |
  9511. ADVERTISED_Autoneg |
  9512. ADVERTISED_FIBRE);
  9513. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9514. tp->link_config.advertising &=
  9515. ~(ADVERTISED_1000baseT_Half |
  9516. ADVERTISED_1000baseT_Full);
  9517. return err;
  9518. }
  9519. static void __devinit tg3_read_partno(struct tg3 *tp)
  9520. {
  9521. unsigned char vpd_data[256]; /* in little-endian format */
  9522. unsigned int i;
  9523. u32 magic;
  9524. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9525. tg3_nvram_read(tp, 0x0, &magic))
  9526. goto out_not_found;
  9527. if (magic == TG3_EEPROM_MAGIC) {
  9528. for (i = 0; i < 256; i += 4) {
  9529. u32 tmp;
  9530. /* The data is in little-endian format in NVRAM.
  9531. * Use the big-endian read routines to preserve
  9532. * the byte order as it exists in NVRAM.
  9533. */
  9534. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  9535. goto out_not_found;
  9536. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  9537. }
  9538. } else {
  9539. int vpd_cap;
  9540. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9541. for (i = 0; i < 256; i += 4) {
  9542. u32 tmp, j = 0;
  9543. __le32 v;
  9544. u16 tmp16;
  9545. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9546. i);
  9547. while (j++ < 100) {
  9548. pci_read_config_word(tp->pdev, vpd_cap +
  9549. PCI_VPD_ADDR, &tmp16);
  9550. if (tmp16 & 0x8000)
  9551. break;
  9552. msleep(1);
  9553. }
  9554. if (!(tmp16 & 0x8000))
  9555. goto out_not_found;
  9556. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9557. &tmp);
  9558. v = cpu_to_le32(tmp);
  9559. memcpy(&vpd_data[i], &v, sizeof(v));
  9560. }
  9561. }
  9562. /* Now parse and find the part number. */
  9563. for (i = 0; i < 254; ) {
  9564. unsigned char val = vpd_data[i];
  9565. unsigned int block_end;
  9566. if (val == 0x82 || val == 0x91) {
  9567. i = (i + 3 +
  9568. (vpd_data[i + 1] +
  9569. (vpd_data[i + 2] << 8)));
  9570. continue;
  9571. }
  9572. if (val != 0x90)
  9573. goto out_not_found;
  9574. block_end = (i + 3 +
  9575. (vpd_data[i + 1] +
  9576. (vpd_data[i + 2] << 8)));
  9577. i += 3;
  9578. if (block_end > 256)
  9579. goto out_not_found;
  9580. while (i < (block_end - 2)) {
  9581. if (vpd_data[i + 0] == 'P' &&
  9582. vpd_data[i + 1] == 'N') {
  9583. int partno_len = vpd_data[i + 2];
  9584. i += 3;
  9585. if (partno_len > 24 || (partno_len + i) > 256)
  9586. goto out_not_found;
  9587. memcpy(tp->board_part_number,
  9588. &vpd_data[i], partno_len);
  9589. /* Success. */
  9590. return;
  9591. }
  9592. i += 3 + vpd_data[i + 2];
  9593. }
  9594. /* Part number not found. */
  9595. goto out_not_found;
  9596. }
  9597. out_not_found:
  9598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9599. strcpy(tp->board_part_number, "BCM95906");
  9600. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9601. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  9602. strcpy(tp->board_part_number, "BCM57780");
  9603. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9604. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  9605. strcpy(tp->board_part_number, "BCM57760");
  9606. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9607. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  9608. strcpy(tp->board_part_number, "BCM57790");
  9609. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  9610. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  9611. strcpy(tp->board_part_number, "BCM57788");
  9612. else
  9613. strcpy(tp->board_part_number, "none");
  9614. }
  9615. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9616. {
  9617. u32 val;
  9618. if (tg3_nvram_read(tp, offset, &val) ||
  9619. (val & 0xfc000000) != 0x0c000000 ||
  9620. tg3_nvram_read(tp, offset + 4, &val) ||
  9621. val != 0)
  9622. return 0;
  9623. return 1;
  9624. }
  9625. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  9626. {
  9627. u32 val, offset, start, ver_offset;
  9628. int i;
  9629. bool newver = false;
  9630. if (tg3_nvram_read(tp, 0xc, &offset) ||
  9631. tg3_nvram_read(tp, 0x4, &start))
  9632. return;
  9633. offset = tg3_nvram_logical_addr(tp, offset);
  9634. if (tg3_nvram_read(tp, offset, &val))
  9635. return;
  9636. if ((val & 0xfc000000) == 0x0c000000) {
  9637. if (tg3_nvram_read(tp, offset + 4, &val))
  9638. return;
  9639. if (val == 0)
  9640. newver = true;
  9641. }
  9642. if (newver) {
  9643. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  9644. return;
  9645. offset = offset + ver_offset - start;
  9646. for (i = 0; i < 16; i += 4) {
  9647. __be32 v;
  9648. if (tg3_nvram_read_be32(tp, offset + i, &v))
  9649. return;
  9650. memcpy(tp->fw_ver + i, &v, sizeof(v));
  9651. }
  9652. } else {
  9653. u32 major, minor;
  9654. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  9655. return;
  9656. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  9657. TG3_NVM_BCVER_MAJSFT;
  9658. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  9659. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  9660. }
  9661. }
  9662. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  9663. {
  9664. u32 val, major, minor;
  9665. /* Use native endian representation */
  9666. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  9667. return;
  9668. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  9669. TG3_NVM_HWSB_CFG1_MAJSFT;
  9670. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  9671. TG3_NVM_HWSB_CFG1_MINSFT;
  9672. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  9673. }
  9674. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  9675. {
  9676. u32 offset, major, minor, build;
  9677. tp->fw_ver[0] = 's';
  9678. tp->fw_ver[1] = 'b';
  9679. tp->fw_ver[2] = '\0';
  9680. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  9681. return;
  9682. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  9683. case TG3_EEPROM_SB_REVISION_0:
  9684. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  9685. break;
  9686. case TG3_EEPROM_SB_REVISION_2:
  9687. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  9688. break;
  9689. case TG3_EEPROM_SB_REVISION_3:
  9690. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  9691. break;
  9692. default:
  9693. return;
  9694. }
  9695. if (tg3_nvram_read(tp, offset, &val))
  9696. return;
  9697. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  9698. TG3_EEPROM_SB_EDH_BLD_SHFT;
  9699. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  9700. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  9701. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  9702. if (minor > 99 || build > 26)
  9703. return;
  9704. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  9705. if (build > 0) {
  9706. tp->fw_ver[8] = 'a' + build - 1;
  9707. tp->fw_ver[9] = '\0';
  9708. }
  9709. }
  9710. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  9711. {
  9712. u32 val, offset, start;
  9713. int i, vlen;
  9714. for (offset = TG3_NVM_DIR_START;
  9715. offset < TG3_NVM_DIR_END;
  9716. offset += TG3_NVM_DIRENT_SIZE) {
  9717. if (tg3_nvram_read(tp, offset, &val))
  9718. return;
  9719. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9720. break;
  9721. }
  9722. if (offset == TG3_NVM_DIR_END)
  9723. return;
  9724. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9725. start = 0x08000000;
  9726. else if (tg3_nvram_read(tp, offset - 4, &start))
  9727. return;
  9728. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  9729. !tg3_fw_img_is_valid(tp, offset) ||
  9730. tg3_nvram_read(tp, offset + 8, &val))
  9731. return;
  9732. offset += val - start;
  9733. vlen = strlen(tp->fw_ver);
  9734. tp->fw_ver[vlen++] = ',';
  9735. tp->fw_ver[vlen++] = ' ';
  9736. for (i = 0; i < 4; i++) {
  9737. __be32 v;
  9738. if (tg3_nvram_read_be32(tp, offset, &v))
  9739. return;
  9740. offset += sizeof(v);
  9741. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  9742. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  9743. break;
  9744. }
  9745. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  9746. vlen += sizeof(v);
  9747. }
  9748. }
  9749. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  9750. {
  9751. int vlen;
  9752. u32 apedata;
  9753. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  9754. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  9755. return;
  9756. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  9757. if (apedata != APE_SEG_SIG_MAGIC)
  9758. return;
  9759. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  9760. if (!(apedata & APE_FW_STATUS_READY))
  9761. return;
  9762. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  9763. vlen = strlen(tp->fw_ver);
  9764. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  9765. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  9766. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  9767. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  9768. (apedata & APE_FW_VERSION_BLDMSK));
  9769. }
  9770. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9771. {
  9772. u32 val;
  9773. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  9774. tp->fw_ver[0] = 's';
  9775. tp->fw_ver[1] = 'b';
  9776. tp->fw_ver[2] = '\0';
  9777. return;
  9778. }
  9779. if (tg3_nvram_read(tp, 0, &val))
  9780. return;
  9781. if (val == TG3_EEPROM_MAGIC)
  9782. tg3_read_bc_ver(tp);
  9783. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  9784. tg3_read_sb_ver(tp, val);
  9785. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9786. tg3_read_hwsb_ver(tp);
  9787. else
  9788. return;
  9789. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9790. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9791. return;
  9792. tg3_read_mgmtfw_ver(tp);
  9793. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9794. }
  9795. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9796. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9797. {
  9798. static struct pci_device_id write_reorder_chipsets[] = {
  9799. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9800. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9801. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9802. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9803. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9804. PCI_DEVICE_ID_VIA_8385_0) },
  9805. { },
  9806. };
  9807. u32 misc_ctrl_reg;
  9808. u32 pci_state_reg, grc_misc_cfg;
  9809. u32 val;
  9810. u16 pci_cmd;
  9811. int err;
  9812. /* Force memory write invalidate off. If we leave it on,
  9813. * then on 5700_BX chips we have to enable a workaround.
  9814. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9815. * to match the cacheline size. The Broadcom driver have this
  9816. * workaround but turns MWI off all the times so never uses
  9817. * it. This seems to suggest that the workaround is insufficient.
  9818. */
  9819. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9820. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9821. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9822. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9823. * has the register indirect write enable bit set before
  9824. * we try to access any of the MMIO registers. It is also
  9825. * critical that the PCI-X hw workaround situation is decided
  9826. * before that as well.
  9827. */
  9828. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9829. &misc_ctrl_reg);
  9830. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9831. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9833. u32 prod_id_asic_rev;
  9834. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9835. &prod_id_asic_rev);
  9836. tp->pci_chip_rev_id = prod_id_asic_rev;
  9837. }
  9838. /* Wrong chip ID in 5752 A0. This code can be removed later
  9839. * as A0 is not in production.
  9840. */
  9841. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9842. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9843. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9844. * we need to disable memory and use config. cycles
  9845. * only to access all registers. The 5702/03 chips
  9846. * can mistakenly decode the special cycles from the
  9847. * ICH chipsets as memory write cycles, causing corruption
  9848. * of register and memory space. Only certain ICH bridges
  9849. * will drive special cycles with non-zero data during the
  9850. * address phase which can fall within the 5703's address
  9851. * range. This is not an ICH bug as the PCI spec allows
  9852. * non-zero address during special cycles. However, only
  9853. * these ICH bridges are known to drive non-zero addresses
  9854. * during special cycles.
  9855. *
  9856. * Since special cycles do not cross PCI bridges, we only
  9857. * enable this workaround if the 5703 is on the secondary
  9858. * bus of these ICH bridges.
  9859. */
  9860. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9861. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9862. static struct tg3_dev_id {
  9863. u32 vendor;
  9864. u32 device;
  9865. u32 rev;
  9866. } ich_chipsets[] = {
  9867. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9868. PCI_ANY_ID },
  9869. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9870. PCI_ANY_ID },
  9871. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9872. 0xa },
  9873. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9874. PCI_ANY_ID },
  9875. { },
  9876. };
  9877. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9878. struct pci_dev *bridge = NULL;
  9879. while (pci_id->vendor != 0) {
  9880. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9881. bridge);
  9882. if (!bridge) {
  9883. pci_id++;
  9884. continue;
  9885. }
  9886. if (pci_id->rev != PCI_ANY_ID) {
  9887. if (bridge->revision > pci_id->rev)
  9888. continue;
  9889. }
  9890. if (bridge->subordinate &&
  9891. (bridge->subordinate->number ==
  9892. tp->pdev->bus->number)) {
  9893. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9894. pci_dev_put(bridge);
  9895. break;
  9896. }
  9897. }
  9898. }
  9899. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  9900. static struct tg3_dev_id {
  9901. u32 vendor;
  9902. u32 device;
  9903. } bridge_chipsets[] = {
  9904. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  9905. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  9906. { },
  9907. };
  9908. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  9909. struct pci_dev *bridge = NULL;
  9910. while (pci_id->vendor != 0) {
  9911. bridge = pci_get_device(pci_id->vendor,
  9912. pci_id->device,
  9913. bridge);
  9914. if (!bridge) {
  9915. pci_id++;
  9916. continue;
  9917. }
  9918. if (bridge->subordinate &&
  9919. (bridge->subordinate->number <=
  9920. tp->pdev->bus->number) &&
  9921. (bridge->subordinate->subordinate >=
  9922. tp->pdev->bus->number)) {
  9923. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  9924. pci_dev_put(bridge);
  9925. break;
  9926. }
  9927. }
  9928. }
  9929. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9930. * DMA addresses > 40-bit. This bridge may have other additional
  9931. * 57xx devices behind it in some 4-port NIC designs for example.
  9932. * Any tg3 device found behind the bridge will also need the 40-bit
  9933. * DMA workaround.
  9934. */
  9935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9936. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9937. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9938. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9939. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9940. }
  9941. else {
  9942. struct pci_dev *bridge = NULL;
  9943. do {
  9944. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9945. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9946. bridge);
  9947. if (bridge && bridge->subordinate &&
  9948. (bridge->subordinate->number <=
  9949. tp->pdev->bus->number) &&
  9950. (bridge->subordinate->subordinate >=
  9951. tp->pdev->bus->number)) {
  9952. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9953. pci_dev_put(bridge);
  9954. break;
  9955. }
  9956. } while (bridge);
  9957. }
  9958. /* Initialize misc host control in PCI block. */
  9959. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9960. MISC_HOST_CTRL_CHIPREV);
  9961. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9962. tp->misc_host_ctrl);
  9963. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9964. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9965. tp->pdev_peer = tg3_find_peer(tp);
  9966. /* Intentionally exclude ASIC_REV_5906 */
  9967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9970. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  9972. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9973. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  9974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9975. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9976. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9977. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  9978. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9979. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9980. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9981. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9982. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9983. /* 5700 B0 chips do not support checksumming correctly due
  9984. * to hardware bugs.
  9985. */
  9986. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9987. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9988. else {
  9989. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9990. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  9991. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  9992. tp->dev->features |= NETIF_F_IPV6_CSUM;
  9993. }
  9994. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9995. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9996. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9997. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9998. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9999. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10000. tp->pdev_peer == tp->pdev))
  10001. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10002. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10003. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10004. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10005. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10006. } else {
  10007. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10008. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10009. ASIC_REV_5750 &&
  10010. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10011. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10012. }
  10013. }
  10014. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10015. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10016. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10017. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10018. &pci_state_reg);
  10019. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10020. if (tp->pcie_cap != 0) {
  10021. u16 lnkctl;
  10022. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10023. pcie_set_readrq(tp->pdev, 4096);
  10024. pci_read_config_word(tp->pdev,
  10025. tp->pcie_cap + PCI_EXP_LNKCTL,
  10026. &lnkctl);
  10027. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10028. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10029. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10031. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10032. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10033. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10034. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10035. }
  10036. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10037. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10038. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10039. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10040. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10041. if (!tp->pcix_cap) {
  10042. printk(KERN_ERR PFX "Cannot find PCI-X "
  10043. "capability, aborting.\n");
  10044. return -EIO;
  10045. }
  10046. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10047. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10048. }
  10049. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10050. * reordering to the mailbox registers done by the host
  10051. * controller can cause major troubles. We read back from
  10052. * every mailbox register write to force the writes to be
  10053. * posted to the chip in order.
  10054. */
  10055. if (pci_dev_present(write_reorder_chipsets) &&
  10056. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10057. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10058. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10059. &tp->pci_cacheline_sz);
  10060. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10061. &tp->pci_lat_timer);
  10062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10063. tp->pci_lat_timer < 64) {
  10064. tp->pci_lat_timer = 64;
  10065. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10066. tp->pci_lat_timer);
  10067. }
  10068. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10069. /* 5700 BX chips need to have their TX producer index
  10070. * mailboxes written twice to workaround a bug.
  10071. */
  10072. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10073. /* If we are in PCI-X mode, enable register write workaround.
  10074. *
  10075. * The workaround is to use indirect register accesses
  10076. * for all chip writes not to mailbox registers.
  10077. */
  10078. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10079. u32 pm_reg;
  10080. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10081. /* The chip can have it's power management PCI config
  10082. * space registers clobbered due to this bug.
  10083. * So explicitly force the chip into D0 here.
  10084. */
  10085. pci_read_config_dword(tp->pdev,
  10086. tp->pm_cap + PCI_PM_CTRL,
  10087. &pm_reg);
  10088. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10089. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10090. pci_write_config_dword(tp->pdev,
  10091. tp->pm_cap + PCI_PM_CTRL,
  10092. pm_reg);
  10093. /* Also, force SERR#/PERR# in PCI command. */
  10094. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10095. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10096. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10097. }
  10098. }
  10099. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10100. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10101. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10102. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10103. /* Chip-specific fixup from Broadcom driver */
  10104. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10105. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10106. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10107. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10108. }
  10109. /* Default fast path register access methods */
  10110. tp->read32 = tg3_read32;
  10111. tp->write32 = tg3_write32;
  10112. tp->read32_mbox = tg3_read32;
  10113. tp->write32_mbox = tg3_write32;
  10114. tp->write32_tx_mbox = tg3_write32;
  10115. tp->write32_rx_mbox = tg3_write32;
  10116. /* Various workaround register access methods */
  10117. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10118. tp->write32 = tg3_write_indirect_reg32;
  10119. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10120. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10121. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10122. /*
  10123. * Back to back register writes can cause problems on these
  10124. * chips, the workaround is to read back all reg writes
  10125. * except those to mailbox regs.
  10126. *
  10127. * See tg3_write_indirect_reg32().
  10128. */
  10129. tp->write32 = tg3_write_flush_reg32;
  10130. }
  10131. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10132. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10133. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10134. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10135. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10136. }
  10137. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10138. tp->read32 = tg3_read_indirect_reg32;
  10139. tp->write32 = tg3_write_indirect_reg32;
  10140. tp->read32_mbox = tg3_read_indirect_mbox;
  10141. tp->write32_mbox = tg3_write_indirect_mbox;
  10142. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10143. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10144. iounmap(tp->regs);
  10145. tp->regs = NULL;
  10146. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10147. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10148. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10149. }
  10150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10151. tp->read32_mbox = tg3_read32_mbox_5906;
  10152. tp->write32_mbox = tg3_write32_mbox_5906;
  10153. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10154. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10155. }
  10156. if (tp->write32 == tg3_write_indirect_reg32 ||
  10157. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10158. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10160. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10161. /* Get eeprom hw config before calling tg3_set_power_state().
  10162. * In particular, the TG3_FLG2_IS_NIC flag must be
  10163. * determined before calling tg3_set_power_state() so that
  10164. * we know whether or not to switch out of Vaux power.
  10165. * When the flag is set, it means that GPIO1 is used for eeprom
  10166. * write protect and also implies that it is a LOM where GPIOs
  10167. * are not used to switch power.
  10168. */
  10169. tg3_get_eeprom_hw_cfg(tp);
  10170. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10171. /* Allow reads and writes to the
  10172. * APE register and memory space.
  10173. */
  10174. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10175. PCISTATE_ALLOW_APE_SHMEM_WR;
  10176. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10177. pci_state_reg);
  10178. }
  10179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10180. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10183. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10184. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10185. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10186. * It is also used as eeprom write protect on LOMs.
  10187. */
  10188. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10189. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10190. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10191. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10192. GRC_LCLCTRL_GPIO_OUTPUT1);
  10193. /* Unused GPIO3 must be driven as output on 5752 because there
  10194. * are no pull-up resistors on unused GPIO pins.
  10195. */
  10196. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10197. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10199. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10200. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10201. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10202. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10203. /* Turn off the debug UART. */
  10204. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10205. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10206. /* Keep VMain power. */
  10207. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10208. GRC_LCLCTRL_GPIO_OUTPUT0;
  10209. }
  10210. /* Force the chip into D0. */
  10211. err = tg3_set_power_state(tp, PCI_D0);
  10212. if (err) {
  10213. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10214. pci_name(tp->pdev));
  10215. return err;
  10216. }
  10217. /* Derive initial jumbo mode from MTU assigned in
  10218. * ether_setup() via the alloc_etherdev() call
  10219. */
  10220. if (tp->dev->mtu > ETH_DATA_LEN &&
  10221. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10222. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10223. /* Determine WakeOnLan speed to use. */
  10224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10225. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10226. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10227. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10228. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10229. } else {
  10230. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10231. }
  10232. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10233. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10234. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10235. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10236. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10237. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10238. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10239. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10240. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10241. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10242. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10243. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10244. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10245. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10246. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10247. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10248. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10249. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10252. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10253. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10254. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10255. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10256. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10257. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10258. } else
  10259. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10260. }
  10261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10262. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10263. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10264. if (tp->phy_otp == 0)
  10265. tp->phy_otp = TG3_OTP_DEFAULT;
  10266. }
  10267. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10268. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10269. else
  10270. tp->mi_mode = MAC_MI_MODE_BASE;
  10271. tp->coalesce_mode = 0;
  10272. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10273. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10274. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10275. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10277. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10278. if ((tp->pci_chip_rev_id == CHIPREV_ID_57780_A1 &&
  10279. tr32(RCVLPC_STATS_ENABLE) & RCVLPC_STATSENAB_ASF_FIX) ||
  10280. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0)
  10281. tp->tg3_flags3 |= TG3_FLG3_TOGGLE_10_100_L1PLLPD;
  10282. err = tg3_mdio_init(tp);
  10283. if (err)
  10284. return err;
  10285. /* Initialize data/descriptor byte/word swapping. */
  10286. val = tr32(GRC_MODE);
  10287. val &= GRC_MODE_HOST_STACKUP;
  10288. tw32(GRC_MODE, val | tp->grc_mode);
  10289. tg3_switch_clocks(tp);
  10290. /* Clear this out for sanity. */
  10291. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10292. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10293. &pci_state_reg);
  10294. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10295. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10296. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10297. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10298. chiprevid == CHIPREV_ID_5701_B0 ||
  10299. chiprevid == CHIPREV_ID_5701_B2 ||
  10300. chiprevid == CHIPREV_ID_5701_B5) {
  10301. void __iomem *sram_base;
  10302. /* Write some dummy words into the SRAM status block
  10303. * area, see if it reads back correctly. If the return
  10304. * value is bad, force enable the PCIX workaround.
  10305. */
  10306. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10307. writel(0x00000000, sram_base);
  10308. writel(0x00000000, sram_base + 4);
  10309. writel(0xffffffff, sram_base + 4);
  10310. if (readl(sram_base) != 0x00000000)
  10311. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10312. }
  10313. }
  10314. udelay(50);
  10315. tg3_nvram_init(tp);
  10316. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10317. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10319. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10320. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10321. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10322. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10323. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10324. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10325. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10326. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10327. HOSTCC_MODE_CLRTICK_TXBD);
  10328. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10329. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10330. tp->misc_host_ctrl);
  10331. }
  10332. /* Preserve the APE MAC_MODE bits */
  10333. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10334. tp->mac_mode = tr32(MAC_MODE) |
  10335. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10336. else
  10337. tp->mac_mode = TG3_DEF_MAC_MODE;
  10338. /* these are limited to 10/100 only */
  10339. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10340. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10341. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10342. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10343. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10344. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10345. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10346. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10347. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10348. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10349. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10350. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10352. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10353. err = tg3_phy_probe(tp);
  10354. if (err) {
  10355. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10356. pci_name(tp->pdev), err);
  10357. /* ... but do not return immediately ... */
  10358. tg3_mdio_fini(tp);
  10359. }
  10360. tg3_read_partno(tp);
  10361. tg3_read_fw_ver(tp);
  10362. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10363. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10364. } else {
  10365. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10366. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10367. else
  10368. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10369. }
  10370. /* 5700 {AX,BX} chips have a broken status block link
  10371. * change bit implementation, so we must use the
  10372. * status register in those cases.
  10373. */
  10374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10375. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10376. else
  10377. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10378. /* The led_ctrl is set during tg3_phy_probe, here we might
  10379. * have to force the link status polling mechanism based
  10380. * upon subsystem IDs.
  10381. */
  10382. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10384. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10385. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10386. TG3_FLAG_USE_LINKCHG_REG);
  10387. }
  10388. /* For all SERDES we poll the MAC status register. */
  10389. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10390. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10391. else
  10392. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10393. tp->rx_offset = NET_IP_ALIGN;
  10394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10395. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10396. tp->rx_offset = 0;
  10397. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10398. /* Increment the rx prod index on the rx std ring by at most
  10399. * 8 for these chips to workaround hw errata.
  10400. */
  10401. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10404. tp->rx_std_max_post = 8;
  10405. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10406. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10407. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10408. return err;
  10409. }
  10410. #ifdef CONFIG_SPARC
  10411. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10412. {
  10413. struct net_device *dev = tp->dev;
  10414. struct pci_dev *pdev = tp->pdev;
  10415. struct device_node *dp = pci_device_to_OF_node(pdev);
  10416. const unsigned char *addr;
  10417. int len;
  10418. addr = of_get_property(dp, "local-mac-address", &len);
  10419. if (addr && len == 6) {
  10420. memcpy(dev->dev_addr, addr, 6);
  10421. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10422. return 0;
  10423. }
  10424. return -ENODEV;
  10425. }
  10426. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10427. {
  10428. struct net_device *dev = tp->dev;
  10429. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10430. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10431. return 0;
  10432. }
  10433. #endif
  10434. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10435. {
  10436. struct net_device *dev = tp->dev;
  10437. u32 hi, lo, mac_offset;
  10438. int addr_ok = 0;
  10439. #ifdef CONFIG_SPARC
  10440. if (!tg3_get_macaddr_sparc(tp))
  10441. return 0;
  10442. #endif
  10443. mac_offset = 0x7c;
  10444. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10445. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10446. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10447. mac_offset = 0xcc;
  10448. if (tg3_nvram_lock(tp))
  10449. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10450. else
  10451. tg3_nvram_unlock(tp);
  10452. }
  10453. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10454. mac_offset = 0x10;
  10455. /* First try to get it from MAC address mailbox. */
  10456. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10457. if ((hi >> 16) == 0x484b) {
  10458. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10459. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10460. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10461. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10462. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10463. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10464. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10465. /* Some old bootcode may report a 0 MAC address in SRAM */
  10466. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10467. }
  10468. if (!addr_ok) {
  10469. /* Next, try NVRAM. */
  10470. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  10471. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  10472. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  10473. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  10474. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  10475. }
  10476. /* Finally just fetch it out of the MAC control regs. */
  10477. else {
  10478. hi = tr32(MAC_ADDR_0_HIGH);
  10479. lo = tr32(MAC_ADDR_0_LOW);
  10480. dev->dev_addr[5] = lo & 0xff;
  10481. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10482. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10483. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10484. dev->dev_addr[1] = hi & 0xff;
  10485. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10486. }
  10487. }
  10488. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10489. #ifdef CONFIG_SPARC
  10490. if (!tg3_get_default_macaddr_sparc(tp))
  10491. return 0;
  10492. #endif
  10493. return -EINVAL;
  10494. }
  10495. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10496. return 0;
  10497. }
  10498. #define BOUNDARY_SINGLE_CACHELINE 1
  10499. #define BOUNDARY_MULTI_CACHELINE 2
  10500. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10501. {
  10502. int cacheline_size;
  10503. u8 byte;
  10504. int goal;
  10505. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10506. if (byte == 0)
  10507. cacheline_size = 1024;
  10508. else
  10509. cacheline_size = (int) byte * 4;
  10510. /* On 5703 and later chips, the boundary bits have no
  10511. * effect.
  10512. */
  10513. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10514. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10515. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10516. goto out;
  10517. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10518. goal = BOUNDARY_MULTI_CACHELINE;
  10519. #else
  10520. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10521. goal = BOUNDARY_SINGLE_CACHELINE;
  10522. #else
  10523. goal = 0;
  10524. #endif
  10525. #endif
  10526. if (!goal)
  10527. goto out;
  10528. /* PCI controllers on most RISC systems tend to disconnect
  10529. * when a device tries to burst across a cache-line boundary.
  10530. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10531. *
  10532. * Unfortunately, for PCI-E there are only limited
  10533. * write-side controls for this, and thus for reads
  10534. * we will still get the disconnects. We'll also waste
  10535. * these PCI cycles for both read and write for chips
  10536. * other than 5700 and 5701 which do not implement the
  10537. * boundary bits.
  10538. */
  10539. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10540. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10541. switch (cacheline_size) {
  10542. case 16:
  10543. case 32:
  10544. case 64:
  10545. case 128:
  10546. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10547. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10548. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10549. } else {
  10550. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10551. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10552. }
  10553. break;
  10554. case 256:
  10555. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10556. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10557. break;
  10558. default:
  10559. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10560. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10561. break;
  10562. }
  10563. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10564. switch (cacheline_size) {
  10565. case 16:
  10566. case 32:
  10567. case 64:
  10568. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10569. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10570. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10571. break;
  10572. }
  10573. /* fallthrough */
  10574. case 128:
  10575. default:
  10576. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10577. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10578. break;
  10579. }
  10580. } else {
  10581. switch (cacheline_size) {
  10582. case 16:
  10583. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10584. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10585. DMA_RWCTRL_WRITE_BNDRY_16);
  10586. break;
  10587. }
  10588. /* fallthrough */
  10589. case 32:
  10590. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10591. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10592. DMA_RWCTRL_WRITE_BNDRY_32);
  10593. break;
  10594. }
  10595. /* fallthrough */
  10596. case 64:
  10597. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10598. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10599. DMA_RWCTRL_WRITE_BNDRY_64);
  10600. break;
  10601. }
  10602. /* fallthrough */
  10603. case 128:
  10604. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10605. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10606. DMA_RWCTRL_WRITE_BNDRY_128);
  10607. break;
  10608. }
  10609. /* fallthrough */
  10610. case 256:
  10611. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10612. DMA_RWCTRL_WRITE_BNDRY_256);
  10613. break;
  10614. case 512:
  10615. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10616. DMA_RWCTRL_WRITE_BNDRY_512);
  10617. break;
  10618. case 1024:
  10619. default:
  10620. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10621. DMA_RWCTRL_WRITE_BNDRY_1024);
  10622. break;
  10623. }
  10624. }
  10625. out:
  10626. return val;
  10627. }
  10628. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10629. {
  10630. struct tg3_internal_buffer_desc test_desc;
  10631. u32 sram_dma_descs;
  10632. int i, ret;
  10633. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10634. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10635. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10636. tw32(RDMAC_STATUS, 0);
  10637. tw32(WDMAC_STATUS, 0);
  10638. tw32(BUFMGR_MODE, 0);
  10639. tw32(FTQ_RESET, 0);
  10640. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10641. test_desc.addr_lo = buf_dma & 0xffffffff;
  10642. test_desc.nic_mbuf = 0x00002100;
  10643. test_desc.len = size;
  10644. /*
  10645. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10646. * the *second* time the tg3 driver was getting loaded after an
  10647. * initial scan.
  10648. *
  10649. * Broadcom tells me:
  10650. * ...the DMA engine is connected to the GRC block and a DMA
  10651. * reset may affect the GRC block in some unpredictable way...
  10652. * The behavior of resets to individual blocks has not been tested.
  10653. *
  10654. * Broadcom noted the GRC reset will also reset all sub-components.
  10655. */
  10656. if (to_device) {
  10657. test_desc.cqid_sqid = (13 << 8) | 2;
  10658. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10659. udelay(40);
  10660. } else {
  10661. test_desc.cqid_sqid = (16 << 8) | 7;
  10662. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10663. udelay(40);
  10664. }
  10665. test_desc.flags = 0x00000005;
  10666. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10667. u32 val;
  10668. val = *(((u32 *)&test_desc) + i);
  10669. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10670. sram_dma_descs + (i * sizeof(u32)));
  10671. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10672. }
  10673. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10674. if (to_device) {
  10675. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10676. } else {
  10677. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10678. }
  10679. ret = -ENODEV;
  10680. for (i = 0; i < 40; i++) {
  10681. u32 val;
  10682. if (to_device)
  10683. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10684. else
  10685. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10686. if ((val & 0xffff) == sram_dma_descs) {
  10687. ret = 0;
  10688. break;
  10689. }
  10690. udelay(100);
  10691. }
  10692. return ret;
  10693. }
  10694. #define TEST_BUFFER_SIZE 0x2000
  10695. static int __devinit tg3_test_dma(struct tg3 *tp)
  10696. {
  10697. dma_addr_t buf_dma;
  10698. u32 *buf, saved_dma_rwctrl;
  10699. int ret;
  10700. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10701. if (!buf) {
  10702. ret = -ENOMEM;
  10703. goto out_nofree;
  10704. }
  10705. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10706. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10707. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10708. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10709. /* DMA read watermark not used on PCIE */
  10710. tp->dma_rwctrl |= 0x00180000;
  10711. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10713. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10714. tp->dma_rwctrl |= 0x003f0000;
  10715. else
  10716. tp->dma_rwctrl |= 0x003f000f;
  10717. } else {
  10718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10720. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10721. u32 read_water = 0x7;
  10722. /* If the 5704 is behind the EPB bridge, we can
  10723. * do the less restrictive ONE_DMA workaround for
  10724. * better performance.
  10725. */
  10726. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10727. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10728. tp->dma_rwctrl |= 0x8000;
  10729. else if (ccval == 0x6 || ccval == 0x7)
  10730. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10732. read_water = 4;
  10733. /* Set bit 23 to enable PCIX hw bug fix */
  10734. tp->dma_rwctrl |=
  10735. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10736. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10737. (1 << 23);
  10738. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10739. /* 5780 always in PCIX mode */
  10740. tp->dma_rwctrl |= 0x00144000;
  10741. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10742. /* 5714 always in PCIX mode */
  10743. tp->dma_rwctrl |= 0x00148000;
  10744. } else {
  10745. tp->dma_rwctrl |= 0x001b000f;
  10746. }
  10747. }
  10748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10750. tp->dma_rwctrl &= 0xfffffff0;
  10751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10753. /* Remove this if it causes problems for some boards. */
  10754. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10755. /* On 5700/5701 chips, we need to set this bit.
  10756. * Otherwise the chip will issue cacheline transactions
  10757. * to streamable DMA memory with not all the byte
  10758. * enables turned on. This is an error on several
  10759. * RISC PCI controllers, in particular sparc64.
  10760. *
  10761. * On 5703/5704 chips, this bit has been reassigned
  10762. * a different meaning. In particular, it is used
  10763. * on those chips to enable a PCI-X workaround.
  10764. */
  10765. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10766. }
  10767. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10768. #if 0
  10769. /* Unneeded, already done by tg3_get_invariants. */
  10770. tg3_switch_clocks(tp);
  10771. #endif
  10772. ret = 0;
  10773. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10774. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10775. goto out;
  10776. /* It is best to perform DMA test with maximum write burst size
  10777. * to expose the 5700/5701 write DMA bug.
  10778. */
  10779. saved_dma_rwctrl = tp->dma_rwctrl;
  10780. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10781. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10782. while (1) {
  10783. u32 *p = buf, i;
  10784. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10785. p[i] = i;
  10786. /* Send the buffer to the chip. */
  10787. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10788. if (ret) {
  10789. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10790. break;
  10791. }
  10792. #if 0
  10793. /* validate data reached card RAM correctly. */
  10794. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10795. u32 val;
  10796. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10797. if (le32_to_cpu(val) != p[i]) {
  10798. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10799. /* ret = -ENODEV here? */
  10800. }
  10801. p[i] = 0;
  10802. }
  10803. #endif
  10804. /* Now read it back. */
  10805. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10806. if (ret) {
  10807. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10808. break;
  10809. }
  10810. /* Verify it. */
  10811. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10812. if (p[i] == i)
  10813. continue;
  10814. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10815. DMA_RWCTRL_WRITE_BNDRY_16) {
  10816. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10817. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10818. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10819. break;
  10820. } else {
  10821. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10822. ret = -ENODEV;
  10823. goto out;
  10824. }
  10825. }
  10826. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10827. /* Success. */
  10828. ret = 0;
  10829. break;
  10830. }
  10831. }
  10832. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10833. DMA_RWCTRL_WRITE_BNDRY_16) {
  10834. static struct pci_device_id dma_wait_state_chipsets[] = {
  10835. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10836. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10837. { },
  10838. };
  10839. /* DMA test passed without adjusting DMA boundary,
  10840. * now look for chipsets that are known to expose the
  10841. * DMA bug without failing the test.
  10842. */
  10843. if (pci_dev_present(dma_wait_state_chipsets)) {
  10844. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10845. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10846. }
  10847. else
  10848. /* Safe to use the calculated DMA boundary. */
  10849. tp->dma_rwctrl = saved_dma_rwctrl;
  10850. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10851. }
  10852. out:
  10853. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10854. out_nofree:
  10855. return ret;
  10856. }
  10857. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10858. {
  10859. tp->link_config.advertising =
  10860. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10861. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10862. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10863. ADVERTISED_Autoneg | ADVERTISED_MII);
  10864. tp->link_config.speed = SPEED_INVALID;
  10865. tp->link_config.duplex = DUPLEX_INVALID;
  10866. tp->link_config.autoneg = AUTONEG_ENABLE;
  10867. tp->link_config.active_speed = SPEED_INVALID;
  10868. tp->link_config.active_duplex = DUPLEX_INVALID;
  10869. tp->link_config.phy_is_low_power = 0;
  10870. tp->link_config.orig_speed = SPEED_INVALID;
  10871. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10872. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10873. }
  10874. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10875. {
  10876. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10877. tp->bufmgr_config.mbuf_read_dma_low_water =
  10878. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10879. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10880. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10881. tp->bufmgr_config.mbuf_high_water =
  10882. DEFAULT_MB_HIGH_WATER_5705;
  10883. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10884. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10885. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10886. tp->bufmgr_config.mbuf_high_water =
  10887. DEFAULT_MB_HIGH_WATER_5906;
  10888. }
  10889. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10890. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10891. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10892. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10893. tp->bufmgr_config.mbuf_high_water_jumbo =
  10894. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10895. } else {
  10896. tp->bufmgr_config.mbuf_read_dma_low_water =
  10897. DEFAULT_MB_RDMA_LOW_WATER;
  10898. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10899. DEFAULT_MB_MACRX_LOW_WATER;
  10900. tp->bufmgr_config.mbuf_high_water =
  10901. DEFAULT_MB_HIGH_WATER;
  10902. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10903. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10904. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10905. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10906. tp->bufmgr_config.mbuf_high_water_jumbo =
  10907. DEFAULT_MB_HIGH_WATER_JUMBO;
  10908. }
  10909. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10910. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10911. }
  10912. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10913. {
  10914. switch (tp->phy_id & PHY_ID_MASK) {
  10915. case PHY_ID_BCM5400: return "5400";
  10916. case PHY_ID_BCM5401: return "5401";
  10917. case PHY_ID_BCM5411: return "5411";
  10918. case PHY_ID_BCM5701: return "5701";
  10919. case PHY_ID_BCM5703: return "5703";
  10920. case PHY_ID_BCM5704: return "5704";
  10921. case PHY_ID_BCM5705: return "5705";
  10922. case PHY_ID_BCM5750: return "5750";
  10923. case PHY_ID_BCM5752: return "5752";
  10924. case PHY_ID_BCM5714: return "5714";
  10925. case PHY_ID_BCM5780: return "5780";
  10926. case PHY_ID_BCM5755: return "5755";
  10927. case PHY_ID_BCM5787: return "5787";
  10928. case PHY_ID_BCM5784: return "5784";
  10929. case PHY_ID_BCM5756: return "5722/5756";
  10930. case PHY_ID_BCM5906: return "5906";
  10931. case PHY_ID_BCM5761: return "5761";
  10932. case PHY_ID_BCM8002: return "8002/serdes";
  10933. case 0: return "serdes";
  10934. default: return "unknown";
  10935. }
  10936. }
  10937. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10938. {
  10939. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10940. strcpy(str, "PCI Express");
  10941. return str;
  10942. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10943. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10944. strcpy(str, "PCIX:");
  10945. if ((clock_ctrl == 7) ||
  10946. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10947. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10948. strcat(str, "133MHz");
  10949. else if (clock_ctrl == 0)
  10950. strcat(str, "33MHz");
  10951. else if (clock_ctrl == 2)
  10952. strcat(str, "50MHz");
  10953. else if (clock_ctrl == 4)
  10954. strcat(str, "66MHz");
  10955. else if (clock_ctrl == 6)
  10956. strcat(str, "100MHz");
  10957. } else {
  10958. strcpy(str, "PCI:");
  10959. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10960. strcat(str, "66MHz");
  10961. else
  10962. strcat(str, "33MHz");
  10963. }
  10964. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10965. strcat(str, ":32-bit");
  10966. else
  10967. strcat(str, ":64-bit");
  10968. return str;
  10969. }
  10970. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10971. {
  10972. struct pci_dev *peer;
  10973. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10974. for (func = 0; func < 8; func++) {
  10975. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10976. if (peer && peer != tp->pdev)
  10977. break;
  10978. pci_dev_put(peer);
  10979. }
  10980. /* 5704 can be configured in single-port mode, set peer to
  10981. * tp->pdev in that case.
  10982. */
  10983. if (!peer) {
  10984. peer = tp->pdev;
  10985. return peer;
  10986. }
  10987. /*
  10988. * We don't need to keep the refcount elevated; there's no way
  10989. * to remove one half of this device without removing the other
  10990. */
  10991. pci_dev_put(peer);
  10992. return peer;
  10993. }
  10994. static void __devinit tg3_init_coal(struct tg3 *tp)
  10995. {
  10996. struct ethtool_coalesce *ec = &tp->coal;
  10997. memset(ec, 0, sizeof(*ec));
  10998. ec->cmd = ETHTOOL_GCOALESCE;
  10999. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11000. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11001. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11002. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11003. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11004. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11005. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11006. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11007. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11008. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11009. HOSTCC_MODE_CLRTICK_TXBD)) {
  11010. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11011. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11012. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11013. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11014. }
  11015. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11016. ec->rx_coalesce_usecs_irq = 0;
  11017. ec->tx_coalesce_usecs_irq = 0;
  11018. ec->stats_block_coalesce_usecs = 0;
  11019. }
  11020. }
  11021. static const struct net_device_ops tg3_netdev_ops = {
  11022. .ndo_open = tg3_open,
  11023. .ndo_stop = tg3_close,
  11024. .ndo_start_xmit = tg3_start_xmit,
  11025. .ndo_get_stats = tg3_get_stats,
  11026. .ndo_validate_addr = eth_validate_addr,
  11027. .ndo_set_multicast_list = tg3_set_rx_mode,
  11028. .ndo_set_mac_address = tg3_set_mac_addr,
  11029. .ndo_do_ioctl = tg3_ioctl,
  11030. .ndo_tx_timeout = tg3_tx_timeout,
  11031. .ndo_change_mtu = tg3_change_mtu,
  11032. #if TG3_VLAN_TAG_USED
  11033. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11034. #endif
  11035. #ifdef CONFIG_NET_POLL_CONTROLLER
  11036. .ndo_poll_controller = tg3_poll_controller,
  11037. #endif
  11038. };
  11039. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11040. .ndo_open = tg3_open,
  11041. .ndo_stop = tg3_close,
  11042. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11043. .ndo_get_stats = tg3_get_stats,
  11044. .ndo_validate_addr = eth_validate_addr,
  11045. .ndo_set_multicast_list = tg3_set_rx_mode,
  11046. .ndo_set_mac_address = tg3_set_mac_addr,
  11047. .ndo_do_ioctl = tg3_ioctl,
  11048. .ndo_tx_timeout = tg3_tx_timeout,
  11049. .ndo_change_mtu = tg3_change_mtu,
  11050. #if TG3_VLAN_TAG_USED
  11051. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11052. #endif
  11053. #ifdef CONFIG_NET_POLL_CONTROLLER
  11054. .ndo_poll_controller = tg3_poll_controller,
  11055. #endif
  11056. };
  11057. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11058. const struct pci_device_id *ent)
  11059. {
  11060. static int tg3_version_printed = 0;
  11061. struct net_device *dev;
  11062. struct tg3 *tp;
  11063. int err, pm_cap;
  11064. char str[40];
  11065. u64 dma_mask, persist_dma_mask;
  11066. if (tg3_version_printed++ == 0)
  11067. printk(KERN_INFO "%s", version);
  11068. err = pci_enable_device(pdev);
  11069. if (err) {
  11070. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11071. "aborting.\n");
  11072. return err;
  11073. }
  11074. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11075. if (err) {
  11076. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11077. "aborting.\n");
  11078. goto err_out_disable_pdev;
  11079. }
  11080. pci_set_master(pdev);
  11081. /* Find power-management capability. */
  11082. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11083. if (pm_cap == 0) {
  11084. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11085. "aborting.\n");
  11086. err = -EIO;
  11087. goto err_out_free_res;
  11088. }
  11089. dev = alloc_etherdev(sizeof(*tp));
  11090. if (!dev) {
  11091. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11092. err = -ENOMEM;
  11093. goto err_out_free_res;
  11094. }
  11095. SET_NETDEV_DEV(dev, &pdev->dev);
  11096. #if TG3_VLAN_TAG_USED
  11097. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11098. #endif
  11099. tp = netdev_priv(dev);
  11100. tp->pdev = pdev;
  11101. tp->dev = dev;
  11102. tp->pm_cap = pm_cap;
  11103. tp->rx_mode = TG3_DEF_RX_MODE;
  11104. tp->tx_mode = TG3_DEF_TX_MODE;
  11105. if (tg3_debug > 0)
  11106. tp->msg_enable = tg3_debug;
  11107. else
  11108. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11109. /* The word/byte swap controls here control register access byte
  11110. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11111. * setting below.
  11112. */
  11113. tp->misc_host_ctrl =
  11114. MISC_HOST_CTRL_MASK_PCI_INT |
  11115. MISC_HOST_CTRL_WORD_SWAP |
  11116. MISC_HOST_CTRL_INDIR_ACCESS |
  11117. MISC_HOST_CTRL_PCISTATE_RW;
  11118. /* The NONFRM (non-frame) byte/word swap controls take effect
  11119. * on descriptor entries, anything which isn't packet data.
  11120. *
  11121. * The StrongARM chips on the board (one for tx, one for rx)
  11122. * are running in big-endian mode.
  11123. */
  11124. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11125. GRC_MODE_WSWAP_NONFRM_DATA);
  11126. #ifdef __BIG_ENDIAN
  11127. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11128. #endif
  11129. spin_lock_init(&tp->lock);
  11130. spin_lock_init(&tp->indirect_lock);
  11131. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11132. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11133. if (!tp->regs) {
  11134. printk(KERN_ERR PFX "Cannot map device registers, "
  11135. "aborting.\n");
  11136. err = -ENOMEM;
  11137. goto err_out_free_dev;
  11138. }
  11139. tg3_init_link_config(tp);
  11140. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11141. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11142. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11143. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11144. dev->ethtool_ops = &tg3_ethtool_ops;
  11145. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11146. dev->irq = pdev->irq;
  11147. err = tg3_get_invariants(tp);
  11148. if (err) {
  11149. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11150. "aborting.\n");
  11151. goto err_out_iounmap;
  11152. }
  11153. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11155. dev->netdev_ops = &tg3_netdev_ops;
  11156. else
  11157. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11158. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11159. * device behind the EPB cannot support DMA addresses > 40-bit.
  11160. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11161. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11162. * do DMA address check in tg3_start_xmit().
  11163. */
  11164. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11165. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11166. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11167. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11168. #ifdef CONFIG_HIGHMEM
  11169. dma_mask = DMA_BIT_MASK(64);
  11170. #endif
  11171. } else
  11172. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11173. /* Configure DMA attributes. */
  11174. if (dma_mask > DMA_BIT_MASK(32)) {
  11175. err = pci_set_dma_mask(pdev, dma_mask);
  11176. if (!err) {
  11177. dev->features |= NETIF_F_HIGHDMA;
  11178. err = pci_set_consistent_dma_mask(pdev,
  11179. persist_dma_mask);
  11180. if (err < 0) {
  11181. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11182. "DMA for consistent allocations\n");
  11183. goto err_out_iounmap;
  11184. }
  11185. }
  11186. }
  11187. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11188. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11189. if (err) {
  11190. printk(KERN_ERR PFX "No usable DMA configuration, "
  11191. "aborting.\n");
  11192. goto err_out_iounmap;
  11193. }
  11194. }
  11195. tg3_init_bufmgr_config(tp);
  11196. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11197. tp->fw_needed = FIRMWARE_TG3;
  11198. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11199. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11200. }
  11201. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11203. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11204. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11205. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11206. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11207. } else {
  11208. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11209. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11210. tp->fw_needed = FIRMWARE_TG3TSO5;
  11211. else
  11212. tp->fw_needed = FIRMWARE_TG3TSO;
  11213. }
  11214. /* TSO is on by default on chips that support hardware TSO.
  11215. * Firmware TSO on older chips gives lower performance, so it
  11216. * is off by default, but can be enabled using ethtool.
  11217. */
  11218. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11219. if (dev->features & NETIF_F_IP_CSUM)
  11220. dev->features |= NETIF_F_TSO;
  11221. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11222. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11223. dev->features |= NETIF_F_TSO6;
  11224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11225. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11226. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11229. dev->features |= NETIF_F_TSO_ECN;
  11230. }
  11231. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11232. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11233. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11234. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11235. tp->rx_pending = 63;
  11236. }
  11237. err = tg3_get_device_address(tp);
  11238. if (err) {
  11239. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11240. "aborting.\n");
  11241. goto err_out_fw;
  11242. }
  11243. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11244. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11245. if (!tp->aperegs) {
  11246. printk(KERN_ERR PFX "Cannot map APE registers, "
  11247. "aborting.\n");
  11248. err = -ENOMEM;
  11249. goto err_out_fw;
  11250. }
  11251. tg3_ape_lock_init(tp);
  11252. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11253. tg3_read_dash_ver(tp);
  11254. }
  11255. /*
  11256. * Reset chip in case UNDI or EFI driver did not shutdown
  11257. * DMA self test will enable WDMAC and we'll see (spurious)
  11258. * pending DMA on the PCI bus at that point.
  11259. */
  11260. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11261. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11262. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11263. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11264. }
  11265. err = tg3_test_dma(tp);
  11266. if (err) {
  11267. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11268. goto err_out_apeunmap;
  11269. }
  11270. /* flow control autonegotiation is default behavior */
  11271. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11272. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11273. tg3_init_coal(tp);
  11274. pci_set_drvdata(pdev, dev);
  11275. err = register_netdev(dev);
  11276. if (err) {
  11277. printk(KERN_ERR PFX "Cannot register net device, "
  11278. "aborting.\n");
  11279. goto err_out_apeunmap;
  11280. }
  11281. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11282. dev->name,
  11283. tp->board_part_number,
  11284. tp->pci_chip_rev_id,
  11285. tg3_bus_string(tp, str),
  11286. dev->dev_addr);
  11287. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11288. printk(KERN_INFO
  11289. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11290. tp->dev->name,
  11291. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11292. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11293. else
  11294. printk(KERN_INFO
  11295. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11296. tp->dev->name, tg3_phy_string(tp),
  11297. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11298. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11299. "10/100/1000Base-T")),
  11300. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11301. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11302. dev->name,
  11303. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11304. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11305. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11306. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11307. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11308. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11309. dev->name, tp->dma_rwctrl,
  11310. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11311. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11312. return 0;
  11313. err_out_apeunmap:
  11314. if (tp->aperegs) {
  11315. iounmap(tp->aperegs);
  11316. tp->aperegs = NULL;
  11317. }
  11318. err_out_fw:
  11319. if (tp->fw)
  11320. release_firmware(tp->fw);
  11321. err_out_iounmap:
  11322. if (tp->regs) {
  11323. iounmap(tp->regs);
  11324. tp->regs = NULL;
  11325. }
  11326. err_out_free_dev:
  11327. free_netdev(dev);
  11328. err_out_free_res:
  11329. pci_release_regions(pdev);
  11330. err_out_disable_pdev:
  11331. pci_disable_device(pdev);
  11332. pci_set_drvdata(pdev, NULL);
  11333. return err;
  11334. }
  11335. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11336. {
  11337. struct net_device *dev = pci_get_drvdata(pdev);
  11338. if (dev) {
  11339. struct tg3 *tp = netdev_priv(dev);
  11340. if (tp->fw)
  11341. release_firmware(tp->fw);
  11342. flush_scheduled_work();
  11343. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11344. tg3_phy_fini(tp);
  11345. tg3_mdio_fini(tp);
  11346. }
  11347. unregister_netdev(dev);
  11348. if (tp->aperegs) {
  11349. iounmap(tp->aperegs);
  11350. tp->aperegs = NULL;
  11351. }
  11352. if (tp->regs) {
  11353. iounmap(tp->regs);
  11354. tp->regs = NULL;
  11355. }
  11356. free_netdev(dev);
  11357. pci_release_regions(pdev);
  11358. pci_disable_device(pdev);
  11359. pci_set_drvdata(pdev, NULL);
  11360. }
  11361. }
  11362. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11363. {
  11364. struct net_device *dev = pci_get_drvdata(pdev);
  11365. struct tg3 *tp = netdev_priv(dev);
  11366. pci_power_t target_state;
  11367. int err;
  11368. /* PCI register 4 needs to be saved whether netif_running() or not.
  11369. * MSI address and data need to be saved if using MSI and
  11370. * netif_running().
  11371. */
  11372. pci_save_state(pdev);
  11373. if (!netif_running(dev))
  11374. return 0;
  11375. flush_scheduled_work();
  11376. tg3_phy_stop(tp);
  11377. tg3_netif_stop(tp);
  11378. del_timer_sync(&tp->timer);
  11379. tg3_full_lock(tp, 1);
  11380. tg3_disable_ints(tp);
  11381. tg3_full_unlock(tp);
  11382. netif_device_detach(dev);
  11383. tg3_full_lock(tp, 0);
  11384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11385. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11386. tg3_full_unlock(tp);
  11387. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11388. err = tg3_set_power_state(tp, target_state);
  11389. if (err) {
  11390. int err2;
  11391. tg3_full_lock(tp, 0);
  11392. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11393. err2 = tg3_restart_hw(tp, 1);
  11394. if (err2)
  11395. goto out;
  11396. tp->timer.expires = jiffies + tp->timer_offset;
  11397. add_timer(&tp->timer);
  11398. netif_device_attach(dev);
  11399. tg3_netif_start(tp);
  11400. out:
  11401. tg3_full_unlock(tp);
  11402. if (!err2)
  11403. tg3_phy_start(tp);
  11404. }
  11405. return err;
  11406. }
  11407. static int tg3_resume(struct pci_dev *pdev)
  11408. {
  11409. struct net_device *dev = pci_get_drvdata(pdev);
  11410. struct tg3 *tp = netdev_priv(dev);
  11411. int err;
  11412. pci_restore_state(tp->pdev);
  11413. if (!netif_running(dev))
  11414. return 0;
  11415. err = tg3_set_power_state(tp, PCI_D0);
  11416. if (err)
  11417. return err;
  11418. netif_device_attach(dev);
  11419. tg3_full_lock(tp, 0);
  11420. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11421. err = tg3_restart_hw(tp, 1);
  11422. if (err)
  11423. goto out;
  11424. tp->timer.expires = jiffies + tp->timer_offset;
  11425. add_timer(&tp->timer);
  11426. tg3_netif_start(tp);
  11427. out:
  11428. tg3_full_unlock(tp);
  11429. if (!err)
  11430. tg3_phy_start(tp);
  11431. return err;
  11432. }
  11433. static struct pci_driver tg3_driver = {
  11434. .name = DRV_MODULE_NAME,
  11435. .id_table = tg3_pci_tbl,
  11436. .probe = tg3_init_one,
  11437. .remove = __devexit_p(tg3_remove_one),
  11438. .suspend = tg3_suspend,
  11439. .resume = tg3_resume
  11440. };
  11441. static int __init tg3_init(void)
  11442. {
  11443. return pci_register_driver(&tg3_driver);
  11444. }
  11445. static void __exit tg3_cleanup(void)
  11446. {
  11447. pci_unregister_driver(&tg3_driver);
  11448. }
  11449. module_init(tg3_init);
  11450. module_exit(tg3_cleanup);