omap_hwmod_44xx_data.c 154 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "smartreflex.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'c2c_target_fw' class
  47. * instance(s): c2c_target_fw
  48. */
  49. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  50. .name = "c2c_target_fw",
  51. };
  52. /* c2c_target_fw */
  53. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  54. .name = "c2c_target_fw",
  55. .class = &omap44xx_c2c_target_fw_hwmod_class,
  56. .clkdm_name = "d2d_clkdm",
  57. .prcm = {
  58. .omap4 = {
  59. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  60. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  61. },
  62. },
  63. };
  64. /*
  65. * 'dmm' class
  66. * instance(s): dmm
  67. */
  68. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  69. .name = "dmm",
  70. };
  71. /* dmm */
  72. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  73. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  74. { .irq = -1 }
  75. };
  76. static struct omap_hwmod omap44xx_dmm_hwmod = {
  77. .name = "dmm",
  78. .class = &omap44xx_dmm_hwmod_class,
  79. .clkdm_name = "l3_emif_clkdm",
  80. .mpu_irqs = omap44xx_dmm_irqs,
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'emif_fw' class
  90. * instance(s): emif_fw
  91. */
  92. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  93. .name = "emif_fw",
  94. };
  95. /* emif_fw */
  96. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  97. .name = "emif_fw",
  98. .class = &omap44xx_emif_fw_hwmod_class,
  99. .clkdm_name = "l3_emif_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  104. },
  105. },
  106. };
  107. /*
  108. * 'l3' class
  109. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  110. */
  111. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  112. .name = "l3",
  113. };
  114. /* l3_instr */
  115. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  116. .name = "l3_instr",
  117. .class = &omap44xx_l3_hwmod_class,
  118. .clkdm_name = "l3_instr_clkdm",
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  123. .modulemode = MODULEMODE_HWCTRL,
  124. },
  125. },
  126. };
  127. /* l3_main_1 */
  128. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  129. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  130. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  131. { .irq = -1 }
  132. };
  133. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  134. .name = "l3_main_1",
  135. .class = &omap44xx_l3_hwmod_class,
  136. .clkdm_name = "l3_1_clkdm",
  137. .mpu_irqs = omap44xx_l3_main_1_irqs,
  138. .prcm = {
  139. .omap4 = {
  140. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  141. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  142. },
  143. },
  144. };
  145. /* l3_main_2 */
  146. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  147. .name = "l3_main_2",
  148. .class = &omap44xx_l3_hwmod_class,
  149. .clkdm_name = "l3_2_clkdm",
  150. .prcm = {
  151. .omap4 = {
  152. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  153. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  154. },
  155. },
  156. };
  157. /* l3_main_3 */
  158. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  159. .name = "l3_main_3",
  160. .class = &omap44xx_l3_hwmod_class,
  161. .clkdm_name = "l3_instr_clkdm",
  162. .prcm = {
  163. .omap4 = {
  164. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  165. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  166. .modulemode = MODULEMODE_HWCTRL,
  167. },
  168. },
  169. };
  170. /*
  171. * 'l4' class
  172. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  173. */
  174. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  175. .name = "l4",
  176. };
  177. /* l4_abe */
  178. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  179. .name = "l4_abe",
  180. .class = &omap44xx_l4_hwmod_class,
  181. .clkdm_name = "abe_clkdm",
  182. .prcm = {
  183. .omap4 = {
  184. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  185. },
  186. },
  187. };
  188. /* l4_cfg */
  189. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  190. .name = "l4_cfg",
  191. .class = &omap44xx_l4_hwmod_class,
  192. .clkdm_name = "l4_cfg_clkdm",
  193. .prcm = {
  194. .omap4 = {
  195. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  196. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  197. },
  198. },
  199. };
  200. /* l4_per */
  201. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  202. .name = "l4_per",
  203. .class = &omap44xx_l4_hwmod_class,
  204. .clkdm_name = "l4_per_clkdm",
  205. .prcm = {
  206. .omap4 = {
  207. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  208. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  209. },
  210. },
  211. };
  212. /* l4_wkup */
  213. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  214. .name = "l4_wkup",
  215. .class = &omap44xx_l4_hwmod_class,
  216. .clkdm_name = "l4_wkup_clkdm",
  217. .prcm = {
  218. .omap4 = {
  219. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  220. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  221. },
  222. },
  223. };
  224. /*
  225. * 'mpu_bus' class
  226. * instance(s): mpu_private
  227. */
  228. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  229. .name = "mpu_bus",
  230. };
  231. /* mpu_private */
  232. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  233. .name = "mpu_private",
  234. .class = &omap44xx_mpu_bus_hwmod_class,
  235. .clkdm_name = "mpuss_clkdm",
  236. };
  237. /*
  238. * 'ocp_wp_noc' class
  239. * instance(s): ocp_wp_noc
  240. */
  241. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  242. .name = "ocp_wp_noc",
  243. };
  244. /* ocp_wp_noc */
  245. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  246. .name = "ocp_wp_noc",
  247. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  248. .clkdm_name = "l3_instr_clkdm",
  249. .prcm = {
  250. .omap4 = {
  251. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  252. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  253. .modulemode = MODULEMODE_HWCTRL,
  254. },
  255. },
  256. };
  257. /*
  258. * Modules omap_hwmod structures
  259. *
  260. * The following IPs are excluded for the moment because:
  261. * - They do not need an explicit SW control using omap_hwmod API.
  262. * - They still need to be validated with the driver
  263. * properly adapted to omap_hwmod / omap_device
  264. *
  265. * usim
  266. */
  267. /*
  268. * 'aess' class
  269. * audio engine sub system
  270. */
  271. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  272. .rev_offs = 0x0000,
  273. .sysc_offs = 0x0010,
  274. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  275. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  276. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  277. MSTANDBY_SMART_WKUP),
  278. .sysc_fields = &omap_hwmod_sysc_type2,
  279. };
  280. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  281. .name = "aess",
  282. .sysc = &omap44xx_aess_sysc,
  283. };
  284. /* aess */
  285. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  286. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  287. { .irq = -1 }
  288. };
  289. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  290. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  291. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  292. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  293. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  294. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  295. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  296. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  297. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  298. { .dma_req = -1 }
  299. };
  300. static struct omap_hwmod omap44xx_aess_hwmod = {
  301. .name = "aess",
  302. .class = &omap44xx_aess_hwmod_class,
  303. .clkdm_name = "abe_clkdm",
  304. .mpu_irqs = omap44xx_aess_irqs,
  305. .sdma_reqs = omap44xx_aess_sdma_reqs,
  306. .main_clk = "aess_fck",
  307. .prcm = {
  308. .omap4 = {
  309. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  310. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  311. .modulemode = MODULEMODE_SWCTRL,
  312. },
  313. },
  314. };
  315. /*
  316. * 'c2c' class
  317. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  318. * soc
  319. */
  320. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  321. .name = "c2c",
  322. };
  323. /* c2c */
  324. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  325. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  326. { .irq = -1 }
  327. };
  328. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  329. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  330. { .dma_req = -1 }
  331. };
  332. static struct omap_hwmod omap44xx_c2c_hwmod = {
  333. .name = "c2c",
  334. .class = &omap44xx_c2c_hwmod_class,
  335. .clkdm_name = "d2d_clkdm",
  336. .mpu_irqs = omap44xx_c2c_irqs,
  337. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  338. .prcm = {
  339. .omap4 = {
  340. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  341. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  342. },
  343. },
  344. };
  345. /*
  346. * 'counter' class
  347. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  348. */
  349. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  350. .rev_offs = 0x0000,
  351. .sysc_offs = 0x0004,
  352. .sysc_flags = SYSC_HAS_SIDLEMODE,
  353. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  354. .sysc_fields = &omap_hwmod_sysc_type1,
  355. };
  356. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  357. .name = "counter",
  358. .sysc = &omap44xx_counter_sysc,
  359. };
  360. /* counter_32k */
  361. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  362. .name = "counter_32k",
  363. .class = &omap44xx_counter_hwmod_class,
  364. .clkdm_name = "l4_wkup_clkdm",
  365. .flags = HWMOD_SWSUP_SIDLE,
  366. .main_clk = "sys_32k_ck",
  367. .prcm = {
  368. .omap4 = {
  369. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  370. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  371. },
  372. },
  373. };
  374. /*
  375. * 'ctrl_module' class
  376. * attila core control module + core pad control module + wkup pad control
  377. * module + attila wkup control module
  378. */
  379. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  380. .rev_offs = 0x0000,
  381. .sysc_offs = 0x0010,
  382. .sysc_flags = SYSC_HAS_SIDLEMODE,
  383. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  384. SIDLE_SMART_WKUP),
  385. .sysc_fields = &omap_hwmod_sysc_type2,
  386. };
  387. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  388. .name = "ctrl_module",
  389. .sysc = &omap44xx_ctrl_module_sysc,
  390. };
  391. /* ctrl_module_core */
  392. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  393. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  394. { .irq = -1 }
  395. };
  396. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  397. .name = "ctrl_module_core",
  398. .class = &omap44xx_ctrl_module_hwmod_class,
  399. .clkdm_name = "l4_cfg_clkdm",
  400. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  401. };
  402. /* ctrl_module_pad_core */
  403. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  404. .name = "ctrl_module_pad_core",
  405. .class = &omap44xx_ctrl_module_hwmod_class,
  406. .clkdm_name = "l4_cfg_clkdm",
  407. };
  408. /* ctrl_module_wkup */
  409. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  410. .name = "ctrl_module_wkup",
  411. .class = &omap44xx_ctrl_module_hwmod_class,
  412. .clkdm_name = "l4_wkup_clkdm",
  413. };
  414. /* ctrl_module_pad_wkup */
  415. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  416. .name = "ctrl_module_pad_wkup",
  417. .class = &omap44xx_ctrl_module_hwmod_class,
  418. .clkdm_name = "l4_wkup_clkdm",
  419. };
  420. /*
  421. * 'debugss' class
  422. * debug and emulation sub system
  423. */
  424. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  425. .name = "debugss",
  426. };
  427. /* debugss */
  428. static struct omap_hwmod omap44xx_debugss_hwmod = {
  429. .name = "debugss",
  430. .class = &omap44xx_debugss_hwmod_class,
  431. .clkdm_name = "emu_sys_clkdm",
  432. .main_clk = "trace_clk_div_ck",
  433. .prcm = {
  434. .omap4 = {
  435. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  436. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  437. },
  438. },
  439. };
  440. /*
  441. * 'dma' class
  442. * dma controller for data exchange between memory to memory (i.e. internal or
  443. * external memory) and gp peripherals to memory or memory to gp peripherals
  444. */
  445. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  446. .rev_offs = 0x0000,
  447. .sysc_offs = 0x002c,
  448. .syss_offs = 0x0028,
  449. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  450. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  451. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  452. SYSS_HAS_RESET_STATUS),
  453. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  454. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  455. .sysc_fields = &omap_hwmod_sysc_type1,
  456. };
  457. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  458. .name = "dma",
  459. .sysc = &omap44xx_dma_sysc,
  460. };
  461. /* dma dev_attr */
  462. static struct omap_dma_dev_attr dma_dev_attr = {
  463. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  464. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  465. .lch_count = 32,
  466. };
  467. /* dma_system */
  468. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  469. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  470. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  471. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  472. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  473. { .irq = -1 }
  474. };
  475. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  476. .name = "dma_system",
  477. .class = &omap44xx_dma_hwmod_class,
  478. .clkdm_name = "l3_dma_clkdm",
  479. .mpu_irqs = omap44xx_dma_system_irqs,
  480. .main_clk = "l3_div_ck",
  481. .prcm = {
  482. .omap4 = {
  483. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  484. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  485. },
  486. },
  487. .dev_attr = &dma_dev_attr,
  488. };
  489. /*
  490. * 'dmic' class
  491. * digital microphone controller
  492. */
  493. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  494. .rev_offs = 0x0000,
  495. .sysc_offs = 0x0010,
  496. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  497. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  498. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  499. SIDLE_SMART_WKUP),
  500. .sysc_fields = &omap_hwmod_sysc_type2,
  501. };
  502. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  503. .name = "dmic",
  504. .sysc = &omap44xx_dmic_sysc,
  505. };
  506. /* dmic */
  507. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  508. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  509. { .irq = -1 }
  510. };
  511. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  512. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  513. { .dma_req = -1 }
  514. };
  515. static struct omap_hwmod omap44xx_dmic_hwmod = {
  516. .name = "dmic",
  517. .class = &omap44xx_dmic_hwmod_class,
  518. .clkdm_name = "abe_clkdm",
  519. .mpu_irqs = omap44xx_dmic_irqs,
  520. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  521. .main_clk = "dmic_fck",
  522. .prcm = {
  523. .omap4 = {
  524. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  525. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  526. .modulemode = MODULEMODE_SWCTRL,
  527. },
  528. },
  529. };
  530. /*
  531. * 'dsp' class
  532. * dsp sub-system
  533. */
  534. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  535. .name = "dsp",
  536. };
  537. /* dsp */
  538. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  539. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  540. { .irq = -1 }
  541. };
  542. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  543. { .name = "dsp", .rst_shift = 0 },
  544. { .name = "mmu_cache", .rst_shift = 1 },
  545. };
  546. static struct omap_hwmod omap44xx_dsp_hwmod = {
  547. .name = "dsp",
  548. .class = &omap44xx_dsp_hwmod_class,
  549. .clkdm_name = "tesla_clkdm",
  550. .mpu_irqs = omap44xx_dsp_irqs,
  551. .rst_lines = omap44xx_dsp_resets,
  552. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  553. .main_clk = "dsp_fck",
  554. .prcm = {
  555. .omap4 = {
  556. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  557. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  558. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  559. .modulemode = MODULEMODE_HWCTRL,
  560. },
  561. },
  562. };
  563. /*
  564. * 'dss' class
  565. * display sub-system
  566. */
  567. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  568. .rev_offs = 0x0000,
  569. .syss_offs = 0x0014,
  570. .sysc_flags = SYSS_HAS_RESET_STATUS,
  571. };
  572. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  573. .name = "dss",
  574. .sysc = &omap44xx_dss_sysc,
  575. .reset = omap_dss_reset,
  576. };
  577. /* dss */
  578. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  579. { .role = "sys_clk", .clk = "dss_sys_clk" },
  580. { .role = "tv_clk", .clk = "dss_tv_clk" },
  581. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  582. };
  583. static struct omap_hwmod omap44xx_dss_hwmod = {
  584. .name = "dss_core",
  585. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  586. .class = &omap44xx_dss_hwmod_class,
  587. .clkdm_name = "l3_dss_clkdm",
  588. .main_clk = "dss_dss_clk",
  589. .prcm = {
  590. .omap4 = {
  591. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  592. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  593. },
  594. },
  595. .opt_clks = dss_opt_clks,
  596. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  597. };
  598. /*
  599. * 'dispc' class
  600. * display controller
  601. */
  602. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  603. .rev_offs = 0x0000,
  604. .sysc_offs = 0x0010,
  605. .syss_offs = 0x0014,
  606. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  607. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  608. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  609. SYSS_HAS_RESET_STATUS),
  610. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  611. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  612. .sysc_fields = &omap_hwmod_sysc_type1,
  613. };
  614. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  615. .name = "dispc",
  616. .sysc = &omap44xx_dispc_sysc,
  617. };
  618. /* dss_dispc */
  619. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  620. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  621. { .irq = -1 }
  622. };
  623. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  624. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  625. { .dma_req = -1 }
  626. };
  627. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  628. .manager_count = 3,
  629. .has_framedonetv_irq = 1
  630. };
  631. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  632. .name = "dss_dispc",
  633. .class = &omap44xx_dispc_hwmod_class,
  634. .clkdm_name = "l3_dss_clkdm",
  635. .mpu_irqs = omap44xx_dss_dispc_irqs,
  636. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  637. .main_clk = "dss_dss_clk",
  638. .prcm = {
  639. .omap4 = {
  640. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  641. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  642. },
  643. },
  644. .dev_attr = &omap44xx_dss_dispc_dev_attr
  645. };
  646. /*
  647. * 'dsi' class
  648. * display serial interface controller
  649. */
  650. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  651. .rev_offs = 0x0000,
  652. .sysc_offs = 0x0010,
  653. .syss_offs = 0x0014,
  654. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  655. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  656. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  657. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  658. .sysc_fields = &omap_hwmod_sysc_type1,
  659. };
  660. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  661. .name = "dsi",
  662. .sysc = &omap44xx_dsi_sysc,
  663. };
  664. /* dss_dsi1 */
  665. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  666. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  667. { .irq = -1 }
  668. };
  669. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  670. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  671. { .dma_req = -1 }
  672. };
  673. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  674. { .role = "sys_clk", .clk = "dss_sys_clk" },
  675. };
  676. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  677. .name = "dss_dsi1",
  678. .class = &omap44xx_dsi_hwmod_class,
  679. .clkdm_name = "l3_dss_clkdm",
  680. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  681. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  682. .main_clk = "dss_dss_clk",
  683. .prcm = {
  684. .omap4 = {
  685. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  686. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  687. },
  688. },
  689. .opt_clks = dss_dsi1_opt_clks,
  690. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  691. };
  692. /* dss_dsi2 */
  693. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  694. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  695. { .irq = -1 }
  696. };
  697. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  698. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  699. { .dma_req = -1 }
  700. };
  701. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  702. { .role = "sys_clk", .clk = "dss_sys_clk" },
  703. };
  704. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  705. .name = "dss_dsi2",
  706. .class = &omap44xx_dsi_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  709. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  710. .main_clk = "dss_dss_clk",
  711. .prcm = {
  712. .omap4 = {
  713. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  714. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  715. },
  716. },
  717. .opt_clks = dss_dsi2_opt_clks,
  718. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  719. };
  720. /*
  721. * 'hdmi' class
  722. * hdmi controller
  723. */
  724. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  725. .rev_offs = 0x0000,
  726. .sysc_offs = 0x0010,
  727. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  728. SYSC_HAS_SOFTRESET),
  729. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  730. SIDLE_SMART_WKUP),
  731. .sysc_fields = &omap_hwmod_sysc_type2,
  732. };
  733. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  734. .name = "hdmi",
  735. .sysc = &omap44xx_hdmi_sysc,
  736. };
  737. /* dss_hdmi */
  738. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  739. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  740. { .irq = -1 }
  741. };
  742. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  743. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  744. { .dma_req = -1 }
  745. };
  746. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  747. { .role = "sys_clk", .clk = "dss_sys_clk" },
  748. };
  749. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  750. .name = "dss_hdmi",
  751. .class = &omap44xx_hdmi_hwmod_class,
  752. .clkdm_name = "l3_dss_clkdm",
  753. /*
  754. * HDMI audio requires to use no-idle mode. Hence,
  755. * set idle mode by software.
  756. */
  757. .flags = HWMOD_SWSUP_SIDLE,
  758. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  759. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  760. .main_clk = "dss_48mhz_clk",
  761. .prcm = {
  762. .omap4 = {
  763. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  764. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  765. },
  766. },
  767. .opt_clks = dss_hdmi_opt_clks,
  768. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  769. };
  770. /*
  771. * 'rfbi' class
  772. * remote frame buffer interface
  773. */
  774. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  775. .rev_offs = 0x0000,
  776. .sysc_offs = 0x0010,
  777. .syss_offs = 0x0014,
  778. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  779. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  780. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  781. .sysc_fields = &omap_hwmod_sysc_type1,
  782. };
  783. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  784. .name = "rfbi",
  785. .sysc = &omap44xx_rfbi_sysc,
  786. };
  787. /* dss_rfbi */
  788. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  789. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  790. { .dma_req = -1 }
  791. };
  792. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  793. { .role = "ick", .clk = "dss_fck" },
  794. };
  795. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  796. .name = "dss_rfbi",
  797. .class = &omap44xx_rfbi_hwmod_class,
  798. .clkdm_name = "l3_dss_clkdm",
  799. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  800. .main_clk = "dss_dss_clk",
  801. .prcm = {
  802. .omap4 = {
  803. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  804. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  805. },
  806. },
  807. .opt_clks = dss_rfbi_opt_clks,
  808. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  809. };
  810. /*
  811. * 'venc' class
  812. * video encoder
  813. */
  814. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  815. .name = "venc",
  816. };
  817. /* dss_venc */
  818. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  819. .name = "dss_venc",
  820. .class = &omap44xx_venc_hwmod_class,
  821. .clkdm_name = "l3_dss_clkdm",
  822. .main_clk = "dss_tv_clk",
  823. .prcm = {
  824. .omap4 = {
  825. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  826. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  827. },
  828. },
  829. };
  830. /*
  831. * 'elm' class
  832. * bch error location module
  833. */
  834. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  835. .rev_offs = 0x0000,
  836. .sysc_offs = 0x0010,
  837. .syss_offs = 0x0014,
  838. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  839. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  840. SYSS_HAS_RESET_STATUS),
  841. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  842. .sysc_fields = &omap_hwmod_sysc_type1,
  843. };
  844. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  845. .name = "elm",
  846. .sysc = &omap44xx_elm_sysc,
  847. };
  848. /* elm */
  849. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  850. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  851. { .irq = -1 }
  852. };
  853. static struct omap_hwmod omap44xx_elm_hwmod = {
  854. .name = "elm",
  855. .class = &omap44xx_elm_hwmod_class,
  856. .clkdm_name = "l4_per_clkdm",
  857. .mpu_irqs = omap44xx_elm_irqs,
  858. .prcm = {
  859. .omap4 = {
  860. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  861. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  862. },
  863. },
  864. };
  865. /*
  866. * 'emif' class
  867. * external memory interface no1
  868. */
  869. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  870. .rev_offs = 0x0000,
  871. };
  872. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  873. .name = "emif",
  874. .sysc = &omap44xx_emif_sysc,
  875. };
  876. /* emif1 */
  877. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  878. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  879. { .irq = -1 }
  880. };
  881. static struct omap_hwmod omap44xx_emif1_hwmod = {
  882. .name = "emif1",
  883. .class = &omap44xx_emif_hwmod_class,
  884. .clkdm_name = "l3_emif_clkdm",
  885. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  886. .mpu_irqs = omap44xx_emif1_irqs,
  887. .main_clk = "ddrphy_ck",
  888. .prcm = {
  889. .omap4 = {
  890. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  891. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  892. .modulemode = MODULEMODE_HWCTRL,
  893. },
  894. },
  895. };
  896. /* emif2 */
  897. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  898. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  899. { .irq = -1 }
  900. };
  901. static struct omap_hwmod omap44xx_emif2_hwmod = {
  902. .name = "emif2",
  903. .class = &omap44xx_emif_hwmod_class,
  904. .clkdm_name = "l3_emif_clkdm",
  905. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  906. .mpu_irqs = omap44xx_emif2_irqs,
  907. .main_clk = "ddrphy_ck",
  908. .prcm = {
  909. .omap4 = {
  910. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  911. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  912. .modulemode = MODULEMODE_HWCTRL,
  913. },
  914. },
  915. };
  916. /*
  917. * 'fdif' class
  918. * face detection hw accelerator module
  919. */
  920. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  921. .rev_offs = 0x0000,
  922. .sysc_offs = 0x0010,
  923. /*
  924. * FDIF needs 100 OCP clk cycles delay after a softreset before
  925. * accessing sysconfig again.
  926. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  927. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  928. *
  929. * TODO: Indicate errata when available.
  930. */
  931. .srst_udelay = 2,
  932. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  933. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  934. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  935. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  936. .sysc_fields = &omap_hwmod_sysc_type2,
  937. };
  938. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  939. .name = "fdif",
  940. .sysc = &omap44xx_fdif_sysc,
  941. };
  942. /* fdif */
  943. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  944. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  945. { .irq = -1 }
  946. };
  947. static struct omap_hwmod omap44xx_fdif_hwmod = {
  948. .name = "fdif",
  949. .class = &omap44xx_fdif_hwmod_class,
  950. .clkdm_name = "iss_clkdm",
  951. .mpu_irqs = omap44xx_fdif_irqs,
  952. .main_clk = "fdif_fck",
  953. .prcm = {
  954. .omap4 = {
  955. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  956. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  957. .modulemode = MODULEMODE_SWCTRL,
  958. },
  959. },
  960. };
  961. /*
  962. * 'gpio' class
  963. * general purpose io module
  964. */
  965. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  966. .rev_offs = 0x0000,
  967. .sysc_offs = 0x0010,
  968. .syss_offs = 0x0114,
  969. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  970. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  971. SYSS_HAS_RESET_STATUS),
  972. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  973. SIDLE_SMART_WKUP),
  974. .sysc_fields = &omap_hwmod_sysc_type1,
  975. };
  976. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  977. .name = "gpio",
  978. .sysc = &omap44xx_gpio_sysc,
  979. .rev = 2,
  980. };
  981. /* gpio dev_attr */
  982. static struct omap_gpio_dev_attr gpio_dev_attr = {
  983. .bank_width = 32,
  984. .dbck_flag = true,
  985. };
  986. /* gpio1 */
  987. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  988. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  989. { .irq = -1 }
  990. };
  991. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  992. { .role = "dbclk", .clk = "gpio1_dbclk" },
  993. };
  994. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  995. .name = "gpio1",
  996. .class = &omap44xx_gpio_hwmod_class,
  997. .clkdm_name = "l4_wkup_clkdm",
  998. .mpu_irqs = omap44xx_gpio1_irqs,
  999. .main_clk = "gpio1_ick",
  1000. .prcm = {
  1001. .omap4 = {
  1002. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1003. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1004. .modulemode = MODULEMODE_HWCTRL,
  1005. },
  1006. },
  1007. .opt_clks = gpio1_opt_clks,
  1008. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1009. .dev_attr = &gpio_dev_attr,
  1010. };
  1011. /* gpio2 */
  1012. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1013. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1014. { .irq = -1 }
  1015. };
  1016. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1017. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1018. };
  1019. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1020. .name = "gpio2",
  1021. .class = &omap44xx_gpio_hwmod_class,
  1022. .clkdm_name = "l4_per_clkdm",
  1023. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1024. .mpu_irqs = omap44xx_gpio2_irqs,
  1025. .main_clk = "gpio2_ick",
  1026. .prcm = {
  1027. .omap4 = {
  1028. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1029. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1030. .modulemode = MODULEMODE_HWCTRL,
  1031. },
  1032. },
  1033. .opt_clks = gpio2_opt_clks,
  1034. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1035. .dev_attr = &gpio_dev_attr,
  1036. };
  1037. /* gpio3 */
  1038. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1039. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1040. { .irq = -1 }
  1041. };
  1042. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1043. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1044. };
  1045. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1046. .name = "gpio3",
  1047. .class = &omap44xx_gpio_hwmod_class,
  1048. .clkdm_name = "l4_per_clkdm",
  1049. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1050. .mpu_irqs = omap44xx_gpio3_irqs,
  1051. .main_clk = "gpio3_ick",
  1052. .prcm = {
  1053. .omap4 = {
  1054. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1055. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1056. .modulemode = MODULEMODE_HWCTRL,
  1057. },
  1058. },
  1059. .opt_clks = gpio3_opt_clks,
  1060. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1061. .dev_attr = &gpio_dev_attr,
  1062. };
  1063. /* gpio4 */
  1064. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1065. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1066. { .irq = -1 }
  1067. };
  1068. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1069. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1070. };
  1071. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1072. .name = "gpio4",
  1073. .class = &omap44xx_gpio_hwmod_class,
  1074. .clkdm_name = "l4_per_clkdm",
  1075. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1076. .mpu_irqs = omap44xx_gpio4_irqs,
  1077. .main_clk = "gpio4_ick",
  1078. .prcm = {
  1079. .omap4 = {
  1080. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1081. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1082. .modulemode = MODULEMODE_HWCTRL,
  1083. },
  1084. },
  1085. .opt_clks = gpio4_opt_clks,
  1086. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1087. .dev_attr = &gpio_dev_attr,
  1088. };
  1089. /* gpio5 */
  1090. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1091. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1092. { .irq = -1 }
  1093. };
  1094. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1095. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1096. };
  1097. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1098. .name = "gpio5",
  1099. .class = &omap44xx_gpio_hwmod_class,
  1100. .clkdm_name = "l4_per_clkdm",
  1101. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1102. .mpu_irqs = omap44xx_gpio5_irqs,
  1103. .main_clk = "gpio5_ick",
  1104. .prcm = {
  1105. .omap4 = {
  1106. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1107. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1108. .modulemode = MODULEMODE_HWCTRL,
  1109. },
  1110. },
  1111. .opt_clks = gpio5_opt_clks,
  1112. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1113. .dev_attr = &gpio_dev_attr,
  1114. };
  1115. /* gpio6 */
  1116. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1117. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1118. { .irq = -1 }
  1119. };
  1120. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1121. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1122. };
  1123. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1124. .name = "gpio6",
  1125. .class = &omap44xx_gpio_hwmod_class,
  1126. .clkdm_name = "l4_per_clkdm",
  1127. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1128. .mpu_irqs = omap44xx_gpio6_irqs,
  1129. .main_clk = "gpio6_ick",
  1130. .prcm = {
  1131. .omap4 = {
  1132. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1133. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1134. .modulemode = MODULEMODE_HWCTRL,
  1135. },
  1136. },
  1137. .opt_clks = gpio6_opt_clks,
  1138. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1139. .dev_attr = &gpio_dev_attr,
  1140. };
  1141. /*
  1142. * 'gpmc' class
  1143. * general purpose memory controller
  1144. */
  1145. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1146. .rev_offs = 0x0000,
  1147. .sysc_offs = 0x0010,
  1148. .syss_offs = 0x0014,
  1149. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1150. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1151. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1152. .sysc_fields = &omap_hwmod_sysc_type1,
  1153. };
  1154. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1155. .name = "gpmc",
  1156. .sysc = &omap44xx_gpmc_sysc,
  1157. };
  1158. /* gpmc */
  1159. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1160. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1161. { .irq = -1 }
  1162. };
  1163. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1164. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1165. { .dma_req = -1 }
  1166. };
  1167. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1168. .name = "gpmc",
  1169. .class = &omap44xx_gpmc_hwmod_class,
  1170. .clkdm_name = "l3_2_clkdm",
  1171. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1172. .mpu_irqs = omap44xx_gpmc_irqs,
  1173. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1174. .prcm = {
  1175. .omap4 = {
  1176. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1177. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1178. .modulemode = MODULEMODE_HWCTRL,
  1179. },
  1180. },
  1181. };
  1182. /*
  1183. * 'gpu' class
  1184. * 2d/3d graphics accelerator
  1185. */
  1186. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1187. .rev_offs = 0x1fc00,
  1188. .sysc_offs = 0x1fc10,
  1189. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1190. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1191. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1192. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1193. .sysc_fields = &omap_hwmod_sysc_type2,
  1194. };
  1195. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1196. .name = "gpu",
  1197. .sysc = &omap44xx_gpu_sysc,
  1198. };
  1199. /* gpu */
  1200. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1201. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1202. { .irq = -1 }
  1203. };
  1204. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1205. .name = "gpu",
  1206. .class = &omap44xx_gpu_hwmod_class,
  1207. .clkdm_name = "l3_gfx_clkdm",
  1208. .mpu_irqs = omap44xx_gpu_irqs,
  1209. .main_clk = "gpu_fck",
  1210. .prcm = {
  1211. .omap4 = {
  1212. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1213. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1214. .modulemode = MODULEMODE_SWCTRL,
  1215. },
  1216. },
  1217. };
  1218. /*
  1219. * 'hdq1w' class
  1220. * hdq / 1-wire serial interface controller
  1221. */
  1222. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1223. .rev_offs = 0x0000,
  1224. .sysc_offs = 0x0014,
  1225. .syss_offs = 0x0018,
  1226. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1227. SYSS_HAS_RESET_STATUS),
  1228. .sysc_fields = &omap_hwmod_sysc_type1,
  1229. };
  1230. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1231. .name = "hdq1w",
  1232. .sysc = &omap44xx_hdq1w_sysc,
  1233. };
  1234. /* hdq1w */
  1235. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1236. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1237. { .irq = -1 }
  1238. };
  1239. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1240. .name = "hdq1w",
  1241. .class = &omap44xx_hdq1w_hwmod_class,
  1242. .clkdm_name = "l4_per_clkdm",
  1243. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1244. .mpu_irqs = omap44xx_hdq1w_irqs,
  1245. .main_clk = "hdq1w_fck",
  1246. .prcm = {
  1247. .omap4 = {
  1248. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1249. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1250. .modulemode = MODULEMODE_SWCTRL,
  1251. },
  1252. },
  1253. };
  1254. /*
  1255. * 'hsi' class
  1256. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1257. * serial if)
  1258. */
  1259. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1260. .rev_offs = 0x0000,
  1261. .sysc_offs = 0x0010,
  1262. .syss_offs = 0x0014,
  1263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1264. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1265. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1266. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1267. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1268. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1269. .sysc_fields = &omap_hwmod_sysc_type1,
  1270. };
  1271. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1272. .name = "hsi",
  1273. .sysc = &omap44xx_hsi_sysc,
  1274. };
  1275. /* hsi */
  1276. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1277. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1278. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1279. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1280. { .irq = -1 }
  1281. };
  1282. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1283. .name = "hsi",
  1284. .class = &omap44xx_hsi_hwmod_class,
  1285. .clkdm_name = "l3_init_clkdm",
  1286. .mpu_irqs = omap44xx_hsi_irqs,
  1287. .main_clk = "hsi_fck",
  1288. .prcm = {
  1289. .omap4 = {
  1290. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1291. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1292. .modulemode = MODULEMODE_HWCTRL,
  1293. },
  1294. },
  1295. };
  1296. /*
  1297. * 'i2c' class
  1298. * multimaster high-speed i2c controller
  1299. */
  1300. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1301. .sysc_offs = 0x0010,
  1302. .syss_offs = 0x0090,
  1303. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1304. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1305. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1306. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1307. SIDLE_SMART_WKUP),
  1308. .clockact = CLOCKACT_TEST_ICLK,
  1309. .sysc_fields = &omap_hwmod_sysc_type1,
  1310. };
  1311. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1312. .name = "i2c",
  1313. .sysc = &omap44xx_i2c_sysc,
  1314. .rev = OMAP_I2C_IP_VERSION_2,
  1315. .reset = &omap_i2c_reset,
  1316. };
  1317. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1318. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1319. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1320. };
  1321. /* i2c1 */
  1322. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1323. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1324. { .irq = -1 }
  1325. };
  1326. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1327. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1328. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1329. { .dma_req = -1 }
  1330. };
  1331. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1332. .name = "i2c1",
  1333. .class = &omap44xx_i2c_hwmod_class,
  1334. .clkdm_name = "l4_per_clkdm",
  1335. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1336. .mpu_irqs = omap44xx_i2c1_irqs,
  1337. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1338. .main_clk = "i2c1_fck",
  1339. .prcm = {
  1340. .omap4 = {
  1341. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1342. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1343. .modulemode = MODULEMODE_SWCTRL,
  1344. },
  1345. },
  1346. .dev_attr = &i2c_dev_attr,
  1347. };
  1348. /* i2c2 */
  1349. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1350. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1351. { .irq = -1 }
  1352. };
  1353. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1354. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1355. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1356. { .dma_req = -1 }
  1357. };
  1358. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1359. .name = "i2c2",
  1360. .class = &omap44xx_i2c_hwmod_class,
  1361. .clkdm_name = "l4_per_clkdm",
  1362. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1363. .mpu_irqs = omap44xx_i2c2_irqs,
  1364. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1365. .main_clk = "i2c2_fck",
  1366. .prcm = {
  1367. .omap4 = {
  1368. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1369. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1370. .modulemode = MODULEMODE_SWCTRL,
  1371. },
  1372. },
  1373. .dev_attr = &i2c_dev_attr,
  1374. };
  1375. /* i2c3 */
  1376. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1377. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1378. { .irq = -1 }
  1379. };
  1380. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1381. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1382. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1383. { .dma_req = -1 }
  1384. };
  1385. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1386. .name = "i2c3",
  1387. .class = &omap44xx_i2c_hwmod_class,
  1388. .clkdm_name = "l4_per_clkdm",
  1389. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1390. .mpu_irqs = omap44xx_i2c3_irqs,
  1391. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1392. .main_clk = "i2c3_fck",
  1393. .prcm = {
  1394. .omap4 = {
  1395. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1396. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1397. .modulemode = MODULEMODE_SWCTRL,
  1398. },
  1399. },
  1400. .dev_attr = &i2c_dev_attr,
  1401. };
  1402. /* i2c4 */
  1403. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1404. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1405. { .irq = -1 }
  1406. };
  1407. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1408. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1409. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1410. { .dma_req = -1 }
  1411. };
  1412. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1413. .name = "i2c4",
  1414. .class = &omap44xx_i2c_hwmod_class,
  1415. .clkdm_name = "l4_per_clkdm",
  1416. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1417. .mpu_irqs = omap44xx_i2c4_irqs,
  1418. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1419. .main_clk = "i2c4_fck",
  1420. .prcm = {
  1421. .omap4 = {
  1422. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1423. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1424. .modulemode = MODULEMODE_SWCTRL,
  1425. },
  1426. },
  1427. .dev_attr = &i2c_dev_attr,
  1428. };
  1429. /*
  1430. * 'ipu' class
  1431. * imaging processor unit
  1432. */
  1433. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1434. .name = "ipu",
  1435. };
  1436. /* ipu */
  1437. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1438. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1439. { .irq = -1 }
  1440. };
  1441. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1442. { .name = "cpu0", .rst_shift = 0 },
  1443. { .name = "cpu1", .rst_shift = 1 },
  1444. { .name = "mmu_cache", .rst_shift = 2 },
  1445. };
  1446. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1447. .name = "ipu",
  1448. .class = &omap44xx_ipu_hwmod_class,
  1449. .clkdm_name = "ducati_clkdm",
  1450. .mpu_irqs = omap44xx_ipu_irqs,
  1451. .rst_lines = omap44xx_ipu_resets,
  1452. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1453. .main_clk = "ipu_fck",
  1454. .prcm = {
  1455. .omap4 = {
  1456. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1457. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1458. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1459. .modulemode = MODULEMODE_HWCTRL,
  1460. },
  1461. },
  1462. };
  1463. /*
  1464. * 'iss' class
  1465. * external images sensor pixel data processor
  1466. */
  1467. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1468. .rev_offs = 0x0000,
  1469. .sysc_offs = 0x0010,
  1470. /*
  1471. * ISS needs 100 OCP clk cycles delay after a softreset before
  1472. * accessing sysconfig again.
  1473. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1474. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1475. *
  1476. * TODO: Indicate errata when available.
  1477. */
  1478. .srst_udelay = 2,
  1479. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1480. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1481. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1482. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1483. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1484. .sysc_fields = &omap_hwmod_sysc_type2,
  1485. };
  1486. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1487. .name = "iss",
  1488. .sysc = &omap44xx_iss_sysc,
  1489. };
  1490. /* iss */
  1491. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1492. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1493. { .irq = -1 }
  1494. };
  1495. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1496. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1497. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1498. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1499. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1500. { .dma_req = -1 }
  1501. };
  1502. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1503. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1504. };
  1505. static struct omap_hwmod omap44xx_iss_hwmod = {
  1506. .name = "iss",
  1507. .class = &omap44xx_iss_hwmod_class,
  1508. .clkdm_name = "iss_clkdm",
  1509. .mpu_irqs = omap44xx_iss_irqs,
  1510. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1511. .main_clk = "iss_fck",
  1512. .prcm = {
  1513. .omap4 = {
  1514. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1515. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1516. .modulemode = MODULEMODE_SWCTRL,
  1517. },
  1518. },
  1519. .opt_clks = iss_opt_clks,
  1520. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1521. };
  1522. /*
  1523. * 'iva' class
  1524. * multi-standard video encoder/decoder hardware accelerator
  1525. */
  1526. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1527. .name = "iva",
  1528. };
  1529. /* iva */
  1530. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1531. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1532. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1533. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1534. { .irq = -1 }
  1535. };
  1536. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1537. { .name = "seq0", .rst_shift = 0 },
  1538. { .name = "seq1", .rst_shift = 1 },
  1539. { .name = "logic", .rst_shift = 2 },
  1540. };
  1541. static struct omap_hwmod omap44xx_iva_hwmod = {
  1542. .name = "iva",
  1543. .class = &omap44xx_iva_hwmod_class,
  1544. .clkdm_name = "ivahd_clkdm",
  1545. .mpu_irqs = omap44xx_iva_irqs,
  1546. .rst_lines = omap44xx_iva_resets,
  1547. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1548. .main_clk = "iva_fck",
  1549. .prcm = {
  1550. .omap4 = {
  1551. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1552. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1553. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1554. .modulemode = MODULEMODE_HWCTRL,
  1555. },
  1556. },
  1557. };
  1558. /*
  1559. * 'kbd' class
  1560. * keyboard controller
  1561. */
  1562. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1563. .rev_offs = 0x0000,
  1564. .sysc_offs = 0x0010,
  1565. .syss_offs = 0x0014,
  1566. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1567. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1568. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1569. SYSS_HAS_RESET_STATUS),
  1570. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1571. .sysc_fields = &omap_hwmod_sysc_type1,
  1572. };
  1573. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1574. .name = "kbd",
  1575. .sysc = &omap44xx_kbd_sysc,
  1576. };
  1577. /* kbd */
  1578. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1579. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1580. { .irq = -1 }
  1581. };
  1582. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1583. .name = "kbd",
  1584. .class = &omap44xx_kbd_hwmod_class,
  1585. .clkdm_name = "l4_wkup_clkdm",
  1586. .mpu_irqs = omap44xx_kbd_irqs,
  1587. .main_clk = "kbd_fck",
  1588. .prcm = {
  1589. .omap4 = {
  1590. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1591. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1592. .modulemode = MODULEMODE_SWCTRL,
  1593. },
  1594. },
  1595. };
  1596. /*
  1597. * 'mailbox' class
  1598. * mailbox module allowing communication between the on-chip processors using a
  1599. * queued mailbox-interrupt mechanism.
  1600. */
  1601. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1602. .rev_offs = 0x0000,
  1603. .sysc_offs = 0x0010,
  1604. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1605. SYSC_HAS_SOFTRESET),
  1606. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1607. .sysc_fields = &omap_hwmod_sysc_type2,
  1608. };
  1609. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1610. .name = "mailbox",
  1611. .sysc = &omap44xx_mailbox_sysc,
  1612. };
  1613. /* mailbox */
  1614. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1615. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1616. { .irq = -1 }
  1617. };
  1618. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1619. .name = "mailbox",
  1620. .class = &omap44xx_mailbox_hwmod_class,
  1621. .clkdm_name = "l4_cfg_clkdm",
  1622. .mpu_irqs = omap44xx_mailbox_irqs,
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1627. },
  1628. },
  1629. };
  1630. /*
  1631. * 'mcasp' class
  1632. * multi-channel audio serial port controller
  1633. */
  1634. /* The IP is not compliant to type1 / type2 scheme */
  1635. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1636. .sidle_shift = 0,
  1637. };
  1638. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1639. .sysc_offs = 0x0004,
  1640. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1642. SIDLE_SMART_WKUP),
  1643. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1646. .name = "mcasp",
  1647. .sysc = &omap44xx_mcasp_sysc,
  1648. };
  1649. /* mcasp */
  1650. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1651. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1652. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1653. { .irq = -1 }
  1654. };
  1655. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1656. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1657. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1658. { .dma_req = -1 }
  1659. };
  1660. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1661. .name = "mcasp",
  1662. .class = &omap44xx_mcasp_hwmod_class,
  1663. .clkdm_name = "abe_clkdm",
  1664. .mpu_irqs = omap44xx_mcasp_irqs,
  1665. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1666. .main_clk = "mcasp_fck",
  1667. .prcm = {
  1668. .omap4 = {
  1669. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1670. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1671. .modulemode = MODULEMODE_SWCTRL,
  1672. },
  1673. },
  1674. };
  1675. /*
  1676. * 'mcbsp' class
  1677. * multi channel buffered serial port controller
  1678. */
  1679. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1680. .sysc_offs = 0x008c,
  1681. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1682. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1683. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1684. .sysc_fields = &omap_hwmod_sysc_type1,
  1685. };
  1686. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1687. .name = "mcbsp",
  1688. .sysc = &omap44xx_mcbsp_sysc,
  1689. .rev = MCBSP_CONFIG_TYPE4,
  1690. };
  1691. /* mcbsp1 */
  1692. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1693. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1694. { .irq = -1 }
  1695. };
  1696. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1697. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1698. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1699. { .dma_req = -1 }
  1700. };
  1701. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1702. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1703. { .role = "prcm_clk", .clk = "mcbsp1_sync_mux_ck" },
  1704. };
  1705. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1706. .name = "mcbsp1",
  1707. .class = &omap44xx_mcbsp_hwmod_class,
  1708. .clkdm_name = "abe_clkdm",
  1709. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1710. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1711. .main_clk = "mcbsp1_fck",
  1712. .prcm = {
  1713. .omap4 = {
  1714. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1715. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1716. .modulemode = MODULEMODE_SWCTRL,
  1717. },
  1718. },
  1719. .opt_clks = mcbsp1_opt_clks,
  1720. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1721. };
  1722. /* mcbsp2 */
  1723. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1724. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1725. { .irq = -1 }
  1726. };
  1727. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1728. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1729. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1730. { .dma_req = -1 }
  1731. };
  1732. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1733. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1734. { .role = "prcm_clk", .clk = "mcbsp2_sync_mux_ck" },
  1735. };
  1736. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1737. .name = "mcbsp2",
  1738. .class = &omap44xx_mcbsp_hwmod_class,
  1739. .clkdm_name = "abe_clkdm",
  1740. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1741. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1742. .main_clk = "mcbsp2_fck",
  1743. .prcm = {
  1744. .omap4 = {
  1745. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1746. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1747. .modulemode = MODULEMODE_SWCTRL,
  1748. },
  1749. },
  1750. .opt_clks = mcbsp2_opt_clks,
  1751. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1752. };
  1753. /* mcbsp3 */
  1754. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1755. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1756. { .irq = -1 }
  1757. };
  1758. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1759. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1760. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1761. { .dma_req = -1 }
  1762. };
  1763. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1764. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1765. { .role = "prcm_clk", .clk = "mcbsp3_sync_mux_ck" },
  1766. };
  1767. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1768. .name = "mcbsp3",
  1769. .class = &omap44xx_mcbsp_hwmod_class,
  1770. .clkdm_name = "abe_clkdm",
  1771. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1772. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1773. .main_clk = "mcbsp3_fck",
  1774. .prcm = {
  1775. .omap4 = {
  1776. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1777. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1778. .modulemode = MODULEMODE_SWCTRL,
  1779. },
  1780. },
  1781. .opt_clks = mcbsp3_opt_clks,
  1782. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1783. };
  1784. /* mcbsp4 */
  1785. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1786. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1787. { .irq = -1 }
  1788. };
  1789. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1790. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1791. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1792. { .dma_req = -1 }
  1793. };
  1794. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1795. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1796. { .role = "prcm_clk", .clk = "mcbsp4_sync_mux_ck" },
  1797. };
  1798. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1799. .name = "mcbsp4",
  1800. .class = &omap44xx_mcbsp_hwmod_class,
  1801. .clkdm_name = "l4_per_clkdm",
  1802. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1803. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1804. .main_clk = "mcbsp4_fck",
  1805. .prcm = {
  1806. .omap4 = {
  1807. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1808. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1809. .modulemode = MODULEMODE_SWCTRL,
  1810. },
  1811. },
  1812. .opt_clks = mcbsp4_opt_clks,
  1813. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1814. };
  1815. /*
  1816. * 'mcpdm' class
  1817. * multi channel pdm controller (proprietary interface with phoenix power
  1818. * ic)
  1819. */
  1820. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1821. .rev_offs = 0x0000,
  1822. .sysc_offs = 0x0010,
  1823. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1824. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1825. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1826. SIDLE_SMART_WKUP),
  1827. .sysc_fields = &omap_hwmod_sysc_type2,
  1828. };
  1829. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1830. .name = "mcpdm",
  1831. .sysc = &omap44xx_mcpdm_sysc,
  1832. };
  1833. /* mcpdm */
  1834. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1835. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1836. { .irq = -1 }
  1837. };
  1838. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1839. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1840. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1841. { .dma_req = -1 }
  1842. };
  1843. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1844. .name = "mcpdm",
  1845. .class = &omap44xx_mcpdm_hwmod_class,
  1846. .clkdm_name = "abe_clkdm",
  1847. .mpu_irqs = omap44xx_mcpdm_irqs,
  1848. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1849. .main_clk = "mcpdm_fck",
  1850. .prcm = {
  1851. .omap4 = {
  1852. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1853. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1854. .modulemode = MODULEMODE_SWCTRL,
  1855. },
  1856. },
  1857. };
  1858. /*
  1859. * 'mcspi' class
  1860. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1861. * bus
  1862. */
  1863. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1864. .rev_offs = 0x0000,
  1865. .sysc_offs = 0x0010,
  1866. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1867. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1868. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1869. SIDLE_SMART_WKUP),
  1870. .sysc_fields = &omap_hwmod_sysc_type2,
  1871. };
  1872. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1873. .name = "mcspi",
  1874. .sysc = &omap44xx_mcspi_sysc,
  1875. .rev = OMAP4_MCSPI_REV,
  1876. };
  1877. /* mcspi1 */
  1878. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1879. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1880. { .irq = -1 }
  1881. };
  1882. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1883. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1884. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1885. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1886. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1887. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1888. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1889. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1890. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1891. { .dma_req = -1 }
  1892. };
  1893. /* mcspi1 dev_attr */
  1894. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1895. .num_chipselect = 4,
  1896. };
  1897. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1898. .name = "mcspi1",
  1899. .class = &omap44xx_mcspi_hwmod_class,
  1900. .clkdm_name = "l4_per_clkdm",
  1901. .mpu_irqs = omap44xx_mcspi1_irqs,
  1902. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1903. .main_clk = "mcspi1_fck",
  1904. .prcm = {
  1905. .omap4 = {
  1906. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1907. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1908. .modulemode = MODULEMODE_SWCTRL,
  1909. },
  1910. },
  1911. .dev_attr = &mcspi1_dev_attr,
  1912. };
  1913. /* mcspi2 */
  1914. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1915. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1916. { .irq = -1 }
  1917. };
  1918. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1919. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1920. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1921. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1922. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1923. { .dma_req = -1 }
  1924. };
  1925. /* mcspi2 dev_attr */
  1926. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1927. .num_chipselect = 2,
  1928. };
  1929. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1930. .name = "mcspi2",
  1931. .class = &omap44xx_mcspi_hwmod_class,
  1932. .clkdm_name = "l4_per_clkdm",
  1933. .mpu_irqs = omap44xx_mcspi2_irqs,
  1934. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1935. .main_clk = "mcspi2_fck",
  1936. .prcm = {
  1937. .omap4 = {
  1938. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1939. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1940. .modulemode = MODULEMODE_SWCTRL,
  1941. },
  1942. },
  1943. .dev_attr = &mcspi2_dev_attr,
  1944. };
  1945. /* mcspi3 */
  1946. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1947. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1948. { .irq = -1 }
  1949. };
  1950. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1951. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1952. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1953. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1954. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1955. { .dma_req = -1 }
  1956. };
  1957. /* mcspi3 dev_attr */
  1958. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1959. .num_chipselect = 2,
  1960. };
  1961. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1962. .name = "mcspi3",
  1963. .class = &omap44xx_mcspi_hwmod_class,
  1964. .clkdm_name = "l4_per_clkdm",
  1965. .mpu_irqs = omap44xx_mcspi3_irqs,
  1966. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1967. .main_clk = "mcspi3_fck",
  1968. .prcm = {
  1969. .omap4 = {
  1970. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1971. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  1972. .modulemode = MODULEMODE_SWCTRL,
  1973. },
  1974. },
  1975. .dev_attr = &mcspi3_dev_attr,
  1976. };
  1977. /* mcspi4 */
  1978. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  1979. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  1980. { .irq = -1 }
  1981. };
  1982. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  1983. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  1984. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  1985. { .dma_req = -1 }
  1986. };
  1987. /* mcspi4 dev_attr */
  1988. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  1989. .num_chipselect = 1,
  1990. };
  1991. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  1992. .name = "mcspi4",
  1993. .class = &omap44xx_mcspi_hwmod_class,
  1994. .clkdm_name = "l4_per_clkdm",
  1995. .mpu_irqs = omap44xx_mcspi4_irqs,
  1996. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  1997. .main_clk = "mcspi4_fck",
  1998. .prcm = {
  1999. .omap4 = {
  2000. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2001. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2002. .modulemode = MODULEMODE_SWCTRL,
  2003. },
  2004. },
  2005. .dev_attr = &mcspi4_dev_attr,
  2006. };
  2007. /*
  2008. * 'mmc' class
  2009. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2010. */
  2011. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2012. .rev_offs = 0x0000,
  2013. .sysc_offs = 0x0010,
  2014. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2015. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2016. SYSC_HAS_SOFTRESET),
  2017. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2018. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2019. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2020. .sysc_fields = &omap_hwmod_sysc_type2,
  2021. };
  2022. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2023. .name = "mmc",
  2024. .sysc = &omap44xx_mmc_sysc,
  2025. };
  2026. /* mmc1 */
  2027. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2028. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2029. { .irq = -1 }
  2030. };
  2031. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2032. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2033. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2034. { .dma_req = -1 }
  2035. };
  2036. /* mmc1 dev_attr */
  2037. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2038. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2039. };
  2040. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2041. .name = "mmc1",
  2042. .class = &omap44xx_mmc_hwmod_class,
  2043. .clkdm_name = "l3_init_clkdm",
  2044. .mpu_irqs = omap44xx_mmc1_irqs,
  2045. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2046. .main_clk = "mmc1_fck",
  2047. .prcm = {
  2048. .omap4 = {
  2049. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2050. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2051. .modulemode = MODULEMODE_SWCTRL,
  2052. },
  2053. },
  2054. .dev_attr = &mmc1_dev_attr,
  2055. };
  2056. /* mmc2 */
  2057. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2058. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2059. { .irq = -1 }
  2060. };
  2061. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2062. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2063. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2064. { .dma_req = -1 }
  2065. };
  2066. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2067. .name = "mmc2",
  2068. .class = &omap44xx_mmc_hwmod_class,
  2069. .clkdm_name = "l3_init_clkdm",
  2070. .mpu_irqs = omap44xx_mmc2_irqs,
  2071. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2072. .main_clk = "mmc2_fck",
  2073. .prcm = {
  2074. .omap4 = {
  2075. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2076. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2077. .modulemode = MODULEMODE_SWCTRL,
  2078. },
  2079. },
  2080. };
  2081. /* mmc3 */
  2082. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2083. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2084. { .irq = -1 }
  2085. };
  2086. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2087. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2088. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2089. { .dma_req = -1 }
  2090. };
  2091. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2092. .name = "mmc3",
  2093. .class = &omap44xx_mmc_hwmod_class,
  2094. .clkdm_name = "l4_per_clkdm",
  2095. .mpu_irqs = omap44xx_mmc3_irqs,
  2096. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2097. .main_clk = "mmc3_fck",
  2098. .prcm = {
  2099. .omap4 = {
  2100. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2101. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2102. .modulemode = MODULEMODE_SWCTRL,
  2103. },
  2104. },
  2105. };
  2106. /* mmc4 */
  2107. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2108. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2109. { .irq = -1 }
  2110. };
  2111. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2112. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2113. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2114. { .dma_req = -1 }
  2115. };
  2116. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2117. .name = "mmc4",
  2118. .class = &omap44xx_mmc_hwmod_class,
  2119. .clkdm_name = "l4_per_clkdm",
  2120. .mpu_irqs = omap44xx_mmc4_irqs,
  2121. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2122. .main_clk = "mmc4_fck",
  2123. .prcm = {
  2124. .omap4 = {
  2125. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2126. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2127. .modulemode = MODULEMODE_SWCTRL,
  2128. },
  2129. },
  2130. };
  2131. /* mmc5 */
  2132. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2133. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2134. { .irq = -1 }
  2135. };
  2136. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2137. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2138. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2139. { .dma_req = -1 }
  2140. };
  2141. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2142. .name = "mmc5",
  2143. .class = &omap44xx_mmc_hwmod_class,
  2144. .clkdm_name = "l4_per_clkdm",
  2145. .mpu_irqs = omap44xx_mmc5_irqs,
  2146. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2147. .main_clk = "mmc5_fck",
  2148. .prcm = {
  2149. .omap4 = {
  2150. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2151. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2152. .modulemode = MODULEMODE_SWCTRL,
  2153. },
  2154. },
  2155. };
  2156. /*
  2157. * 'mpu' class
  2158. * mpu sub-system
  2159. */
  2160. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2161. .name = "mpu",
  2162. };
  2163. /* mpu */
  2164. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2165. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2166. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2167. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2168. { .irq = -1 }
  2169. };
  2170. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2171. .name = "mpu",
  2172. .class = &omap44xx_mpu_hwmod_class,
  2173. .clkdm_name = "mpuss_clkdm",
  2174. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2175. .mpu_irqs = omap44xx_mpu_irqs,
  2176. .main_clk = "dpll_mpu_m2_ck",
  2177. .prcm = {
  2178. .omap4 = {
  2179. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2180. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2181. },
  2182. },
  2183. };
  2184. /*
  2185. * 'ocmc_ram' class
  2186. * top-level core on-chip ram
  2187. */
  2188. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2189. .name = "ocmc_ram",
  2190. };
  2191. /* ocmc_ram */
  2192. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2193. .name = "ocmc_ram",
  2194. .class = &omap44xx_ocmc_ram_hwmod_class,
  2195. .clkdm_name = "l3_2_clkdm",
  2196. .prcm = {
  2197. .omap4 = {
  2198. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2199. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2200. },
  2201. },
  2202. };
  2203. /*
  2204. * 'ocp2scp' class
  2205. * bridge to transform ocp interface protocol to scp (serial control port)
  2206. * protocol
  2207. */
  2208. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2209. .name = "ocp2scp",
  2210. };
  2211. /* ocp2scp_usb_phy */
  2212. static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
  2213. { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
  2214. };
  2215. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2216. .name = "ocp2scp_usb_phy",
  2217. .class = &omap44xx_ocp2scp_hwmod_class,
  2218. .clkdm_name = "l3_init_clkdm",
  2219. .prcm = {
  2220. .omap4 = {
  2221. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2222. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2223. .modulemode = MODULEMODE_HWCTRL,
  2224. },
  2225. },
  2226. .opt_clks = ocp2scp_usb_phy_opt_clks,
  2227. .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
  2228. };
  2229. /*
  2230. * 'prcm' class
  2231. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2232. * + clock manager 1 (in always on power domain) + local prm in mpu
  2233. */
  2234. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2235. .name = "prcm",
  2236. };
  2237. /* prcm_mpu */
  2238. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2239. .name = "prcm_mpu",
  2240. .class = &omap44xx_prcm_hwmod_class,
  2241. .clkdm_name = "l4_wkup_clkdm",
  2242. };
  2243. /* cm_core_aon */
  2244. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2245. .name = "cm_core_aon",
  2246. .class = &omap44xx_prcm_hwmod_class,
  2247. .clkdm_name = "cm_clkdm",
  2248. };
  2249. /* cm_core */
  2250. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2251. .name = "cm_core",
  2252. .class = &omap44xx_prcm_hwmod_class,
  2253. .clkdm_name = "cm_clkdm",
  2254. };
  2255. /* prm */
  2256. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2257. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2258. { .irq = -1 }
  2259. };
  2260. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2261. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2262. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2263. };
  2264. static struct omap_hwmod omap44xx_prm_hwmod = {
  2265. .name = "prm",
  2266. .class = &omap44xx_prcm_hwmod_class,
  2267. .clkdm_name = "prm_clkdm",
  2268. .mpu_irqs = omap44xx_prm_irqs,
  2269. .rst_lines = omap44xx_prm_resets,
  2270. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2271. };
  2272. /*
  2273. * 'scrm' class
  2274. * system clock and reset manager
  2275. */
  2276. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2277. .name = "scrm",
  2278. };
  2279. /* scrm */
  2280. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2281. .name = "scrm",
  2282. .class = &omap44xx_scrm_hwmod_class,
  2283. .clkdm_name = "l4_wkup_clkdm",
  2284. };
  2285. /*
  2286. * 'sl2if' class
  2287. * shared level 2 memory interface
  2288. */
  2289. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2290. .name = "sl2if",
  2291. };
  2292. /* sl2if */
  2293. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2294. .name = "sl2if",
  2295. .class = &omap44xx_sl2if_hwmod_class,
  2296. .clkdm_name = "ivahd_clkdm",
  2297. .prcm = {
  2298. .omap4 = {
  2299. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2300. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2301. .modulemode = MODULEMODE_HWCTRL,
  2302. },
  2303. },
  2304. };
  2305. /*
  2306. * 'slimbus' class
  2307. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2308. * the device and external components
  2309. */
  2310. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2311. .rev_offs = 0x0000,
  2312. .sysc_offs = 0x0010,
  2313. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2314. SYSC_HAS_SOFTRESET),
  2315. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2316. SIDLE_SMART_WKUP),
  2317. .sysc_fields = &omap_hwmod_sysc_type2,
  2318. };
  2319. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2320. .name = "slimbus",
  2321. .sysc = &omap44xx_slimbus_sysc,
  2322. };
  2323. /* slimbus1 */
  2324. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2325. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2326. { .irq = -1 }
  2327. };
  2328. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2329. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2330. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2331. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2332. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2333. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2334. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2335. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2336. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2337. { .dma_req = -1 }
  2338. };
  2339. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2340. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2341. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2342. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2343. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2344. };
  2345. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2346. .name = "slimbus1",
  2347. .class = &omap44xx_slimbus_hwmod_class,
  2348. .clkdm_name = "abe_clkdm",
  2349. .mpu_irqs = omap44xx_slimbus1_irqs,
  2350. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2351. .prcm = {
  2352. .omap4 = {
  2353. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2354. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2355. .modulemode = MODULEMODE_SWCTRL,
  2356. },
  2357. },
  2358. .opt_clks = slimbus1_opt_clks,
  2359. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2360. };
  2361. /* slimbus2 */
  2362. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2363. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2364. { .irq = -1 }
  2365. };
  2366. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2367. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2368. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2369. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2370. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2371. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2372. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2373. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2374. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2375. { .dma_req = -1 }
  2376. };
  2377. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2378. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2379. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2380. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2381. };
  2382. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2383. .name = "slimbus2",
  2384. .class = &omap44xx_slimbus_hwmod_class,
  2385. .clkdm_name = "l4_per_clkdm",
  2386. .mpu_irqs = omap44xx_slimbus2_irqs,
  2387. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2388. .prcm = {
  2389. .omap4 = {
  2390. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2391. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2392. .modulemode = MODULEMODE_SWCTRL,
  2393. },
  2394. },
  2395. .opt_clks = slimbus2_opt_clks,
  2396. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2397. };
  2398. /*
  2399. * 'smartreflex' class
  2400. * smartreflex module (monitor silicon performance and outputs a measure of
  2401. * performance error)
  2402. */
  2403. /* The IP is not compliant to type1 / type2 scheme */
  2404. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2405. .sidle_shift = 24,
  2406. .enwkup_shift = 26,
  2407. };
  2408. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2409. .sysc_offs = 0x0038,
  2410. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2411. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2412. SIDLE_SMART_WKUP),
  2413. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2414. };
  2415. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2416. .name = "smartreflex",
  2417. .sysc = &omap44xx_smartreflex_sysc,
  2418. .rev = 2,
  2419. };
  2420. /* smartreflex_core */
  2421. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2422. .sensor_voltdm_name = "core",
  2423. };
  2424. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2425. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2426. { .irq = -1 }
  2427. };
  2428. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2429. .name = "smartreflex_core",
  2430. .class = &omap44xx_smartreflex_hwmod_class,
  2431. .clkdm_name = "l4_ao_clkdm",
  2432. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2433. .main_clk = "smartreflex_core_fck",
  2434. .prcm = {
  2435. .omap4 = {
  2436. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2437. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2438. .modulemode = MODULEMODE_SWCTRL,
  2439. },
  2440. },
  2441. .dev_attr = &smartreflex_core_dev_attr,
  2442. };
  2443. /* smartreflex_iva */
  2444. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2445. .sensor_voltdm_name = "iva",
  2446. };
  2447. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2448. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2449. { .irq = -1 }
  2450. };
  2451. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2452. .name = "smartreflex_iva",
  2453. .class = &omap44xx_smartreflex_hwmod_class,
  2454. .clkdm_name = "l4_ao_clkdm",
  2455. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2456. .main_clk = "smartreflex_iva_fck",
  2457. .prcm = {
  2458. .omap4 = {
  2459. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2460. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2461. .modulemode = MODULEMODE_SWCTRL,
  2462. },
  2463. },
  2464. .dev_attr = &smartreflex_iva_dev_attr,
  2465. };
  2466. /* smartreflex_mpu */
  2467. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2468. .sensor_voltdm_name = "mpu",
  2469. };
  2470. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2471. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2472. { .irq = -1 }
  2473. };
  2474. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2475. .name = "smartreflex_mpu",
  2476. .class = &omap44xx_smartreflex_hwmod_class,
  2477. .clkdm_name = "l4_ao_clkdm",
  2478. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2479. .main_clk = "smartreflex_mpu_fck",
  2480. .prcm = {
  2481. .omap4 = {
  2482. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2483. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2484. .modulemode = MODULEMODE_SWCTRL,
  2485. },
  2486. },
  2487. .dev_attr = &smartreflex_mpu_dev_attr,
  2488. };
  2489. /*
  2490. * 'spinlock' class
  2491. * spinlock provides hardware assistance for synchronizing the processes
  2492. * running on multiple processors
  2493. */
  2494. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2495. .rev_offs = 0x0000,
  2496. .sysc_offs = 0x0010,
  2497. .syss_offs = 0x0014,
  2498. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2499. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2500. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2501. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2502. SIDLE_SMART_WKUP),
  2503. .sysc_fields = &omap_hwmod_sysc_type1,
  2504. };
  2505. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2506. .name = "spinlock",
  2507. .sysc = &omap44xx_spinlock_sysc,
  2508. };
  2509. /* spinlock */
  2510. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2511. .name = "spinlock",
  2512. .class = &omap44xx_spinlock_hwmod_class,
  2513. .clkdm_name = "l4_cfg_clkdm",
  2514. .prcm = {
  2515. .omap4 = {
  2516. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2517. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2518. },
  2519. },
  2520. };
  2521. /*
  2522. * 'timer' class
  2523. * general purpose timer module with accurate 1ms tick
  2524. * This class contains several variants: ['timer_1ms', 'timer']
  2525. */
  2526. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2527. .rev_offs = 0x0000,
  2528. .sysc_offs = 0x0010,
  2529. .syss_offs = 0x0014,
  2530. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2531. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2532. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2533. SYSS_HAS_RESET_STATUS),
  2534. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2535. .sysc_fields = &omap_hwmod_sysc_type1,
  2536. };
  2537. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2538. .name = "timer",
  2539. .sysc = &omap44xx_timer_1ms_sysc,
  2540. };
  2541. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2542. .rev_offs = 0x0000,
  2543. .sysc_offs = 0x0010,
  2544. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2545. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2546. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2547. SIDLE_SMART_WKUP),
  2548. .sysc_fields = &omap_hwmod_sysc_type2,
  2549. };
  2550. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2551. .name = "timer",
  2552. .sysc = &omap44xx_timer_sysc,
  2553. };
  2554. /* always-on timers dev attribute */
  2555. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2556. .timer_capability = OMAP_TIMER_ALWON,
  2557. };
  2558. /* pwm timers dev attribute */
  2559. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2560. .timer_capability = OMAP_TIMER_HAS_PWM,
  2561. };
  2562. /* timer1 */
  2563. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2564. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2565. { .irq = -1 }
  2566. };
  2567. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2568. .name = "timer1",
  2569. .class = &omap44xx_timer_1ms_hwmod_class,
  2570. .clkdm_name = "l4_wkup_clkdm",
  2571. .mpu_irqs = omap44xx_timer1_irqs,
  2572. .main_clk = "timer1_fck",
  2573. .prcm = {
  2574. .omap4 = {
  2575. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2576. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2577. .modulemode = MODULEMODE_SWCTRL,
  2578. },
  2579. },
  2580. .dev_attr = &capability_alwon_dev_attr,
  2581. };
  2582. /* timer2 */
  2583. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2584. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2585. { .irq = -1 }
  2586. };
  2587. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2588. .name = "timer2",
  2589. .class = &omap44xx_timer_1ms_hwmod_class,
  2590. .clkdm_name = "l4_per_clkdm",
  2591. .mpu_irqs = omap44xx_timer2_irqs,
  2592. .main_clk = "timer2_fck",
  2593. .prcm = {
  2594. .omap4 = {
  2595. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2596. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2597. .modulemode = MODULEMODE_SWCTRL,
  2598. },
  2599. },
  2600. };
  2601. /* timer3 */
  2602. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2603. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2604. { .irq = -1 }
  2605. };
  2606. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2607. .name = "timer3",
  2608. .class = &omap44xx_timer_hwmod_class,
  2609. .clkdm_name = "l4_per_clkdm",
  2610. .mpu_irqs = omap44xx_timer3_irqs,
  2611. .main_clk = "timer3_fck",
  2612. .prcm = {
  2613. .omap4 = {
  2614. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2615. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2616. .modulemode = MODULEMODE_SWCTRL,
  2617. },
  2618. },
  2619. };
  2620. /* timer4 */
  2621. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2622. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2623. { .irq = -1 }
  2624. };
  2625. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2626. .name = "timer4",
  2627. .class = &omap44xx_timer_hwmod_class,
  2628. .clkdm_name = "l4_per_clkdm",
  2629. .mpu_irqs = omap44xx_timer4_irqs,
  2630. .main_clk = "timer4_fck",
  2631. .prcm = {
  2632. .omap4 = {
  2633. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2634. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2635. .modulemode = MODULEMODE_SWCTRL,
  2636. },
  2637. },
  2638. };
  2639. /* timer5 */
  2640. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2641. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2642. { .irq = -1 }
  2643. };
  2644. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2645. .name = "timer5",
  2646. .class = &omap44xx_timer_hwmod_class,
  2647. .clkdm_name = "abe_clkdm",
  2648. .mpu_irqs = omap44xx_timer5_irqs,
  2649. .main_clk = "timer5_fck",
  2650. .prcm = {
  2651. .omap4 = {
  2652. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2653. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2654. .modulemode = MODULEMODE_SWCTRL,
  2655. },
  2656. },
  2657. };
  2658. /* timer6 */
  2659. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2660. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2661. { .irq = -1 }
  2662. };
  2663. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2664. .name = "timer6",
  2665. .class = &omap44xx_timer_hwmod_class,
  2666. .clkdm_name = "abe_clkdm",
  2667. .mpu_irqs = omap44xx_timer6_irqs,
  2668. .main_clk = "timer6_fck",
  2669. .prcm = {
  2670. .omap4 = {
  2671. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2672. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2673. .modulemode = MODULEMODE_SWCTRL,
  2674. },
  2675. },
  2676. };
  2677. /* timer7 */
  2678. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2679. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2680. { .irq = -1 }
  2681. };
  2682. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2683. .name = "timer7",
  2684. .class = &omap44xx_timer_hwmod_class,
  2685. .clkdm_name = "abe_clkdm",
  2686. .mpu_irqs = omap44xx_timer7_irqs,
  2687. .main_clk = "timer7_fck",
  2688. .prcm = {
  2689. .omap4 = {
  2690. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2691. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2692. .modulemode = MODULEMODE_SWCTRL,
  2693. },
  2694. },
  2695. };
  2696. /* timer8 */
  2697. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2698. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2699. { .irq = -1 }
  2700. };
  2701. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2702. .name = "timer8",
  2703. .class = &omap44xx_timer_hwmod_class,
  2704. .clkdm_name = "abe_clkdm",
  2705. .mpu_irqs = omap44xx_timer8_irqs,
  2706. .main_clk = "timer8_fck",
  2707. .prcm = {
  2708. .omap4 = {
  2709. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2710. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2711. .modulemode = MODULEMODE_SWCTRL,
  2712. },
  2713. },
  2714. .dev_attr = &capability_pwm_dev_attr,
  2715. };
  2716. /* timer9 */
  2717. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2718. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2719. { .irq = -1 }
  2720. };
  2721. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2722. .name = "timer9",
  2723. .class = &omap44xx_timer_hwmod_class,
  2724. .clkdm_name = "l4_per_clkdm",
  2725. .mpu_irqs = omap44xx_timer9_irqs,
  2726. .main_clk = "timer9_fck",
  2727. .prcm = {
  2728. .omap4 = {
  2729. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2730. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2731. .modulemode = MODULEMODE_SWCTRL,
  2732. },
  2733. },
  2734. .dev_attr = &capability_pwm_dev_attr,
  2735. };
  2736. /* timer10 */
  2737. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2738. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2739. { .irq = -1 }
  2740. };
  2741. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2742. .name = "timer10",
  2743. .class = &omap44xx_timer_1ms_hwmod_class,
  2744. .clkdm_name = "l4_per_clkdm",
  2745. .mpu_irqs = omap44xx_timer10_irqs,
  2746. .main_clk = "timer10_fck",
  2747. .prcm = {
  2748. .omap4 = {
  2749. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2750. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2751. .modulemode = MODULEMODE_SWCTRL,
  2752. },
  2753. },
  2754. .dev_attr = &capability_pwm_dev_attr,
  2755. };
  2756. /* timer11 */
  2757. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2758. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2759. { .irq = -1 }
  2760. };
  2761. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2762. .name = "timer11",
  2763. .class = &omap44xx_timer_hwmod_class,
  2764. .clkdm_name = "l4_per_clkdm",
  2765. .mpu_irqs = omap44xx_timer11_irqs,
  2766. .main_clk = "timer11_fck",
  2767. .prcm = {
  2768. .omap4 = {
  2769. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2770. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2771. .modulemode = MODULEMODE_SWCTRL,
  2772. },
  2773. },
  2774. .dev_attr = &capability_pwm_dev_attr,
  2775. };
  2776. /*
  2777. * 'uart' class
  2778. * universal asynchronous receiver/transmitter (uart)
  2779. */
  2780. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2781. .rev_offs = 0x0050,
  2782. .sysc_offs = 0x0054,
  2783. .syss_offs = 0x0058,
  2784. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2785. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2786. SYSS_HAS_RESET_STATUS),
  2787. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2788. SIDLE_SMART_WKUP),
  2789. .sysc_fields = &omap_hwmod_sysc_type1,
  2790. };
  2791. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2792. .name = "uart",
  2793. .sysc = &omap44xx_uart_sysc,
  2794. };
  2795. /* uart1 */
  2796. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2797. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2798. { .irq = -1 }
  2799. };
  2800. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2801. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2802. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2803. { .dma_req = -1 }
  2804. };
  2805. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2806. .name = "uart1",
  2807. .class = &omap44xx_uart_hwmod_class,
  2808. .clkdm_name = "l4_per_clkdm",
  2809. .mpu_irqs = omap44xx_uart1_irqs,
  2810. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2811. .main_clk = "uart1_fck",
  2812. .prcm = {
  2813. .omap4 = {
  2814. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2815. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2816. .modulemode = MODULEMODE_SWCTRL,
  2817. },
  2818. },
  2819. };
  2820. /* uart2 */
  2821. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2822. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2823. { .irq = -1 }
  2824. };
  2825. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2826. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2827. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2828. { .dma_req = -1 }
  2829. };
  2830. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2831. .name = "uart2",
  2832. .class = &omap44xx_uart_hwmod_class,
  2833. .clkdm_name = "l4_per_clkdm",
  2834. .mpu_irqs = omap44xx_uart2_irqs,
  2835. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2836. .main_clk = "uart2_fck",
  2837. .prcm = {
  2838. .omap4 = {
  2839. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2840. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2841. .modulemode = MODULEMODE_SWCTRL,
  2842. },
  2843. },
  2844. };
  2845. /* uart3 */
  2846. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2847. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2848. { .irq = -1 }
  2849. };
  2850. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2851. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2852. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2853. { .dma_req = -1 }
  2854. };
  2855. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2856. .name = "uart3",
  2857. .class = &omap44xx_uart_hwmod_class,
  2858. .clkdm_name = "l4_per_clkdm",
  2859. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2860. .mpu_irqs = omap44xx_uart3_irqs,
  2861. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2862. .main_clk = "uart3_fck",
  2863. .prcm = {
  2864. .omap4 = {
  2865. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2866. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2867. .modulemode = MODULEMODE_SWCTRL,
  2868. },
  2869. },
  2870. };
  2871. /* uart4 */
  2872. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2873. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2874. { .irq = -1 }
  2875. };
  2876. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2877. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2878. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2879. { .dma_req = -1 }
  2880. };
  2881. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2882. .name = "uart4",
  2883. .class = &omap44xx_uart_hwmod_class,
  2884. .clkdm_name = "l4_per_clkdm",
  2885. .mpu_irqs = omap44xx_uart4_irqs,
  2886. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2887. .main_clk = "uart4_fck",
  2888. .prcm = {
  2889. .omap4 = {
  2890. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2891. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2892. .modulemode = MODULEMODE_SWCTRL,
  2893. },
  2894. },
  2895. };
  2896. /*
  2897. * 'usb_host_fs' class
  2898. * full-speed usb host controller
  2899. */
  2900. /* The IP is not compliant to type1 / type2 scheme */
  2901. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  2902. .midle_shift = 4,
  2903. .sidle_shift = 2,
  2904. .srst_shift = 1,
  2905. };
  2906. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  2907. .rev_offs = 0x0000,
  2908. .sysc_offs = 0x0210,
  2909. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2910. SYSC_HAS_SOFTRESET),
  2911. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2912. SIDLE_SMART_WKUP),
  2913. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  2914. };
  2915. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  2916. .name = "usb_host_fs",
  2917. .sysc = &omap44xx_usb_host_fs_sysc,
  2918. };
  2919. /* usb_host_fs */
  2920. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  2921. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  2922. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  2923. { .irq = -1 }
  2924. };
  2925. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  2926. .name = "usb_host_fs",
  2927. .class = &omap44xx_usb_host_fs_hwmod_class,
  2928. .clkdm_name = "l3_init_clkdm",
  2929. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  2930. .main_clk = "usb_host_fs_fck",
  2931. .prcm = {
  2932. .omap4 = {
  2933. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  2934. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  2935. .modulemode = MODULEMODE_SWCTRL,
  2936. },
  2937. },
  2938. };
  2939. /*
  2940. * 'usb_host_hs' class
  2941. * high-speed multi-port usb host controller
  2942. */
  2943. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2944. .rev_offs = 0x0000,
  2945. .sysc_offs = 0x0010,
  2946. .syss_offs = 0x0014,
  2947. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2948. SYSC_HAS_SOFTRESET),
  2949. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2950. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2951. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2952. .sysc_fields = &omap_hwmod_sysc_type2,
  2953. };
  2954. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  2955. .name = "usb_host_hs",
  2956. .sysc = &omap44xx_usb_host_hs_sysc,
  2957. };
  2958. /* usb_host_hs */
  2959. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  2960. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  2961. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  2962. { .irq = -1 }
  2963. };
  2964. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  2965. .name = "usb_host_hs",
  2966. .class = &omap44xx_usb_host_hs_hwmod_class,
  2967. .clkdm_name = "l3_init_clkdm",
  2968. .main_clk = "usb_host_hs_fck",
  2969. .prcm = {
  2970. .omap4 = {
  2971. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  2972. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  2973. .modulemode = MODULEMODE_SWCTRL,
  2974. },
  2975. },
  2976. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  2977. /*
  2978. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  2979. * id: i660
  2980. *
  2981. * Description:
  2982. * In the following configuration :
  2983. * - USBHOST module is set to smart-idle mode
  2984. * - PRCM asserts idle_req to the USBHOST module ( This typically
  2985. * happens when the system is going to a low power mode : all ports
  2986. * have been suspended, the master part of the USBHOST module has
  2987. * entered the standby state, and SW has cut the functional clocks)
  2988. * - an USBHOST interrupt occurs before the module is able to answer
  2989. * idle_ack, typically a remote wakeup IRQ.
  2990. * Then the USB HOST module will enter a deadlock situation where it
  2991. * is no more accessible nor functional.
  2992. *
  2993. * Workaround:
  2994. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  2995. */
  2996. /*
  2997. * Errata: USB host EHCI may stall when entering smart-standby mode
  2998. * Id: i571
  2999. *
  3000. * Description:
  3001. * When the USBHOST module is set to smart-standby mode, and when it is
  3002. * ready to enter the standby state (i.e. all ports are suspended and
  3003. * all attached devices are in suspend mode), then it can wrongly assert
  3004. * the Mstandby signal too early while there are still some residual OCP
  3005. * transactions ongoing. If this condition occurs, the internal state
  3006. * machine may go to an undefined state and the USB link may be stuck
  3007. * upon the next resume.
  3008. *
  3009. * Workaround:
  3010. * Don't use smart standby; use only force standby,
  3011. * hence HWMOD_SWSUP_MSTANDBY
  3012. */
  3013. /*
  3014. * During system boot; If the hwmod framework resets the module
  3015. * the module will have smart idle settings; which can lead to deadlock
  3016. * (above Errata Id:i660); so, dont reset the module during boot;
  3017. * Use HWMOD_INIT_NO_RESET.
  3018. */
  3019. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3020. HWMOD_INIT_NO_RESET,
  3021. };
  3022. /*
  3023. * 'usb_otg_hs' class
  3024. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3025. */
  3026. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3027. .rev_offs = 0x0400,
  3028. .sysc_offs = 0x0404,
  3029. .syss_offs = 0x0408,
  3030. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3031. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3032. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3033. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3034. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3035. MSTANDBY_SMART),
  3036. .sysc_fields = &omap_hwmod_sysc_type1,
  3037. };
  3038. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3039. .name = "usb_otg_hs",
  3040. .sysc = &omap44xx_usb_otg_hs_sysc,
  3041. };
  3042. /* usb_otg_hs */
  3043. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3044. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3045. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3046. { .irq = -1 }
  3047. };
  3048. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3049. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3050. };
  3051. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3052. .name = "usb_otg_hs",
  3053. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3054. .clkdm_name = "l3_init_clkdm",
  3055. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3056. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3057. .main_clk = "usb_otg_hs_ick",
  3058. .prcm = {
  3059. .omap4 = {
  3060. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3061. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3062. .modulemode = MODULEMODE_HWCTRL,
  3063. },
  3064. },
  3065. .opt_clks = usb_otg_hs_opt_clks,
  3066. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3067. };
  3068. /*
  3069. * 'usb_tll_hs' class
  3070. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3071. */
  3072. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3073. .rev_offs = 0x0000,
  3074. .sysc_offs = 0x0010,
  3075. .syss_offs = 0x0014,
  3076. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3077. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3078. SYSC_HAS_AUTOIDLE),
  3079. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3080. .sysc_fields = &omap_hwmod_sysc_type1,
  3081. };
  3082. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3083. .name = "usb_tll_hs",
  3084. .sysc = &omap44xx_usb_tll_hs_sysc,
  3085. };
  3086. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3087. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3088. { .irq = -1 }
  3089. };
  3090. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3091. .name = "usb_tll_hs",
  3092. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3093. .clkdm_name = "l3_init_clkdm",
  3094. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3095. .main_clk = "usb_tll_hs_ick",
  3096. .prcm = {
  3097. .omap4 = {
  3098. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3099. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3100. .modulemode = MODULEMODE_HWCTRL,
  3101. },
  3102. },
  3103. };
  3104. /*
  3105. * 'wd_timer' class
  3106. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3107. * overflow condition
  3108. */
  3109. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3110. .rev_offs = 0x0000,
  3111. .sysc_offs = 0x0010,
  3112. .syss_offs = 0x0014,
  3113. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3114. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3115. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3116. SIDLE_SMART_WKUP),
  3117. .sysc_fields = &omap_hwmod_sysc_type1,
  3118. };
  3119. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3120. .name = "wd_timer",
  3121. .sysc = &omap44xx_wd_timer_sysc,
  3122. .pre_shutdown = &omap2_wd_timer_disable,
  3123. .reset = &omap2_wd_timer_reset,
  3124. };
  3125. /* wd_timer2 */
  3126. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3127. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3128. { .irq = -1 }
  3129. };
  3130. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3131. .name = "wd_timer2",
  3132. .class = &omap44xx_wd_timer_hwmod_class,
  3133. .clkdm_name = "l4_wkup_clkdm",
  3134. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3135. .main_clk = "wd_timer2_fck",
  3136. .prcm = {
  3137. .omap4 = {
  3138. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3139. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3140. .modulemode = MODULEMODE_SWCTRL,
  3141. },
  3142. },
  3143. };
  3144. /* wd_timer3 */
  3145. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3146. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3147. { .irq = -1 }
  3148. };
  3149. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3150. .name = "wd_timer3",
  3151. .class = &omap44xx_wd_timer_hwmod_class,
  3152. .clkdm_name = "abe_clkdm",
  3153. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3154. .main_clk = "wd_timer3_fck",
  3155. .prcm = {
  3156. .omap4 = {
  3157. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3158. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3159. .modulemode = MODULEMODE_SWCTRL,
  3160. },
  3161. },
  3162. };
  3163. /*
  3164. * interfaces
  3165. */
  3166. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3167. {
  3168. .pa_start = 0x4a204000,
  3169. .pa_end = 0x4a2040ff,
  3170. .flags = ADDR_TYPE_RT
  3171. },
  3172. { }
  3173. };
  3174. /* c2c -> c2c_target_fw */
  3175. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3176. .master = &omap44xx_c2c_hwmod,
  3177. .slave = &omap44xx_c2c_target_fw_hwmod,
  3178. .clk = "div_core_ck",
  3179. .addr = omap44xx_c2c_target_fw_addrs,
  3180. .user = OCP_USER_MPU,
  3181. };
  3182. /* l4_cfg -> c2c_target_fw */
  3183. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3184. .master = &omap44xx_l4_cfg_hwmod,
  3185. .slave = &omap44xx_c2c_target_fw_hwmod,
  3186. .clk = "l4_div_ck",
  3187. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3188. };
  3189. /* l3_main_1 -> dmm */
  3190. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3191. .master = &omap44xx_l3_main_1_hwmod,
  3192. .slave = &omap44xx_dmm_hwmod,
  3193. .clk = "l3_div_ck",
  3194. .user = OCP_USER_SDMA,
  3195. };
  3196. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3197. {
  3198. .pa_start = 0x4e000000,
  3199. .pa_end = 0x4e0007ff,
  3200. .flags = ADDR_TYPE_RT
  3201. },
  3202. { }
  3203. };
  3204. /* mpu -> dmm */
  3205. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3206. .master = &omap44xx_mpu_hwmod,
  3207. .slave = &omap44xx_dmm_hwmod,
  3208. .clk = "l3_div_ck",
  3209. .addr = omap44xx_dmm_addrs,
  3210. .user = OCP_USER_MPU,
  3211. };
  3212. /* c2c -> emif_fw */
  3213. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3214. .master = &omap44xx_c2c_hwmod,
  3215. .slave = &omap44xx_emif_fw_hwmod,
  3216. .clk = "div_core_ck",
  3217. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3218. };
  3219. /* dmm -> emif_fw */
  3220. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3221. .master = &omap44xx_dmm_hwmod,
  3222. .slave = &omap44xx_emif_fw_hwmod,
  3223. .clk = "l3_div_ck",
  3224. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3225. };
  3226. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3227. {
  3228. .pa_start = 0x4a20c000,
  3229. .pa_end = 0x4a20c0ff,
  3230. .flags = ADDR_TYPE_RT
  3231. },
  3232. { }
  3233. };
  3234. /* l4_cfg -> emif_fw */
  3235. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3236. .master = &omap44xx_l4_cfg_hwmod,
  3237. .slave = &omap44xx_emif_fw_hwmod,
  3238. .clk = "l4_div_ck",
  3239. .addr = omap44xx_emif_fw_addrs,
  3240. .user = OCP_USER_MPU,
  3241. };
  3242. /* iva -> l3_instr */
  3243. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3244. .master = &omap44xx_iva_hwmod,
  3245. .slave = &omap44xx_l3_instr_hwmod,
  3246. .clk = "l3_div_ck",
  3247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3248. };
  3249. /* l3_main_3 -> l3_instr */
  3250. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3251. .master = &omap44xx_l3_main_3_hwmod,
  3252. .slave = &omap44xx_l3_instr_hwmod,
  3253. .clk = "l3_div_ck",
  3254. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3255. };
  3256. /* ocp_wp_noc -> l3_instr */
  3257. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3258. .master = &omap44xx_ocp_wp_noc_hwmod,
  3259. .slave = &omap44xx_l3_instr_hwmod,
  3260. .clk = "l3_div_ck",
  3261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3262. };
  3263. /* dsp -> l3_main_1 */
  3264. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3265. .master = &omap44xx_dsp_hwmod,
  3266. .slave = &omap44xx_l3_main_1_hwmod,
  3267. .clk = "l3_div_ck",
  3268. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3269. };
  3270. /* dss -> l3_main_1 */
  3271. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3272. .master = &omap44xx_dss_hwmod,
  3273. .slave = &omap44xx_l3_main_1_hwmod,
  3274. .clk = "l3_div_ck",
  3275. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3276. };
  3277. /* l3_main_2 -> l3_main_1 */
  3278. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3279. .master = &omap44xx_l3_main_2_hwmod,
  3280. .slave = &omap44xx_l3_main_1_hwmod,
  3281. .clk = "l3_div_ck",
  3282. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3283. };
  3284. /* l4_cfg -> l3_main_1 */
  3285. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3286. .master = &omap44xx_l4_cfg_hwmod,
  3287. .slave = &omap44xx_l3_main_1_hwmod,
  3288. .clk = "l4_div_ck",
  3289. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3290. };
  3291. /* mmc1 -> l3_main_1 */
  3292. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3293. .master = &omap44xx_mmc1_hwmod,
  3294. .slave = &omap44xx_l3_main_1_hwmod,
  3295. .clk = "l3_div_ck",
  3296. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3297. };
  3298. /* mmc2 -> l3_main_1 */
  3299. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3300. .master = &omap44xx_mmc2_hwmod,
  3301. .slave = &omap44xx_l3_main_1_hwmod,
  3302. .clk = "l3_div_ck",
  3303. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3304. };
  3305. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3306. {
  3307. .pa_start = 0x44000000,
  3308. .pa_end = 0x44000fff,
  3309. .flags = ADDR_TYPE_RT
  3310. },
  3311. { }
  3312. };
  3313. /* mpu -> l3_main_1 */
  3314. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3315. .master = &omap44xx_mpu_hwmod,
  3316. .slave = &omap44xx_l3_main_1_hwmod,
  3317. .clk = "l3_div_ck",
  3318. .addr = omap44xx_l3_main_1_addrs,
  3319. .user = OCP_USER_MPU,
  3320. };
  3321. /* c2c_target_fw -> l3_main_2 */
  3322. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3323. .master = &omap44xx_c2c_target_fw_hwmod,
  3324. .slave = &omap44xx_l3_main_2_hwmod,
  3325. .clk = "l3_div_ck",
  3326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3327. };
  3328. /* debugss -> l3_main_2 */
  3329. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3330. .master = &omap44xx_debugss_hwmod,
  3331. .slave = &omap44xx_l3_main_2_hwmod,
  3332. .clk = "dbgclk_mux_ck",
  3333. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3334. };
  3335. /* dma_system -> l3_main_2 */
  3336. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3337. .master = &omap44xx_dma_system_hwmod,
  3338. .slave = &omap44xx_l3_main_2_hwmod,
  3339. .clk = "l3_div_ck",
  3340. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3341. };
  3342. /* fdif -> l3_main_2 */
  3343. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3344. .master = &omap44xx_fdif_hwmod,
  3345. .slave = &omap44xx_l3_main_2_hwmod,
  3346. .clk = "l3_div_ck",
  3347. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3348. };
  3349. /* gpu -> l3_main_2 */
  3350. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3351. .master = &omap44xx_gpu_hwmod,
  3352. .slave = &omap44xx_l3_main_2_hwmod,
  3353. .clk = "l3_div_ck",
  3354. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3355. };
  3356. /* hsi -> l3_main_2 */
  3357. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3358. .master = &omap44xx_hsi_hwmod,
  3359. .slave = &omap44xx_l3_main_2_hwmod,
  3360. .clk = "l3_div_ck",
  3361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3362. };
  3363. /* ipu -> l3_main_2 */
  3364. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3365. .master = &omap44xx_ipu_hwmod,
  3366. .slave = &omap44xx_l3_main_2_hwmod,
  3367. .clk = "l3_div_ck",
  3368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3369. };
  3370. /* iss -> l3_main_2 */
  3371. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3372. .master = &omap44xx_iss_hwmod,
  3373. .slave = &omap44xx_l3_main_2_hwmod,
  3374. .clk = "l3_div_ck",
  3375. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3376. };
  3377. /* iva -> l3_main_2 */
  3378. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3379. .master = &omap44xx_iva_hwmod,
  3380. .slave = &omap44xx_l3_main_2_hwmod,
  3381. .clk = "l3_div_ck",
  3382. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3383. };
  3384. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3385. {
  3386. .pa_start = 0x44800000,
  3387. .pa_end = 0x44801fff,
  3388. .flags = ADDR_TYPE_RT
  3389. },
  3390. { }
  3391. };
  3392. /* l3_main_1 -> l3_main_2 */
  3393. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3394. .master = &omap44xx_l3_main_1_hwmod,
  3395. .slave = &omap44xx_l3_main_2_hwmod,
  3396. .clk = "l3_div_ck",
  3397. .addr = omap44xx_l3_main_2_addrs,
  3398. .user = OCP_USER_MPU,
  3399. };
  3400. /* l4_cfg -> l3_main_2 */
  3401. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3402. .master = &omap44xx_l4_cfg_hwmod,
  3403. .slave = &omap44xx_l3_main_2_hwmod,
  3404. .clk = "l4_div_ck",
  3405. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3406. };
  3407. /* usb_host_fs -> l3_main_2 */
  3408. static struct omap_hwmod_ocp_if omap44xx_usb_host_fs__l3_main_2 = {
  3409. .master = &omap44xx_usb_host_fs_hwmod,
  3410. .slave = &omap44xx_l3_main_2_hwmod,
  3411. .clk = "l3_div_ck",
  3412. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3413. };
  3414. /* usb_host_hs -> l3_main_2 */
  3415. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3416. .master = &omap44xx_usb_host_hs_hwmod,
  3417. .slave = &omap44xx_l3_main_2_hwmod,
  3418. .clk = "l3_div_ck",
  3419. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3420. };
  3421. /* usb_otg_hs -> l3_main_2 */
  3422. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3423. .master = &omap44xx_usb_otg_hs_hwmod,
  3424. .slave = &omap44xx_l3_main_2_hwmod,
  3425. .clk = "l3_div_ck",
  3426. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3427. };
  3428. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3429. {
  3430. .pa_start = 0x45000000,
  3431. .pa_end = 0x45000fff,
  3432. .flags = ADDR_TYPE_RT
  3433. },
  3434. { }
  3435. };
  3436. /* l3_main_1 -> l3_main_3 */
  3437. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3438. .master = &omap44xx_l3_main_1_hwmod,
  3439. .slave = &omap44xx_l3_main_3_hwmod,
  3440. .clk = "l3_div_ck",
  3441. .addr = omap44xx_l3_main_3_addrs,
  3442. .user = OCP_USER_MPU,
  3443. };
  3444. /* l3_main_2 -> l3_main_3 */
  3445. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3446. .master = &omap44xx_l3_main_2_hwmod,
  3447. .slave = &omap44xx_l3_main_3_hwmod,
  3448. .clk = "l3_div_ck",
  3449. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3450. };
  3451. /* l4_cfg -> l3_main_3 */
  3452. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3453. .master = &omap44xx_l4_cfg_hwmod,
  3454. .slave = &omap44xx_l3_main_3_hwmod,
  3455. .clk = "l4_div_ck",
  3456. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3457. };
  3458. /* aess -> l4_abe */
  3459. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  3460. .master = &omap44xx_aess_hwmod,
  3461. .slave = &omap44xx_l4_abe_hwmod,
  3462. .clk = "ocp_abe_iclk",
  3463. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3464. };
  3465. /* dsp -> l4_abe */
  3466. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3467. .master = &omap44xx_dsp_hwmod,
  3468. .slave = &omap44xx_l4_abe_hwmod,
  3469. .clk = "ocp_abe_iclk",
  3470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3471. };
  3472. /* l3_main_1 -> l4_abe */
  3473. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3474. .master = &omap44xx_l3_main_1_hwmod,
  3475. .slave = &omap44xx_l4_abe_hwmod,
  3476. .clk = "l3_div_ck",
  3477. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3478. };
  3479. /* mpu -> l4_abe */
  3480. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3481. .master = &omap44xx_mpu_hwmod,
  3482. .slave = &omap44xx_l4_abe_hwmod,
  3483. .clk = "ocp_abe_iclk",
  3484. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3485. };
  3486. /* l3_main_1 -> l4_cfg */
  3487. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3488. .master = &omap44xx_l3_main_1_hwmod,
  3489. .slave = &omap44xx_l4_cfg_hwmod,
  3490. .clk = "l3_div_ck",
  3491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3492. };
  3493. /* l3_main_2 -> l4_per */
  3494. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3495. .master = &omap44xx_l3_main_2_hwmod,
  3496. .slave = &omap44xx_l4_per_hwmod,
  3497. .clk = "l3_div_ck",
  3498. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3499. };
  3500. /* l4_cfg -> l4_wkup */
  3501. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3502. .master = &omap44xx_l4_cfg_hwmod,
  3503. .slave = &omap44xx_l4_wkup_hwmod,
  3504. .clk = "l4_div_ck",
  3505. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3506. };
  3507. /* mpu -> mpu_private */
  3508. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3509. .master = &omap44xx_mpu_hwmod,
  3510. .slave = &omap44xx_mpu_private_hwmod,
  3511. .clk = "l3_div_ck",
  3512. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3513. };
  3514. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3515. {
  3516. .pa_start = 0x4a102000,
  3517. .pa_end = 0x4a10207f,
  3518. .flags = ADDR_TYPE_RT
  3519. },
  3520. { }
  3521. };
  3522. /* l4_cfg -> ocp_wp_noc */
  3523. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3524. .master = &omap44xx_l4_cfg_hwmod,
  3525. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3526. .clk = "l4_div_ck",
  3527. .addr = omap44xx_ocp_wp_noc_addrs,
  3528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3529. };
  3530. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3531. {
  3532. .pa_start = 0x401f1000,
  3533. .pa_end = 0x401f13ff,
  3534. .flags = ADDR_TYPE_RT
  3535. },
  3536. { }
  3537. };
  3538. /* l4_abe -> aess */
  3539. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  3540. .master = &omap44xx_l4_abe_hwmod,
  3541. .slave = &omap44xx_aess_hwmod,
  3542. .clk = "ocp_abe_iclk",
  3543. .addr = omap44xx_aess_addrs,
  3544. .user = OCP_USER_MPU,
  3545. };
  3546. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3547. {
  3548. .pa_start = 0x490f1000,
  3549. .pa_end = 0x490f13ff,
  3550. .flags = ADDR_TYPE_RT
  3551. },
  3552. { }
  3553. };
  3554. /* l4_abe -> aess (dma) */
  3555. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  3556. .master = &omap44xx_l4_abe_hwmod,
  3557. .slave = &omap44xx_aess_hwmod,
  3558. .clk = "ocp_abe_iclk",
  3559. .addr = omap44xx_aess_dma_addrs,
  3560. .user = OCP_USER_SDMA,
  3561. };
  3562. /* l3_main_2 -> c2c */
  3563. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3564. .master = &omap44xx_l3_main_2_hwmod,
  3565. .slave = &omap44xx_c2c_hwmod,
  3566. .clk = "l3_div_ck",
  3567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3568. };
  3569. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3570. {
  3571. .pa_start = 0x4a304000,
  3572. .pa_end = 0x4a30401f,
  3573. .flags = ADDR_TYPE_RT
  3574. },
  3575. { }
  3576. };
  3577. /* l4_wkup -> counter_32k */
  3578. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3579. .master = &omap44xx_l4_wkup_hwmod,
  3580. .slave = &omap44xx_counter_32k_hwmod,
  3581. .clk = "l4_wkup_clk_mux_ck",
  3582. .addr = omap44xx_counter_32k_addrs,
  3583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3584. };
  3585. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3586. {
  3587. .pa_start = 0x4a002000,
  3588. .pa_end = 0x4a0027ff,
  3589. .flags = ADDR_TYPE_RT
  3590. },
  3591. { }
  3592. };
  3593. /* l4_cfg -> ctrl_module_core */
  3594. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3595. .master = &omap44xx_l4_cfg_hwmod,
  3596. .slave = &omap44xx_ctrl_module_core_hwmod,
  3597. .clk = "l4_div_ck",
  3598. .addr = omap44xx_ctrl_module_core_addrs,
  3599. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3600. };
  3601. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3602. {
  3603. .pa_start = 0x4a100000,
  3604. .pa_end = 0x4a1007ff,
  3605. .flags = ADDR_TYPE_RT
  3606. },
  3607. { }
  3608. };
  3609. /* l4_cfg -> ctrl_module_pad_core */
  3610. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3611. .master = &omap44xx_l4_cfg_hwmod,
  3612. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3613. .clk = "l4_div_ck",
  3614. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3615. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3616. };
  3617. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3618. {
  3619. .pa_start = 0x4a30c000,
  3620. .pa_end = 0x4a30c7ff,
  3621. .flags = ADDR_TYPE_RT
  3622. },
  3623. { }
  3624. };
  3625. /* l4_wkup -> ctrl_module_wkup */
  3626. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3627. .master = &omap44xx_l4_wkup_hwmod,
  3628. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3629. .clk = "l4_wkup_clk_mux_ck",
  3630. .addr = omap44xx_ctrl_module_wkup_addrs,
  3631. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3632. };
  3633. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3634. {
  3635. .pa_start = 0x4a31e000,
  3636. .pa_end = 0x4a31e7ff,
  3637. .flags = ADDR_TYPE_RT
  3638. },
  3639. { }
  3640. };
  3641. /* l4_wkup -> ctrl_module_pad_wkup */
  3642. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3643. .master = &omap44xx_l4_wkup_hwmod,
  3644. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3645. .clk = "l4_wkup_clk_mux_ck",
  3646. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3647. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3648. };
  3649. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3650. {
  3651. .pa_start = 0x54160000,
  3652. .pa_end = 0x54167fff,
  3653. .flags = ADDR_TYPE_RT
  3654. },
  3655. { }
  3656. };
  3657. /* l3_instr -> debugss */
  3658. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3659. .master = &omap44xx_l3_instr_hwmod,
  3660. .slave = &omap44xx_debugss_hwmod,
  3661. .clk = "l3_div_ck",
  3662. .addr = omap44xx_debugss_addrs,
  3663. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3664. };
  3665. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3666. {
  3667. .pa_start = 0x4a056000,
  3668. .pa_end = 0x4a056fff,
  3669. .flags = ADDR_TYPE_RT
  3670. },
  3671. { }
  3672. };
  3673. /* l4_cfg -> dma_system */
  3674. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3675. .master = &omap44xx_l4_cfg_hwmod,
  3676. .slave = &omap44xx_dma_system_hwmod,
  3677. .clk = "l4_div_ck",
  3678. .addr = omap44xx_dma_system_addrs,
  3679. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3680. };
  3681. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3682. {
  3683. .name = "mpu",
  3684. .pa_start = 0x4012e000,
  3685. .pa_end = 0x4012e07f,
  3686. .flags = ADDR_TYPE_RT
  3687. },
  3688. { }
  3689. };
  3690. /* l4_abe -> dmic */
  3691. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3692. .master = &omap44xx_l4_abe_hwmod,
  3693. .slave = &omap44xx_dmic_hwmod,
  3694. .clk = "ocp_abe_iclk",
  3695. .addr = omap44xx_dmic_addrs,
  3696. .user = OCP_USER_MPU,
  3697. };
  3698. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3699. {
  3700. .name = "dma",
  3701. .pa_start = 0x4902e000,
  3702. .pa_end = 0x4902e07f,
  3703. .flags = ADDR_TYPE_RT
  3704. },
  3705. { }
  3706. };
  3707. /* l4_abe -> dmic (dma) */
  3708. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3709. .master = &omap44xx_l4_abe_hwmod,
  3710. .slave = &omap44xx_dmic_hwmod,
  3711. .clk = "ocp_abe_iclk",
  3712. .addr = omap44xx_dmic_dma_addrs,
  3713. .user = OCP_USER_SDMA,
  3714. };
  3715. /* dsp -> iva */
  3716. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3717. .master = &omap44xx_dsp_hwmod,
  3718. .slave = &omap44xx_iva_hwmod,
  3719. .clk = "dpll_iva_m5x2_ck",
  3720. .user = OCP_USER_DSP,
  3721. };
  3722. /* dsp -> sl2if */
  3723. static struct omap_hwmod_ocp_if omap44xx_dsp__sl2if = {
  3724. .master = &omap44xx_dsp_hwmod,
  3725. .slave = &omap44xx_sl2if_hwmod,
  3726. .clk = "dpll_iva_m5x2_ck",
  3727. .user = OCP_USER_DSP,
  3728. };
  3729. /* l4_cfg -> dsp */
  3730. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3731. .master = &omap44xx_l4_cfg_hwmod,
  3732. .slave = &omap44xx_dsp_hwmod,
  3733. .clk = "l4_div_ck",
  3734. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3735. };
  3736. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3737. {
  3738. .pa_start = 0x58000000,
  3739. .pa_end = 0x5800007f,
  3740. .flags = ADDR_TYPE_RT
  3741. },
  3742. { }
  3743. };
  3744. /* l3_main_2 -> dss */
  3745. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3746. .master = &omap44xx_l3_main_2_hwmod,
  3747. .slave = &omap44xx_dss_hwmod,
  3748. .clk = "dss_fck",
  3749. .addr = omap44xx_dss_dma_addrs,
  3750. .user = OCP_USER_SDMA,
  3751. };
  3752. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3753. {
  3754. .pa_start = 0x48040000,
  3755. .pa_end = 0x4804007f,
  3756. .flags = ADDR_TYPE_RT
  3757. },
  3758. { }
  3759. };
  3760. /* l4_per -> dss */
  3761. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3762. .master = &omap44xx_l4_per_hwmod,
  3763. .slave = &omap44xx_dss_hwmod,
  3764. .clk = "l4_div_ck",
  3765. .addr = omap44xx_dss_addrs,
  3766. .user = OCP_USER_MPU,
  3767. };
  3768. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3769. {
  3770. .pa_start = 0x58001000,
  3771. .pa_end = 0x58001fff,
  3772. .flags = ADDR_TYPE_RT
  3773. },
  3774. { }
  3775. };
  3776. /* l3_main_2 -> dss_dispc */
  3777. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3778. .master = &omap44xx_l3_main_2_hwmod,
  3779. .slave = &omap44xx_dss_dispc_hwmod,
  3780. .clk = "dss_fck",
  3781. .addr = omap44xx_dss_dispc_dma_addrs,
  3782. .user = OCP_USER_SDMA,
  3783. };
  3784. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3785. {
  3786. .pa_start = 0x48041000,
  3787. .pa_end = 0x48041fff,
  3788. .flags = ADDR_TYPE_RT
  3789. },
  3790. { }
  3791. };
  3792. /* l4_per -> dss_dispc */
  3793. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3794. .master = &omap44xx_l4_per_hwmod,
  3795. .slave = &omap44xx_dss_dispc_hwmod,
  3796. .clk = "l4_div_ck",
  3797. .addr = omap44xx_dss_dispc_addrs,
  3798. .user = OCP_USER_MPU,
  3799. };
  3800. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3801. {
  3802. .pa_start = 0x58004000,
  3803. .pa_end = 0x580041ff,
  3804. .flags = ADDR_TYPE_RT
  3805. },
  3806. { }
  3807. };
  3808. /* l3_main_2 -> dss_dsi1 */
  3809. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3810. .master = &omap44xx_l3_main_2_hwmod,
  3811. .slave = &omap44xx_dss_dsi1_hwmod,
  3812. .clk = "dss_fck",
  3813. .addr = omap44xx_dss_dsi1_dma_addrs,
  3814. .user = OCP_USER_SDMA,
  3815. };
  3816. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3817. {
  3818. .pa_start = 0x48044000,
  3819. .pa_end = 0x480441ff,
  3820. .flags = ADDR_TYPE_RT
  3821. },
  3822. { }
  3823. };
  3824. /* l4_per -> dss_dsi1 */
  3825. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3826. .master = &omap44xx_l4_per_hwmod,
  3827. .slave = &omap44xx_dss_dsi1_hwmod,
  3828. .clk = "l4_div_ck",
  3829. .addr = omap44xx_dss_dsi1_addrs,
  3830. .user = OCP_USER_MPU,
  3831. };
  3832. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3833. {
  3834. .pa_start = 0x58005000,
  3835. .pa_end = 0x580051ff,
  3836. .flags = ADDR_TYPE_RT
  3837. },
  3838. { }
  3839. };
  3840. /* l3_main_2 -> dss_dsi2 */
  3841. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3842. .master = &omap44xx_l3_main_2_hwmod,
  3843. .slave = &omap44xx_dss_dsi2_hwmod,
  3844. .clk = "dss_fck",
  3845. .addr = omap44xx_dss_dsi2_dma_addrs,
  3846. .user = OCP_USER_SDMA,
  3847. };
  3848. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3849. {
  3850. .pa_start = 0x48045000,
  3851. .pa_end = 0x480451ff,
  3852. .flags = ADDR_TYPE_RT
  3853. },
  3854. { }
  3855. };
  3856. /* l4_per -> dss_dsi2 */
  3857. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3858. .master = &omap44xx_l4_per_hwmod,
  3859. .slave = &omap44xx_dss_dsi2_hwmod,
  3860. .clk = "l4_div_ck",
  3861. .addr = omap44xx_dss_dsi2_addrs,
  3862. .user = OCP_USER_MPU,
  3863. };
  3864. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3865. {
  3866. .pa_start = 0x58006000,
  3867. .pa_end = 0x58006fff,
  3868. .flags = ADDR_TYPE_RT
  3869. },
  3870. { }
  3871. };
  3872. /* l3_main_2 -> dss_hdmi */
  3873. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3874. .master = &omap44xx_l3_main_2_hwmod,
  3875. .slave = &omap44xx_dss_hdmi_hwmod,
  3876. .clk = "dss_fck",
  3877. .addr = omap44xx_dss_hdmi_dma_addrs,
  3878. .user = OCP_USER_SDMA,
  3879. };
  3880. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3881. {
  3882. .pa_start = 0x48046000,
  3883. .pa_end = 0x48046fff,
  3884. .flags = ADDR_TYPE_RT
  3885. },
  3886. { }
  3887. };
  3888. /* l4_per -> dss_hdmi */
  3889. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3890. .master = &omap44xx_l4_per_hwmod,
  3891. .slave = &omap44xx_dss_hdmi_hwmod,
  3892. .clk = "l4_div_ck",
  3893. .addr = omap44xx_dss_hdmi_addrs,
  3894. .user = OCP_USER_MPU,
  3895. };
  3896. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3897. {
  3898. .pa_start = 0x58002000,
  3899. .pa_end = 0x580020ff,
  3900. .flags = ADDR_TYPE_RT
  3901. },
  3902. { }
  3903. };
  3904. /* l3_main_2 -> dss_rfbi */
  3905. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3906. .master = &omap44xx_l3_main_2_hwmod,
  3907. .slave = &omap44xx_dss_rfbi_hwmod,
  3908. .clk = "dss_fck",
  3909. .addr = omap44xx_dss_rfbi_dma_addrs,
  3910. .user = OCP_USER_SDMA,
  3911. };
  3912. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3913. {
  3914. .pa_start = 0x48042000,
  3915. .pa_end = 0x480420ff,
  3916. .flags = ADDR_TYPE_RT
  3917. },
  3918. { }
  3919. };
  3920. /* l4_per -> dss_rfbi */
  3921. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3922. .master = &omap44xx_l4_per_hwmod,
  3923. .slave = &omap44xx_dss_rfbi_hwmod,
  3924. .clk = "l4_div_ck",
  3925. .addr = omap44xx_dss_rfbi_addrs,
  3926. .user = OCP_USER_MPU,
  3927. };
  3928. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3929. {
  3930. .pa_start = 0x58003000,
  3931. .pa_end = 0x580030ff,
  3932. .flags = ADDR_TYPE_RT
  3933. },
  3934. { }
  3935. };
  3936. /* l3_main_2 -> dss_venc */
  3937. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3938. .master = &omap44xx_l3_main_2_hwmod,
  3939. .slave = &omap44xx_dss_venc_hwmod,
  3940. .clk = "dss_fck",
  3941. .addr = omap44xx_dss_venc_dma_addrs,
  3942. .user = OCP_USER_SDMA,
  3943. };
  3944. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  3945. {
  3946. .pa_start = 0x48043000,
  3947. .pa_end = 0x480430ff,
  3948. .flags = ADDR_TYPE_RT
  3949. },
  3950. { }
  3951. };
  3952. /* l4_per -> dss_venc */
  3953. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  3954. .master = &omap44xx_l4_per_hwmod,
  3955. .slave = &omap44xx_dss_venc_hwmod,
  3956. .clk = "l4_div_ck",
  3957. .addr = omap44xx_dss_venc_addrs,
  3958. .user = OCP_USER_MPU,
  3959. };
  3960. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  3961. {
  3962. .pa_start = 0x48078000,
  3963. .pa_end = 0x48078fff,
  3964. .flags = ADDR_TYPE_RT
  3965. },
  3966. { }
  3967. };
  3968. /* l4_per -> elm */
  3969. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  3970. .master = &omap44xx_l4_per_hwmod,
  3971. .slave = &omap44xx_elm_hwmod,
  3972. .clk = "l4_div_ck",
  3973. .addr = omap44xx_elm_addrs,
  3974. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3975. };
  3976. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  3977. {
  3978. .pa_start = 0x4c000000,
  3979. .pa_end = 0x4c0000ff,
  3980. .flags = ADDR_TYPE_RT
  3981. },
  3982. { }
  3983. };
  3984. /* emif_fw -> emif1 */
  3985. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  3986. .master = &omap44xx_emif_fw_hwmod,
  3987. .slave = &omap44xx_emif1_hwmod,
  3988. .clk = "l3_div_ck",
  3989. .addr = omap44xx_emif1_addrs,
  3990. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3991. };
  3992. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  3993. {
  3994. .pa_start = 0x4d000000,
  3995. .pa_end = 0x4d0000ff,
  3996. .flags = ADDR_TYPE_RT
  3997. },
  3998. { }
  3999. };
  4000. /* emif_fw -> emif2 */
  4001. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4002. .master = &omap44xx_emif_fw_hwmod,
  4003. .slave = &omap44xx_emif2_hwmod,
  4004. .clk = "l3_div_ck",
  4005. .addr = omap44xx_emif2_addrs,
  4006. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4007. };
  4008. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4009. {
  4010. .pa_start = 0x4a10a000,
  4011. .pa_end = 0x4a10a1ff,
  4012. .flags = ADDR_TYPE_RT
  4013. },
  4014. { }
  4015. };
  4016. /* l4_cfg -> fdif */
  4017. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4018. .master = &omap44xx_l4_cfg_hwmod,
  4019. .slave = &omap44xx_fdif_hwmod,
  4020. .clk = "l4_div_ck",
  4021. .addr = omap44xx_fdif_addrs,
  4022. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4023. };
  4024. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4025. {
  4026. .pa_start = 0x4a310000,
  4027. .pa_end = 0x4a3101ff,
  4028. .flags = ADDR_TYPE_RT
  4029. },
  4030. { }
  4031. };
  4032. /* l4_wkup -> gpio1 */
  4033. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4034. .master = &omap44xx_l4_wkup_hwmod,
  4035. .slave = &omap44xx_gpio1_hwmod,
  4036. .clk = "l4_wkup_clk_mux_ck",
  4037. .addr = omap44xx_gpio1_addrs,
  4038. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4039. };
  4040. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4041. {
  4042. .pa_start = 0x48055000,
  4043. .pa_end = 0x480551ff,
  4044. .flags = ADDR_TYPE_RT
  4045. },
  4046. { }
  4047. };
  4048. /* l4_per -> gpio2 */
  4049. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4050. .master = &omap44xx_l4_per_hwmod,
  4051. .slave = &omap44xx_gpio2_hwmod,
  4052. .clk = "l4_div_ck",
  4053. .addr = omap44xx_gpio2_addrs,
  4054. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4055. };
  4056. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4057. {
  4058. .pa_start = 0x48057000,
  4059. .pa_end = 0x480571ff,
  4060. .flags = ADDR_TYPE_RT
  4061. },
  4062. { }
  4063. };
  4064. /* l4_per -> gpio3 */
  4065. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4066. .master = &omap44xx_l4_per_hwmod,
  4067. .slave = &omap44xx_gpio3_hwmod,
  4068. .clk = "l4_div_ck",
  4069. .addr = omap44xx_gpio3_addrs,
  4070. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4071. };
  4072. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4073. {
  4074. .pa_start = 0x48059000,
  4075. .pa_end = 0x480591ff,
  4076. .flags = ADDR_TYPE_RT
  4077. },
  4078. { }
  4079. };
  4080. /* l4_per -> gpio4 */
  4081. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4082. .master = &omap44xx_l4_per_hwmod,
  4083. .slave = &omap44xx_gpio4_hwmod,
  4084. .clk = "l4_div_ck",
  4085. .addr = omap44xx_gpio4_addrs,
  4086. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4087. };
  4088. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4089. {
  4090. .pa_start = 0x4805b000,
  4091. .pa_end = 0x4805b1ff,
  4092. .flags = ADDR_TYPE_RT
  4093. },
  4094. { }
  4095. };
  4096. /* l4_per -> gpio5 */
  4097. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4098. .master = &omap44xx_l4_per_hwmod,
  4099. .slave = &omap44xx_gpio5_hwmod,
  4100. .clk = "l4_div_ck",
  4101. .addr = omap44xx_gpio5_addrs,
  4102. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4103. };
  4104. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4105. {
  4106. .pa_start = 0x4805d000,
  4107. .pa_end = 0x4805d1ff,
  4108. .flags = ADDR_TYPE_RT
  4109. },
  4110. { }
  4111. };
  4112. /* l4_per -> gpio6 */
  4113. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4114. .master = &omap44xx_l4_per_hwmod,
  4115. .slave = &omap44xx_gpio6_hwmod,
  4116. .clk = "l4_div_ck",
  4117. .addr = omap44xx_gpio6_addrs,
  4118. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4119. };
  4120. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4121. {
  4122. .pa_start = 0x50000000,
  4123. .pa_end = 0x500003ff,
  4124. .flags = ADDR_TYPE_RT
  4125. },
  4126. { }
  4127. };
  4128. /* l3_main_2 -> gpmc */
  4129. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4130. .master = &omap44xx_l3_main_2_hwmod,
  4131. .slave = &omap44xx_gpmc_hwmod,
  4132. .clk = "l3_div_ck",
  4133. .addr = omap44xx_gpmc_addrs,
  4134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4135. };
  4136. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4137. {
  4138. .pa_start = 0x56000000,
  4139. .pa_end = 0x5600ffff,
  4140. .flags = ADDR_TYPE_RT
  4141. },
  4142. { }
  4143. };
  4144. /* l3_main_2 -> gpu */
  4145. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4146. .master = &omap44xx_l3_main_2_hwmod,
  4147. .slave = &omap44xx_gpu_hwmod,
  4148. .clk = "l3_div_ck",
  4149. .addr = omap44xx_gpu_addrs,
  4150. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4151. };
  4152. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4153. {
  4154. .pa_start = 0x480b2000,
  4155. .pa_end = 0x480b201f,
  4156. .flags = ADDR_TYPE_RT
  4157. },
  4158. { }
  4159. };
  4160. /* l4_per -> hdq1w */
  4161. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4162. .master = &omap44xx_l4_per_hwmod,
  4163. .slave = &omap44xx_hdq1w_hwmod,
  4164. .clk = "l4_div_ck",
  4165. .addr = omap44xx_hdq1w_addrs,
  4166. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4167. };
  4168. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4169. {
  4170. .pa_start = 0x4a058000,
  4171. .pa_end = 0x4a05bfff,
  4172. .flags = ADDR_TYPE_RT
  4173. },
  4174. { }
  4175. };
  4176. /* l4_cfg -> hsi */
  4177. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4178. .master = &omap44xx_l4_cfg_hwmod,
  4179. .slave = &omap44xx_hsi_hwmod,
  4180. .clk = "l4_div_ck",
  4181. .addr = omap44xx_hsi_addrs,
  4182. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4183. };
  4184. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4185. {
  4186. .pa_start = 0x48070000,
  4187. .pa_end = 0x480700ff,
  4188. .flags = ADDR_TYPE_RT
  4189. },
  4190. { }
  4191. };
  4192. /* l4_per -> i2c1 */
  4193. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4194. .master = &omap44xx_l4_per_hwmod,
  4195. .slave = &omap44xx_i2c1_hwmod,
  4196. .clk = "l4_div_ck",
  4197. .addr = omap44xx_i2c1_addrs,
  4198. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4199. };
  4200. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4201. {
  4202. .pa_start = 0x48072000,
  4203. .pa_end = 0x480720ff,
  4204. .flags = ADDR_TYPE_RT
  4205. },
  4206. { }
  4207. };
  4208. /* l4_per -> i2c2 */
  4209. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4210. .master = &omap44xx_l4_per_hwmod,
  4211. .slave = &omap44xx_i2c2_hwmod,
  4212. .clk = "l4_div_ck",
  4213. .addr = omap44xx_i2c2_addrs,
  4214. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4215. };
  4216. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4217. {
  4218. .pa_start = 0x48060000,
  4219. .pa_end = 0x480600ff,
  4220. .flags = ADDR_TYPE_RT
  4221. },
  4222. { }
  4223. };
  4224. /* l4_per -> i2c3 */
  4225. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4226. .master = &omap44xx_l4_per_hwmod,
  4227. .slave = &omap44xx_i2c3_hwmod,
  4228. .clk = "l4_div_ck",
  4229. .addr = omap44xx_i2c3_addrs,
  4230. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4231. };
  4232. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4233. {
  4234. .pa_start = 0x48350000,
  4235. .pa_end = 0x483500ff,
  4236. .flags = ADDR_TYPE_RT
  4237. },
  4238. { }
  4239. };
  4240. /* l4_per -> i2c4 */
  4241. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4242. .master = &omap44xx_l4_per_hwmod,
  4243. .slave = &omap44xx_i2c4_hwmod,
  4244. .clk = "l4_div_ck",
  4245. .addr = omap44xx_i2c4_addrs,
  4246. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4247. };
  4248. /* l3_main_2 -> ipu */
  4249. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4250. .master = &omap44xx_l3_main_2_hwmod,
  4251. .slave = &omap44xx_ipu_hwmod,
  4252. .clk = "l3_div_ck",
  4253. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4254. };
  4255. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4256. {
  4257. .pa_start = 0x52000000,
  4258. .pa_end = 0x520000ff,
  4259. .flags = ADDR_TYPE_RT
  4260. },
  4261. { }
  4262. };
  4263. /* l3_main_2 -> iss */
  4264. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4265. .master = &omap44xx_l3_main_2_hwmod,
  4266. .slave = &omap44xx_iss_hwmod,
  4267. .clk = "l3_div_ck",
  4268. .addr = omap44xx_iss_addrs,
  4269. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4270. };
  4271. /* iva -> sl2if */
  4272. static struct omap_hwmod_ocp_if omap44xx_iva__sl2if = {
  4273. .master = &omap44xx_iva_hwmod,
  4274. .slave = &omap44xx_sl2if_hwmod,
  4275. .clk = "dpll_iva_m5x2_ck",
  4276. .user = OCP_USER_IVA,
  4277. };
  4278. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4279. {
  4280. .pa_start = 0x5a000000,
  4281. .pa_end = 0x5a07ffff,
  4282. .flags = ADDR_TYPE_RT
  4283. },
  4284. { }
  4285. };
  4286. /* l3_main_2 -> iva */
  4287. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4288. .master = &omap44xx_l3_main_2_hwmod,
  4289. .slave = &omap44xx_iva_hwmod,
  4290. .clk = "l3_div_ck",
  4291. .addr = omap44xx_iva_addrs,
  4292. .user = OCP_USER_MPU,
  4293. };
  4294. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4295. {
  4296. .pa_start = 0x4a31c000,
  4297. .pa_end = 0x4a31c07f,
  4298. .flags = ADDR_TYPE_RT
  4299. },
  4300. { }
  4301. };
  4302. /* l4_wkup -> kbd */
  4303. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4304. .master = &omap44xx_l4_wkup_hwmod,
  4305. .slave = &omap44xx_kbd_hwmod,
  4306. .clk = "l4_wkup_clk_mux_ck",
  4307. .addr = omap44xx_kbd_addrs,
  4308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4309. };
  4310. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4311. {
  4312. .pa_start = 0x4a0f4000,
  4313. .pa_end = 0x4a0f41ff,
  4314. .flags = ADDR_TYPE_RT
  4315. },
  4316. { }
  4317. };
  4318. /* l4_cfg -> mailbox */
  4319. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4320. .master = &omap44xx_l4_cfg_hwmod,
  4321. .slave = &omap44xx_mailbox_hwmod,
  4322. .clk = "l4_div_ck",
  4323. .addr = omap44xx_mailbox_addrs,
  4324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4325. };
  4326. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4327. {
  4328. .pa_start = 0x40128000,
  4329. .pa_end = 0x401283ff,
  4330. .flags = ADDR_TYPE_RT
  4331. },
  4332. { }
  4333. };
  4334. /* l4_abe -> mcasp */
  4335. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4336. .master = &omap44xx_l4_abe_hwmod,
  4337. .slave = &omap44xx_mcasp_hwmod,
  4338. .clk = "ocp_abe_iclk",
  4339. .addr = omap44xx_mcasp_addrs,
  4340. .user = OCP_USER_MPU,
  4341. };
  4342. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4343. {
  4344. .pa_start = 0x49028000,
  4345. .pa_end = 0x490283ff,
  4346. .flags = ADDR_TYPE_RT
  4347. },
  4348. { }
  4349. };
  4350. /* l4_abe -> mcasp (dma) */
  4351. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4352. .master = &omap44xx_l4_abe_hwmod,
  4353. .slave = &omap44xx_mcasp_hwmod,
  4354. .clk = "ocp_abe_iclk",
  4355. .addr = omap44xx_mcasp_dma_addrs,
  4356. .user = OCP_USER_SDMA,
  4357. };
  4358. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4359. {
  4360. .name = "mpu",
  4361. .pa_start = 0x40122000,
  4362. .pa_end = 0x401220ff,
  4363. .flags = ADDR_TYPE_RT
  4364. },
  4365. { }
  4366. };
  4367. /* l4_abe -> mcbsp1 */
  4368. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4369. .master = &omap44xx_l4_abe_hwmod,
  4370. .slave = &omap44xx_mcbsp1_hwmod,
  4371. .clk = "ocp_abe_iclk",
  4372. .addr = omap44xx_mcbsp1_addrs,
  4373. .user = OCP_USER_MPU,
  4374. };
  4375. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4376. {
  4377. .name = "dma",
  4378. .pa_start = 0x49022000,
  4379. .pa_end = 0x490220ff,
  4380. .flags = ADDR_TYPE_RT
  4381. },
  4382. { }
  4383. };
  4384. /* l4_abe -> mcbsp1 (dma) */
  4385. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4386. .master = &omap44xx_l4_abe_hwmod,
  4387. .slave = &omap44xx_mcbsp1_hwmod,
  4388. .clk = "ocp_abe_iclk",
  4389. .addr = omap44xx_mcbsp1_dma_addrs,
  4390. .user = OCP_USER_SDMA,
  4391. };
  4392. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4393. {
  4394. .name = "mpu",
  4395. .pa_start = 0x40124000,
  4396. .pa_end = 0x401240ff,
  4397. .flags = ADDR_TYPE_RT
  4398. },
  4399. { }
  4400. };
  4401. /* l4_abe -> mcbsp2 */
  4402. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4403. .master = &omap44xx_l4_abe_hwmod,
  4404. .slave = &omap44xx_mcbsp2_hwmod,
  4405. .clk = "ocp_abe_iclk",
  4406. .addr = omap44xx_mcbsp2_addrs,
  4407. .user = OCP_USER_MPU,
  4408. };
  4409. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4410. {
  4411. .name = "dma",
  4412. .pa_start = 0x49024000,
  4413. .pa_end = 0x490240ff,
  4414. .flags = ADDR_TYPE_RT
  4415. },
  4416. { }
  4417. };
  4418. /* l4_abe -> mcbsp2 (dma) */
  4419. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4420. .master = &omap44xx_l4_abe_hwmod,
  4421. .slave = &omap44xx_mcbsp2_hwmod,
  4422. .clk = "ocp_abe_iclk",
  4423. .addr = omap44xx_mcbsp2_dma_addrs,
  4424. .user = OCP_USER_SDMA,
  4425. };
  4426. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4427. {
  4428. .name = "mpu",
  4429. .pa_start = 0x40126000,
  4430. .pa_end = 0x401260ff,
  4431. .flags = ADDR_TYPE_RT
  4432. },
  4433. { }
  4434. };
  4435. /* l4_abe -> mcbsp3 */
  4436. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4437. .master = &omap44xx_l4_abe_hwmod,
  4438. .slave = &omap44xx_mcbsp3_hwmod,
  4439. .clk = "ocp_abe_iclk",
  4440. .addr = omap44xx_mcbsp3_addrs,
  4441. .user = OCP_USER_MPU,
  4442. };
  4443. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4444. {
  4445. .name = "dma",
  4446. .pa_start = 0x49026000,
  4447. .pa_end = 0x490260ff,
  4448. .flags = ADDR_TYPE_RT
  4449. },
  4450. { }
  4451. };
  4452. /* l4_abe -> mcbsp3 (dma) */
  4453. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4454. .master = &omap44xx_l4_abe_hwmod,
  4455. .slave = &omap44xx_mcbsp3_hwmod,
  4456. .clk = "ocp_abe_iclk",
  4457. .addr = omap44xx_mcbsp3_dma_addrs,
  4458. .user = OCP_USER_SDMA,
  4459. };
  4460. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4461. {
  4462. .pa_start = 0x48096000,
  4463. .pa_end = 0x480960ff,
  4464. .flags = ADDR_TYPE_RT
  4465. },
  4466. { }
  4467. };
  4468. /* l4_per -> mcbsp4 */
  4469. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4470. .master = &omap44xx_l4_per_hwmod,
  4471. .slave = &omap44xx_mcbsp4_hwmod,
  4472. .clk = "l4_div_ck",
  4473. .addr = omap44xx_mcbsp4_addrs,
  4474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4475. };
  4476. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4477. {
  4478. .pa_start = 0x40132000,
  4479. .pa_end = 0x4013207f,
  4480. .flags = ADDR_TYPE_RT
  4481. },
  4482. { }
  4483. };
  4484. /* l4_abe -> mcpdm */
  4485. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4486. .master = &omap44xx_l4_abe_hwmod,
  4487. .slave = &omap44xx_mcpdm_hwmod,
  4488. .clk = "ocp_abe_iclk",
  4489. .addr = omap44xx_mcpdm_addrs,
  4490. .user = OCP_USER_MPU,
  4491. };
  4492. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4493. {
  4494. .pa_start = 0x49032000,
  4495. .pa_end = 0x4903207f,
  4496. .flags = ADDR_TYPE_RT
  4497. },
  4498. { }
  4499. };
  4500. /* l4_abe -> mcpdm (dma) */
  4501. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4502. .master = &omap44xx_l4_abe_hwmod,
  4503. .slave = &omap44xx_mcpdm_hwmod,
  4504. .clk = "ocp_abe_iclk",
  4505. .addr = omap44xx_mcpdm_dma_addrs,
  4506. .user = OCP_USER_SDMA,
  4507. };
  4508. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4509. {
  4510. .pa_start = 0x48098000,
  4511. .pa_end = 0x480981ff,
  4512. .flags = ADDR_TYPE_RT
  4513. },
  4514. { }
  4515. };
  4516. /* l4_per -> mcspi1 */
  4517. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4518. .master = &omap44xx_l4_per_hwmod,
  4519. .slave = &omap44xx_mcspi1_hwmod,
  4520. .clk = "l4_div_ck",
  4521. .addr = omap44xx_mcspi1_addrs,
  4522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4523. };
  4524. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4525. {
  4526. .pa_start = 0x4809a000,
  4527. .pa_end = 0x4809a1ff,
  4528. .flags = ADDR_TYPE_RT
  4529. },
  4530. { }
  4531. };
  4532. /* l4_per -> mcspi2 */
  4533. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4534. .master = &omap44xx_l4_per_hwmod,
  4535. .slave = &omap44xx_mcspi2_hwmod,
  4536. .clk = "l4_div_ck",
  4537. .addr = omap44xx_mcspi2_addrs,
  4538. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4539. };
  4540. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4541. {
  4542. .pa_start = 0x480b8000,
  4543. .pa_end = 0x480b81ff,
  4544. .flags = ADDR_TYPE_RT
  4545. },
  4546. { }
  4547. };
  4548. /* l4_per -> mcspi3 */
  4549. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4550. .master = &omap44xx_l4_per_hwmod,
  4551. .slave = &omap44xx_mcspi3_hwmod,
  4552. .clk = "l4_div_ck",
  4553. .addr = omap44xx_mcspi3_addrs,
  4554. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4555. };
  4556. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4557. {
  4558. .pa_start = 0x480ba000,
  4559. .pa_end = 0x480ba1ff,
  4560. .flags = ADDR_TYPE_RT
  4561. },
  4562. { }
  4563. };
  4564. /* l4_per -> mcspi4 */
  4565. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4566. .master = &omap44xx_l4_per_hwmod,
  4567. .slave = &omap44xx_mcspi4_hwmod,
  4568. .clk = "l4_div_ck",
  4569. .addr = omap44xx_mcspi4_addrs,
  4570. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4571. };
  4572. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4573. {
  4574. .pa_start = 0x4809c000,
  4575. .pa_end = 0x4809c3ff,
  4576. .flags = ADDR_TYPE_RT
  4577. },
  4578. { }
  4579. };
  4580. /* l4_per -> mmc1 */
  4581. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4582. .master = &omap44xx_l4_per_hwmod,
  4583. .slave = &omap44xx_mmc1_hwmod,
  4584. .clk = "l4_div_ck",
  4585. .addr = omap44xx_mmc1_addrs,
  4586. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4587. };
  4588. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4589. {
  4590. .pa_start = 0x480b4000,
  4591. .pa_end = 0x480b43ff,
  4592. .flags = ADDR_TYPE_RT
  4593. },
  4594. { }
  4595. };
  4596. /* l4_per -> mmc2 */
  4597. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4598. .master = &omap44xx_l4_per_hwmod,
  4599. .slave = &omap44xx_mmc2_hwmod,
  4600. .clk = "l4_div_ck",
  4601. .addr = omap44xx_mmc2_addrs,
  4602. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4603. };
  4604. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4605. {
  4606. .pa_start = 0x480ad000,
  4607. .pa_end = 0x480ad3ff,
  4608. .flags = ADDR_TYPE_RT
  4609. },
  4610. { }
  4611. };
  4612. /* l4_per -> mmc3 */
  4613. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4614. .master = &omap44xx_l4_per_hwmod,
  4615. .slave = &omap44xx_mmc3_hwmod,
  4616. .clk = "l4_div_ck",
  4617. .addr = omap44xx_mmc3_addrs,
  4618. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4619. };
  4620. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4621. {
  4622. .pa_start = 0x480d1000,
  4623. .pa_end = 0x480d13ff,
  4624. .flags = ADDR_TYPE_RT
  4625. },
  4626. { }
  4627. };
  4628. /* l4_per -> mmc4 */
  4629. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4630. .master = &omap44xx_l4_per_hwmod,
  4631. .slave = &omap44xx_mmc4_hwmod,
  4632. .clk = "l4_div_ck",
  4633. .addr = omap44xx_mmc4_addrs,
  4634. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4635. };
  4636. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4637. {
  4638. .pa_start = 0x480d5000,
  4639. .pa_end = 0x480d53ff,
  4640. .flags = ADDR_TYPE_RT
  4641. },
  4642. { }
  4643. };
  4644. /* l4_per -> mmc5 */
  4645. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4646. .master = &omap44xx_l4_per_hwmod,
  4647. .slave = &omap44xx_mmc5_hwmod,
  4648. .clk = "l4_div_ck",
  4649. .addr = omap44xx_mmc5_addrs,
  4650. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4651. };
  4652. /* l3_main_2 -> ocmc_ram */
  4653. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4654. .master = &omap44xx_l3_main_2_hwmod,
  4655. .slave = &omap44xx_ocmc_ram_hwmod,
  4656. .clk = "l3_div_ck",
  4657. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4658. };
  4659. /* l4_cfg -> ocp2scp_usb_phy */
  4660. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4661. .master = &omap44xx_l4_cfg_hwmod,
  4662. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4663. .clk = "l4_div_ck",
  4664. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4665. };
  4666. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4667. {
  4668. .pa_start = 0x48243000,
  4669. .pa_end = 0x48243fff,
  4670. .flags = ADDR_TYPE_RT
  4671. },
  4672. { }
  4673. };
  4674. /* mpu_private -> prcm_mpu */
  4675. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4676. .master = &omap44xx_mpu_private_hwmod,
  4677. .slave = &omap44xx_prcm_mpu_hwmod,
  4678. .clk = "l3_div_ck",
  4679. .addr = omap44xx_prcm_mpu_addrs,
  4680. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4681. };
  4682. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4683. {
  4684. .pa_start = 0x4a004000,
  4685. .pa_end = 0x4a004fff,
  4686. .flags = ADDR_TYPE_RT
  4687. },
  4688. { }
  4689. };
  4690. /* l4_wkup -> cm_core_aon */
  4691. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4692. .master = &omap44xx_l4_wkup_hwmod,
  4693. .slave = &omap44xx_cm_core_aon_hwmod,
  4694. .clk = "l4_wkup_clk_mux_ck",
  4695. .addr = omap44xx_cm_core_aon_addrs,
  4696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4697. };
  4698. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4699. {
  4700. .pa_start = 0x4a008000,
  4701. .pa_end = 0x4a009fff,
  4702. .flags = ADDR_TYPE_RT
  4703. },
  4704. { }
  4705. };
  4706. /* l4_cfg -> cm_core */
  4707. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4708. .master = &omap44xx_l4_cfg_hwmod,
  4709. .slave = &omap44xx_cm_core_hwmod,
  4710. .clk = "l4_div_ck",
  4711. .addr = omap44xx_cm_core_addrs,
  4712. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4713. };
  4714. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4715. {
  4716. .pa_start = 0x4a306000,
  4717. .pa_end = 0x4a307fff,
  4718. .flags = ADDR_TYPE_RT
  4719. },
  4720. { }
  4721. };
  4722. /* l4_wkup -> prm */
  4723. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4724. .master = &omap44xx_l4_wkup_hwmod,
  4725. .slave = &omap44xx_prm_hwmod,
  4726. .clk = "l4_wkup_clk_mux_ck",
  4727. .addr = omap44xx_prm_addrs,
  4728. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4729. };
  4730. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4731. {
  4732. .pa_start = 0x4a30a000,
  4733. .pa_end = 0x4a30a7ff,
  4734. .flags = ADDR_TYPE_RT
  4735. },
  4736. { }
  4737. };
  4738. /* l4_wkup -> scrm */
  4739. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4740. .master = &omap44xx_l4_wkup_hwmod,
  4741. .slave = &omap44xx_scrm_hwmod,
  4742. .clk = "l4_wkup_clk_mux_ck",
  4743. .addr = omap44xx_scrm_addrs,
  4744. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4745. };
  4746. /* l3_main_2 -> sl2if */
  4747. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sl2if = {
  4748. .master = &omap44xx_l3_main_2_hwmod,
  4749. .slave = &omap44xx_sl2if_hwmod,
  4750. .clk = "l3_div_ck",
  4751. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4752. };
  4753. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4754. {
  4755. .pa_start = 0x4012c000,
  4756. .pa_end = 0x4012c3ff,
  4757. .flags = ADDR_TYPE_RT
  4758. },
  4759. { }
  4760. };
  4761. /* l4_abe -> slimbus1 */
  4762. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4763. .master = &omap44xx_l4_abe_hwmod,
  4764. .slave = &omap44xx_slimbus1_hwmod,
  4765. .clk = "ocp_abe_iclk",
  4766. .addr = omap44xx_slimbus1_addrs,
  4767. .user = OCP_USER_MPU,
  4768. };
  4769. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4770. {
  4771. .pa_start = 0x4902c000,
  4772. .pa_end = 0x4902c3ff,
  4773. .flags = ADDR_TYPE_RT
  4774. },
  4775. { }
  4776. };
  4777. /* l4_abe -> slimbus1 (dma) */
  4778. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4779. .master = &omap44xx_l4_abe_hwmod,
  4780. .slave = &omap44xx_slimbus1_hwmod,
  4781. .clk = "ocp_abe_iclk",
  4782. .addr = omap44xx_slimbus1_dma_addrs,
  4783. .user = OCP_USER_SDMA,
  4784. };
  4785. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4786. {
  4787. .pa_start = 0x48076000,
  4788. .pa_end = 0x480763ff,
  4789. .flags = ADDR_TYPE_RT
  4790. },
  4791. { }
  4792. };
  4793. /* l4_per -> slimbus2 */
  4794. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4795. .master = &omap44xx_l4_per_hwmod,
  4796. .slave = &omap44xx_slimbus2_hwmod,
  4797. .clk = "l4_div_ck",
  4798. .addr = omap44xx_slimbus2_addrs,
  4799. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4800. };
  4801. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4802. {
  4803. .pa_start = 0x4a0dd000,
  4804. .pa_end = 0x4a0dd03f,
  4805. .flags = ADDR_TYPE_RT
  4806. },
  4807. { }
  4808. };
  4809. /* l4_cfg -> smartreflex_core */
  4810. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4811. .master = &omap44xx_l4_cfg_hwmod,
  4812. .slave = &omap44xx_smartreflex_core_hwmod,
  4813. .clk = "l4_div_ck",
  4814. .addr = omap44xx_smartreflex_core_addrs,
  4815. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4816. };
  4817. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4818. {
  4819. .pa_start = 0x4a0db000,
  4820. .pa_end = 0x4a0db03f,
  4821. .flags = ADDR_TYPE_RT
  4822. },
  4823. { }
  4824. };
  4825. /* l4_cfg -> smartreflex_iva */
  4826. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4827. .master = &omap44xx_l4_cfg_hwmod,
  4828. .slave = &omap44xx_smartreflex_iva_hwmod,
  4829. .clk = "l4_div_ck",
  4830. .addr = omap44xx_smartreflex_iva_addrs,
  4831. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4832. };
  4833. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4834. {
  4835. .pa_start = 0x4a0d9000,
  4836. .pa_end = 0x4a0d903f,
  4837. .flags = ADDR_TYPE_RT
  4838. },
  4839. { }
  4840. };
  4841. /* l4_cfg -> smartreflex_mpu */
  4842. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4843. .master = &omap44xx_l4_cfg_hwmod,
  4844. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4845. .clk = "l4_div_ck",
  4846. .addr = omap44xx_smartreflex_mpu_addrs,
  4847. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4848. };
  4849. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4850. {
  4851. .pa_start = 0x4a0f6000,
  4852. .pa_end = 0x4a0f6fff,
  4853. .flags = ADDR_TYPE_RT
  4854. },
  4855. { }
  4856. };
  4857. /* l4_cfg -> spinlock */
  4858. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4859. .master = &omap44xx_l4_cfg_hwmod,
  4860. .slave = &omap44xx_spinlock_hwmod,
  4861. .clk = "l4_div_ck",
  4862. .addr = omap44xx_spinlock_addrs,
  4863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4864. };
  4865. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4866. {
  4867. .pa_start = 0x4a318000,
  4868. .pa_end = 0x4a31807f,
  4869. .flags = ADDR_TYPE_RT
  4870. },
  4871. { }
  4872. };
  4873. /* l4_wkup -> timer1 */
  4874. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4875. .master = &omap44xx_l4_wkup_hwmod,
  4876. .slave = &omap44xx_timer1_hwmod,
  4877. .clk = "l4_wkup_clk_mux_ck",
  4878. .addr = omap44xx_timer1_addrs,
  4879. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4880. };
  4881. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4882. {
  4883. .pa_start = 0x48032000,
  4884. .pa_end = 0x4803207f,
  4885. .flags = ADDR_TYPE_RT
  4886. },
  4887. { }
  4888. };
  4889. /* l4_per -> timer2 */
  4890. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4891. .master = &omap44xx_l4_per_hwmod,
  4892. .slave = &omap44xx_timer2_hwmod,
  4893. .clk = "l4_div_ck",
  4894. .addr = omap44xx_timer2_addrs,
  4895. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4896. };
  4897. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4898. {
  4899. .pa_start = 0x48034000,
  4900. .pa_end = 0x4803407f,
  4901. .flags = ADDR_TYPE_RT
  4902. },
  4903. { }
  4904. };
  4905. /* l4_per -> timer3 */
  4906. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4907. .master = &omap44xx_l4_per_hwmod,
  4908. .slave = &omap44xx_timer3_hwmod,
  4909. .clk = "l4_div_ck",
  4910. .addr = omap44xx_timer3_addrs,
  4911. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4912. };
  4913. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4914. {
  4915. .pa_start = 0x48036000,
  4916. .pa_end = 0x4803607f,
  4917. .flags = ADDR_TYPE_RT
  4918. },
  4919. { }
  4920. };
  4921. /* l4_per -> timer4 */
  4922. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4923. .master = &omap44xx_l4_per_hwmod,
  4924. .slave = &omap44xx_timer4_hwmod,
  4925. .clk = "l4_div_ck",
  4926. .addr = omap44xx_timer4_addrs,
  4927. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4928. };
  4929. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4930. {
  4931. .pa_start = 0x40138000,
  4932. .pa_end = 0x4013807f,
  4933. .flags = ADDR_TYPE_RT
  4934. },
  4935. { }
  4936. };
  4937. /* l4_abe -> timer5 */
  4938. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  4939. .master = &omap44xx_l4_abe_hwmod,
  4940. .slave = &omap44xx_timer5_hwmod,
  4941. .clk = "ocp_abe_iclk",
  4942. .addr = omap44xx_timer5_addrs,
  4943. .user = OCP_USER_MPU,
  4944. };
  4945. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  4946. {
  4947. .pa_start = 0x49038000,
  4948. .pa_end = 0x4903807f,
  4949. .flags = ADDR_TYPE_RT
  4950. },
  4951. { }
  4952. };
  4953. /* l4_abe -> timer5 (dma) */
  4954. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  4955. .master = &omap44xx_l4_abe_hwmod,
  4956. .slave = &omap44xx_timer5_hwmod,
  4957. .clk = "ocp_abe_iclk",
  4958. .addr = omap44xx_timer5_dma_addrs,
  4959. .user = OCP_USER_SDMA,
  4960. };
  4961. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4962. {
  4963. .pa_start = 0x4013a000,
  4964. .pa_end = 0x4013a07f,
  4965. .flags = ADDR_TYPE_RT
  4966. },
  4967. { }
  4968. };
  4969. /* l4_abe -> timer6 */
  4970. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4971. .master = &omap44xx_l4_abe_hwmod,
  4972. .slave = &omap44xx_timer6_hwmod,
  4973. .clk = "ocp_abe_iclk",
  4974. .addr = omap44xx_timer6_addrs,
  4975. .user = OCP_USER_MPU,
  4976. };
  4977. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4978. {
  4979. .pa_start = 0x4903a000,
  4980. .pa_end = 0x4903a07f,
  4981. .flags = ADDR_TYPE_RT
  4982. },
  4983. { }
  4984. };
  4985. /* l4_abe -> timer6 (dma) */
  4986. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4987. .master = &omap44xx_l4_abe_hwmod,
  4988. .slave = &omap44xx_timer6_hwmod,
  4989. .clk = "ocp_abe_iclk",
  4990. .addr = omap44xx_timer6_dma_addrs,
  4991. .user = OCP_USER_SDMA,
  4992. };
  4993. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4994. {
  4995. .pa_start = 0x4013c000,
  4996. .pa_end = 0x4013c07f,
  4997. .flags = ADDR_TYPE_RT
  4998. },
  4999. { }
  5000. };
  5001. /* l4_abe -> timer7 */
  5002. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5003. .master = &omap44xx_l4_abe_hwmod,
  5004. .slave = &omap44xx_timer7_hwmod,
  5005. .clk = "ocp_abe_iclk",
  5006. .addr = omap44xx_timer7_addrs,
  5007. .user = OCP_USER_MPU,
  5008. };
  5009. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5010. {
  5011. .pa_start = 0x4903c000,
  5012. .pa_end = 0x4903c07f,
  5013. .flags = ADDR_TYPE_RT
  5014. },
  5015. { }
  5016. };
  5017. /* l4_abe -> timer7 (dma) */
  5018. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5019. .master = &omap44xx_l4_abe_hwmod,
  5020. .slave = &omap44xx_timer7_hwmod,
  5021. .clk = "ocp_abe_iclk",
  5022. .addr = omap44xx_timer7_dma_addrs,
  5023. .user = OCP_USER_SDMA,
  5024. };
  5025. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5026. {
  5027. .pa_start = 0x4013e000,
  5028. .pa_end = 0x4013e07f,
  5029. .flags = ADDR_TYPE_RT
  5030. },
  5031. { }
  5032. };
  5033. /* l4_abe -> timer8 */
  5034. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5035. .master = &omap44xx_l4_abe_hwmod,
  5036. .slave = &omap44xx_timer8_hwmod,
  5037. .clk = "ocp_abe_iclk",
  5038. .addr = omap44xx_timer8_addrs,
  5039. .user = OCP_USER_MPU,
  5040. };
  5041. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5042. {
  5043. .pa_start = 0x4903e000,
  5044. .pa_end = 0x4903e07f,
  5045. .flags = ADDR_TYPE_RT
  5046. },
  5047. { }
  5048. };
  5049. /* l4_abe -> timer8 (dma) */
  5050. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5051. .master = &omap44xx_l4_abe_hwmod,
  5052. .slave = &omap44xx_timer8_hwmod,
  5053. .clk = "ocp_abe_iclk",
  5054. .addr = omap44xx_timer8_dma_addrs,
  5055. .user = OCP_USER_SDMA,
  5056. };
  5057. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5058. {
  5059. .pa_start = 0x4803e000,
  5060. .pa_end = 0x4803e07f,
  5061. .flags = ADDR_TYPE_RT
  5062. },
  5063. { }
  5064. };
  5065. /* l4_per -> timer9 */
  5066. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5067. .master = &omap44xx_l4_per_hwmod,
  5068. .slave = &omap44xx_timer9_hwmod,
  5069. .clk = "l4_div_ck",
  5070. .addr = omap44xx_timer9_addrs,
  5071. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5072. };
  5073. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5074. {
  5075. .pa_start = 0x48086000,
  5076. .pa_end = 0x4808607f,
  5077. .flags = ADDR_TYPE_RT
  5078. },
  5079. { }
  5080. };
  5081. /* l4_per -> timer10 */
  5082. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5083. .master = &omap44xx_l4_per_hwmod,
  5084. .slave = &omap44xx_timer10_hwmod,
  5085. .clk = "l4_div_ck",
  5086. .addr = omap44xx_timer10_addrs,
  5087. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5088. };
  5089. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5090. {
  5091. .pa_start = 0x48088000,
  5092. .pa_end = 0x4808807f,
  5093. .flags = ADDR_TYPE_RT
  5094. },
  5095. { }
  5096. };
  5097. /* l4_per -> timer11 */
  5098. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5099. .master = &omap44xx_l4_per_hwmod,
  5100. .slave = &omap44xx_timer11_hwmod,
  5101. .clk = "l4_div_ck",
  5102. .addr = omap44xx_timer11_addrs,
  5103. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5104. };
  5105. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5106. {
  5107. .pa_start = 0x4806a000,
  5108. .pa_end = 0x4806a0ff,
  5109. .flags = ADDR_TYPE_RT
  5110. },
  5111. { }
  5112. };
  5113. /* l4_per -> uart1 */
  5114. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5115. .master = &omap44xx_l4_per_hwmod,
  5116. .slave = &omap44xx_uart1_hwmod,
  5117. .clk = "l4_div_ck",
  5118. .addr = omap44xx_uart1_addrs,
  5119. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5120. };
  5121. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5122. {
  5123. .pa_start = 0x4806c000,
  5124. .pa_end = 0x4806c0ff,
  5125. .flags = ADDR_TYPE_RT
  5126. },
  5127. { }
  5128. };
  5129. /* l4_per -> uart2 */
  5130. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5131. .master = &omap44xx_l4_per_hwmod,
  5132. .slave = &omap44xx_uart2_hwmod,
  5133. .clk = "l4_div_ck",
  5134. .addr = omap44xx_uart2_addrs,
  5135. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5136. };
  5137. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5138. {
  5139. .pa_start = 0x48020000,
  5140. .pa_end = 0x480200ff,
  5141. .flags = ADDR_TYPE_RT
  5142. },
  5143. { }
  5144. };
  5145. /* l4_per -> uart3 */
  5146. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5147. .master = &omap44xx_l4_per_hwmod,
  5148. .slave = &omap44xx_uart3_hwmod,
  5149. .clk = "l4_div_ck",
  5150. .addr = omap44xx_uart3_addrs,
  5151. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5152. };
  5153. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5154. {
  5155. .pa_start = 0x4806e000,
  5156. .pa_end = 0x4806e0ff,
  5157. .flags = ADDR_TYPE_RT
  5158. },
  5159. { }
  5160. };
  5161. /* l4_per -> uart4 */
  5162. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5163. .master = &omap44xx_l4_per_hwmod,
  5164. .slave = &omap44xx_uart4_hwmod,
  5165. .clk = "l4_div_ck",
  5166. .addr = omap44xx_uart4_addrs,
  5167. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5168. };
  5169. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5170. {
  5171. .pa_start = 0x4a0a9000,
  5172. .pa_end = 0x4a0a93ff,
  5173. .flags = ADDR_TYPE_RT
  5174. },
  5175. { }
  5176. };
  5177. /* l4_cfg -> usb_host_fs */
  5178. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_fs = {
  5179. .master = &omap44xx_l4_cfg_hwmod,
  5180. .slave = &omap44xx_usb_host_fs_hwmod,
  5181. .clk = "l4_div_ck",
  5182. .addr = omap44xx_usb_host_fs_addrs,
  5183. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5184. };
  5185. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5186. {
  5187. .name = "uhh",
  5188. .pa_start = 0x4a064000,
  5189. .pa_end = 0x4a0647ff,
  5190. .flags = ADDR_TYPE_RT
  5191. },
  5192. {
  5193. .name = "ohci",
  5194. .pa_start = 0x4a064800,
  5195. .pa_end = 0x4a064bff,
  5196. },
  5197. {
  5198. .name = "ehci",
  5199. .pa_start = 0x4a064c00,
  5200. .pa_end = 0x4a064fff,
  5201. },
  5202. {}
  5203. };
  5204. /* l4_cfg -> usb_host_hs */
  5205. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5206. .master = &omap44xx_l4_cfg_hwmod,
  5207. .slave = &omap44xx_usb_host_hs_hwmod,
  5208. .clk = "l4_div_ck",
  5209. .addr = omap44xx_usb_host_hs_addrs,
  5210. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5211. };
  5212. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5213. {
  5214. .pa_start = 0x4a0ab000,
  5215. .pa_end = 0x4a0ab003,
  5216. .flags = ADDR_TYPE_RT
  5217. },
  5218. { }
  5219. };
  5220. /* l4_cfg -> usb_otg_hs */
  5221. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5222. .master = &omap44xx_l4_cfg_hwmod,
  5223. .slave = &omap44xx_usb_otg_hs_hwmod,
  5224. .clk = "l4_div_ck",
  5225. .addr = omap44xx_usb_otg_hs_addrs,
  5226. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5227. };
  5228. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5229. {
  5230. .name = "tll",
  5231. .pa_start = 0x4a062000,
  5232. .pa_end = 0x4a063fff,
  5233. .flags = ADDR_TYPE_RT
  5234. },
  5235. {}
  5236. };
  5237. /* l4_cfg -> usb_tll_hs */
  5238. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5239. .master = &omap44xx_l4_cfg_hwmod,
  5240. .slave = &omap44xx_usb_tll_hs_hwmod,
  5241. .clk = "l4_div_ck",
  5242. .addr = omap44xx_usb_tll_hs_addrs,
  5243. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5244. };
  5245. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5246. {
  5247. .pa_start = 0x4a314000,
  5248. .pa_end = 0x4a31407f,
  5249. .flags = ADDR_TYPE_RT
  5250. },
  5251. { }
  5252. };
  5253. /* l4_wkup -> wd_timer2 */
  5254. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5255. .master = &omap44xx_l4_wkup_hwmod,
  5256. .slave = &omap44xx_wd_timer2_hwmod,
  5257. .clk = "l4_wkup_clk_mux_ck",
  5258. .addr = omap44xx_wd_timer2_addrs,
  5259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5260. };
  5261. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5262. {
  5263. .pa_start = 0x40130000,
  5264. .pa_end = 0x4013007f,
  5265. .flags = ADDR_TYPE_RT
  5266. },
  5267. { }
  5268. };
  5269. /* l4_abe -> wd_timer3 */
  5270. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5271. .master = &omap44xx_l4_abe_hwmod,
  5272. .slave = &omap44xx_wd_timer3_hwmod,
  5273. .clk = "ocp_abe_iclk",
  5274. .addr = omap44xx_wd_timer3_addrs,
  5275. .user = OCP_USER_MPU,
  5276. };
  5277. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5278. {
  5279. .pa_start = 0x49030000,
  5280. .pa_end = 0x4903007f,
  5281. .flags = ADDR_TYPE_RT
  5282. },
  5283. { }
  5284. };
  5285. /* l4_abe -> wd_timer3 (dma) */
  5286. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5287. .master = &omap44xx_l4_abe_hwmod,
  5288. .slave = &omap44xx_wd_timer3_hwmod,
  5289. .clk = "ocp_abe_iclk",
  5290. .addr = omap44xx_wd_timer3_dma_addrs,
  5291. .user = OCP_USER_SDMA,
  5292. };
  5293. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5294. &omap44xx_c2c__c2c_target_fw,
  5295. &omap44xx_l4_cfg__c2c_target_fw,
  5296. &omap44xx_l3_main_1__dmm,
  5297. &omap44xx_mpu__dmm,
  5298. &omap44xx_c2c__emif_fw,
  5299. &omap44xx_dmm__emif_fw,
  5300. &omap44xx_l4_cfg__emif_fw,
  5301. &omap44xx_iva__l3_instr,
  5302. &omap44xx_l3_main_3__l3_instr,
  5303. &omap44xx_ocp_wp_noc__l3_instr,
  5304. &omap44xx_dsp__l3_main_1,
  5305. &omap44xx_dss__l3_main_1,
  5306. &omap44xx_l3_main_2__l3_main_1,
  5307. &omap44xx_l4_cfg__l3_main_1,
  5308. &omap44xx_mmc1__l3_main_1,
  5309. &omap44xx_mmc2__l3_main_1,
  5310. &omap44xx_mpu__l3_main_1,
  5311. &omap44xx_c2c_target_fw__l3_main_2,
  5312. &omap44xx_debugss__l3_main_2,
  5313. &omap44xx_dma_system__l3_main_2,
  5314. &omap44xx_fdif__l3_main_2,
  5315. &omap44xx_gpu__l3_main_2,
  5316. &omap44xx_hsi__l3_main_2,
  5317. &omap44xx_ipu__l3_main_2,
  5318. &omap44xx_iss__l3_main_2,
  5319. &omap44xx_iva__l3_main_2,
  5320. &omap44xx_l3_main_1__l3_main_2,
  5321. &omap44xx_l4_cfg__l3_main_2,
  5322. &omap44xx_usb_host_fs__l3_main_2,
  5323. &omap44xx_usb_host_hs__l3_main_2,
  5324. &omap44xx_usb_otg_hs__l3_main_2,
  5325. &omap44xx_l3_main_1__l3_main_3,
  5326. &omap44xx_l3_main_2__l3_main_3,
  5327. &omap44xx_l4_cfg__l3_main_3,
  5328. &omap44xx_aess__l4_abe,
  5329. &omap44xx_dsp__l4_abe,
  5330. &omap44xx_l3_main_1__l4_abe,
  5331. &omap44xx_mpu__l4_abe,
  5332. &omap44xx_l3_main_1__l4_cfg,
  5333. &omap44xx_l3_main_2__l4_per,
  5334. &omap44xx_l4_cfg__l4_wkup,
  5335. &omap44xx_mpu__mpu_private,
  5336. &omap44xx_l4_cfg__ocp_wp_noc,
  5337. &omap44xx_l4_abe__aess,
  5338. &omap44xx_l4_abe__aess_dma,
  5339. &omap44xx_l3_main_2__c2c,
  5340. &omap44xx_l4_wkup__counter_32k,
  5341. &omap44xx_l4_cfg__ctrl_module_core,
  5342. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5343. &omap44xx_l4_wkup__ctrl_module_wkup,
  5344. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5345. &omap44xx_l3_instr__debugss,
  5346. &omap44xx_l4_cfg__dma_system,
  5347. &omap44xx_l4_abe__dmic,
  5348. &omap44xx_l4_abe__dmic_dma,
  5349. &omap44xx_dsp__iva,
  5350. &omap44xx_dsp__sl2if,
  5351. &omap44xx_l4_cfg__dsp,
  5352. &omap44xx_l3_main_2__dss,
  5353. &omap44xx_l4_per__dss,
  5354. &omap44xx_l3_main_2__dss_dispc,
  5355. &omap44xx_l4_per__dss_dispc,
  5356. &omap44xx_l3_main_2__dss_dsi1,
  5357. &omap44xx_l4_per__dss_dsi1,
  5358. &omap44xx_l3_main_2__dss_dsi2,
  5359. &omap44xx_l4_per__dss_dsi2,
  5360. &omap44xx_l3_main_2__dss_hdmi,
  5361. &omap44xx_l4_per__dss_hdmi,
  5362. &omap44xx_l3_main_2__dss_rfbi,
  5363. &omap44xx_l4_per__dss_rfbi,
  5364. &omap44xx_l3_main_2__dss_venc,
  5365. &omap44xx_l4_per__dss_venc,
  5366. &omap44xx_l4_per__elm,
  5367. &omap44xx_emif_fw__emif1,
  5368. &omap44xx_emif_fw__emif2,
  5369. &omap44xx_l4_cfg__fdif,
  5370. &omap44xx_l4_wkup__gpio1,
  5371. &omap44xx_l4_per__gpio2,
  5372. &omap44xx_l4_per__gpio3,
  5373. &omap44xx_l4_per__gpio4,
  5374. &omap44xx_l4_per__gpio5,
  5375. &omap44xx_l4_per__gpio6,
  5376. &omap44xx_l3_main_2__gpmc,
  5377. &omap44xx_l3_main_2__gpu,
  5378. &omap44xx_l4_per__hdq1w,
  5379. &omap44xx_l4_cfg__hsi,
  5380. &omap44xx_l4_per__i2c1,
  5381. &omap44xx_l4_per__i2c2,
  5382. &omap44xx_l4_per__i2c3,
  5383. &omap44xx_l4_per__i2c4,
  5384. &omap44xx_l3_main_2__ipu,
  5385. &omap44xx_l3_main_2__iss,
  5386. &omap44xx_iva__sl2if,
  5387. &omap44xx_l3_main_2__iva,
  5388. &omap44xx_l4_wkup__kbd,
  5389. &omap44xx_l4_cfg__mailbox,
  5390. &omap44xx_l4_abe__mcasp,
  5391. &omap44xx_l4_abe__mcasp_dma,
  5392. &omap44xx_l4_abe__mcbsp1,
  5393. &omap44xx_l4_abe__mcbsp1_dma,
  5394. &omap44xx_l4_abe__mcbsp2,
  5395. &omap44xx_l4_abe__mcbsp2_dma,
  5396. &omap44xx_l4_abe__mcbsp3,
  5397. &omap44xx_l4_abe__mcbsp3_dma,
  5398. &omap44xx_l4_per__mcbsp4,
  5399. &omap44xx_l4_abe__mcpdm,
  5400. &omap44xx_l4_abe__mcpdm_dma,
  5401. &omap44xx_l4_per__mcspi1,
  5402. &omap44xx_l4_per__mcspi2,
  5403. &omap44xx_l4_per__mcspi3,
  5404. &omap44xx_l4_per__mcspi4,
  5405. &omap44xx_l4_per__mmc1,
  5406. &omap44xx_l4_per__mmc2,
  5407. &omap44xx_l4_per__mmc3,
  5408. &omap44xx_l4_per__mmc4,
  5409. &omap44xx_l4_per__mmc5,
  5410. &omap44xx_l3_main_2__ocmc_ram,
  5411. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5412. &omap44xx_mpu_private__prcm_mpu,
  5413. &omap44xx_l4_wkup__cm_core_aon,
  5414. &omap44xx_l4_cfg__cm_core,
  5415. &omap44xx_l4_wkup__prm,
  5416. &omap44xx_l4_wkup__scrm,
  5417. &omap44xx_l3_main_2__sl2if,
  5418. &omap44xx_l4_abe__slimbus1,
  5419. &omap44xx_l4_abe__slimbus1_dma,
  5420. &omap44xx_l4_per__slimbus2,
  5421. &omap44xx_l4_cfg__smartreflex_core,
  5422. &omap44xx_l4_cfg__smartreflex_iva,
  5423. &omap44xx_l4_cfg__smartreflex_mpu,
  5424. &omap44xx_l4_cfg__spinlock,
  5425. &omap44xx_l4_wkup__timer1,
  5426. &omap44xx_l4_per__timer2,
  5427. &omap44xx_l4_per__timer3,
  5428. &omap44xx_l4_per__timer4,
  5429. &omap44xx_l4_abe__timer5,
  5430. &omap44xx_l4_abe__timer5_dma,
  5431. &omap44xx_l4_abe__timer6,
  5432. &omap44xx_l4_abe__timer6_dma,
  5433. &omap44xx_l4_abe__timer7,
  5434. &omap44xx_l4_abe__timer7_dma,
  5435. &omap44xx_l4_abe__timer8,
  5436. &omap44xx_l4_abe__timer8_dma,
  5437. &omap44xx_l4_per__timer9,
  5438. &omap44xx_l4_per__timer10,
  5439. &omap44xx_l4_per__timer11,
  5440. &omap44xx_l4_per__uart1,
  5441. &omap44xx_l4_per__uart2,
  5442. &omap44xx_l4_per__uart3,
  5443. &omap44xx_l4_per__uart4,
  5444. &omap44xx_l4_cfg__usb_host_fs,
  5445. &omap44xx_l4_cfg__usb_host_hs,
  5446. &omap44xx_l4_cfg__usb_otg_hs,
  5447. &omap44xx_l4_cfg__usb_tll_hs,
  5448. &omap44xx_l4_wkup__wd_timer2,
  5449. &omap44xx_l4_abe__wd_timer3,
  5450. &omap44xx_l4_abe__wd_timer3_dma,
  5451. NULL,
  5452. };
  5453. int __init omap44xx_hwmod_init(void)
  5454. {
  5455. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5456. }