intel_display.c 169 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/module.h>
  27. #include <linux/input.h>
  28. #include <linux/i2c.h>
  29. #include <linux/kernel.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "drm_dp_helper.h"
  37. #include "drm_crtc_helper.h"
  38. #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
  39. bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
  40. static void intel_update_watermarks(struct drm_device *dev);
  41. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
  42. typedef struct {
  43. /* given values */
  44. int n;
  45. int m1, m2;
  46. int p1, p2;
  47. /* derived values */
  48. int dot;
  49. int vco;
  50. int m;
  51. int p;
  52. } intel_clock_t;
  53. typedef struct {
  54. int min, max;
  55. } intel_range_t;
  56. typedef struct {
  57. int dot_limit;
  58. int p2_slow, p2_fast;
  59. } intel_p2_t;
  60. #define INTEL_P2_NUM 2
  61. typedef struct intel_limit intel_limit_t;
  62. struct intel_limit {
  63. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  64. intel_p2_t p2;
  65. bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
  66. int, int, intel_clock_t *);
  67. };
  68. #define I8XX_DOT_MIN 25000
  69. #define I8XX_DOT_MAX 350000
  70. #define I8XX_VCO_MIN 930000
  71. #define I8XX_VCO_MAX 1400000
  72. #define I8XX_N_MIN 3
  73. #define I8XX_N_MAX 16
  74. #define I8XX_M_MIN 96
  75. #define I8XX_M_MAX 140
  76. #define I8XX_M1_MIN 18
  77. #define I8XX_M1_MAX 26
  78. #define I8XX_M2_MIN 6
  79. #define I8XX_M2_MAX 16
  80. #define I8XX_P_MIN 4
  81. #define I8XX_P_MAX 128
  82. #define I8XX_P1_MIN 2
  83. #define I8XX_P1_MAX 33
  84. #define I8XX_P1_LVDS_MIN 1
  85. #define I8XX_P1_LVDS_MAX 6
  86. #define I8XX_P2_SLOW 4
  87. #define I8XX_P2_FAST 2
  88. #define I8XX_P2_LVDS_SLOW 14
  89. #define I8XX_P2_LVDS_FAST 7
  90. #define I8XX_P2_SLOW_LIMIT 165000
  91. #define I9XX_DOT_MIN 20000
  92. #define I9XX_DOT_MAX 400000
  93. #define I9XX_VCO_MIN 1400000
  94. #define I9XX_VCO_MAX 2800000
  95. #define PINEVIEW_VCO_MIN 1700000
  96. #define PINEVIEW_VCO_MAX 3500000
  97. #define I9XX_N_MIN 1
  98. #define I9XX_N_MAX 6
  99. /* Pineview's Ncounter is a ring counter */
  100. #define PINEVIEW_N_MIN 3
  101. #define PINEVIEW_N_MAX 6
  102. #define I9XX_M_MIN 70
  103. #define I9XX_M_MAX 120
  104. #define PINEVIEW_M_MIN 2
  105. #define PINEVIEW_M_MAX 256
  106. #define I9XX_M1_MIN 10
  107. #define I9XX_M1_MAX 22
  108. #define I9XX_M2_MIN 5
  109. #define I9XX_M2_MAX 9
  110. /* Pineview M1 is reserved, and must be 0 */
  111. #define PINEVIEW_M1_MIN 0
  112. #define PINEVIEW_M1_MAX 0
  113. #define PINEVIEW_M2_MIN 0
  114. #define PINEVIEW_M2_MAX 254
  115. #define I9XX_P_SDVO_DAC_MIN 5
  116. #define I9XX_P_SDVO_DAC_MAX 80
  117. #define I9XX_P_LVDS_MIN 7
  118. #define I9XX_P_LVDS_MAX 98
  119. #define PINEVIEW_P_LVDS_MIN 7
  120. #define PINEVIEW_P_LVDS_MAX 112
  121. #define I9XX_P1_MIN 1
  122. #define I9XX_P1_MAX 8
  123. #define I9XX_P2_SDVO_DAC_SLOW 10
  124. #define I9XX_P2_SDVO_DAC_FAST 5
  125. #define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
  126. #define I9XX_P2_LVDS_SLOW 14
  127. #define I9XX_P2_LVDS_FAST 7
  128. #define I9XX_P2_LVDS_SLOW_LIMIT 112000
  129. /*The parameter is for SDVO on G4x platform*/
  130. #define G4X_DOT_SDVO_MIN 25000
  131. #define G4X_DOT_SDVO_MAX 270000
  132. #define G4X_VCO_MIN 1750000
  133. #define G4X_VCO_MAX 3500000
  134. #define G4X_N_SDVO_MIN 1
  135. #define G4X_N_SDVO_MAX 4
  136. #define G4X_M_SDVO_MIN 104
  137. #define G4X_M_SDVO_MAX 138
  138. #define G4X_M1_SDVO_MIN 17
  139. #define G4X_M1_SDVO_MAX 23
  140. #define G4X_M2_SDVO_MIN 5
  141. #define G4X_M2_SDVO_MAX 11
  142. #define G4X_P_SDVO_MIN 10
  143. #define G4X_P_SDVO_MAX 30
  144. #define G4X_P1_SDVO_MIN 1
  145. #define G4X_P1_SDVO_MAX 3
  146. #define G4X_P2_SDVO_SLOW 10
  147. #define G4X_P2_SDVO_FAST 10
  148. #define G4X_P2_SDVO_LIMIT 270000
  149. /*The parameter is for HDMI_DAC on G4x platform*/
  150. #define G4X_DOT_HDMI_DAC_MIN 22000
  151. #define G4X_DOT_HDMI_DAC_MAX 400000
  152. #define G4X_N_HDMI_DAC_MIN 1
  153. #define G4X_N_HDMI_DAC_MAX 4
  154. #define G4X_M_HDMI_DAC_MIN 104
  155. #define G4X_M_HDMI_DAC_MAX 138
  156. #define G4X_M1_HDMI_DAC_MIN 16
  157. #define G4X_M1_HDMI_DAC_MAX 23
  158. #define G4X_M2_HDMI_DAC_MIN 5
  159. #define G4X_M2_HDMI_DAC_MAX 11
  160. #define G4X_P_HDMI_DAC_MIN 5
  161. #define G4X_P_HDMI_DAC_MAX 80
  162. #define G4X_P1_HDMI_DAC_MIN 1
  163. #define G4X_P1_HDMI_DAC_MAX 8
  164. #define G4X_P2_HDMI_DAC_SLOW 10
  165. #define G4X_P2_HDMI_DAC_FAST 5
  166. #define G4X_P2_HDMI_DAC_LIMIT 165000
  167. /*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
  168. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
  169. #define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
  170. #define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
  171. #define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
  172. #define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
  173. #define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
  174. #define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
  175. #define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
  176. #define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
  177. #define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
  178. #define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
  179. #define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
  180. #define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
  181. #define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
  182. #define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
  183. #define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
  184. #define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
  185. /*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
  186. #define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
  187. #define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
  188. #define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
  189. #define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
  190. #define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
  191. #define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
  192. #define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
  193. #define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
  194. #define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
  195. #define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
  196. #define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
  197. #define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
  198. #define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
  199. #define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
  200. #define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
  201. #define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
  202. #define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
  203. /*The parameter is for DISPLAY PORT on G4x platform*/
  204. #define G4X_DOT_DISPLAY_PORT_MIN 161670
  205. #define G4X_DOT_DISPLAY_PORT_MAX 227000
  206. #define G4X_N_DISPLAY_PORT_MIN 1
  207. #define G4X_N_DISPLAY_PORT_MAX 2
  208. #define G4X_M_DISPLAY_PORT_MIN 97
  209. #define G4X_M_DISPLAY_PORT_MAX 108
  210. #define G4X_M1_DISPLAY_PORT_MIN 0x10
  211. #define G4X_M1_DISPLAY_PORT_MAX 0x12
  212. #define G4X_M2_DISPLAY_PORT_MIN 0x05
  213. #define G4X_M2_DISPLAY_PORT_MAX 0x06
  214. #define G4X_P_DISPLAY_PORT_MIN 10
  215. #define G4X_P_DISPLAY_PORT_MAX 20
  216. #define G4X_P1_DISPLAY_PORT_MIN 1
  217. #define G4X_P1_DISPLAY_PORT_MAX 2
  218. #define G4X_P2_DISPLAY_PORT_SLOW 10
  219. #define G4X_P2_DISPLAY_PORT_FAST 10
  220. #define G4X_P2_DISPLAY_PORT_LIMIT 0
  221. /* Ironlake / Sandybridge */
  222. /* as we calculate clock using (register_value + 2) for
  223. N/M1/M2, so here the range value for them is (actual_value-2).
  224. */
  225. #define IRONLAKE_DOT_MIN 25000
  226. #define IRONLAKE_DOT_MAX 350000
  227. #define IRONLAKE_VCO_MIN 1760000
  228. #define IRONLAKE_VCO_MAX 3510000
  229. #define IRONLAKE_M1_MIN 12
  230. #define IRONLAKE_M1_MAX 22
  231. #define IRONLAKE_M2_MIN 5
  232. #define IRONLAKE_M2_MAX 9
  233. #define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
  234. /* We have parameter ranges for different type of outputs. */
  235. /* DAC & HDMI Refclk 120Mhz */
  236. #define IRONLAKE_DAC_N_MIN 1
  237. #define IRONLAKE_DAC_N_MAX 5
  238. #define IRONLAKE_DAC_M_MIN 79
  239. #define IRONLAKE_DAC_M_MAX 127
  240. #define IRONLAKE_DAC_P_MIN 5
  241. #define IRONLAKE_DAC_P_MAX 80
  242. #define IRONLAKE_DAC_P1_MIN 1
  243. #define IRONLAKE_DAC_P1_MAX 8
  244. #define IRONLAKE_DAC_P2_SLOW 10
  245. #define IRONLAKE_DAC_P2_FAST 5
  246. /* LVDS single-channel 120Mhz refclk */
  247. #define IRONLAKE_LVDS_S_N_MIN 1
  248. #define IRONLAKE_LVDS_S_N_MAX 3
  249. #define IRONLAKE_LVDS_S_M_MIN 79
  250. #define IRONLAKE_LVDS_S_M_MAX 118
  251. #define IRONLAKE_LVDS_S_P_MIN 28
  252. #define IRONLAKE_LVDS_S_P_MAX 112
  253. #define IRONLAKE_LVDS_S_P1_MIN 2
  254. #define IRONLAKE_LVDS_S_P1_MAX 8
  255. #define IRONLAKE_LVDS_S_P2_SLOW 14
  256. #define IRONLAKE_LVDS_S_P2_FAST 14
  257. /* LVDS dual-channel 120Mhz refclk */
  258. #define IRONLAKE_LVDS_D_N_MIN 1
  259. #define IRONLAKE_LVDS_D_N_MAX 3
  260. #define IRONLAKE_LVDS_D_M_MIN 79
  261. #define IRONLAKE_LVDS_D_M_MAX 127
  262. #define IRONLAKE_LVDS_D_P_MIN 14
  263. #define IRONLAKE_LVDS_D_P_MAX 56
  264. #define IRONLAKE_LVDS_D_P1_MIN 2
  265. #define IRONLAKE_LVDS_D_P1_MAX 8
  266. #define IRONLAKE_LVDS_D_P2_SLOW 7
  267. #define IRONLAKE_LVDS_D_P2_FAST 7
  268. /* LVDS single-channel 100Mhz refclk */
  269. #define IRONLAKE_LVDS_S_SSC_N_MIN 1
  270. #define IRONLAKE_LVDS_S_SSC_N_MAX 2
  271. #define IRONLAKE_LVDS_S_SSC_M_MIN 79
  272. #define IRONLAKE_LVDS_S_SSC_M_MAX 126
  273. #define IRONLAKE_LVDS_S_SSC_P_MIN 28
  274. #define IRONLAKE_LVDS_S_SSC_P_MAX 112
  275. #define IRONLAKE_LVDS_S_SSC_P1_MIN 2
  276. #define IRONLAKE_LVDS_S_SSC_P1_MAX 8
  277. #define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
  278. #define IRONLAKE_LVDS_S_SSC_P2_FAST 14
  279. /* LVDS dual-channel 100Mhz refclk */
  280. #define IRONLAKE_LVDS_D_SSC_N_MIN 1
  281. #define IRONLAKE_LVDS_D_SSC_N_MAX 3
  282. #define IRONLAKE_LVDS_D_SSC_M_MIN 79
  283. #define IRONLAKE_LVDS_D_SSC_M_MAX 126
  284. #define IRONLAKE_LVDS_D_SSC_P_MIN 14
  285. #define IRONLAKE_LVDS_D_SSC_P_MAX 42
  286. #define IRONLAKE_LVDS_D_SSC_P1_MIN 2
  287. #define IRONLAKE_LVDS_D_SSC_P1_MAX 6
  288. #define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
  289. #define IRONLAKE_LVDS_D_SSC_P2_FAST 7
  290. /* DisplayPort */
  291. #define IRONLAKE_DP_N_MIN 1
  292. #define IRONLAKE_DP_N_MAX 2
  293. #define IRONLAKE_DP_M_MIN 81
  294. #define IRONLAKE_DP_M_MAX 90
  295. #define IRONLAKE_DP_P_MIN 10
  296. #define IRONLAKE_DP_P_MAX 20
  297. #define IRONLAKE_DP_P2_FAST 10
  298. #define IRONLAKE_DP_P2_SLOW 10
  299. #define IRONLAKE_DP_P2_LIMIT 0
  300. #define IRONLAKE_DP_P1_MIN 1
  301. #define IRONLAKE_DP_P1_MAX 2
  302. /* FDI */
  303. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  304. static bool
  305. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  306. int target, int refclk, intel_clock_t *best_clock);
  307. static bool
  308. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  309. int target, int refclk, intel_clock_t *best_clock);
  310. static bool
  311. intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
  312. int target, int refclk, intel_clock_t *best_clock);
  313. static bool
  314. intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
  315. int target, int refclk, intel_clock_t *best_clock);
  316. static const intel_limit_t intel_limits_i8xx_dvo = {
  317. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  318. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  319. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  320. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  321. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  322. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  323. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  324. .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
  325. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  326. .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
  327. .find_pll = intel_find_best_PLL,
  328. };
  329. static const intel_limit_t intel_limits_i8xx_lvds = {
  330. .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
  331. .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
  332. .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
  333. .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
  334. .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
  335. .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
  336. .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
  337. .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
  338. .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
  339. .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
  340. .find_pll = intel_find_best_PLL,
  341. };
  342. static const intel_limit_t intel_limits_i9xx_sdvo = {
  343. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  344. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  345. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  346. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  347. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  348. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  349. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  350. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  351. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  352. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  353. .find_pll = intel_find_best_PLL,
  354. };
  355. static const intel_limit_t intel_limits_i9xx_lvds = {
  356. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  357. .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
  358. .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
  359. .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
  360. .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
  361. .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
  362. .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
  363. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  364. /* The single-channel range is 25-112Mhz, and dual-channel
  365. * is 80-224Mhz. Prefer single channel as much as possible.
  366. */
  367. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  368. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
  369. .find_pll = intel_find_best_PLL,
  370. };
  371. /* below parameter and function is for G4X Chipset Family*/
  372. static const intel_limit_t intel_limits_g4x_sdvo = {
  373. .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
  374. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  375. .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
  376. .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
  377. .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
  378. .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
  379. .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
  380. .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
  381. .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
  382. .p2_slow = G4X_P2_SDVO_SLOW,
  383. .p2_fast = G4X_P2_SDVO_FAST
  384. },
  385. .find_pll = intel_g4x_find_best_PLL,
  386. };
  387. static const intel_limit_t intel_limits_g4x_hdmi = {
  388. .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
  389. .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
  390. .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
  391. .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
  392. .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
  393. .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
  394. .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
  395. .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
  396. .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
  397. .p2_slow = G4X_P2_HDMI_DAC_SLOW,
  398. .p2_fast = G4X_P2_HDMI_DAC_FAST
  399. },
  400. .find_pll = intel_g4x_find_best_PLL,
  401. };
  402. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  403. .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
  404. .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
  405. .vco = { .min = G4X_VCO_MIN,
  406. .max = G4X_VCO_MAX },
  407. .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
  408. .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
  409. .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
  410. .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
  411. .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
  412. .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
  413. .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
  414. .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
  415. .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
  416. .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
  417. .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
  418. .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
  419. .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
  420. .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
  421. .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
  422. },
  423. .find_pll = intel_g4x_find_best_PLL,
  424. };
  425. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  426. .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
  427. .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
  428. .vco = { .min = G4X_VCO_MIN,
  429. .max = G4X_VCO_MAX },
  430. .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
  431. .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
  432. .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
  433. .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
  434. .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
  435. .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
  436. .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
  437. .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
  438. .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
  439. .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
  440. .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
  441. .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
  442. .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
  443. .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
  444. .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
  445. },
  446. .find_pll = intel_g4x_find_best_PLL,
  447. };
  448. static const intel_limit_t intel_limits_g4x_display_port = {
  449. .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
  450. .max = G4X_DOT_DISPLAY_PORT_MAX },
  451. .vco = { .min = G4X_VCO_MIN,
  452. .max = G4X_VCO_MAX},
  453. .n = { .min = G4X_N_DISPLAY_PORT_MIN,
  454. .max = G4X_N_DISPLAY_PORT_MAX },
  455. .m = { .min = G4X_M_DISPLAY_PORT_MIN,
  456. .max = G4X_M_DISPLAY_PORT_MAX },
  457. .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
  458. .max = G4X_M1_DISPLAY_PORT_MAX },
  459. .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
  460. .max = G4X_M2_DISPLAY_PORT_MAX },
  461. .p = { .min = G4X_P_DISPLAY_PORT_MIN,
  462. .max = G4X_P_DISPLAY_PORT_MAX },
  463. .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
  464. .max = G4X_P1_DISPLAY_PORT_MAX},
  465. .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
  466. .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
  467. .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
  468. .find_pll = intel_find_pll_g4x_dp,
  469. };
  470. static const intel_limit_t intel_limits_pineview_sdvo = {
  471. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
  472. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  473. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  474. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  475. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  476. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  477. .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
  478. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  479. .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
  480. .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
  481. .find_pll = intel_find_best_PLL,
  482. };
  483. static const intel_limit_t intel_limits_pineview_lvds = {
  484. .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
  485. .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
  486. .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
  487. .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
  488. .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
  489. .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
  490. .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
  491. .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
  492. /* Pineview only supports single-channel mode. */
  493. .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
  494. .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
  495. .find_pll = intel_find_best_PLL,
  496. };
  497. static const intel_limit_t intel_limits_ironlake_dac = {
  498. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  499. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  500. .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
  501. .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
  502. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  503. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  504. .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
  505. .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
  506. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  507. .p2_slow = IRONLAKE_DAC_P2_SLOW,
  508. .p2_fast = IRONLAKE_DAC_P2_FAST },
  509. .find_pll = intel_g4x_find_best_PLL,
  510. };
  511. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  512. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  513. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  514. .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
  515. .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
  516. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  517. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  518. .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
  519. .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
  520. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  521. .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
  522. .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
  523. .find_pll = intel_g4x_find_best_PLL,
  524. };
  525. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  526. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  527. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  528. .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
  529. .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
  530. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  531. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  532. .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
  533. .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
  534. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  535. .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
  536. .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
  537. .find_pll = intel_g4x_find_best_PLL,
  538. };
  539. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  540. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  541. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  542. .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
  543. .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
  544. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  545. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  546. .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
  547. .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
  548. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  549. .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
  550. .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
  551. .find_pll = intel_g4x_find_best_PLL,
  552. };
  553. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  554. .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
  555. .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
  556. .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
  557. .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
  558. .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
  559. .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
  560. .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
  561. .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
  562. .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
  563. .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
  564. .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
  565. .find_pll = intel_g4x_find_best_PLL,
  566. };
  567. static const intel_limit_t intel_limits_ironlake_display_port = {
  568. .dot = { .min = IRONLAKE_DOT_MIN,
  569. .max = IRONLAKE_DOT_MAX },
  570. .vco = { .min = IRONLAKE_VCO_MIN,
  571. .max = IRONLAKE_VCO_MAX},
  572. .n = { .min = IRONLAKE_DP_N_MIN,
  573. .max = IRONLAKE_DP_N_MAX },
  574. .m = { .min = IRONLAKE_DP_M_MIN,
  575. .max = IRONLAKE_DP_M_MAX },
  576. .m1 = { .min = IRONLAKE_M1_MIN,
  577. .max = IRONLAKE_M1_MAX },
  578. .m2 = { .min = IRONLAKE_M2_MIN,
  579. .max = IRONLAKE_M2_MAX },
  580. .p = { .min = IRONLAKE_DP_P_MIN,
  581. .max = IRONLAKE_DP_P_MAX },
  582. .p1 = { .min = IRONLAKE_DP_P1_MIN,
  583. .max = IRONLAKE_DP_P1_MAX},
  584. .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
  585. .p2_slow = IRONLAKE_DP_P2_SLOW,
  586. .p2_fast = IRONLAKE_DP_P2_FAST },
  587. .find_pll = intel_find_pll_ironlake_dp,
  588. };
  589. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
  590. {
  591. struct drm_device *dev = crtc->dev;
  592. struct drm_i915_private *dev_priv = dev->dev_private;
  593. const intel_limit_t *limit;
  594. int refclk = 120;
  595. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  596. if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
  597. refclk = 100;
  598. if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
  599. LVDS_CLKB_POWER_UP) {
  600. /* LVDS dual channel */
  601. if (refclk == 100)
  602. limit = &intel_limits_ironlake_dual_lvds_100m;
  603. else
  604. limit = &intel_limits_ironlake_dual_lvds;
  605. } else {
  606. if (refclk == 100)
  607. limit = &intel_limits_ironlake_single_lvds_100m;
  608. else
  609. limit = &intel_limits_ironlake_single_lvds;
  610. }
  611. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  612. HAS_eDP)
  613. limit = &intel_limits_ironlake_display_port;
  614. else
  615. limit = &intel_limits_ironlake_dac;
  616. return limit;
  617. }
  618. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  619. {
  620. struct drm_device *dev = crtc->dev;
  621. struct drm_i915_private *dev_priv = dev->dev_private;
  622. const intel_limit_t *limit;
  623. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  624. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  625. LVDS_CLKB_POWER_UP)
  626. /* LVDS with dual channel */
  627. limit = &intel_limits_g4x_dual_channel_lvds;
  628. else
  629. /* LVDS with dual channel */
  630. limit = &intel_limits_g4x_single_channel_lvds;
  631. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  632. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  633. limit = &intel_limits_g4x_hdmi;
  634. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  635. limit = &intel_limits_g4x_sdvo;
  636. } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  637. limit = &intel_limits_g4x_display_port;
  638. } else /* The option is for other outputs */
  639. limit = &intel_limits_i9xx_sdvo;
  640. return limit;
  641. }
  642. static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
  643. {
  644. struct drm_device *dev = crtc->dev;
  645. const intel_limit_t *limit;
  646. if (HAS_PCH_SPLIT(dev))
  647. limit = intel_ironlake_limit(crtc);
  648. else if (IS_G4X(dev)) {
  649. limit = intel_g4x_limit(crtc);
  650. } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
  651. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  652. limit = &intel_limits_i9xx_lvds;
  653. else
  654. limit = &intel_limits_i9xx_sdvo;
  655. } else if (IS_PINEVIEW(dev)) {
  656. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  657. limit = &intel_limits_pineview_lvds;
  658. else
  659. limit = &intel_limits_pineview_sdvo;
  660. } else {
  661. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  662. limit = &intel_limits_i8xx_lvds;
  663. else
  664. limit = &intel_limits_i8xx_dvo;
  665. }
  666. return limit;
  667. }
  668. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  669. static void pineview_clock(int refclk, intel_clock_t *clock)
  670. {
  671. clock->m = clock->m2 + 2;
  672. clock->p = clock->p1 * clock->p2;
  673. clock->vco = refclk * clock->m / clock->n;
  674. clock->dot = clock->vco / clock->p;
  675. }
  676. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  677. {
  678. if (IS_PINEVIEW(dev)) {
  679. pineview_clock(refclk, clock);
  680. return;
  681. }
  682. clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
  683. clock->p = clock->p1 * clock->p2;
  684. clock->vco = refclk * clock->m / (clock->n + 2);
  685. clock->dot = clock->vco / clock->p;
  686. }
  687. /**
  688. * Returns whether any output on the specified pipe is of the specified type
  689. */
  690. bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
  691. {
  692. struct drm_device *dev = crtc->dev;
  693. struct drm_mode_config *mode_config = &dev->mode_config;
  694. struct drm_encoder *l_entry;
  695. list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
  696. if (l_entry && l_entry->crtc == crtc) {
  697. struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
  698. if (intel_encoder->type == type)
  699. return true;
  700. }
  701. }
  702. return false;
  703. }
  704. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  705. /**
  706. * Returns whether the given set of divisors are valid for a given refclk with
  707. * the given connectors.
  708. */
  709. static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
  710. {
  711. const intel_limit_t *limit = intel_limit (crtc);
  712. struct drm_device *dev = crtc->dev;
  713. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  714. INTELPllInvalid ("p1 out of range\n");
  715. if (clock->p < limit->p.min || limit->p.max < clock->p)
  716. INTELPllInvalid ("p out of range\n");
  717. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  718. INTELPllInvalid ("m2 out of range\n");
  719. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  720. INTELPllInvalid ("m1 out of range\n");
  721. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  722. INTELPllInvalid ("m1 <= m2\n");
  723. if (clock->m < limit->m.min || limit->m.max < clock->m)
  724. INTELPllInvalid ("m out of range\n");
  725. if (clock->n < limit->n.min || limit->n.max < clock->n)
  726. INTELPllInvalid ("n out of range\n");
  727. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  728. INTELPllInvalid ("vco out of range\n");
  729. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  730. * connector, etc., rather than just a single range.
  731. */
  732. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  733. INTELPllInvalid ("dot out of range\n");
  734. return true;
  735. }
  736. static bool
  737. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  738. int target, int refclk, intel_clock_t *best_clock)
  739. {
  740. struct drm_device *dev = crtc->dev;
  741. struct drm_i915_private *dev_priv = dev->dev_private;
  742. intel_clock_t clock;
  743. int err = target;
  744. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  745. (I915_READ(LVDS)) != 0) {
  746. /*
  747. * For LVDS, if the panel is on, just rely on its current
  748. * settings for dual-channel. We haven't figured out how to
  749. * reliably set up different single/dual channel state, if we
  750. * even can.
  751. */
  752. if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
  753. LVDS_CLKB_POWER_UP)
  754. clock.p2 = limit->p2.p2_fast;
  755. else
  756. clock.p2 = limit->p2.p2_slow;
  757. } else {
  758. if (target < limit->p2.dot_limit)
  759. clock.p2 = limit->p2.p2_slow;
  760. else
  761. clock.p2 = limit->p2.p2_fast;
  762. }
  763. memset (best_clock, 0, sizeof (*best_clock));
  764. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  765. clock.m1++) {
  766. for (clock.m2 = limit->m2.min;
  767. clock.m2 <= limit->m2.max; clock.m2++) {
  768. /* m1 is always 0 in Pineview */
  769. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  770. break;
  771. for (clock.n = limit->n.min;
  772. clock.n <= limit->n.max; clock.n++) {
  773. for (clock.p1 = limit->p1.min;
  774. clock.p1 <= limit->p1.max; clock.p1++) {
  775. int this_err;
  776. intel_clock(dev, refclk, &clock);
  777. if (!intel_PLL_is_valid(crtc, &clock))
  778. continue;
  779. this_err = abs(clock.dot - target);
  780. if (this_err < err) {
  781. *best_clock = clock;
  782. err = this_err;
  783. }
  784. }
  785. }
  786. }
  787. }
  788. return (err != target);
  789. }
  790. static bool
  791. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  792. int target, int refclk, intel_clock_t *best_clock)
  793. {
  794. struct drm_device *dev = crtc->dev;
  795. struct drm_i915_private *dev_priv = dev->dev_private;
  796. intel_clock_t clock;
  797. int max_n;
  798. bool found;
  799. /* approximately equals target * 0.00488 */
  800. int err_most = (target >> 8) + (target >> 10);
  801. found = false;
  802. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  803. int lvds_reg;
  804. if (HAS_PCH_SPLIT(dev))
  805. lvds_reg = PCH_LVDS;
  806. else
  807. lvds_reg = LVDS;
  808. if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
  809. LVDS_CLKB_POWER_UP)
  810. clock.p2 = limit->p2.p2_fast;
  811. else
  812. clock.p2 = limit->p2.p2_slow;
  813. } else {
  814. if (target < limit->p2.dot_limit)
  815. clock.p2 = limit->p2.p2_slow;
  816. else
  817. clock.p2 = limit->p2.p2_fast;
  818. }
  819. memset(best_clock, 0, sizeof(*best_clock));
  820. max_n = limit->n.max;
  821. /* based on hardware requirement, prefer smaller n to precision */
  822. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  823. /* based on hardware requirement, prefere larger m1,m2 */
  824. for (clock.m1 = limit->m1.max;
  825. clock.m1 >= limit->m1.min; clock.m1--) {
  826. for (clock.m2 = limit->m2.max;
  827. clock.m2 >= limit->m2.min; clock.m2--) {
  828. for (clock.p1 = limit->p1.max;
  829. clock.p1 >= limit->p1.min; clock.p1--) {
  830. int this_err;
  831. intel_clock(dev, refclk, &clock);
  832. if (!intel_PLL_is_valid(crtc, &clock))
  833. continue;
  834. this_err = abs(clock.dot - target) ;
  835. if (this_err < err_most) {
  836. *best_clock = clock;
  837. err_most = this_err;
  838. max_n = clock.n;
  839. found = true;
  840. }
  841. }
  842. }
  843. }
  844. }
  845. return found;
  846. }
  847. static bool
  848. intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  849. int target, int refclk, intel_clock_t *best_clock)
  850. {
  851. struct drm_device *dev = crtc->dev;
  852. intel_clock_t clock;
  853. /* return directly when it is eDP */
  854. if (HAS_eDP)
  855. return true;
  856. if (target < 200000) {
  857. clock.n = 1;
  858. clock.p1 = 2;
  859. clock.p2 = 10;
  860. clock.m1 = 12;
  861. clock.m2 = 9;
  862. } else {
  863. clock.n = 2;
  864. clock.p1 = 1;
  865. clock.p2 = 10;
  866. clock.m1 = 14;
  867. clock.m2 = 8;
  868. }
  869. intel_clock(dev, refclk, &clock);
  870. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  871. return true;
  872. }
  873. /* DisplayPort has only two frequencies, 162MHz and 270MHz */
  874. static bool
  875. intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
  876. int target, int refclk, intel_clock_t *best_clock)
  877. {
  878. intel_clock_t clock;
  879. if (target < 200000) {
  880. clock.p1 = 2;
  881. clock.p2 = 10;
  882. clock.n = 2;
  883. clock.m1 = 23;
  884. clock.m2 = 8;
  885. } else {
  886. clock.p1 = 1;
  887. clock.p2 = 10;
  888. clock.n = 1;
  889. clock.m1 = 14;
  890. clock.m2 = 2;
  891. }
  892. clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
  893. clock.p = (clock.p1 * clock.p2);
  894. clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
  895. clock.vco = 0;
  896. memcpy(best_clock, &clock, sizeof(intel_clock_t));
  897. return true;
  898. }
  899. void
  900. intel_wait_for_vblank(struct drm_device *dev)
  901. {
  902. /* Wait for 20ms, i.e. one cycle at 50hz. */
  903. msleep(20);
  904. }
  905. /* Parameters have changed, update FBC info */
  906. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  907. {
  908. struct drm_device *dev = crtc->dev;
  909. struct drm_i915_private *dev_priv = dev->dev_private;
  910. struct drm_framebuffer *fb = crtc->fb;
  911. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  912. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  913. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  914. int plane, i;
  915. u32 fbc_ctl, fbc_ctl2;
  916. dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  917. if (fb->pitch < dev_priv->cfb_pitch)
  918. dev_priv->cfb_pitch = fb->pitch;
  919. /* FBC_CTL wants 64B units */
  920. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  921. dev_priv->cfb_fence = obj_priv->fence_reg;
  922. dev_priv->cfb_plane = intel_crtc->plane;
  923. plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  924. /* Clear old tags */
  925. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  926. I915_WRITE(FBC_TAG + (i * 4), 0);
  927. /* Set it up... */
  928. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
  929. if (obj_priv->tiling_mode != I915_TILING_NONE)
  930. fbc_ctl2 |= FBC_CTL_CPU_FENCE;
  931. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  932. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  933. /* enable it... */
  934. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  935. if (IS_I945GM(dev))
  936. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  937. fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  938. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  939. if (obj_priv->tiling_mode != I915_TILING_NONE)
  940. fbc_ctl |= dev_priv->cfb_fence;
  941. I915_WRITE(FBC_CONTROL, fbc_ctl);
  942. DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
  943. dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
  944. }
  945. void i8xx_disable_fbc(struct drm_device *dev)
  946. {
  947. struct drm_i915_private *dev_priv = dev->dev_private;
  948. unsigned long timeout = jiffies + msecs_to_jiffies(1);
  949. u32 fbc_ctl;
  950. if (!I915_HAS_FBC(dev))
  951. return;
  952. if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
  953. return; /* Already off, just return */
  954. /* Disable compression */
  955. fbc_ctl = I915_READ(FBC_CONTROL);
  956. fbc_ctl &= ~FBC_CTL_EN;
  957. I915_WRITE(FBC_CONTROL, fbc_ctl);
  958. /* Wait for compressing bit to clear */
  959. while (I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) {
  960. if (time_after(jiffies, timeout)) {
  961. DRM_DEBUG_DRIVER("FBC idle timed out\n");
  962. break;
  963. }
  964. ; /* do nothing */
  965. }
  966. intel_wait_for_vblank(dev);
  967. DRM_DEBUG_KMS("disabled FBC\n");
  968. }
  969. static bool i8xx_fbc_enabled(struct drm_device *dev)
  970. {
  971. struct drm_i915_private *dev_priv = dev->dev_private;
  972. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  973. }
  974. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  975. {
  976. struct drm_device *dev = crtc->dev;
  977. struct drm_i915_private *dev_priv = dev->dev_private;
  978. struct drm_framebuffer *fb = crtc->fb;
  979. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  980. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  981. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  982. int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
  983. DPFC_CTL_PLANEB);
  984. unsigned long stall_watermark = 200;
  985. u32 dpfc_ctl;
  986. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  987. dev_priv->cfb_fence = obj_priv->fence_reg;
  988. dev_priv->cfb_plane = intel_crtc->plane;
  989. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  990. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  991. dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
  992. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  993. } else {
  994. I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  995. }
  996. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  997. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  998. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  999. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1000. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  1001. /* enable it... */
  1002. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  1003. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1004. }
  1005. void g4x_disable_fbc(struct drm_device *dev)
  1006. {
  1007. struct drm_i915_private *dev_priv = dev->dev_private;
  1008. u32 dpfc_ctl;
  1009. /* Disable compression */
  1010. dpfc_ctl = I915_READ(DPFC_CONTROL);
  1011. dpfc_ctl &= ~DPFC_CTL_EN;
  1012. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  1013. intel_wait_for_vblank(dev);
  1014. DRM_DEBUG_KMS("disabled FBC\n");
  1015. }
  1016. static bool g4x_fbc_enabled(struct drm_device *dev)
  1017. {
  1018. struct drm_i915_private *dev_priv = dev->dev_private;
  1019. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  1020. }
  1021. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1022. {
  1023. struct drm_device *dev = crtc->dev;
  1024. struct drm_i915_private *dev_priv = dev->dev_private;
  1025. struct drm_framebuffer *fb = crtc->fb;
  1026. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  1027. struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
  1028. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1029. int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
  1030. DPFC_CTL_PLANEB;
  1031. unsigned long stall_watermark = 200;
  1032. u32 dpfc_ctl;
  1033. dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
  1034. dev_priv->cfb_fence = obj_priv->fence_reg;
  1035. dev_priv->cfb_plane = intel_crtc->plane;
  1036. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1037. dpfc_ctl &= DPFC_RESERVED;
  1038. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  1039. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1040. dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
  1041. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  1042. } else {
  1043. I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
  1044. }
  1045. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1046. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  1047. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  1048. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  1049. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  1050. I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
  1051. /* enable it... */
  1052. I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
  1053. DPFC_CTL_EN);
  1054. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  1055. }
  1056. void ironlake_disable_fbc(struct drm_device *dev)
  1057. {
  1058. struct drm_i915_private *dev_priv = dev->dev_private;
  1059. u32 dpfc_ctl;
  1060. /* Disable compression */
  1061. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  1062. dpfc_ctl &= ~DPFC_CTL_EN;
  1063. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  1064. intel_wait_for_vblank(dev);
  1065. DRM_DEBUG_KMS("disabled FBC\n");
  1066. }
  1067. static bool ironlake_fbc_enabled(struct drm_device *dev)
  1068. {
  1069. struct drm_i915_private *dev_priv = dev->dev_private;
  1070. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  1071. }
  1072. bool intel_fbc_enabled(struct drm_device *dev)
  1073. {
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. if (!dev_priv->display.fbc_enabled)
  1076. return false;
  1077. return dev_priv->display.fbc_enabled(dev);
  1078. }
  1079. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  1080. {
  1081. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  1082. if (!dev_priv->display.enable_fbc)
  1083. return;
  1084. dev_priv->display.enable_fbc(crtc, interval);
  1085. }
  1086. void intel_disable_fbc(struct drm_device *dev)
  1087. {
  1088. struct drm_i915_private *dev_priv = dev->dev_private;
  1089. if (!dev_priv->display.disable_fbc)
  1090. return;
  1091. dev_priv->display.disable_fbc(dev);
  1092. }
  1093. /**
  1094. * intel_update_fbc - enable/disable FBC as needed
  1095. * @crtc: CRTC to point the compressor at
  1096. * @mode: mode in use
  1097. *
  1098. * Set up the framebuffer compression hardware at mode set time. We
  1099. * enable it if possible:
  1100. * - plane A only (on pre-965)
  1101. * - no pixel mulitply/line duplication
  1102. * - no alpha buffer discard
  1103. * - no dual wide
  1104. * - framebuffer <= 2048 in width, 1536 in height
  1105. *
  1106. * We can't assume that any compression will take place (worst case),
  1107. * so the compressed buffer has to be the same size as the uncompressed
  1108. * one. It also must reside (along with the line length buffer) in
  1109. * stolen memory.
  1110. *
  1111. * We need to enable/disable FBC on a global basis.
  1112. */
  1113. static void intel_update_fbc(struct drm_crtc *crtc,
  1114. struct drm_display_mode *mode)
  1115. {
  1116. struct drm_device *dev = crtc->dev;
  1117. struct drm_i915_private *dev_priv = dev->dev_private;
  1118. struct drm_framebuffer *fb = crtc->fb;
  1119. struct intel_framebuffer *intel_fb;
  1120. struct drm_i915_gem_object *obj_priv;
  1121. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1122. int plane = intel_crtc->plane;
  1123. if (!i915_powersave)
  1124. return;
  1125. if (!I915_HAS_FBC(dev))
  1126. return;
  1127. if (!crtc->fb)
  1128. return;
  1129. intel_fb = to_intel_framebuffer(fb);
  1130. obj_priv = to_intel_bo(intel_fb->obj);
  1131. /*
  1132. * If FBC is already on, we just have to verify that we can
  1133. * keep it that way...
  1134. * Need to disable if:
  1135. * - changing FBC params (stride, fence, mode)
  1136. * - new fb is too large to fit in compressed buffer
  1137. * - going to an unsupported config (interlace, pixel multiply, etc.)
  1138. */
  1139. if (intel_fb->obj->size > dev_priv->cfb_size) {
  1140. DRM_DEBUG_KMS("framebuffer too large, disabling "
  1141. "compression\n");
  1142. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1143. goto out_disable;
  1144. }
  1145. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  1146. (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  1147. DRM_DEBUG_KMS("mode incompatible with compression, "
  1148. "disabling\n");
  1149. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  1150. goto out_disable;
  1151. }
  1152. if ((mode->hdisplay > 2048) ||
  1153. (mode->vdisplay > 1536)) {
  1154. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  1155. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  1156. goto out_disable;
  1157. }
  1158. if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
  1159. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  1160. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  1161. goto out_disable;
  1162. }
  1163. if (obj_priv->tiling_mode != I915_TILING_X) {
  1164. DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
  1165. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  1166. goto out_disable;
  1167. }
  1168. if (intel_fbc_enabled(dev)) {
  1169. /* We can re-enable it in this case, but need to update pitch */
  1170. if ((fb->pitch > dev_priv->cfb_pitch) ||
  1171. (obj_priv->fence_reg != dev_priv->cfb_fence) ||
  1172. (plane != dev_priv->cfb_plane))
  1173. intel_disable_fbc(dev);
  1174. }
  1175. /* Now try to turn it back on if possible */
  1176. if (!intel_fbc_enabled(dev))
  1177. intel_enable_fbc(crtc, 500);
  1178. return;
  1179. out_disable:
  1180. /* Multiple disables should be harmless */
  1181. if (intel_fbc_enabled(dev)) {
  1182. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  1183. intel_disable_fbc(dev);
  1184. }
  1185. }
  1186. static int
  1187. intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
  1188. {
  1189. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1190. u32 alignment;
  1191. int ret;
  1192. switch (obj_priv->tiling_mode) {
  1193. case I915_TILING_NONE:
  1194. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1195. alignment = 128 * 1024;
  1196. else if (IS_I965G(dev))
  1197. alignment = 4 * 1024;
  1198. else
  1199. alignment = 64 * 1024;
  1200. break;
  1201. case I915_TILING_X:
  1202. /* pin() will align the object as required by fence */
  1203. alignment = 0;
  1204. break;
  1205. case I915_TILING_Y:
  1206. /* FIXME: Is this true? */
  1207. DRM_ERROR("Y tiled not allowed for scan out buffers\n");
  1208. return -EINVAL;
  1209. default:
  1210. BUG();
  1211. }
  1212. ret = i915_gem_object_pin(obj, alignment);
  1213. if (ret != 0)
  1214. return ret;
  1215. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1216. * fence, whereas 965+ only requires a fence if using
  1217. * framebuffer compression. For simplicity, we always install
  1218. * a fence as the cost is not that onerous.
  1219. */
  1220. if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
  1221. obj_priv->tiling_mode != I915_TILING_NONE) {
  1222. ret = i915_gem_object_get_fence_reg(obj);
  1223. if (ret != 0) {
  1224. i915_gem_object_unpin(obj);
  1225. return ret;
  1226. }
  1227. }
  1228. return 0;
  1229. }
  1230. static int
  1231. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1232. struct drm_framebuffer *old_fb)
  1233. {
  1234. struct drm_device *dev = crtc->dev;
  1235. struct drm_i915_private *dev_priv = dev->dev_private;
  1236. struct drm_i915_master_private *master_priv;
  1237. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1238. struct intel_framebuffer *intel_fb;
  1239. struct drm_i915_gem_object *obj_priv;
  1240. struct drm_gem_object *obj;
  1241. int pipe = intel_crtc->pipe;
  1242. int plane = intel_crtc->plane;
  1243. unsigned long Start, Offset;
  1244. int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
  1245. int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
  1246. int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
  1247. int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
  1248. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1249. u32 dspcntr;
  1250. int ret;
  1251. /* no fb bound */
  1252. if (!crtc->fb) {
  1253. DRM_DEBUG_KMS("No FB bound\n");
  1254. return 0;
  1255. }
  1256. switch (plane) {
  1257. case 0:
  1258. case 1:
  1259. break;
  1260. default:
  1261. DRM_ERROR("Can't update plane %d in SAREA\n", plane);
  1262. return -EINVAL;
  1263. }
  1264. intel_fb = to_intel_framebuffer(crtc->fb);
  1265. obj = intel_fb->obj;
  1266. obj_priv = to_intel_bo(obj);
  1267. mutex_lock(&dev->struct_mutex);
  1268. ret = intel_pin_and_fence_fb_obj(dev, obj);
  1269. if (ret != 0) {
  1270. mutex_unlock(&dev->struct_mutex);
  1271. return ret;
  1272. }
  1273. ret = i915_gem_object_set_to_display_plane(obj);
  1274. if (ret != 0) {
  1275. i915_gem_object_unpin(obj);
  1276. mutex_unlock(&dev->struct_mutex);
  1277. return ret;
  1278. }
  1279. dspcntr = I915_READ(dspcntr_reg);
  1280. /* Mask out pixel format bits in case we change it */
  1281. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1282. switch (crtc->fb->bits_per_pixel) {
  1283. case 8:
  1284. dspcntr |= DISPPLANE_8BPP;
  1285. break;
  1286. case 16:
  1287. if (crtc->fb->depth == 15)
  1288. dspcntr |= DISPPLANE_15_16BPP;
  1289. else
  1290. dspcntr |= DISPPLANE_16BPP;
  1291. break;
  1292. case 24:
  1293. case 32:
  1294. if (crtc->fb->depth == 30)
  1295. dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
  1296. else
  1297. dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
  1298. break;
  1299. default:
  1300. DRM_ERROR("Unknown color depth\n");
  1301. i915_gem_object_unpin(obj);
  1302. mutex_unlock(&dev->struct_mutex);
  1303. return -EINVAL;
  1304. }
  1305. if (IS_I965G(dev)) {
  1306. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1307. dspcntr |= DISPPLANE_TILED;
  1308. else
  1309. dspcntr &= ~DISPPLANE_TILED;
  1310. }
  1311. if (HAS_PCH_SPLIT(dev))
  1312. /* must disable */
  1313. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1314. I915_WRITE(dspcntr_reg, dspcntr);
  1315. Start = obj_priv->gtt_offset;
  1316. Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
  1317. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1318. Start, Offset, x, y, crtc->fb->pitch);
  1319. I915_WRITE(dspstride, crtc->fb->pitch);
  1320. if (IS_I965G(dev)) {
  1321. I915_WRITE(dspbase, Offset);
  1322. I915_READ(dspbase);
  1323. I915_WRITE(dspsurf, Start);
  1324. I915_READ(dspsurf);
  1325. I915_WRITE(dsptileoff, (y << 16) | x);
  1326. } else {
  1327. I915_WRITE(dspbase, Start + Offset);
  1328. I915_READ(dspbase);
  1329. }
  1330. if ((IS_I965G(dev) || plane == 0))
  1331. intel_update_fbc(crtc, &crtc->mode);
  1332. intel_wait_for_vblank(dev);
  1333. if (old_fb) {
  1334. intel_fb = to_intel_framebuffer(old_fb);
  1335. obj_priv = to_intel_bo(intel_fb->obj);
  1336. i915_gem_object_unpin(intel_fb->obj);
  1337. }
  1338. intel_increase_pllclock(crtc, true);
  1339. mutex_unlock(&dev->struct_mutex);
  1340. if (!dev->primary->master)
  1341. return 0;
  1342. master_priv = dev->primary->master->driver_priv;
  1343. if (!master_priv->sarea_priv)
  1344. return 0;
  1345. if (pipe) {
  1346. master_priv->sarea_priv->pipeB_x = x;
  1347. master_priv->sarea_priv->pipeB_y = y;
  1348. } else {
  1349. master_priv->sarea_priv->pipeA_x = x;
  1350. master_priv->sarea_priv->pipeA_y = y;
  1351. }
  1352. return 0;
  1353. }
  1354. /* Disable the VGA plane that we never use */
  1355. static void i915_disable_vga (struct drm_device *dev)
  1356. {
  1357. struct drm_i915_private *dev_priv = dev->dev_private;
  1358. u8 sr1;
  1359. u32 vga_reg;
  1360. if (HAS_PCH_SPLIT(dev))
  1361. vga_reg = CPU_VGACNTRL;
  1362. else
  1363. vga_reg = VGACNTRL;
  1364. if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
  1365. return;
  1366. I915_WRITE8(VGA_SR_INDEX, 1);
  1367. sr1 = I915_READ8(VGA_SR_DATA);
  1368. I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
  1369. udelay(100);
  1370. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  1371. }
  1372. static void ironlake_disable_pll_edp (struct drm_crtc *crtc)
  1373. {
  1374. struct drm_device *dev = crtc->dev;
  1375. struct drm_i915_private *dev_priv = dev->dev_private;
  1376. u32 dpa_ctl;
  1377. DRM_DEBUG_KMS("\n");
  1378. dpa_ctl = I915_READ(DP_A);
  1379. dpa_ctl &= ~DP_PLL_ENABLE;
  1380. I915_WRITE(DP_A, dpa_ctl);
  1381. }
  1382. static void ironlake_enable_pll_edp (struct drm_crtc *crtc)
  1383. {
  1384. struct drm_device *dev = crtc->dev;
  1385. struct drm_i915_private *dev_priv = dev->dev_private;
  1386. u32 dpa_ctl;
  1387. dpa_ctl = I915_READ(DP_A);
  1388. dpa_ctl |= DP_PLL_ENABLE;
  1389. I915_WRITE(DP_A, dpa_ctl);
  1390. udelay(200);
  1391. }
  1392. static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
  1393. {
  1394. struct drm_device *dev = crtc->dev;
  1395. struct drm_i915_private *dev_priv = dev->dev_private;
  1396. u32 dpa_ctl;
  1397. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  1398. dpa_ctl = I915_READ(DP_A);
  1399. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  1400. if (clock < 200000) {
  1401. u32 temp;
  1402. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  1403. /* workaround for 160Mhz:
  1404. 1) program 0x4600c bits 15:0 = 0x8124
  1405. 2) program 0x46010 bit 0 = 1
  1406. 3) program 0x46034 bit 24 = 1
  1407. 4) program 0x64000 bit 14 = 1
  1408. */
  1409. temp = I915_READ(0x4600c);
  1410. temp &= 0xffff0000;
  1411. I915_WRITE(0x4600c, temp | 0x8124);
  1412. temp = I915_READ(0x46010);
  1413. I915_WRITE(0x46010, temp | 1);
  1414. temp = I915_READ(0x46034);
  1415. I915_WRITE(0x46034, temp | (1 << 24));
  1416. } else {
  1417. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  1418. }
  1419. I915_WRITE(DP_A, dpa_ctl);
  1420. udelay(500);
  1421. }
  1422. /* The FDI link training functions for ILK/Ibexpeak. */
  1423. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  1424. {
  1425. struct drm_device *dev = crtc->dev;
  1426. struct drm_i915_private *dev_priv = dev->dev_private;
  1427. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1428. int pipe = intel_crtc->pipe;
  1429. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1430. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1431. int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
  1432. int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
  1433. u32 temp, tries = 0;
  1434. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1435. for train result */
  1436. temp = I915_READ(fdi_rx_imr_reg);
  1437. temp &= ~FDI_RX_SYMBOL_LOCK;
  1438. temp &= ~FDI_RX_BIT_LOCK;
  1439. I915_WRITE(fdi_rx_imr_reg, temp);
  1440. I915_READ(fdi_rx_imr_reg);
  1441. udelay(150);
  1442. /* enable CPU FDI TX and PCH FDI RX */
  1443. temp = I915_READ(fdi_tx_reg);
  1444. temp |= FDI_TX_ENABLE;
  1445. temp &= ~(7 << 19);
  1446. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1447. temp &= ~FDI_LINK_TRAIN_NONE;
  1448. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1449. I915_WRITE(fdi_tx_reg, temp);
  1450. I915_READ(fdi_tx_reg);
  1451. temp = I915_READ(fdi_rx_reg);
  1452. temp &= ~FDI_LINK_TRAIN_NONE;
  1453. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1454. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
  1455. I915_READ(fdi_rx_reg);
  1456. udelay(150);
  1457. for (tries = 0; tries < 5; tries++) {
  1458. temp = I915_READ(fdi_rx_iir_reg);
  1459. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1460. if ((temp & FDI_RX_BIT_LOCK)) {
  1461. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1462. I915_WRITE(fdi_rx_iir_reg,
  1463. temp | FDI_RX_BIT_LOCK);
  1464. break;
  1465. }
  1466. }
  1467. if (tries == 5)
  1468. DRM_DEBUG_KMS("FDI train 1 fail!\n");
  1469. /* Train 2 */
  1470. temp = I915_READ(fdi_tx_reg);
  1471. temp &= ~FDI_LINK_TRAIN_NONE;
  1472. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1473. I915_WRITE(fdi_tx_reg, temp);
  1474. temp = I915_READ(fdi_rx_reg);
  1475. temp &= ~FDI_LINK_TRAIN_NONE;
  1476. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1477. I915_WRITE(fdi_rx_reg, temp);
  1478. udelay(150);
  1479. tries = 0;
  1480. for (tries = 0; tries < 5; tries++) {
  1481. temp = I915_READ(fdi_rx_iir_reg);
  1482. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1483. if (temp & FDI_RX_SYMBOL_LOCK) {
  1484. I915_WRITE(fdi_rx_iir_reg,
  1485. temp | FDI_RX_SYMBOL_LOCK);
  1486. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1487. break;
  1488. }
  1489. }
  1490. if (tries == 5)
  1491. DRM_DEBUG_KMS("FDI train 2 fail!\n");
  1492. DRM_DEBUG_KMS("FDI train done\n");
  1493. }
  1494. static int snb_b_fdi_train_param [] = {
  1495. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  1496. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  1497. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  1498. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  1499. };
  1500. /* The FDI link training functions for SNB/Cougarpoint. */
  1501. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  1502. {
  1503. struct drm_device *dev = crtc->dev;
  1504. struct drm_i915_private *dev_priv = dev->dev_private;
  1505. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1506. int pipe = intel_crtc->pipe;
  1507. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1508. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1509. int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
  1510. int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
  1511. u32 temp, i;
  1512. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  1513. for train result */
  1514. temp = I915_READ(fdi_rx_imr_reg);
  1515. temp &= ~FDI_RX_SYMBOL_LOCK;
  1516. temp &= ~FDI_RX_BIT_LOCK;
  1517. I915_WRITE(fdi_rx_imr_reg, temp);
  1518. I915_READ(fdi_rx_imr_reg);
  1519. udelay(150);
  1520. /* enable CPU FDI TX and PCH FDI RX */
  1521. temp = I915_READ(fdi_tx_reg);
  1522. temp |= FDI_TX_ENABLE;
  1523. temp &= ~(7 << 19);
  1524. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1525. temp &= ~FDI_LINK_TRAIN_NONE;
  1526. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1527. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1528. /* SNB-B */
  1529. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1530. I915_WRITE(fdi_tx_reg, temp);
  1531. I915_READ(fdi_tx_reg);
  1532. temp = I915_READ(fdi_rx_reg);
  1533. if (HAS_PCH_CPT(dev)) {
  1534. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1535. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1536. } else {
  1537. temp &= ~FDI_LINK_TRAIN_NONE;
  1538. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1539. }
  1540. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
  1541. I915_READ(fdi_rx_reg);
  1542. udelay(150);
  1543. for (i = 0; i < 4; i++ ) {
  1544. temp = I915_READ(fdi_tx_reg);
  1545. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1546. temp |= snb_b_fdi_train_param[i];
  1547. I915_WRITE(fdi_tx_reg, temp);
  1548. udelay(500);
  1549. temp = I915_READ(fdi_rx_iir_reg);
  1550. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1551. if (temp & FDI_RX_BIT_LOCK) {
  1552. I915_WRITE(fdi_rx_iir_reg,
  1553. temp | FDI_RX_BIT_LOCK);
  1554. DRM_DEBUG_KMS("FDI train 1 done.\n");
  1555. break;
  1556. }
  1557. }
  1558. if (i == 4)
  1559. DRM_DEBUG_KMS("FDI train 1 fail!\n");
  1560. /* Train 2 */
  1561. temp = I915_READ(fdi_tx_reg);
  1562. temp &= ~FDI_LINK_TRAIN_NONE;
  1563. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1564. if (IS_GEN6(dev)) {
  1565. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1566. /* SNB-B */
  1567. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  1568. }
  1569. I915_WRITE(fdi_tx_reg, temp);
  1570. temp = I915_READ(fdi_rx_reg);
  1571. if (HAS_PCH_CPT(dev)) {
  1572. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1573. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  1574. } else {
  1575. temp &= ~FDI_LINK_TRAIN_NONE;
  1576. temp |= FDI_LINK_TRAIN_PATTERN_2;
  1577. }
  1578. I915_WRITE(fdi_rx_reg, temp);
  1579. udelay(150);
  1580. for (i = 0; i < 4; i++ ) {
  1581. temp = I915_READ(fdi_tx_reg);
  1582. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  1583. temp |= snb_b_fdi_train_param[i];
  1584. I915_WRITE(fdi_tx_reg, temp);
  1585. udelay(500);
  1586. temp = I915_READ(fdi_rx_iir_reg);
  1587. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  1588. if (temp & FDI_RX_SYMBOL_LOCK) {
  1589. I915_WRITE(fdi_rx_iir_reg,
  1590. temp | FDI_RX_SYMBOL_LOCK);
  1591. DRM_DEBUG_KMS("FDI train 2 done.\n");
  1592. break;
  1593. }
  1594. }
  1595. if (i == 4)
  1596. DRM_DEBUG_KMS("FDI train 2 fail!\n");
  1597. DRM_DEBUG_KMS("FDI train done.\n");
  1598. }
  1599. static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
  1600. {
  1601. struct drm_device *dev = crtc->dev;
  1602. struct drm_i915_private *dev_priv = dev->dev_private;
  1603. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1604. int pipe = intel_crtc->pipe;
  1605. int plane = intel_crtc->plane;
  1606. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  1607. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1608. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1609. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  1610. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  1611. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  1612. int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
  1613. int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
  1614. int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
  1615. int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
  1616. int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  1617. int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  1618. int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  1619. int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  1620. int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  1621. int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  1622. int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
  1623. int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
  1624. int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
  1625. int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
  1626. int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
  1627. int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
  1628. int trans_dpll_sel = (pipe == 0) ? 0 : 1;
  1629. u32 temp;
  1630. int n;
  1631. u32 pipe_bpc;
  1632. temp = I915_READ(pipeconf_reg);
  1633. pipe_bpc = temp & PIPE_BPC_MASK;
  1634. /* XXX: When our outputs are all unaware of DPMS modes other than off
  1635. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  1636. */
  1637. switch (mode) {
  1638. case DRM_MODE_DPMS_ON:
  1639. case DRM_MODE_DPMS_STANDBY:
  1640. case DRM_MODE_DPMS_SUSPEND:
  1641. DRM_DEBUG_KMS("crtc %d dpms on\n", pipe);
  1642. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1643. temp = I915_READ(PCH_LVDS);
  1644. if ((temp & LVDS_PORT_EN) == 0) {
  1645. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  1646. POSTING_READ(PCH_LVDS);
  1647. }
  1648. }
  1649. if (HAS_eDP) {
  1650. /* enable eDP PLL */
  1651. ironlake_enable_pll_edp(crtc);
  1652. } else {
  1653. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  1654. temp = I915_READ(fdi_rx_reg);
  1655. /*
  1656. * make the BPC in FDI Rx be consistent with that in
  1657. * pipeconf reg.
  1658. */
  1659. temp &= ~(0x7 << 16);
  1660. temp |= (pipe_bpc << 11);
  1661. temp &= ~(7 << 19);
  1662. temp |= (intel_crtc->fdi_lanes - 1) << 19;
  1663. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
  1664. I915_READ(fdi_rx_reg);
  1665. udelay(200);
  1666. /* Switch from Rawclk to PCDclk */
  1667. temp = I915_READ(fdi_rx_reg);
  1668. I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
  1669. I915_READ(fdi_rx_reg);
  1670. udelay(200);
  1671. /* Enable CPU FDI TX PLL, always on for Ironlake */
  1672. temp = I915_READ(fdi_tx_reg);
  1673. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  1674. I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
  1675. I915_READ(fdi_tx_reg);
  1676. udelay(100);
  1677. }
  1678. }
  1679. /* Enable panel fitting for LVDS */
  1680. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1681. temp = I915_READ(pf_ctl_reg);
  1682. I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
  1683. /* currently full aspect */
  1684. I915_WRITE(pf_win_pos, 0);
  1685. I915_WRITE(pf_win_size,
  1686. (dev_priv->panel_fixed_mode->hdisplay << 16) |
  1687. (dev_priv->panel_fixed_mode->vdisplay));
  1688. }
  1689. /* Enable CPU pipe */
  1690. temp = I915_READ(pipeconf_reg);
  1691. if ((temp & PIPEACONF_ENABLE) == 0) {
  1692. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  1693. I915_READ(pipeconf_reg);
  1694. udelay(100);
  1695. }
  1696. /* configure and enable CPU plane */
  1697. temp = I915_READ(dspcntr_reg);
  1698. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  1699. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  1700. /* Flush the plane changes */
  1701. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1702. }
  1703. if (!HAS_eDP) {
  1704. /* For PCH output, training FDI link */
  1705. if (IS_GEN6(dev))
  1706. gen6_fdi_link_train(crtc);
  1707. else
  1708. ironlake_fdi_link_train(crtc);
  1709. /* enable PCH DPLL */
  1710. temp = I915_READ(pch_dpll_reg);
  1711. if ((temp & DPLL_VCO_ENABLE) == 0) {
  1712. I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
  1713. I915_READ(pch_dpll_reg);
  1714. }
  1715. udelay(200);
  1716. if (HAS_PCH_CPT(dev)) {
  1717. /* Be sure PCH DPLL SEL is set */
  1718. temp = I915_READ(PCH_DPLL_SEL);
  1719. if (trans_dpll_sel == 0 &&
  1720. (temp & TRANSA_DPLL_ENABLE) == 0)
  1721. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  1722. else if (trans_dpll_sel == 1 &&
  1723. (temp & TRANSB_DPLL_ENABLE) == 0)
  1724. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1725. I915_WRITE(PCH_DPLL_SEL, temp);
  1726. I915_READ(PCH_DPLL_SEL);
  1727. }
  1728. /* set transcoder timing */
  1729. I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
  1730. I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
  1731. I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
  1732. I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
  1733. I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
  1734. I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
  1735. /* enable normal train */
  1736. temp = I915_READ(fdi_tx_reg);
  1737. temp &= ~FDI_LINK_TRAIN_NONE;
  1738. I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
  1739. FDI_TX_ENHANCE_FRAME_ENABLE);
  1740. I915_READ(fdi_tx_reg);
  1741. temp = I915_READ(fdi_rx_reg);
  1742. if (HAS_PCH_CPT(dev)) {
  1743. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1744. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1745. } else {
  1746. temp &= ~FDI_LINK_TRAIN_NONE;
  1747. temp |= FDI_LINK_TRAIN_NONE;
  1748. }
  1749. I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1750. I915_READ(fdi_rx_reg);
  1751. /* wait one idle pattern time */
  1752. udelay(100);
  1753. /* For PCH DP, enable TRANS_DP_CTL */
  1754. if (HAS_PCH_CPT(dev) &&
  1755. intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  1756. int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
  1757. int reg;
  1758. reg = I915_READ(trans_dp_ctl);
  1759. reg &= ~TRANS_DP_PORT_SEL_MASK;
  1760. reg = TRANS_DP_OUTPUT_ENABLE |
  1761. TRANS_DP_ENH_FRAMING |
  1762. TRANS_DP_VSYNC_ACTIVE_HIGH |
  1763. TRANS_DP_HSYNC_ACTIVE_HIGH;
  1764. switch (intel_trans_dp_port_sel(crtc)) {
  1765. case PCH_DP_B:
  1766. reg |= TRANS_DP_PORT_SEL_B;
  1767. break;
  1768. case PCH_DP_C:
  1769. reg |= TRANS_DP_PORT_SEL_C;
  1770. break;
  1771. case PCH_DP_D:
  1772. reg |= TRANS_DP_PORT_SEL_D;
  1773. break;
  1774. default:
  1775. DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
  1776. reg |= TRANS_DP_PORT_SEL_B;
  1777. break;
  1778. }
  1779. I915_WRITE(trans_dp_ctl, reg);
  1780. POSTING_READ(trans_dp_ctl);
  1781. }
  1782. /* enable PCH transcoder */
  1783. temp = I915_READ(transconf_reg);
  1784. /*
  1785. * make the BPC in transcoder be consistent with
  1786. * that in pipeconf reg.
  1787. */
  1788. temp &= ~PIPE_BPC_MASK;
  1789. temp |= pipe_bpc;
  1790. I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
  1791. I915_READ(transconf_reg);
  1792. while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0)
  1793. ;
  1794. }
  1795. intel_crtc_load_lut(crtc);
  1796. intel_update_fbc(crtc, &crtc->mode);
  1797. break;
  1798. case DRM_MODE_DPMS_OFF:
  1799. DRM_DEBUG_KMS("crtc %d dpms off\n", pipe);
  1800. drm_vblank_off(dev, pipe);
  1801. /* Disable display plane */
  1802. temp = I915_READ(dspcntr_reg);
  1803. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  1804. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  1805. /* Flush the plane changes */
  1806. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  1807. I915_READ(dspbase_reg);
  1808. }
  1809. if (dev_priv->cfb_plane == plane &&
  1810. dev_priv->display.disable_fbc)
  1811. dev_priv->display.disable_fbc(dev);
  1812. i915_disable_vga(dev);
  1813. /* disable cpu pipe, disable after all planes disabled */
  1814. temp = I915_READ(pipeconf_reg);
  1815. if ((temp & PIPEACONF_ENABLE) != 0) {
  1816. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  1817. I915_READ(pipeconf_reg);
  1818. n = 0;
  1819. /* wait for cpu pipe off, pipe state */
  1820. while ((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) != 0) {
  1821. n++;
  1822. if (n < 60) {
  1823. udelay(500);
  1824. continue;
  1825. } else {
  1826. DRM_DEBUG_KMS("pipe %d off delay\n",
  1827. pipe);
  1828. break;
  1829. }
  1830. }
  1831. } else
  1832. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  1833. udelay(100);
  1834. /* Disable PF */
  1835. temp = I915_READ(pf_ctl_reg);
  1836. if ((temp & PF_ENABLE) != 0) {
  1837. I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
  1838. I915_READ(pf_ctl_reg);
  1839. }
  1840. I915_WRITE(pf_win_size, 0);
  1841. POSTING_READ(pf_win_size);
  1842. /* disable CPU FDI tx and PCH FDI rx */
  1843. temp = I915_READ(fdi_tx_reg);
  1844. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
  1845. I915_READ(fdi_tx_reg);
  1846. temp = I915_READ(fdi_rx_reg);
  1847. /* BPC in FDI rx is consistent with that in pipeconf */
  1848. temp &= ~(0x07 << 16);
  1849. temp |= (pipe_bpc << 11);
  1850. I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
  1851. I915_READ(fdi_rx_reg);
  1852. udelay(100);
  1853. /* still set train pattern 1 */
  1854. temp = I915_READ(fdi_tx_reg);
  1855. temp &= ~FDI_LINK_TRAIN_NONE;
  1856. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1857. I915_WRITE(fdi_tx_reg, temp);
  1858. POSTING_READ(fdi_tx_reg);
  1859. temp = I915_READ(fdi_rx_reg);
  1860. if (HAS_PCH_CPT(dev)) {
  1861. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1862. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  1863. } else {
  1864. temp &= ~FDI_LINK_TRAIN_NONE;
  1865. temp |= FDI_LINK_TRAIN_PATTERN_1;
  1866. }
  1867. I915_WRITE(fdi_rx_reg, temp);
  1868. POSTING_READ(fdi_rx_reg);
  1869. udelay(100);
  1870. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  1871. temp = I915_READ(PCH_LVDS);
  1872. I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
  1873. I915_READ(PCH_LVDS);
  1874. udelay(100);
  1875. }
  1876. /* disable PCH transcoder */
  1877. temp = I915_READ(transconf_reg);
  1878. if ((temp & TRANS_ENABLE) != 0) {
  1879. I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
  1880. I915_READ(transconf_reg);
  1881. n = 0;
  1882. /* wait for PCH transcoder off, transcoder state */
  1883. while ((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) != 0) {
  1884. n++;
  1885. if (n < 60) {
  1886. udelay(500);
  1887. continue;
  1888. } else {
  1889. DRM_DEBUG_KMS("transcoder %d off "
  1890. "delay\n", pipe);
  1891. break;
  1892. }
  1893. }
  1894. }
  1895. temp = I915_READ(transconf_reg);
  1896. /* BPC in transcoder is consistent with that in pipeconf */
  1897. temp &= ~PIPE_BPC_MASK;
  1898. temp |= pipe_bpc;
  1899. I915_WRITE(transconf_reg, temp);
  1900. I915_READ(transconf_reg);
  1901. udelay(100);
  1902. if (HAS_PCH_CPT(dev)) {
  1903. /* disable TRANS_DP_CTL */
  1904. int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
  1905. int reg;
  1906. reg = I915_READ(trans_dp_ctl);
  1907. reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  1908. I915_WRITE(trans_dp_ctl, reg);
  1909. POSTING_READ(trans_dp_ctl);
  1910. /* disable DPLL_SEL */
  1911. temp = I915_READ(PCH_DPLL_SEL);
  1912. if (trans_dpll_sel == 0)
  1913. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  1914. else
  1915. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  1916. I915_WRITE(PCH_DPLL_SEL, temp);
  1917. I915_READ(PCH_DPLL_SEL);
  1918. }
  1919. /* disable PCH DPLL */
  1920. temp = I915_READ(pch_dpll_reg);
  1921. I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
  1922. I915_READ(pch_dpll_reg);
  1923. if (HAS_eDP) {
  1924. ironlake_disable_pll_edp(crtc);
  1925. }
  1926. /* Switch from PCDclk to Rawclk */
  1927. temp = I915_READ(fdi_rx_reg);
  1928. temp &= ~FDI_SEL_PCDCLK;
  1929. I915_WRITE(fdi_rx_reg, temp);
  1930. I915_READ(fdi_rx_reg);
  1931. /* Disable CPU FDI TX PLL */
  1932. temp = I915_READ(fdi_tx_reg);
  1933. I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
  1934. I915_READ(fdi_tx_reg);
  1935. udelay(100);
  1936. temp = I915_READ(fdi_rx_reg);
  1937. temp &= ~FDI_RX_PLL_ENABLE;
  1938. I915_WRITE(fdi_rx_reg, temp);
  1939. I915_READ(fdi_rx_reg);
  1940. /* Wait for the clocks to turn off. */
  1941. udelay(100);
  1942. break;
  1943. }
  1944. }
  1945. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  1946. {
  1947. struct intel_overlay *overlay;
  1948. int ret;
  1949. if (!enable && intel_crtc->overlay) {
  1950. overlay = intel_crtc->overlay;
  1951. mutex_lock(&overlay->dev->struct_mutex);
  1952. for (;;) {
  1953. ret = intel_overlay_switch_off(overlay);
  1954. if (ret == 0)
  1955. break;
  1956. ret = intel_overlay_recover_from_interrupt(overlay, 0);
  1957. if (ret != 0) {
  1958. /* overlay doesn't react anymore. Usually
  1959. * results in a black screen and an unkillable
  1960. * X server. */
  1961. BUG();
  1962. overlay->hw_wedged = HW_WEDGED;
  1963. break;
  1964. }
  1965. }
  1966. mutex_unlock(&overlay->dev->struct_mutex);
  1967. }
  1968. /* Let userspace switch the overlay on again. In most cases userspace
  1969. * has to recompute where to put it anyway. */
  1970. return;
  1971. }
  1972. static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
  1973. {
  1974. struct drm_device *dev = crtc->dev;
  1975. struct drm_i915_private *dev_priv = dev->dev_private;
  1976. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1977. int pipe = intel_crtc->pipe;
  1978. int plane = intel_crtc->plane;
  1979. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  1980. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  1981. int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
  1982. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1983. u32 temp;
  1984. /* XXX: When our outputs are all unaware of DPMS modes other than off
  1985. * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
  1986. */
  1987. switch (mode) {
  1988. case DRM_MODE_DPMS_ON:
  1989. case DRM_MODE_DPMS_STANDBY:
  1990. case DRM_MODE_DPMS_SUSPEND:
  1991. intel_update_watermarks(dev);
  1992. /* Enable the DPLL */
  1993. temp = I915_READ(dpll_reg);
  1994. if ((temp & DPLL_VCO_ENABLE) == 0) {
  1995. I915_WRITE(dpll_reg, temp);
  1996. I915_READ(dpll_reg);
  1997. /* Wait for the clocks to stabilize. */
  1998. udelay(150);
  1999. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  2000. I915_READ(dpll_reg);
  2001. /* Wait for the clocks to stabilize. */
  2002. udelay(150);
  2003. I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
  2004. I915_READ(dpll_reg);
  2005. /* Wait for the clocks to stabilize. */
  2006. udelay(150);
  2007. }
  2008. /* Enable the pipe */
  2009. temp = I915_READ(pipeconf_reg);
  2010. if ((temp & PIPEACONF_ENABLE) == 0)
  2011. I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
  2012. /* Enable the plane */
  2013. temp = I915_READ(dspcntr_reg);
  2014. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  2015. I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
  2016. /* Flush the plane changes */
  2017. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  2018. }
  2019. intel_crtc_load_lut(crtc);
  2020. if ((IS_I965G(dev) || plane == 0))
  2021. intel_update_fbc(crtc, &crtc->mode);
  2022. /* Give the overlay scaler a chance to enable if it's on this pipe */
  2023. intel_crtc_dpms_overlay(intel_crtc, true);
  2024. break;
  2025. case DRM_MODE_DPMS_OFF:
  2026. intel_update_watermarks(dev);
  2027. /* Give the overlay scaler a chance to disable if it's on this pipe */
  2028. intel_crtc_dpms_overlay(intel_crtc, false);
  2029. drm_vblank_off(dev, pipe);
  2030. if (dev_priv->cfb_plane == plane &&
  2031. dev_priv->display.disable_fbc)
  2032. dev_priv->display.disable_fbc(dev);
  2033. /* Disable the VGA plane that we never use */
  2034. i915_disable_vga(dev);
  2035. /* Disable display plane */
  2036. temp = I915_READ(dspcntr_reg);
  2037. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  2038. I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
  2039. /* Flush the plane changes */
  2040. I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
  2041. I915_READ(dspbase_reg);
  2042. }
  2043. if (!IS_I9XX(dev)) {
  2044. /* Wait for vblank for the disable to take effect */
  2045. intel_wait_for_vblank(dev);
  2046. }
  2047. /* Next, disable display pipes */
  2048. temp = I915_READ(pipeconf_reg);
  2049. if ((temp & PIPEACONF_ENABLE) != 0) {
  2050. I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
  2051. I915_READ(pipeconf_reg);
  2052. }
  2053. /* Wait for vblank for the disable to take effect. */
  2054. intel_wait_for_vblank(dev);
  2055. temp = I915_READ(dpll_reg);
  2056. if ((temp & DPLL_VCO_ENABLE) != 0) {
  2057. I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
  2058. I915_READ(dpll_reg);
  2059. }
  2060. /* Wait for the clocks to turn off. */
  2061. udelay(150);
  2062. break;
  2063. }
  2064. }
  2065. /**
  2066. * Sets the power management mode of the pipe and plane.
  2067. *
  2068. * This code should probably grow support for turning the cursor off and back
  2069. * on appropriately at the same time as we're turning the pipe off/on.
  2070. */
  2071. static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
  2072. {
  2073. struct drm_device *dev = crtc->dev;
  2074. struct drm_i915_private *dev_priv = dev->dev_private;
  2075. struct drm_i915_master_private *master_priv;
  2076. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2077. int pipe = intel_crtc->pipe;
  2078. bool enabled;
  2079. dev_priv->display.dpms(crtc, mode);
  2080. intel_crtc->dpms_mode = mode;
  2081. if (!dev->primary->master)
  2082. return;
  2083. master_priv = dev->primary->master->driver_priv;
  2084. if (!master_priv->sarea_priv)
  2085. return;
  2086. enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
  2087. switch (pipe) {
  2088. case 0:
  2089. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  2090. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  2091. break;
  2092. case 1:
  2093. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  2094. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  2095. break;
  2096. default:
  2097. DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
  2098. break;
  2099. }
  2100. }
  2101. static void intel_crtc_prepare (struct drm_crtc *crtc)
  2102. {
  2103. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2104. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  2105. }
  2106. static void intel_crtc_commit (struct drm_crtc *crtc)
  2107. {
  2108. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  2109. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  2110. }
  2111. void intel_encoder_prepare (struct drm_encoder *encoder)
  2112. {
  2113. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2114. /* lvds has its own version of prepare see intel_lvds_prepare */
  2115. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  2116. }
  2117. void intel_encoder_commit (struct drm_encoder *encoder)
  2118. {
  2119. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  2120. /* lvds has its own version of commit see intel_lvds_commit */
  2121. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  2122. }
  2123. static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
  2124. struct drm_display_mode *mode,
  2125. struct drm_display_mode *adjusted_mode)
  2126. {
  2127. struct drm_device *dev = crtc->dev;
  2128. if (HAS_PCH_SPLIT(dev)) {
  2129. /* FDI link clock is fixed at 2.7G */
  2130. if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
  2131. return false;
  2132. }
  2133. drm_mode_set_crtcinfo(adjusted_mode, 0);
  2134. return true;
  2135. }
  2136. static int i945_get_display_clock_speed(struct drm_device *dev)
  2137. {
  2138. return 400000;
  2139. }
  2140. static int i915_get_display_clock_speed(struct drm_device *dev)
  2141. {
  2142. return 333000;
  2143. }
  2144. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  2145. {
  2146. return 200000;
  2147. }
  2148. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  2149. {
  2150. u16 gcfgc = 0;
  2151. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  2152. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  2153. return 133000;
  2154. else {
  2155. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  2156. case GC_DISPLAY_CLOCK_333_MHZ:
  2157. return 333000;
  2158. default:
  2159. case GC_DISPLAY_CLOCK_190_200_MHZ:
  2160. return 190000;
  2161. }
  2162. }
  2163. }
  2164. static int i865_get_display_clock_speed(struct drm_device *dev)
  2165. {
  2166. return 266000;
  2167. }
  2168. static int i855_get_display_clock_speed(struct drm_device *dev)
  2169. {
  2170. u16 hpllcc = 0;
  2171. /* Assume that the hardware is in the high speed state. This
  2172. * should be the default.
  2173. */
  2174. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  2175. case GC_CLOCK_133_200:
  2176. case GC_CLOCK_100_200:
  2177. return 200000;
  2178. case GC_CLOCK_166_250:
  2179. return 250000;
  2180. case GC_CLOCK_100_133:
  2181. return 133000;
  2182. }
  2183. /* Shouldn't happen */
  2184. return 0;
  2185. }
  2186. static int i830_get_display_clock_speed(struct drm_device *dev)
  2187. {
  2188. return 133000;
  2189. }
  2190. /**
  2191. * Return the pipe currently connected to the panel fitter,
  2192. * or -1 if the panel fitter is not present or not in use
  2193. */
  2194. int intel_panel_fitter_pipe (struct drm_device *dev)
  2195. {
  2196. struct drm_i915_private *dev_priv = dev->dev_private;
  2197. u32 pfit_control;
  2198. /* i830 doesn't have a panel fitter */
  2199. if (IS_I830(dev))
  2200. return -1;
  2201. pfit_control = I915_READ(PFIT_CONTROL);
  2202. /* See if the panel fitter is in use */
  2203. if ((pfit_control & PFIT_ENABLE) == 0)
  2204. return -1;
  2205. /* 965 can place panel fitter on either pipe */
  2206. if (IS_I965G(dev))
  2207. return (pfit_control >> 29) & 0x3;
  2208. /* older chips can only use pipe 1 */
  2209. return 1;
  2210. }
  2211. struct fdi_m_n {
  2212. u32 tu;
  2213. u32 gmch_m;
  2214. u32 gmch_n;
  2215. u32 link_m;
  2216. u32 link_n;
  2217. };
  2218. static void
  2219. fdi_reduce_ratio(u32 *num, u32 *den)
  2220. {
  2221. while (*num > 0xffffff || *den > 0xffffff) {
  2222. *num >>= 1;
  2223. *den >>= 1;
  2224. }
  2225. }
  2226. #define DATA_N 0x800000
  2227. #define LINK_N 0x80000
  2228. static void
  2229. ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
  2230. int link_clock, struct fdi_m_n *m_n)
  2231. {
  2232. u64 temp;
  2233. m_n->tu = 64; /* default size */
  2234. temp = (u64) DATA_N * pixel_clock;
  2235. temp = div_u64(temp, link_clock);
  2236. m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
  2237. m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
  2238. m_n->gmch_n = DATA_N;
  2239. fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  2240. temp = (u64) LINK_N * pixel_clock;
  2241. m_n->link_m = div_u64(temp, link_clock);
  2242. m_n->link_n = LINK_N;
  2243. fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
  2244. }
  2245. struct intel_watermark_params {
  2246. unsigned long fifo_size;
  2247. unsigned long max_wm;
  2248. unsigned long default_wm;
  2249. unsigned long guard_size;
  2250. unsigned long cacheline_size;
  2251. };
  2252. /* Pineview has different values for various configs */
  2253. static struct intel_watermark_params pineview_display_wm = {
  2254. PINEVIEW_DISPLAY_FIFO,
  2255. PINEVIEW_MAX_WM,
  2256. PINEVIEW_DFT_WM,
  2257. PINEVIEW_GUARD_WM,
  2258. PINEVIEW_FIFO_LINE_SIZE
  2259. };
  2260. static struct intel_watermark_params pineview_display_hplloff_wm = {
  2261. PINEVIEW_DISPLAY_FIFO,
  2262. PINEVIEW_MAX_WM,
  2263. PINEVIEW_DFT_HPLLOFF_WM,
  2264. PINEVIEW_GUARD_WM,
  2265. PINEVIEW_FIFO_LINE_SIZE
  2266. };
  2267. static struct intel_watermark_params pineview_cursor_wm = {
  2268. PINEVIEW_CURSOR_FIFO,
  2269. PINEVIEW_CURSOR_MAX_WM,
  2270. PINEVIEW_CURSOR_DFT_WM,
  2271. PINEVIEW_CURSOR_GUARD_WM,
  2272. PINEVIEW_FIFO_LINE_SIZE,
  2273. };
  2274. static struct intel_watermark_params pineview_cursor_hplloff_wm = {
  2275. PINEVIEW_CURSOR_FIFO,
  2276. PINEVIEW_CURSOR_MAX_WM,
  2277. PINEVIEW_CURSOR_DFT_WM,
  2278. PINEVIEW_CURSOR_GUARD_WM,
  2279. PINEVIEW_FIFO_LINE_SIZE
  2280. };
  2281. static struct intel_watermark_params g4x_wm_info = {
  2282. G4X_FIFO_SIZE,
  2283. G4X_MAX_WM,
  2284. G4X_MAX_WM,
  2285. 2,
  2286. G4X_FIFO_LINE_SIZE,
  2287. };
  2288. static struct intel_watermark_params g4x_cursor_wm_info = {
  2289. I965_CURSOR_FIFO,
  2290. I965_CURSOR_MAX_WM,
  2291. I965_CURSOR_DFT_WM,
  2292. 2,
  2293. G4X_FIFO_LINE_SIZE,
  2294. };
  2295. static struct intel_watermark_params i965_cursor_wm_info = {
  2296. I965_CURSOR_FIFO,
  2297. I965_CURSOR_MAX_WM,
  2298. I965_CURSOR_DFT_WM,
  2299. 2,
  2300. I915_FIFO_LINE_SIZE,
  2301. };
  2302. static struct intel_watermark_params i945_wm_info = {
  2303. I945_FIFO_SIZE,
  2304. I915_MAX_WM,
  2305. 1,
  2306. 2,
  2307. I915_FIFO_LINE_SIZE
  2308. };
  2309. static struct intel_watermark_params i915_wm_info = {
  2310. I915_FIFO_SIZE,
  2311. I915_MAX_WM,
  2312. 1,
  2313. 2,
  2314. I915_FIFO_LINE_SIZE
  2315. };
  2316. static struct intel_watermark_params i855_wm_info = {
  2317. I855GM_FIFO_SIZE,
  2318. I915_MAX_WM,
  2319. 1,
  2320. 2,
  2321. I830_FIFO_LINE_SIZE
  2322. };
  2323. static struct intel_watermark_params i830_wm_info = {
  2324. I830_FIFO_SIZE,
  2325. I915_MAX_WM,
  2326. 1,
  2327. 2,
  2328. I830_FIFO_LINE_SIZE
  2329. };
  2330. static struct intel_watermark_params ironlake_display_wm_info = {
  2331. ILK_DISPLAY_FIFO,
  2332. ILK_DISPLAY_MAXWM,
  2333. ILK_DISPLAY_DFTWM,
  2334. 2,
  2335. ILK_FIFO_LINE_SIZE
  2336. };
  2337. static struct intel_watermark_params ironlake_cursor_wm_info = {
  2338. ILK_CURSOR_FIFO,
  2339. ILK_CURSOR_MAXWM,
  2340. ILK_CURSOR_DFTWM,
  2341. 2,
  2342. ILK_FIFO_LINE_SIZE
  2343. };
  2344. static struct intel_watermark_params ironlake_display_srwm_info = {
  2345. ILK_DISPLAY_SR_FIFO,
  2346. ILK_DISPLAY_MAX_SRWM,
  2347. ILK_DISPLAY_DFT_SRWM,
  2348. 2,
  2349. ILK_FIFO_LINE_SIZE
  2350. };
  2351. static struct intel_watermark_params ironlake_cursor_srwm_info = {
  2352. ILK_CURSOR_SR_FIFO,
  2353. ILK_CURSOR_MAX_SRWM,
  2354. ILK_CURSOR_DFT_SRWM,
  2355. 2,
  2356. ILK_FIFO_LINE_SIZE
  2357. };
  2358. /**
  2359. * intel_calculate_wm - calculate watermark level
  2360. * @clock_in_khz: pixel clock
  2361. * @wm: chip FIFO params
  2362. * @pixel_size: display pixel size
  2363. * @latency_ns: memory latency for the platform
  2364. *
  2365. * Calculate the watermark level (the level at which the display plane will
  2366. * start fetching from memory again). Each chip has a different display
  2367. * FIFO size and allocation, so the caller needs to figure that out and pass
  2368. * in the correct intel_watermark_params structure.
  2369. *
  2370. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  2371. * on the pixel size. When it reaches the watermark level, it'll start
  2372. * fetching FIFO line sized based chunks from memory until the FIFO fills
  2373. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  2374. * will occur, and a display engine hang could result.
  2375. */
  2376. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  2377. struct intel_watermark_params *wm,
  2378. int pixel_size,
  2379. unsigned long latency_ns)
  2380. {
  2381. long entries_required, wm_size;
  2382. /*
  2383. * Note: we need to make sure we don't overflow for various clock &
  2384. * latency values.
  2385. * clocks go from a few thousand to several hundred thousand.
  2386. * latency is usually a few thousand
  2387. */
  2388. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  2389. 1000;
  2390. entries_required /= wm->cacheline_size;
  2391. DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
  2392. wm_size = wm->fifo_size - (entries_required + wm->guard_size);
  2393. DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
  2394. /* Don't promote wm_size to unsigned... */
  2395. if (wm_size > (long)wm->max_wm)
  2396. wm_size = wm->max_wm;
  2397. if (wm_size <= 0)
  2398. wm_size = wm->default_wm;
  2399. return wm_size;
  2400. }
  2401. struct cxsr_latency {
  2402. int is_desktop;
  2403. int is_ddr3;
  2404. unsigned long fsb_freq;
  2405. unsigned long mem_freq;
  2406. unsigned long display_sr;
  2407. unsigned long display_hpll_disable;
  2408. unsigned long cursor_sr;
  2409. unsigned long cursor_hpll_disable;
  2410. };
  2411. static struct cxsr_latency cxsr_latency_table[] = {
  2412. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  2413. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  2414. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  2415. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  2416. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  2417. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  2418. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  2419. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  2420. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  2421. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  2422. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  2423. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  2424. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  2425. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  2426. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  2427. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  2428. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  2429. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  2430. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  2431. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  2432. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  2433. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  2434. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  2435. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  2436. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  2437. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  2438. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  2439. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  2440. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  2441. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  2442. };
  2443. static struct cxsr_latency *intel_get_cxsr_latency(int is_desktop, int is_ddr3,
  2444. int fsb, int mem)
  2445. {
  2446. int i;
  2447. struct cxsr_latency *latency;
  2448. if (fsb == 0 || mem == 0)
  2449. return NULL;
  2450. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  2451. latency = &cxsr_latency_table[i];
  2452. if (is_desktop == latency->is_desktop &&
  2453. is_ddr3 == latency->is_ddr3 &&
  2454. fsb == latency->fsb_freq && mem == latency->mem_freq)
  2455. return latency;
  2456. }
  2457. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2458. return NULL;
  2459. }
  2460. static void pineview_disable_cxsr(struct drm_device *dev)
  2461. {
  2462. struct drm_i915_private *dev_priv = dev->dev_private;
  2463. u32 reg;
  2464. /* deactivate cxsr */
  2465. reg = I915_READ(DSPFW3);
  2466. reg &= ~(PINEVIEW_SELF_REFRESH_EN);
  2467. I915_WRITE(DSPFW3, reg);
  2468. DRM_INFO("Big FIFO is disabled\n");
  2469. }
  2470. /*
  2471. * Latency for FIFO fetches is dependent on several factors:
  2472. * - memory configuration (speed, channels)
  2473. * - chipset
  2474. * - current MCH state
  2475. * It can be fairly high in some situations, so here we assume a fairly
  2476. * pessimal value. It's a tradeoff between extra memory fetches (if we
  2477. * set this value too high, the FIFO will fetch frequently to stay full)
  2478. * and power consumption (set it too low to save power and we might see
  2479. * FIFO underruns and display "flicker").
  2480. *
  2481. * A value of 5us seems to be a good balance; safe for very low end
  2482. * platforms but not overly aggressive on lower latency configs.
  2483. */
  2484. static const int latency_ns = 5000;
  2485. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  2486. {
  2487. struct drm_i915_private *dev_priv = dev->dev_private;
  2488. uint32_t dsparb = I915_READ(DSPARB);
  2489. int size;
  2490. if (plane == 0)
  2491. size = dsparb & 0x7f;
  2492. else
  2493. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) -
  2494. (dsparb & 0x7f);
  2495. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2496. plane ? "B" : "A", size);
  2497. return size;
  2498. }
  2499. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  2500. {
  2501. struct drm_i915_private *dev_priv = dev->dev_private;
  2502. uint32_t dsparb = I915_READ(DSPARB);
  2503. int size;
  2504. if (plane == 0)
  2505. size = dsparb & 0x1ff;
  2506. else
  2507. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) -
  2508. (dsparb & 0x1ff);
  2509. size >>= 1; /* Convert to cachelines */
  2510. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2511. plane ? "B" : "A", size);
  2512. return size;
  2513. }
  2514. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  2515. {
  2516. struct drm_i915_private *dev_priv = dev->dev_private;
  2517. uint32_t dsparb = I915_READ(DSPARB);
  2518. int size;
  2519. size = dsparb & 0x7f;
  2520. size >>= 2; /* Convert to cachelines */
  2521. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2522. plane ? "B" : "A",
  2523. size);
  2524. return size;
  2525. }
  2526. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  2527. {
  2528. struct drm_i915_private *dev_priv = dev->dev_private;
  2529. uint32_t dsparb = I915_READ(DSPARB);
  2530. int size;
  2531. size = dsparb & 0x7f;
  2532. size >>= 1; /* Convert to cachelines */
  2533. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  2534. plane ? "B" : "A", size);
  2535. return size;
  2536. }
  2537. static void pineview_update_wm(struct drm_device *dev, int planea_clock,
  2538. int planeb_clock, int sr_hdisplay, int unused,
  2539. int pixel_size)
  2540. {
  2541. struct drm_i915_private *dev_priv = dev->dev_private;
  2542. u32 reg;
  2543. unsigned long wm;
  2544. struct cxsr_latency *latency;
  2545. int sr_clock;
  2546. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  2547. dev_priv->fsb_freq, dev_priv->mem_freq);
  2548. if (!latency) {
  2549. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  2550. pineview_disable_cxsr(dev);
  2551. return;
  2552. }
  2553. if (!planea_clock || !planeb_clock) {
  2554. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2555. /* Display SR */
  2556. wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
  2557. pixel_size, latency->display_sr);
  2558. reg = I915_READ(DSPFW1);
  2559. reg &= ~DSPFW_SR_MASK;
  2560. reg |= wm << DSPFW_SR_SHIFT;
  2561. I915_WRITE(DSPFW1, reg);
  2562. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  2563. /* cursor SR */
  2564. wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
  2565. pixel_size, latency->cursor_sr);
  2566. reg = I915_READ(DSPFW3);
  2567. reg &= ~DSPFW_CURSOR_SR_MASK;
  2568. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  2569. I915_WRITE(DSPFW3, reg);
  2570. /* Display HPLL off SR */
  2571. wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
  2572. pixel_size, latency->display_hpll_disable);
  2573. reg = I915_READ(DSPFW3);
  2574. reg &= ~DSPFW_HPLL_SR_MASK;
  2575. reg |= wm & DSPFW_HPLL_SR_MASK;
  2576. I915_WRITE(DSPFW3, reg);
  2577. /* cursor HPLL off SR */
  2578. wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
  2579. pixel_size, latency->cursor_hpll_disable);
  2580. reg = I915_READ(DSPFW3);
  2581. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  2582. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  2583. I915_WRITE(DSPFW3, reg);
  2584. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  2585. /* activate cxsr */
  2586. reg = I915_READ(DSPFW3);
  2587. reg |= PINEVIEW_SELF_REFRESH_EN;
  2588. I915_WRITE(DSPFW3, reg);
  2589. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  2590. } else {
  2591. pineview_disable_cxsr(dev);
  2592. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  2593. }
  2594. }
  2595. static void g4x_update_wm(struct drm_device *dev, int planea_clock,
  2596. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2597. int pixel_size)
  2598. {
  2599. struct drm_i915_private *dev_priv = dev->dev_private;
  2600. int total_size, cacheline_size;
  2601. int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
  2602. struct intel_watermark_params planea_params, planeb_params;
  2603. unsigned long line_time_us;
  2604. int sr_clock, sr_entries = 0, entries_required;
  2605. /* Create copies of the base settings for each pipe */
  2606. planea_params = planeb_params = g4x_wm_info;
  2607. /* Grab a couple of global values before we overwrite them */
  2608. total_size = planea_params.fifo_size;
  2609. cacheline_size = planea_params.cacheline_size;
  2610. /*
  2611. * Note: we need to make sure we don't overflow for various clock &
  2612. * latency values.
  2613. * clocks go from a few thousand to several hundred thousand.
  2614. * latency is usually a few thousand
  2615. */
  2616. entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
  2617. 1000;
  2618. entries_required /= G4X_FIFO_LINE_SIZE;
  2619. planea_wm = entries_required + planea_params.guard_size;
  2620. entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
  2621. 1000;
  2622. entries_required /= G4X_FIFO_LINE_SIZE;
  2623. planeb_wm = entries_required + planeb_params.guard_size;
  2624. cursora_wm = cursorb_wm = 16;
  2625. cursor_sr = 32;
  2626. DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2627. /* Calc sr entries for one plane configs */
  2628. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2629. /* self-refresh has much higher latency */
  2630. static const int sr_latency_ns = 12000;
  2631. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2632. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2633. /* Use ns/us then divide to preserve precision */
  2634. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2635. pixel_size * sr_hdisplay;
  2636. sr_entries = roundup(sr_entries / cacheline_size, 1);
  2637. entries_required = (((sr_latency_ns / line_time_us) +
  2638. 1000) / 1000) * pixel_size * 64;
  2639. entries_required = roundup(entries_required /
  2640. g4x_cursor_wm_info.cacheline_size, 1);
  2641. cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
  2642. if (cursor_sr > g4x_cursor_wm_info.max_wm)
  2643. cursor_sr = g4x_cursor_wm_info.max_wm;
  2644. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2645. "cursor %d\n", sr_entries, cursor_sr);
  2646. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2647. } else {
  2648. /* Turn off self refresh if both pipes are enabled */
  2649. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2650. & ~FW_BLC_SELF_EN);
  2651. }
  2652. DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
  2653. planea_wm, planeb_wm, sr_entries);
  2654. planea_wm &= 0x3f;
  2655. planeb_wm &= 0x3f;
  2656. I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
  2657. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  2658. (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
  2659. I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  2660. (cursora_wm << DSPFW_CURSORA_SHIFT));
  2661. /* HPLL off in SR has some issues on G4x... disable it */
  2662. I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  2663. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2664. }
  2665. static void i965_update_wm(struct drm_device *dev, int planea_clock,
  2666. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2667. int pixel_size)
  2668. {
  2669. struct drm_i915_private *dev_priv = dev->dev_private;
  2670. unsigned long line_time_us;
  2671. int sr_clock, sr_entries, srwm = 1;
  2672. int cursor_sr = 16;
  2673. /* Calc sr entries for one plane configs */
  2674. if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
  2675. /* self-refresh has much higher latency */
  2676. static const int sr_latency_ns = 12000;
  2677. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2678. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2679. /* Use ns/us then divide to preserve precision */
  2680. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2681. pixel_size * sr_hdisplay;
  2682. sr_entries = roundup(sr_entries / I915_FIFO_LINE_SIZE, 1);
  2683. DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
  2684. srwm = I965_FIFO_SIZE - sr_entries;
  2685. if (srwm < 0)
  2686. srwm = 1;
  2687. srwm &= 0x1ff;
  2688. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2689. pixel_size * 64;
  2690. sr_entries = roundup(sr_entries /
  2691. i965_cursor_wm_info.cacheline_size, 1);
  2692. cursor_sr = i965_cursor_wm_info.fifo_size -
  2693. (sr_entries + i965_cursor_wm_info.guard_size);
  2694. if (cursor_sr > i965_cursor_wm_info.max_wm)
  2695. cursor_sr = i965_cursor_wm_info.max_wm;
  2696. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2697. "cursor %d\n", srwm, cursor_sr);
  2698. if (IS_I965GM(dev))
  2699. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  2700. } else {
  2701. /* Turn off self refresh if both pipes are enabled */
  2702. if (IS_I965GM(dev))
  2703. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2704. & ~FW_BLC_SELF_EN);
  2705. }
  2706. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  2707. srwm);
  2708. /* 965 has limitations... */
  2709. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
  2710. (8 << 0));
  2711. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  2712. /* update cursor SR watermark */
  2713. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  2714. }
  2715. static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
  2716. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2717. int pixel_size)
  2718. {
  2719. struct drm_i915_private *dev_priv = dev->dev_private;
  2720. uint32_t fwater_lo;
  2721. uint32_t fwater_hi;
  2722. int total_size, cacheline_size, cwm, srwm = 1;
  2723. int planea_wm, planeb_wm;
  2724. struct intel_watermark_params planea_params, planeb_params;
  2725. unsigned long line_time_us;
  2726. int sr_clock, sr_entries = 0;
  2727. /* Create copies of the base settings for each pipe */
  2728. if (IS_I965GM(dev) || IS_I945GM(dev))
  2729. planea_params = planeb_params = i945_wm_info;
  2730. else if (IS_I9XX(dev))
  2731. planea_params = planeb_params = i915_wm_info;
  2732. else
  2733. planea_params = planeb_params = i855_wm_info;
  2734. /* Grab a couple of global values before we overwrite them */
  2735. total_size = planea_params.fifo_size;
  2736. cacheline_size = planea_params.cacheline_size;
  2737. /* Update per-plane FIFO sizes */
  2738. planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2739. planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  2740. planea_wm = intel_calculate_wm(planea_clock, &planea_params,
  2741. pixel_size, latency_ns);
  2742. planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
  2743. pixel_size, latency_ns);
  2744. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  2745. /*
  2746. * Overlay gets an aggressive default since video jitter is bad.
  2747. */
  2748. cwm = 2;
  2749. /* Calc sr entries for one plane configs */
  2750. if (HAS_FW_BLC(dev) && sr_hdisplay &&
  2751. (!planea_clock || !planeb_clock)) {
  2752. /* self-refresh has much higher latency */
  2753. static const int sr_latency_ns = 6000;
  2754. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2755. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2756. /* Use ns/us then divide to preserve precision */
  2757. sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  2758. pixel_size * sr_hdisplay;
  2759. sr_entries = roundup(sr_entries / cacheline_size, 1);
  2760. DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
  2761. srwm = total_size - sr_entries;
  2762. if (srwm < 0)
  2763. srwm = 1;
  2764. if (IS_I945G(dev) || IS_I945GM(dev))
  2765. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  2766. else if (IS_I915GM(dev)) {
  2767. /* 915M has a smaller SRWM field */
  2768. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  2769. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  2770. }
  2771. } else {
  2772. /* Turn off self refresh if both pipes are enabled */
  2773. if (IS_I945G(dev) || IS_I945GM(dev)) {
  2774. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  2775. & ~FW_BLC_SELF_EN);
  2776. } else if (IS_I915GM(dev)) {
  2777. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  2778. }
  2779. }
  2780. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  2781. planea_wm, planeb_wm, cwm, srwm);
  2782. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  2783. fwater_hi = (cwm & 0x1f);
  2784. /* Set request length to 8 cachelines per fetch */
  2785. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  2786. fwater_hi = fwater_hi | (1 << 8);
  2787. I915_WRITE(FW_BLC, fwater_lo);
  2788. I915_WRITE(FW_BLC2, fwater_hi);
  2789. }
  2790. static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
  2791. int unused2, int unused3, int pixel_size)
  2792. {
  2793. struct drm_i915_private *dev_priv = dev->dev_private;
  2794. uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  2795. int planea_wm;
  2796. i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  2797. planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
  2798. pixel_size, latency_ns);
  2799. fwater_lo |= (3<<8) | planea_wm;
  2800. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  2801. I915_WRITE(FW_BLC, fwater_lo);
  2802. }
  2803. #define ILK_LP0_PLANE_LATENCY 700
  2804. #define ILK_LP0_CURSOR_LATENCY 1300
  2805. static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
  2806. int planeb_clock, int sr_hdisplay, int sr_htotal,
  2807. int pixel_size)
  2808. {
  2809. struct drm_i915_private *dev_priv = dev->dev_private;
  2810. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  2811. int sr_wm, cursor_wm;
  2812. unsigned long line_time_us;
  2813. int sr_clock, entries_required;
  2814. u32 reg_value;
  2815. int line_count;
  2816. int planea_htotal = 0, planeb_htotal = 0;
  2817. struct drm_crtc *crtc;
  2818. struct intel_crtc *intel_crtc;
  2819. /* Need htotal for all active display plane */
  2820. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2821. intel_crtc = to_intel_crtc(crtc);
  2822. if (crtc->enabled) {
  2823. if (intel_crtc->plane == 0)
  2824. planea_htotal = crtc->mode.htotal;
  2825. else
  2826. planeb_htotal = crtc->mode.htotal;
  2827. }
  2828. }
  2829. /* Calculate and update the watermark for plane A */
  2830. if (planea_clock) {
  2831. entries_required = ((planea_clock / 1000) * pixel_size *
  2832. ILK_LP0_PLANE_LATENCY) / 1000;
  2833. entries_required = DIV_ROUND_UP(entries_required,
  2834. ironlake_display_wm_info.cacheline_size);
  2835. planea_wm = entries_required +
  2836. ironlake_display_wm_info.guard_size;
  2837. if (planea_wm > (int)ironlake_display_wm_info.max_wm)
  2838. planea_wm = ironlake_display_wm_info.max_wm;
  2839. /* Use the large buffer method to calculate cursor watermark */
  2840. line_time_us = (planea_htotal * 1000) / planea_clock;
  2841. /* Use ns/us then divide to preserve precision */
  2842. line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
  2843. /* calculate the cursor watermark for cursor A */
  2844. entries_required = line_count * 64 * pixel_size;
  2845. entries_required = DIV_ROUND_UP(entries_required,
  2846. ironlake_cursor_wm_info.cacheline_size);
  2847. cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
  2848. if (cursora_wm > ironlake_cursor_wm_info.max_wm)
  2849. cursora_wm = ironlake_cursor_wm_info.max_wm;
  2850. reg_value = I915_READ(WM0_PIPEA_ILK);
  2851. reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  2852. reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
  2853. (cursora_wm & WM0_PIPE_CURSOR_MASK);
  2854. I915_WRITE(WM0_PIPEA_ILK, reg_value);
  2855. DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
  2856. "cursor: %d\n", planea_wm, cursora_wm);
  2857. }
  2858. /* Calculate and update the watermark for plane B */
  2859. if (planeb_clock) {
  2860. entries_required = ((planeb_clock / 1000) * pixel_size *
  2861. ILK_LP0_PLANE_LATENCY) / 1000;
  2862. entries_required = DIV_ROUND_UP(entries_required,
  2863. ironlake_display_wm_info.cacheline_size);
  2864. planeb_wm = entries_required +
  2865. ironlake_display_wm_info.guard_size;
  2866. if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
  2867. planeb_wm = ironlake_display_wm_info.max_wm;
  2868. /* Use the large buffer method to calculate cursor watermark */
  2869. line_time_us = (planeb_htotal * 1000) / planeb_clock;
  2870. /* Use ns/us then divide to preserve precision */
  2871. line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
  2872. /* calculate the cursor watermark for cursor B */
  2873. entries_required = line_count * 64 * pixel_size;
  2874. entries_required = DIV_ROUND_UP(entries_required,
  2875. ironlake_cursor_wm_info.cacheline_size);
  2876. cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
  2877. if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
  2878. cursorb_wm = ironlake_cursor_wm_info.max_wm;
  2879. reg_value = I915_READ(WM0_PIPEB_ILK);
  2880. reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  2881. reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
  2882. (cursorb_wm & WM0_PIPE_CURSOR_MASK);
  2883. I915_WRITE(WM0_PIPEB_ILK, reg_value);
  2884. DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
  2885. "cursor: %d\n", planeb_wm, cursorb_wm);
  2886. }
  2887. /*
  2888. * Calculate and update the self-refresh watermark only when one
  2889. * display plane is used.
  2890. */
  2891. if (!planea_clock || !planeb_clock) {
  2892. /* Read the self-refresh latency. The unit is 0.5us */
  2893. int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
  2894. sr_clock = planea_clock ? planea_clock : planeb_clock;
  2895. line_time_us = ((sr_htotal * 1000) / sr_clock);
  2896. /* Use ns/us then divide to preserve precision */
  2897. line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
  2898. / 1000;
  2899. /* calculate the self-refresh watermark for display plane */
  2900. entries_required = line_count * sr_hdisplay * pixel_size;
  2901. entries_required = DIV_ROUND_UP(entries_required,
  2902. ironlake_display_srwm_info.cacheline_size);
  2903. sr_wm = entries_required +
  2904. ironlake_display_srwm_info.guard_size;
  2905. /* calculate the self-refresh watermark for display cursor */
  2906. entries_required = line_count * pixel_size * 64;
  2907. entries_required = DIV_ROUND_UP(entries_required,
  2908. ironlake_cursor_srwm_info.cacheline_size);
  2909. cursor_wm = entries_required +
  2910. ironlake_cursor_srwm_info.guard_size;
  2911. /* configure watermark and enable self-refresh */
  2912. reg_value = I915_READ(WM1_LP_ILK);
  2913. reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
  2914. WM1_LP_CURSOR_MASK);
  2915. reg_value |= WM1_LP_SR_EN |
  2916. (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
  2917. (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
  2918. I915_WRITE(WM1_LP_ILK, reg_value);
  2919. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  2920. "cursor %d\n", sr_wm, cursor_wm);
  2921. } else {
  2922. /* Turn off self refresh if both pipes are enabled */
  2923. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  2924. }
  2925. }
  2926. /**
  2927. * intel_update_watermarks - update FIFO watermark values based on current modes
  2928. *
  2929. * Calculate watermark values for the various WM regs based on current mode
  2930. * and plane configuration.
  2931. *
  2932. * There are several cases to deal with here:
  2933. * - normal (i.e. non-self-refresh)
  2934. * - self-refresh (SR) mode
  2935. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2936. * - lines are small relative to FIFO size (buffer can hold more than 2
  2937. * lines), so need to account for TLB latency
  2938. *
  2939. * The normal calculation is:
  2940. * watermark = dotclock * bytes per pixel * latency
  2941. * where latency is platform & configuration dependent (we assume pessimal
  2942. * values here).
  2943. *
  2944. * The SR calculation is:
  2945. * watermark = (trunc(latency/line time)+1) * surface width *
  2946. * bytes per pixel
  2947. * where
  2948. * line time = htotal / dotclock
  2949. * surface width = hdisplay for normal plane and 64 for cursor
  2950. * and latency is assumed to be high, as above.
  2951. *
  2952. * The final value programmed to the register should always be rounded up,
  2953. * and include an extra 2 entries to account for clock crossings.
  2954. *
  2955. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2956. * to set the non-SR watermarks to 8.
  2957. */
  2958. static void intel_update_watermarks(struct drm_device *dev)
  2959. {
  2960. struct drm_i915_private *dev_priv = dev->dev_private;
  2961. struct drm_crtc *crtc;
  2962. struct intel_crtc *intel_crtc;
  2963. int sr_hdisplay = 0;
  2964. unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
  2965. int enabled = 0, pixel_size = 0;
  2966. int sr_htotal = 0;
  2967. if (!dev_priv->display.update_wm)
  2968. return;
  2969. /* Get the clock config from both planes */
  2970. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2971. intel_crtc = to_intel_crtc(crtc);
  2972. if (crtc->enabled) {
  2973. enabled++;
  2974. if (intel_crtc->plane == 0) {
  2975. DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
  2976. intel_crtc->pipe, crtc->mode.clock);
  2977. planea_clock = crtc->mode.clock;
  2978. } else {
  2979. DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
  2980. intel_crtc->pipe, crtc->mode.clock);
  2981. planeb_clock = crtc->mode.clock;
  2982. }
  2983. sr_hdisplay = crtc->mode.hdisplay;
  2984. sr_clock = crtc->mode.clock;
  2985. sr_htotal = crtc->mode.htotal;
  2986. if (crtc->fb)
  2987. pixel_size = crtc->fb->bits_per_pixel / 8;
  2988. else
  2989. pixel_size = 4; /* by default */
  2990. }
  2991. }
  2992. if (enabled <= 0)
  2993. return;
  2994. dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
  2995. sr_hdisplay, sr_htotal, pixel_size);
  2996. }
  2997. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  2998. struct drm_display_mode *mode,
  2999. struct drm_display_mode *adjusted_mode,
  3000. int x, int y,
  3001. struct drm_framebuffer *old_fb)
  3002. {
  3003. struct drm_device *dev = crtc->dev;
  3004. struct drm_i915_private *dev_priv = dev->dev_private;
  3005. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3006. int pipe = intel_crtc->pipe;
  3007. int plane = intel_crtc->plane;
  3008. int fp_reg = (pipe == 0) ? FPA0 : FPB0;
  3009. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  3010. int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
  3011. int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
  3012. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  3013. int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  3014. int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  3015. int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  3016. int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  3017. int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  3018. int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  3019. int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
  3020. int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
  3021. int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
  3022. int refclk, num_connectors = 0;
  3023. intel_clock_t clock, reduced_clock;
  3024. u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
  3025. bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
  3026. bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
  3027. bool is_edp = false;
  3028. struct drm_mode_config *mode_config = &dev->mode_config;
  3029. struct drm_encoder *encoder;
  3030. struct intel_encoder *intel_encoder = NULL;
  3031. const intel_limit_t *limit;
  3032. int ret;
  3033. struct fdi_m_n m_n = {0};
  3034. int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
  3035. int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
  3036. int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
  3037. int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
  3038. int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
  3039. int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
  3040. int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
  3041. int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
  3042. int trans_dpll_sel = (pipe == 0) ? 0 : 1;
  3043. int lvds_reg = LVDS;
  3044. u32 temp;
  3045. int sdvo_pixel_multiply;
  3046. int target_clock;
  3047. drm_vblank_pre_modeset(dev, pipe);
  3048. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  3049. if (!encoder || encoder->crtc != crtc)
  3050. continue;
  3051. intel_encoder = enc_to_intel_encoder(encoder);
  3052. switch (intel_encoder->type) {
  3053. case INTEL_OUTPUT_LVDS:
  3054. is_lvds = true;
  3055. break;
  3056. case INTEL_OUTPUT_SDVO:
  3057. case INTEL_OUTPUT_HDMI:
  3058. is_sdvo = true;
  3059. if (intel_encoder->needs_tv_clock)
  3060. is_tv = true;
  3061. break;
  3062. case INTEL_OUTPUT_DVO:
  3063. is_dvo = true;
  3064. break;
  3065. case INTEL_OUTPUT_TVOUT:
  3066. is_tv = true;
  3067. break;
  3068. case INTEL_OUTPUT_ANALOG:
  3069. is_crt = true;
  3070. break;
  3071. case INTEL_OUTPUT_DISPLAYPORT:
  3072. is_dp = true;
  3073. break;
  3074. case INTEL_OUTPUT_EDP:
  3075. is_edp = true;
  3076. break;
  3077. }
  3078. num_connectors++;
  3079. }
  3080. if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
  3081. refclk = dev_priv->lvds_ssc_freq * 1000;
  3082. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3083. refclk / 1000);
  3084. } else if (IS_I9XX(dev)) {
  3085. refclk = 96000;
  3086. if (HAS_PCH_SPLIT(dev))
  3087. refclk = 120000; /* 120Mhz refclk */
  3088. } else {
  3089. refclk = 48000;
  3090. }
  3091. /*
  3092. * Returns a set of divisors for the desired target clock with the given
  3093. * refclk, or FALSE. The returned values represent the clock equation:
  3094. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  3095. */
  3096. limit = intel_limit(crtc);
  3097. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
  3098. if (!ok) {
  3099. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  3100. drm_vblank_post_modeset(dev, pipe);
  3101. return -EINVAL;
  3102. }
  3103. if (is_lvds && dev_priv->lvds_downclock_avail) {
  3104. has_reduced_clock = limit->find_pll(limit, crtc,
  3105. dev_priv->lvds_downclock,
  3106. refclk,
  3107. &reduced_clock);
  3108. if (has_reduced_clock && (clock.p != reduced_clock.p)) {
  3109. /*
  3110. * If the different P is found, it means that we can't
  3111. * switch the display clock by using the FP0/FP1.
  3112. * In such case we will disable the LVDS downclock
  3113. * feature.
  3114. */
  3115. DRM_DEBUG_KMS("Different P is found for "
  3116. "LVDS clock/downclock\n");
  3117. has_reduced_clock = 0;
  3118. }
  3119. }
  3120. /* SDVO TV has fixed PLL values depend on its clock range,
  3121. this mirrors vbios setting. */
  3122. if (is_sdvo && is_tv) {
  3123. if (adjusted_mode->clock >= 100000
  3124. && adjusted_mode->clock < 140500) {
  3125. clock.p1 = 2;
  3126. clock.p2 = 10;
  3127. clock.n = 3;
  3128. clock.m1 = 16;
  3129. clock.m2 = 8;
  3130. } else if (adjusted_mode->clock >= 140500
  3131. && adjusted_mode->clock <= 200000) {
  3132. clock.p1 = 1;
  3133. clock.p2 = 10;
  3134. clock.n = 6;
  3135. clock.m1 = 12;
  3136. clock.m2 = 8;
  3137. }
  3138. }
  3139. /* FDI link */
  3140. if (HAS_PCH_SPLIT(dev)) {
  3141. int lane = 0, link_bw, bpp;
  3142. /* eDP doesn't require FDI link, so just set DP M/N
  3143. according to current link config */
  3144. if (is_edp) {
  3145. target_clock = mode->clock;
  3146. intel_edp_link_config(intel_encoder,
  3147. &lane, &link_bw);
  3148. } else {
  3149. /* DP over FDI requires target mode clock
  3150. instead of link clock */
  3151. if (is_dp)
  3152. target_clock = mode->clock;
  3153. else
  3154. target_clock = adjusted_mode->clock;
  3155. link_bw = 270000;
  3156. }
  3157. /* determine panel color depth */
  3158. temp = I915_READ(pipeconf_reg);
  3159. temp &= ~PIPE_BPC_MASK;
  3160. if (is_lvds) {
  3161. int lvds_reg = I915_READ(PCH_LVDS);
  3162. /* the BPC will be 6 if it is 18-bit LVDS panel */
  3163. if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
  3164. temp |= PIPE_8BPC;
  3165. else
  3166. temp |= PIPE_6BPC;
  3167. } else if (is_edp || (is_dp && intel_pch_has_edp(crtc))) {
  3168. switch (dev_priv->edp_bpp/3) {
  3169. case 8:
  3170. temp |= PIPE_8BPC;
  3171. break;
  3172. case 10:
  3173. temp |= PIPE_10BPC;
  3174. break;
  3175. case 6:
  3176. temp |= PIPE_6BPC;
  3177. break;
  3178. case 12:
  3179. temp |= PIPE_12BPC;
  3180. break;
  3181. }
  3182. } else
  3183. temp |= PIPE_8BPC;
  3184. I915_WRITE(pipeconf_reg, temp);
  3185. I915_READ(pipeconf_reg);
  3186. switch (temp & PIPE_BPC_MASK) {
  3187. case PIPE_8BPC:
  3188. bpp = 24;
  3189. break;
  3190. case PIPE_10BPC:
  3191. bpp = 30;
  3192. break;
  3193. case PIPE_6BPC:
  3194. bpp = 18;
  3195. break;
  3196. case PIPE_12BPC:
  3197. bpp = 36;
  3198. break;
  3199. default:
  3200. DRM_ERROR("unknown pipe bpc value\n");
  3201. bpp = 24;
  3202. }
  3203. if (!lane) {
  3204. /*
  3205. * Account for spread spectrum to avoid
  3206. * oversubscribing the link. Max center spread
  3207. * is 2.5%; use 5% for safety's sake.
  3208. */
  3209. u32 bps = target_clock * bpp * 21 / 20;
  3210. lane = bps / (link_bw * 8) + 1;
  3211. }
  3212. intel_crtc->fdi_lanes = lane;
  3213. ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
  3214. }
  3215. /* Ironlake: try to setup display ref clock before DPLL
  3216. * enabling. This is only under driver's control after
  3217. * PCH B stepping, previous chipset stepping should be
  3218. * ignoring this setting.
  3219. */
  3220. if (HAS_PCH_SPLIT(dev)) {
  3221. temp = I915_READ(PCH_DREF_CONTROL);
  3222. /* Always enable nonspread source */
  3223. temp &= ~DREF_NONSPREAD_SOURCE_MASK;
  3224. temp |= DREF_NONSPREAD_SOURCE_ENABLE;
  3225. I915_WRITE(PCH_DREF_CONTROL, temp);
  3226. POSTING_READ(PCH_DREF_CONTROL);
  3227. temp &= ~DREF_SSC_SOURCE_MASK;
  3228. temp |= DREF_SSC_SOURCE_ENABLE;
  3229. I915_WRITE(PCH_DREF_CONTROL, temp);
  3230. POSTING_READ(PCH_DREF_CONTROL);
  3231. udelay(200);
  3232. if (is_edp) {
  3233. if (dev_priv->lvds_use_ssc) {
  3234. temp |= DREF_SSC1_ENABLE;
  3235. I915_WRITE(PCH_DREF_CONTROL, temp);
  3236. POSTING_READ(PCH_DREF_CONTROL);
  3237. udelay(200);
  3238. temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  3239. temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  3240. I915_WRITE(PCH_DREF_CONTROL, temp);
  3241. POSTING_READ(PCH_DREF_CONTROL);
  3242. } else {
  3243. temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  3244. I915_WRITE(PCH_DREF_CONTROL, temp);
  3245. POSTING_READ(PCH_DREF_CONTROL);
  3246. }
  3247. }
  3248. }
  3249. if (IS_PINEVIEW(dev)) {
  3250. fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
  3251. if (has_reduced_clock)
  3252. fp2 = (1 << reduced_clock.n) << 16 |
  3253. reduced_clock.m1 << 8 | reduced_clock.m2;
  3254. } else {
  3255. fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
  3256. if (has_reduced_clock)
  3257. fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
  3258. reduced_clock.m2;
  3259. }
  3260. if (!HAS_PCH_SPLIT(dev))
  3261. dpll = DPLL_VGA_MODE_DIS;
  3262. if (IS_I9XX(dev)) {
  3263. if (is_lvds)
  3264. dpll |= DPLLB_MODE_LVDS;
  3265. else
  3266. dpll |= DPLLB_MODE_DAC_SERIAL;
  3267. if (is_sdvo) {
  3268. dpll |= DPLL_DVO_HIGH_SPEED;
  3269. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  3270. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3271. dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
  3272. else if (HAS_PCH_SPLIT(dev))
  3273. dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  3274. }
  3275. if (is_dp)
  3276. dpll |= DPLL_DVO_HIGH_SPEED;
  3277. /* compute bitmask from p1 value */
  3278. if (IS_PINEVIEW(dev))
  3279. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3280. else {
  3281. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3282. /* also FPA1 */
  3283. if (HAS_PCH_SPLIT(dev))
  3284. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3285. if (IS_G4X(dev) && has_reduced_clock)
  3286. dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3287. }
  3288. switch (clock.p2) {
  3289. case 5:
  3290. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3291. break;
  3292. case 7:
  3293. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3294. break;
  3295. case 10:
  3296. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3297. break;
  3298. case 14:
  3299. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3300. break;
  3301. }
  3302. if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
  3303. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3304. } else {
  3305. if (is_lvds) {
  3306. dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3307. } else {
  3308. if (clock.p1 == 2)
  3309. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3310. else
  3311. dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3312. if (clock.p2 == 4)
  3313. dpll |= PLL_P2_DIVIDE_BY_4;
  3314. }
  3315. }
  3316. if (is_sdvo && is_tv)
  3317. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3318. else if (is_tv)
  3319. /* XXX: just matching BIOS for now */
  3320. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3321. dpll |= 3;
  3322. else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
  3323. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3324. else
  3325. dpll |= PLL_REF_INPUT_DREFCLK;
  3326. /* setup pipeconf */
  3327. pipeconf = I915_READ(pipeconf_reg);
  3328. /* Set up the display plane register */
  3329. dspcntr = DISPPLANE_GAMMA_ENABLE;
  3330. /* Ironlake's plane is forced to pipe, bit 24 is to
  3331. enable color space conversion */
  3332. if (!HAS_PCH_SPLIT(dev)) {
  3333. if (pipe == 0)
  3334. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  3335. else
  3336. dspcntr |= DISPPLANE_SEL_PIPE_B;
  3337. }
  3338. if (pipe == 0 && !IS_I965G(dev)) {
  3339. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3340. * core speed.
  3341. *
  3342. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3343. * pipe == 0 check?
  3344. */
  3345. if (mode->clock >
  3346. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  3347. pipeconf |= PIPEACONF_DOUBLE_WIDE;
  3348. else
  3349. pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
  3350. }
  3351. dspcntr |= DISPLAY_PLANE_ENABLE;
  3352. pipeconf |= PIPEACONF_ENABLE;
  3353. dpll |= DPLL_VCO_ENABLE;
  3354. /* Disable the panel fitter if it was on our pipe */
  3355. if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
  3356. I915_WRITE(PFIT_CONTROL, 0);
  3357. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
  3358. drm_mode_debug_printmodeline(mode);
  3359. /* assign to Ironlake registers */
  3360. if (HAS_PCH_SPLIT(dev)) {
  3361. fp_reg = pch_fp_reg;
  3362. dpll_reg = pch_dpll_reg;
  3363. }
  3364. if (is_edp) {
  3365. ironlake_disable_pll_edp(crtc);
  3366. } else if ((dpll & DPLL_VCO_ENABLE)) {
  3367. I915_WRITE(fp_reg, fp);
  3368. I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
  3369. I915_READ(dpll_reg);
  3370. udelay(150);
  3371. }
  3372. /* enable transcoder DPLL */
  3373. if (HAS_PCH_CPT(dev)) {
  3374. temp = I915_READ(PCH_DPLL_SEL);
  3375. if (trans_dpll_sel == 0)
  3376. temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
  3377. else
  3378. temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  3379. I915_WRITE(PCH_DPLL_SEL, temp);
  3380. I915_READ(PCH_DPLL_SEL);
  3381. udelay(150);
  3382. }
  3383. /* The LVDS pin pair needs to be on before the DPLLs are enabled.
  3384. * This is an exception to the general rule that mode_set doesn't turn
  3385. * things on.
  3386. */
  3387. if (is_lvds) {
  3388. u32 lvds;
  3389. if (HAS_PCH_SPLIT(dev))
  3390. lvds_reg = PCH_LVDS;
  3391. lvds = I915_READ(lvds_reg);
  3392. lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
  3393. if (pipe == 1) {
  3394. if (HAS_PCH_CPT(dev))
  3395. lvds |= PORT_TRANS_B_SEL_CPT;
  3396. else
  3397. lvds |= LVDS_PIPEB_SELECT;
  3398. } else {
  3399. if (HAS_PCH_CPT(dev))
  3400. lvds &= ~PORT_TRANS_SEL_MASK;
  3401. else
  3402. lvds &= ~LVDS_PIPEB_SELECT;
  3403. }
  3404. /* set the corresponsding LVDS_BORDER bit */
  3405. lvds |= dev_priv->lvds_border_bits;
  3406. /* Set the B0-B3 data pairs corresponding to whether we're going to
  3407. * set the DPLLs for dual-channel mode or not.
  3408. */
  3409. if (clock.p2 == 7)
  3410. lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
  3411. else
  3412. lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
  3413. /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
  3414. * appropriately here, but we need to look more thoroughly into how
  3415. * panels behave in the two modes.
  3416. */
  3417. /* set the dithering flag */
  3418. if (IS_I965G(dev)) {
  3419. if (dev_priv->lvds_dither) {
  3420. if (HAS_PCH_SPLIT(dev)) {
  3421. pipeconf |= PIPE_ENABLE_DITHER;
  3422. pipeconf |= PIPE_DITHER_TYPE_ST01;
  3423. } else
  3424. lvds |= LVDS_ENABLE_DITHER;
  3425. } else {
  3426. if (HAS_PCH_SPLIT(dev)) {
  3427. pipeconf &= ~PIPE_ENABLE_DITHER;
  3428. pipeconf &= ~PIPE_DITHER_TYPE_MASK;
  3429. } else
  3430. lvds &= ~LVDS_ENABLE_DITHER;
  3431. }
  3432. }
  3433. I915_WRITE(lvds_reg, lvds);
  3434. I915_READ(lvds_reg);
  3435. }
  3436. if (is_dp)
  3437. intel_dp_set_m_n(crtc, mode, adjusted_mode);
  3438. else if (HAS_PCH_SPLIT(dev)) {
  3439. /* For non-DP output, clear any trans DP clock recovery setting.*/
  3440. if (pipe == 0) {
  3441. I915_WRITE(TRANSA_DATA_M1, 0);
  3442. I915_WRITE(TRANSA_DATA_N1, 0);
  3443. I915_WRITE(TRANSA_DP_LINK_M1, 0);
  3444. I915_WRITE(TRANSA_DP_LINK_N1, 0);
  3445. } else {
  3446. I915_WRITE(TRANSB_DATA_M1, 0);
  3447. I915_WRITE(TRANSB_DATA_N1, 0);
  3448. I915_WRITE(TRANSB_DP_LINK_M1, 0);
  3449. I915_WRITE(TRANSB_DP_LINK_N1, 0);
  3450. }
  3451. }
  3452. if (!is_edp) {
  3453. I915_WRITE(fp_reg, fp);
  3454. I915_WRITE(dpll_reg, dpll);
  3455. I915_READ(dpll_reg);
  3456. /* Wait for the clocks to stabilize. */
  3457. udelay(150);
  3458. if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
  3459. if (is_sdvo) {
  3460. sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
  3461. I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
  3462. ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
  3463. } else
  3464. I915_WRITE(dpll_md_reg, 0);
  3465. } else {
  3466. /* write it again -- the BIOS does, after all */
  3467. I915_WRITE(dpll_reg, dpll);
  3468. }
  3469. I915_READ(dpll_reg);
  3470. /* Wait for the clocks to stabilize. */
  3471. udelay(150);
  3472. }
  3473. if (is_lvds && has_reduced_clock && i915_powersave) {
  3474. I915_WRITE(fp_reg + 4, fp2);
  3475. intel_crtc->lowfreq_avail = true;
  3476. if (HAS_PIPE_CXSR(dev)) {
  3477. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  3478. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  3479. }
  3480. } else {
  3481. I915_WRITE(fp_reg + 4, fp);
  3482. intel_crtc->lowfreq_avail = false;
  3483. if (HAS_PIPE_CXSR(dev)) {
  3484. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  3485. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  3486. }
  3487. }
  3488. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3489. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  3490. /* the chip adds 2 halflines automatically */
  3491. adjusted_mode->crtc_vdisplay -= 1;
  3492. adjusted_mode->crtc_vtotal -= 1;
  3493. adjusted_mode->crtc_vblank_start -= 1;
  3494. adjusted_mode->crtc_vblank_end -= 1;
  3495. adjusted_mode->crtc_vsync_end -= 1;
  3496. adjusted_mode->crtc_vsync_start -= 1;
  3497. } else
  3498. pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
  3499. I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
  3500. ((adjusted_mode->crtc_htotal - 1) << 16));
  3501. I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
  3502. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3503. I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
  3504. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3505. I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
  3506. ((adjusted_mode->crtc_vtotal - 1) << 16));
  3507. I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
  3508. ((adjusted_mode->crtc_vblank_end - 1) << 16));
  3509. I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
  3510. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3511. /* pipesrc and dspsize control the size that is scaled from, which should
  3512. * always be the user's requested size.
  3513. */
  3514. if (!HAS_PCH_SPLIT(dev)) {
  3515. I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
  3516. (mode->hdisplay - 1));
  3517. I915_WRITE(dsppos_reg, 0);
  3518. }
  3519. I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3520. if (HAS_PCH_SPLIT(dev)) {
  3521. I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
  3522. I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
  3523. I915_WRITE(link_m1_reg, m_n.link_m);
  3524. I915_WRITE(link_n1_reg, m_n.link_n);
  3525. if (is_edp) {
  3526. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  3527. } else {
  3528. /* enable FDI RX PLL too */
  3529. temp = I915_READ(fdi_rx_reg);
  3530. I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
  3531. I915_READ(fdi_rx_reg);
  3532. udelay(200);
  3533. /* enable FDI TX PLL too */
  3534. temp = I915_READ(fdi_tx_reg);
  3535. I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
  3536. I915_READ(fdi_tx_reg);
  3537. /* enable FDI RX PCDCLK */
  3538. temp = I915_READ(fdi_rx_reg);
  3539. I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
  3540. I915_READ(fdi_rx_reg);
  3541. udelay(200);
  3542. }
  3543. }
  3544. I915_WRITE(pipeconf_reg, pipeconf);
  3545. I915_READ(pipeconf_reg);
  3546. intel_wait_for_vblank(dev);
  3547. if (IS_IRONLAKE(dev)) {
  3548. /* enable address swizzle for tiling buffer */
  3549. temp = I915_READ(DISP_ARB_CTL);
  3550. I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
  3551. }
  3552. I915_WRITE(dspcntr_reg, dspcntr);
  3553. /* Flush the plane changes */
  3554. ret = intel_pipe_set_base(crtc, x, y, old_fb);
  3555. if ((IS_I965G(dev) || plane == 0))
  3556. intel_update_fbc(crtc, &crtc->mode);
  3557. intel_update_watermarks(dev);
  3558. drm_vblank_post_modeset(dev, pipe);
  3559. return ret;
  3560. }
  3561. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  3562. void intel_crtc_load_lut(struct drm_crtc *crtc)
  3563. {
  3564. struct drm_device *dev = crtc->dev;
  3565. struct drm_i915_private *dev_priv = dev->dev_private;
  3566. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3567. int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
  3568. int i;
  3569. /* The clocks have to be on to load the palette. */
  3570. if (!crtc->enabled)
  3571. return;
  3572. /* use legacy palette for Ironlake */
  3573. if (HAS_PCH_SPLIT(dev))
  3574. palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
  3575. LGC_PALETTE_B;
  3576. for (i = 0; i < 256; i++) {
  3577. I915_WRITE(palreg + 4 * i,
  3578. (intel_crtc->lut_r[i] << 16) |
  3579. (intel_crtc->lut_g[i] << 8) |
  3580. intel_crtc->lut_b[i]);
  3581. }
  3582. }
  3583. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  3584. struct drm_file *file_priv,
  3585. uint32_t handle,
  3586. uint32_t width, uint32_t height)
  3587. {
  3588. struct drm_device *dev = crtc->dev;
  3589. struct drm_i915_private *dev_priv = dev->dev_private;
  3590. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3591. struct drm_gem_object *bo;
  3592. struct drm_i915_gem_object *obj_priv;
  3593. int pipe = intel_crtc->pipe;
  3594. uint32_t control = (pipe == 0) ? CURACNTR : CURBCNTR;
  3595. uint32_t base = (pipe == 0) ? CURABASE : CURBBASE;
  3596. uint32_t temp = I915_READ(control);
  3597. size_t addr;
  3598. int ret;
  3599. DRM_DEBUG_KMS("\n");
  3600. /* if we want to turn off the cursor ignore width and height */
  3601. if (!handle) {
  3602. DRM_DEBUG_KMS("cursor off\n");
  3603. if (IS_MOBILE(dev) || IS_I9XX(dev)) {
  3604. temp &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  3605. temp |= CURSOR_MODE_DISABLE;
  3606. } else {
  3607. temp &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  3608. }
  3609. addr = 0;
  3610. bo = NULL;
  3611. mutex_lock(&dev->struct_mutex);
  3612. goto finish;
  3613. }
  3614. /* Currently we only support 64x64 cursors */
  3615. if (width != 64 || height != 64) {
  3616. DRM_ERROR("we currently only support 64x64 cursors\n");
  3617. return -EINVAL;
  3618. }
  3619. bo = drm_gem_object_lookup(dev, file_priv, handle);
  3620. if (!bo)
  3621. return -ENOENT;
  3622. obj_priv = to_intel_bo(bo);
  3623. if (bo->size < width * height * 4) {
  3624. DRM_ERROR("buffer is to small\n");
  3625. ret = -ENOMEM;
  3626. goto fail;
  3627. }
  3628. /* we only need to pin inside GTT if cursor is non-phy */
  3629. mutex_lock(&dev->struct_mutex);
  3630. if (!dev_priv->info->cursor_needs_physical) {
  3631. ret = i915_gem_object_pin(bo, PAGE_SIZE);
  3632. if (ret) {
  3633. DRM_ERROR("failed to pin cursor bo\n");
  3634. goto fail_locked;
  3635. }
  3636. ret = i915_gem_object_set_to_gtt_domain(bo, 0);
  3637. if (ret) {
  3638. DRM_ERROR("failed to move cursor bo into the GTT\n");
  3639. goto fail_unpin;
  3640. }
  3641. addr = obj_priv->gtt_offset;
  3642. } else {
  3643. ret = i915_gem_attach_phys_object(dev, bo, (pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
  3644. if (ret) {
  3645. DRM_ERROR("failed to attach phys object\n");
  3646. goto fail_locked;
  3647. }
  3648. addr = obj_priv->phys_obj->handle->busaddr;
  3649. }
  3650. if (!IS_I9XX(dev))
  3651. I915_WRITE(CURSIZE, (height << 12) | width);
  3652. /* Hooray for CUR*CNTR differences */
  3653. if (IS_MOBILE(dev) || IS_I9XX(dev)) {
  3654. temp &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  3655. temp |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  3656. temp |= (pipe << 28); /* Connect to correct pipe */
  3657. } else {
  3658. temp &= ~(CURSOR_FORMAT_MASK);
  3659. temp |= CURSOR_ENABLE;
  3660. temp |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
  3661. }
  3662. finish:
  3663. I915_WRITE(control, temp);
  3664. I915_WRITE(base, addr);
  3665. if (intel_crtc->cursor_bo) {
  3666. if (dev_priv->info->cursor_needs_physical) {
  3667. if (intel_crtc->cursor_bo != bo)
  3668. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  3669. } else
  3670. i915_gem_object_unpin(intel_crtc->cursor_bo);
  3671. drm_gem_object_unreference(intel_crtc->cursor_bo);
  3672. }
  3673. mutex_unlock(&dev->struct_mutex);
  3674. intel_crtc->cursor_addr = addr;
  3675. intel_crtc->cursor_bo = bo;
  3676. return 0;
  3677. fail_unpin:
  3678. i915_gem_object_unpin(bo);
  3679. fail_locked:
  3680. mutex_unlock(&dev->struct_mutex);
  3681. fail:
  3682. drm_gem_object_unreference_unlocked(bo);
  3683. return ret;
  3684. }
  3685. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  3686. {
  3687. struct drm_device *dev = crtc->dev;
  3688. struct drm_i915_private *dev_priv = dev->dev_private;
  3689. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3690. struct intel_framebuffer *intel_fb;
  3691. int pipe = intel_crtc->pipe;
  3692. uint32_t temp = 0;
  3693. uint32_t adder;
  3694. if (crtc->fb) {
  3695. intel_fb = to_intel_framebuffer(crtc->fb);
  3696. intel_mark_busy(dev, intel_fb->obj);
  3697. }
  3698. if (x < 0) {
  3699. temp |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  3700. x = -x;
  3701. }
  3702. if (y < 0) {
  3703. temp |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  3704. y = -y;
  3705. }
  3706. temp |= x << CURSOR_X_SHIFT;
  3707. temp |= y << CURSOR_Y_SHIFT;
  3708. adder = intel_crtc->cursor_addr;
  3709. I915_WRITE((pipe == 0) ? CURAPOS : CURBPOS, temp);
  3710. I915_WRITE((pipe == 0) ? CURABASE : CURBBASE, adder);
  3711. return 0;
  3712. }
  3713. /** Sets the color ramps on behalf of RandR */
  3714. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  3715. u16 blue, int regno)
  3716. {
  3717. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3718. intel_crtc->lut_r[regno] = red >> 8;
  3719. intel_crtc->lut_g[regno] = green >> 8;
  3720. intel_crtc->lut_b[regno] = blue >> 8;
  3721. }
  3722. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  3723. u16 *blue, int regno)
  3724. {
  3725. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3726. *red = intel_crtc->lut_r[regno] << 8;
  3727. *green = intel_crtc->lut_g[regno] << 8;
  3728. *blue = intel_crtc->lut_b[regno] << 8;
  3729. }
  3730. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  3731. u16 *blue, uint32_t size)
  3732. {
  3733. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3734. int i;
  3735. if (size != 256)
  3736. return;
  3737. for (i = 0; i < 256; i++) {
  3738. intel_crtc->lut_r[i] = red[i] >> 8;
  3739. intel_crtc->lut_g[i] = green[i] >> 8;
  3740. intel_crtc->lut_b[i] = blue[i] >> 8;
  3741. }
  3742. intel_crtc_load_lut(crtc);
  3743. }
  3744. /**
  3745. * Get a pipe with a simple mode set on it for doing load-based monitor
  3746. * detection.
  3747. *
  3748. * It will be up to the load-detect code to adjust the pipe as appropriate for
  3749. * its requirements. The pipe will be connected to no other encoders.
  3750. *
  3751. * Currently this code will only succeed if there is a pipe with no encoders
  3752. * configured for it. In the future, it could choose to temporarily disable
  3753. * some outputs to free up a pipe for its use.
  3754. *
  3755. * \return crtc, or NULL if no pipes are available.
  3756. */
  3757. /* VESA 640x480x72Hz mode to set on the pipe */
  3758. static struct drm_display_mode load_detect_mode = {
  3759. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  3760. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  3761. };
  3762. struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
  3763. struct drm_connector *connector,
  3764. struct drm_display_mode *mode,
  3765. int *dpms_mode)
  3766. {
  3767. struct intel_crtc *intel_crtc;
  3768. struct drm_crtc *possible_crtc;
  3769. struct drm_crtc *supported_crtc =NULL;
  3770. struct drm_encoder *encoder = &intel_encoder->enc;
  3771. struct drm_crtc *crtc = NULL;
  3772. struct drm_device *dev = encoder->dev;
  3773. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3774. struct drm_crtc_helper_funcs *crtc_funcs;
  3775. int i = -1;
  3776. /*
  3777. * Algorithm gets a little messy:
  3778. * - if the connector already has an assigned crtc, use it (but make
  3779. * sure it's on first)
  3780. * - try to find the first unused crtc that can drive this connector,
  3781. * and use that if we find one
  3782. * - if there are no unused crtcs available, try to use the first
  3783. * one we found that supports the connector
  3784. */
  3785. /* See if we already have a CRTC for this connector */
  3786. if (encoder->crtc) {
  3787. crtc = encoder->crtc;
  3788. /* Make sure the crtc and connector are running */
  3789. intel_crtc = to_intel_crtc(crtc);
  3790. *dpms_mode = intel_crtc->dpms_mode;
  3791. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3792. crtc_funcs = crtc->helper_private;
  3793. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3794. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
  3795. }
  3796. return crtc;
  3797. }
  3798. /* Find an unused one (if possible) */
  3799. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  3800. i++;
  3801. if (!(encoder->possible_crtcs & (1 << i)))
  3802. continue;
  3803. if (!possible_crtc->enabled) {
  3804. crtc = possible_crtc;
  3805. break;
  3806. }
  3807. if (!supported_crtc)
  3808. supported_crtc = possible_crtc;
  3809. }
  3810. /*
  3811. * If we didn't find an unused CRTC, don't use any.
  3812. */
  3813. if (!crtc) {
  3814. return NULL;
  3815. }
  3816. encoder->crtc = crtc;
  3817. connector->encoder = encoder;
  3818. intel_encoder->load_detect_temp = true;
  3819. intel_crtc = to_intel_crtc(crtc);
  3820. *dpms_mode = intel_crtc->dpms_mode;
  3821. if (!crtc->enabled) {
  3822. if (!mode)
  3823. mode = &load_detect_mode;
  3824. drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
  3825. } else {
  3826. if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
  3827. crtc_funcs = crtc->helper_private;
  3828. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
  3829. }
  3830. /* Add this connector to the crtc */
  3831. encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
  3832. encoder_funcs->commit(encoder);
  3833. }
  3834. /* let the connector get through one full cycle before testing */
  3835. intel_wait_for_vblank(dev);
  3836. return crtc;
  3837. }
  3838. void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
  3839. struct drm_connector *connector, int dpms_mode)
  3840. {
  3841. struct drm_encoder *encoder = &intel_encoder->enc;
  3842. struct drm_device *dev = encoder->dev;
  3843. struct drm_crtc *crtc = encoder->crtc;
  3844. struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  3845. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  3846. if (intel_encoder->load_detect_temp) {
  3847. encoder->crtc = NULL;
  3848. connector->encoder = NULL;
  3849. intel_encoder->load_detect_temp = false;
  3850. crtc->enabled = drm_helper_crtc_in_use(crtc);
  3851. drm_helper_disable_unused_functions(dev);
  3852. }
  3853. /* Switch crtc and encoder back off if necessary */
  3854. if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
  3855. if (encoder->crtc == crtc)
  3856. encoder_funcs->dpms(encoder, dpms_mode);
  3857. crtc_funcs->dpms(crtc, dpms_mode);
  3858. }
  3859. }
  3860. /* Returns the clock of the currently programmed mode of the given pipe. */
  3861. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  3862. {
  3863. struct drm_i915_private *dev_priv = dev->dev_private;
  3864. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3865. int pipe = intel_crtc->pipe;
  3866. u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
  3867. u32 fp;
  3868. intel_clock_t clock;
  3869. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  3870. fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
  3871. else
  3872. fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
  3873. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  3874. if (IS_PINEVIEW(dev)) {
  3875. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  3876. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  3877. } else {
  3878. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  3879. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  3880. }
  3881. if (IS_I9XX(dev)) {
  3882. if (IS_PINEVIEW(dev))
  3883. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  3884. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  3885. else
  3886. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  3887. DPLL_FPA01_P1_POST_DIV_SHIFT);
  3888. switch (dpll & DPLL_MODE_MASK) {
  3889. case DPLLB_MODE_DAC_SERIAL:
  3890. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  3891. 5 : 10;
  3892. break;
  3893. case DPLLB_MODE_LVDS:
  3894. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  3895. 7 : 14;
  3896. break;
  3897. default:
  3898. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  3899. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  3900. return 0;
  3901. }
  3902. /* XXX: Handle the 100Mhz refclk */
  3903. intel_clock(dev, 96000, &clock);
  3904. } else {
  3905. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  3906. if (is_lvds) {
  3907. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  3908. DPLL_FPA01_P1_POST_DIV_SHIFT);
  3909. clock.p2 = 14;
  3910. if ((dpll & PLL_REF_INPUT_MASK) ==
  3911. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  3912. /* XXX: might not be 66MHz */
  3913. intel_clock(dev, 66000, &clock);
  3914. } else
  3915. intel_clock(dev, 48000, &clock);
  3916. } else {
  3917. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  3918. clock.p1 = 2;
  3919. else {
  3920. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  3921. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  3922. }
  3923. if (dpll & PLL_P2_DIVIDE_BY_4)
  3924. clock.p2 = 4;
  3925. else
  3926. clock.p2 = 2;
  3927. intel_clock(dev, 48000, &clock);
  3928. }
  3929. }
  3930. /* XXX: It would be nice to validate the clocks, but we can't reuse
  3931. * i830PllIsValid() because it relies on the xf86_config connector
  3932. * configuration being accurate, which it isn't necessarily.
  3933. */
  3934. return clock.dot;
  3935. }
  3936. /** Returns the currently programmed mode of the given pipe. */
  3937. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  3938. struct drm_crtc *crtc)
  3939. {
  3940. struct drm_i915_private *dev_priv = dev->dev_private;
  3941. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3942. int pipe = intel_crtc->pipe;
  3943. struct drm_display_mode *mode;
  3944. int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
  3945. int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
  3946. int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
  3947. int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
  3948. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  3949. if (!mode)
  3950. return NULL;
  3951. mode->clock = intel_crtc_clock_get(dev, crtc);
  3952. mode->hdisplay = (htot & 0xffff) + 1;
  3953. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  3954. mode->hsync_start = (hsync & 0xffff) + 1;
  3955. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  3956. mode->vdisplay = (vtot & 0xffff) + 1;
  3957. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  3958. mode->vsync_start = (vsync & 0xffff) + 1;
  3959. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  3960. drm_mode_set_name(mode);
  3961. drm_mode_set_crtcinfo(mode, 0);
  3962. return mode;
  3963. }
  3964. #define GPU_IDLE_TIMEOUT 500 /* ms */
  3965. /* When this timer fires, we've been idle for awhile */
  3966. static void intel_gpu_idle_timer(unsigned long arg)
  3967. {
  3968. struct drm_device *dev = (struct drm_device *)arg;
  3969. drm_i915_private_t *dev_priv = dev->dev_private;
  3970. DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
  3971. dev_priv->busy = false;
  3972. queue_work(dev_priv->wq, &dev_priv->idle_work);
  3973. }
  3974. #define CRTC_IDLE_TIMEOUT 1000 /* ms */
  3975. static void intel_crtc_idle_timer(unsigned long arg)
  3976. {
  3977. struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
  3978. struct drm_crtc *crtc = &intel_crtc->base;
  3979. drm_i915_private_t *dev_priv = crtc->dev->dev_private;
  3980. DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
  3981. intel_crtc->busy = false;
  3982. queue_work(dev_priv->wq, &dev_priv->idle_work);
  3983. }
  3984. static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
  3985. {
  3986. struct drm_device *dev = crtc->dev;
  3987. drm_i915_private_t *dev_priv = dev->dev_private;
  3988. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3989. int pipe = intel_crtc->pipe;
  3990. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  3991. int dpll = I915_READ(dpll_reg);
  3992. if (HAS_PCH_SPLIT(dev))
  3993. return;
  3994. if (!dev_priv->lvds_downclock_avail)
  3995. return;
  3996. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  3997. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  3998. /* Unlock panel regs */
  3999. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
  4000. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  4001. I915_WRITE(dpll_reg, dpll);
  4002. dpll = I915_READ(dpll_reg);
  4003. intel_wait_for_vblank(dev);
  4004. dpll = I915_READ(dpll_reg);
  4005. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  4006. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  4007. /* ...and lock them again */
  4008. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4009. }
  4010. /* Schedule downclock */
  4011. if (schedule)
  4012. mod_timer(&intel_crtc->idle_timer, jiffies +
  4013. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4014. }
  4015. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  4016. {
  4017. struct drm_device *dev = crtc->dev;
  4018. drm_i915_private_t *dev_priv = dev->dev_private;
  4019. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4020. int pipe = intel_crtc->pipe;
  4021. int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
  4022. int dpll = I915_READ(dpll_reg);
  4023. if (HAS_PCH_SPLIT(dev))
  4024. return;
  4025. if (!dev_priv->lvds_downclock_avail)
  4026. return;
  4027. /*
  4028. * Since this is called by a timer, we should never get here in
  4029. * the manual case.
  4030. */
  4031. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  4032. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  4033. /* Unlock panel regs */
  4034. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) | (0xabcd << 16));
  4035. dpll |= DISPLAY_RATE_SELECT_FPA1;
  4036. I915_WRITE(dpll_reg, dpll);
  4037. dpll = I915_READ(dpll_reg);
  4038. intel_wait_for_vblank(dev);
  4039. dpll = I915_READ(dpll_reg);
  4040. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  4041. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  4042. /* ...and lock them again */
  4043. I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
  4044. }
  4045. }
  4046. /**
  4047. * intel_idle_update - adjust clocks for idleness
  4048. * @work: work struct
  4049. *
  4050. * Either the GPU or display (or both) went idle. Check the busy status
  4051. * here and adjust the CRTC and GPU clocks as necessary.
  4052. */
  4053. static void intel_idle_update(struct work_struct *work)
  4054. {
  4055. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  4056. idle_work);
  4057. struct drm_device *dev = dev_priv->dev;
  4058. struct drm_crtc *crtc;
  4059. struct intel_crtc *intel_crtc;
  4060. int enabled = 0;
  4061. if (!i915_powersave)
  4062. return;
  4063. mutex_lock(&dev->struct_mutex);
  4064. i915_update_gfx_val(dev_priv);
  4065. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4066. /* Skip inactive CRTCs */
  4067. if (!crtc->fb)
  4068. continue;
  4069. enabled++;
  4070. intel_crtc = to_intel_crtc(crtc);
  4071. if (!intel_crtc->busy)
  4072. intel_decrease_pllclock(crtc);
  4073. }
  4074. if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
  4075. DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
  4076. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  4077. }
  4078. mutex_unlock(&dev->struct_mutex);
  4079. }
  4080. /**
  4081. * intel_mark_busy - mark the GPU and possibly the display busy
  4082. * @dev: drm device
  4083. * @obj: object we're operating on
  4084. *
  4085. * Callers can use this function to indicate that the GPU is busy processing
  4086. * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
  4087. * buffer), we'll also mark the display as busy, so we know to increase its
  4088. * clock frequency.
  4089. */
  4090. void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
  4091. {
  4092. drm_i915_private_t *dev_priv = dev->dev_private;
  4093. struct drm_crtc *crtc = NULL;
  4094. struct intel_framebuffer *intel_fb;
  4095. struct intel_crtc *intel_crtc;
  4096. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4097. return;
  4098. if (!dev_priv->busy) {
  4099. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4100. u32 fw_blc_self;
  4101. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4102. fw_blc_self = I915_READ(FW_BLC_SELF);
  4103. fw_blc_self &= ~FW_BLC_SELF_EN;
  4104. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4105. }
  4106. dev_priv->busy = true;
  4107. } else
  4108. mod_timer(&dev_priv->idle_timer, jiffies +
  4109. msecs_to_jiffies(GPU_IDLE_TIMEOUT));
  4110. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4111. if (!crtc->fb)
  4112. continue;
  4113. intel_crtc = to_intel_crtc(crtc);
  4114. intel_fb = to_intel_framebuffer(crtc->fb);
  4115. if (intel_fb->obj == obj) {
  4116. if (!intel_crtc->busy) {
  4117. if (IS_I945G(dev) || IS_I945GM(dev)) {
  4118. u32 fw_blc_self;
  4119. DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
  4120. fw_blc_self = I915_READ(FW_BLC_SELF);
  4121. fw_blc_self &= ~FW_BLC_SELF_EN;
  4122. I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
  4123. }
  4124. /* Non-busy -> busy, upclock */
  4125. intel_increase_pllclock(crtc, true);
  4126. intel_crtc->busy = true;
  4127. } else {
  4128. /* Busy -> busy, put off timer */
  4129. mod_timer(&intel_crtc->idle_timer, jiffies +
  4130. msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
  4131. }
  4132. }
  4133. }
  4134. }
  4135. static void intel_crtc_destroy(struct drm_crtc *crtc)
  4136. {
  4137. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4138. drm_crtc_cleanup(crtc);
  4139. kfree(intel_crtc);
  4140. }
  4141. struct intel_unpin_work {
  4142. struct work_struct work;
  4143. struct drm_device *dev;
  4144. struct drm_gem_object *old_fb_obj;
  4145. struct drm_gem_object *pending_flip_obj;
  4146. struct drm_pending_vblank_event *event;
  4147. int pending;
  4148. };
  4149. static void intel_unpin_work_fn(struct work_struct *__work)
  4150. {
  4151. struct intel_unpin_work *work =
  4152. container_of(__work, struct intel_unpin_work, work);
  4153. mutex_lock(&work->dev->struct_mutex);
  4154. i915_gem_object_unpin(work->old_fb_obj);
  4155. drm_gem_object_unreference(work->pending_flip_obj);
  4156. drm_gem_object_unreference(work->old_fb_obj);
  4157. mutex_unlock(&work->dev->struct_mutex);
  4158. kfree(work);
  4159. }
  4160. static void do_intel_finish_page_flip(struct drm_device *dev,
  4161. struct drm_crtc *crtc)
  4162. {
  4163. drm_i915_private_t *dev_priv = dev->dev_private;
  4164. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4165. struct intel_unpin_work *work;
  4166. struct drm_i915_gem_object *obj_priv;
  4167. struct drm_pending_vblank_event *e;
  4168. struct timeval now;
  4169. unsigned long flags;
  4170. /* Ignore early vblank irqs */
  4171. if (intel_crtc == NULL)
  4172. return;
  4173. spin_lock_irqsave(&dev->event_lock, flags);
  4174. work = intel_crtc->unpin_work;
  4175. if (work == NULL || !work->pending) {
  4176. spin_unlock_irqrestore(&dev->event_lock, flags);
  4177. return;
  4178. }
  4179. intel_crtc->unpin_work = NULL;
  4180. drm_vblank_put(dev, intel_crtc->pipe);
  4181. if (work->event) {
  4182. e = work->event;
  4183. do_gettimeofday(&now);
  4184. e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
  4185. e->event.tv_sec = now.tv_sec;
  4186. e->event.tv_usec = now.tv_usec;
  4187. list_add_tail(&e->base.link,
  4188. &e->base.file_priv->event_list);
  4189. wake_up_interruptible(&e->base.file_priv->event_wait);
  4190. }
  4191. spin_unlock_irqrestore(&dev->event_lock, flags);
  4192. obj_priv = to_intel_bo(work->pending_flip_obj);
  4193. /* Initial scanout buffer will have a 0 pending flip count */
  4194. if ((atomic_read(&obj_priv->pending_flip) == 0) ||
  4195. atomic_dec_and_test(&obj_priv->pending_flip))
  4196. DRM_WAKEUP(&dev_priv->pending_flip_queue);
  4197. schedule_work(&work->work);
  4198. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  4199. }
  4200. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  4201. {
  4202. drm_i915_private_t *dev_priv = dev->dev_private;
  4203. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  4204. do_intel_finish_page_flip(dev, crtc);
  4205. }
  4206. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  4207. {
  4208. drm_i915_private_t *dev_priv = dev->dev_private;
  4209. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  4210. do_intel_finish_page_flip(dev, crtc);
  4211. }
  4212. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  4213. {
  4214. drm_i915_private_t *dev_priv = dev->dev_private;
  4215. struct intel_crtc *intel_crtc =
  4216. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  4217. unsigned long flags;
  4218. spin_lock_irqsave(&dev->event_lock, flags);
  4219. if (intel_crtc->unpin_work) {
  4220. intel_crtc->unpin_work->pending = 1;
  4221. } else {
  4222. DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
  4223. }
  4224. spin_unlock_irqrestore(&dev->event_lock, flags);
  4225. }
  4226. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  4227. struct drm_framebuffer *fb,
  4228. struct drm_pending_vblank_event *event)
  4229. {
  4230. struct drm_device *dev = crtc->dev;
  4231. struct drm_i915_private *dev_priv = dev->dev_private;
  4232. struct intel_framebuffer *intel_fb;
  4233. struct drm_i915_gem_object *obj_priv;
  4234. struct drm_gem_object *obj;
  4235. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4236. struct intel_unpin_work *work;
  4237. unsigned long flags;
  4238. int pipesrc_reg = (intel_crtc->pipe == 0) ? PIPEASRC : PIPEBSRC;
  4239. int ret, pipesrc;
  4240. u32 flip_mask;
  4241. work = kzalloc(sizeof *work, GFP_KERNEL);
  4242. if (work == NULL)
  4243. return -ENOMEM;
  4244. work->event = event;
  4245. work->dev = crtc->dev;
  4246. intel_fb = to_intel_framebuffer(crtc->fb);
  4247. work->old_fb_obj = intel_fb->obj;
  4248. INIT_WORK(&work->work, intel_unpin_work_fn);
  4249. /* We borrow the event spin lock for protecting unpin_work */
  4250. spin_lock_irqsave(&dev->event_lock, flags);
  4251. if (intel_crtc->unpin_work) {
  4252. spin_unlock_irqrestore(&dev->event_lock, flags);
  4253. kfree(work);
  4254. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  4255. return -EBUSY;
  4256. }
  4257. intel_crtc->unpin_work = work;
  4258. spin_unlock_irqrestore(&dev->event_lock, flags);
  4259. intel_fb = to_intel_framebuffer(fb);
  4260. obj = intel_fb->obj;
  4261. mutex_lock(&dev->struct_mutex);
  4262. ret = intel_pin_and_fence_fb_obj(dev, obj);
  4263. if (ret)
  4264. goto cleanup_work;
  4265. /* Reference the objects for the scheduled work. */
  4266. drm_gem_object_reference(work->old_fb_obj);
  4267. drm_gem_object_reference(obj);
  4268. crtc->fb = fb;
  4269. ret = i915_gem_object_flush_write_domain(obj);
  4270. if (ret)
  4271. goto cleanup_objs;
  4272. ret = drm_vblank_get(dev, intel_crtc->pipe);
  4273. if (ret)
  4274. goto cleanup_objs;
  4275. obj_priv = to_intel_bo(obj);
  4276. atomic_inc(&obj_priv->pending_flip);
  4277. work->pending_flip_obj = obj;
  4278. if (intel_crtc->plane)
  4279. flip_mask = I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  4280. else
  4281. flip_mask = I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  4282. /* Wait for any previous flip to finish */
  4283. if (IS_GEN3(dev))
  4284. while (I915_READ(ISR) & flip_mask)
  4285. ;
  4286. BEGIN_LP_RING(4);
  4287. if (IS_I965G(dev)) {
  4288. OUT_RING(MI_DISPLAY_FLIP |
  4289. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4290. OUT_RING(fb->pitch);
  4291. OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
  4292. pipesrc = I915_READ(pipesrc_reg);
  4293. OUT_RING(pipesrc & 0x0fff0fff);
  4294. } else {
  4295. OUT_RING(MI_DISPLAY_FLIP_I915 |
  4296. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  4297. OUT_RING(fb->pitch);
  4298. OUT_RING(obj_priv->gtt_offset);
  4299. OUT_RING(MI_NOOP);
  4300. }
  4301. ADVANCE_LP_RING();
  4302. mutex_unlock(&dev->struct_mutex);
  4303. trace_i915_flip_request(intel_crtc->plane, obj);
  4304. return 0;
  4305. cleanup_objs:
  4306. drm_gem_object_unreference(work->old_fb_obj);
  4307. drm_gem_object_unreference(obj);
  4308. cleanup_work:
  4309. mutex_unlock(&dev->struct_mutex);
  4310. spin_lock_irqsave(&dev->event_lock, flags);
  4311. intel_crtc->unpin_work = NULL;
  4312. spin_unlock_irqrestore(&dev->event_lock, flags);
  4313. kfree(work);
  4314. return ret;
  4315. }
  4316. static const struct drm_crtc_helper_funcs intel_helper_funcs = {
  4317. .dpms = intel_crtc_dpms,
  4318. .mode_fixup = intel_crtc_mode_fixup,
  4319. .mode_set = intel_crtc_mode_set,
  4320. .mode_set_base = intel_pipe_set_base,
  4321. .prepare = intel_crtc_prepare,
  4322. .commit = intel_crtc_commit,
  4323. .load_lut = intel_crtc_load_lut,
  4324. };
  4325. static const struct drm_crtc_funcs intel_crtc_funcs = {
  4326. .cursor_set = intel_crtc_cursor_set,
  4327. .cursor_move = intel_crtc_cursor_move,
  4328. .gamma_set = intel_crtc_gamma_set,
  4329. .set_config = drm_crtc_helper_set_config,
  4330. .destroy = intel_crtc_destroy,
  4331. .page_flip = intel_crtc_page_flip,
  4332. };
  4333. static void intel_crtc_init(struct drm_device *dev, int pipe)
  4334. {
  4335. drm_i915_private_t *dev_priv = dev->dev_private;
  4336. struct intel_crtc *intel_crtc;
  4337. int i;
  4338. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  4339. if (intel_crtc == NULL)
  4340. return;
  4341. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  4342. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  4343. intel_crtc->pipe = pipe;
  4344. intel_crtc->plane = pipe;
  4345. for (i = 0; i < 256; i++) {
  4346. intel_crtc->lut_r[i] = i;
  4347. intel_crtc->lut_g[i] = i;
  4348. intel_crtc->lut_b[i] = i;
  4349. }
  4350. /* Swap pipes & planes for FBC on pre-965 */
  4351. intel_crtc->pipe = pipe;
  4352. intel_crtc->plane = pipe;
  4353. if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
  4354. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  4355. intel_crtc->plane = ((pipe == 0) ? 1 : 0);
  4356. }
  4357. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  4358. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  4359. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  4360. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  4361. intel_crtc->cursor_addr = 0;
  4362. intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
  4363. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  4364. intel_crtc->busy = false;
  4365. setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
  4366. (unsigned long)intel_crtc);
  4367. }
  4368. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  4369. struct drm_file *file_priv)
  4370. {
  4371. drm_i915_private_t *dev_priv = dev->dev_private;
  4372. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  4373. struct drm_mode_object *drmmode_obj;
  4374. struct intel_crtc *crtc;
  4375. if (!dev_priv) {
  4376. DRM_ERROR("called with no initialization\n");
  4377. return -EINVAL;
  4378. }
  4379. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  4380. DRM_MODE_OBJECT_CRTC);
  4381. if (!drmmode_obj) {
  4382. DRM_ERROR("no such CRTC id\n");
  4383. return -EINVAL;
  4384. }
  4385. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  4386. pipe_from_crtc_id->pipe = crtc->pipe;
  4387. return 0;
  4388. }
  4389. struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
  4390. {
  4391. struct drm_crtc *crtc = NULL;
  4392. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4393. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4394. if (intel_crtc->pipe == pipe)
  4395. break;
  4396. }
  4397. return crtc;
  4398. }
  4399. static int intel_encoder_clones(struct drm_device *dev, int type_mask)
  4400. {
  4401. int index_mask = 0;
  4402. struct drm_encoder *encoder;
  4403. int entry = 0;
  4404. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4405. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  4406. if (type_mask & intel_encoder->clone_mask)
  4407. index_mask |= (1 << entry);
  4408. entry++;
  4409. }
  4410. return index_mask;
  4411. }
  4412. static void intel_setup_outputs(struct drm_device *dev)
  4413. {
  4414. struct drm_i915_private *dev_priv = dev->dev_private;
  4415. struct drm_encoder *encoder;
  4416. intel_crt_init(dev);
  4417. /* Set up integrated LVDS */
  4418. if (IS_MOBILE(dev) && !IS_I830(dev))
  4419. intel_lvds_init(dev);
  4420. if (HAS_PCH_SPLIT(dev)) {
  4421. int found;
  4422. if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
  4423. intel_dp_init(dev, DP_A);
  4424. if (I915_READ(HDMIB) & PORT_DETECTED) {
  4425. /* PCH SDVOB multiplex with HDMIB */
  4426. found = intel_sdvo_init(dev, PCH_SDVOB);
  4427. if (!found)
  4428. intel_hdmi_init(dev, HDMIB);
  4429. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  4430. intel_dp_init(dev, PCH_DP_B);
  4431. }
  4432. if (I915_READ(HDMIC) & PORT_DETECTED)
  4433. intel_hdmi_init(dev, HDMIC);
  4434. if (I915_READ(HDMID) & PORT_DETECTED)
  4435. intel_hdmi_init(dev, HDMID);
  4436. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  4437. intel_dp_init(dev, PCH_DP_C);
  4438. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  4439. intel_dp_init(dev, PCH_DP_D);
  4440. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  4441. bool found = false;
  4442. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4443. DRM_DEBUG_KMS("probing SDVOB\n");
  4444. found = intel_sdvo_init(dev, SDVOB);
  4445. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  4446. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  4447. intel_hdmi_init(dev, SDVOB);
  4448. }
  4449. if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
  4450. DRM_DEBUG_KMS("probing DP_B\n");
  4451. intel_dp_init(dev, DP_B);
  4452. }
  4453. }
  4454. /* Before G4X SDVOC doesn't have its own detect register */
  4455. if (I915_READ(SDVOB) & SDVO_DETECTED) {
  4456. DRM_DEBUG_KMS("probing SDVOC\n");
  4457. found = intel_sdvo_init(dev, SDVOC);
  4458. }
  4459. if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
  4460. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  4461. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  4462. intel_hdmi_init(dev, SDVOC);
  4463. }
  4464. if (SUPPORTS_INTEGRATED_DP(dev)) {
  4465. DRM_DEBUG_KMS("probing DP_C\n");
  4466. intel_dp_init(dev, DP_C);
  4467. }
  4468. }
  4469. if (SUPPORTS_INTEGRATED_DP(dev) &&
  4470. (I915_READ(DP_D) & DP_DETECTED)) {
  4471. DRM_DEBUG_KMS("probing DP_D\n");
  4472. intel_dp_init(dev, DP_D);
  4473. }
  4474. } else if (IS_GEN2(dev))
  4475. intel_dvo_init(dev);
  4476. if (SUPPORTS_TV(dev))
  4477. intel_tv_init(dev);
  4478. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4479. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  4480. encoder->possible_crtcs = intel_encoder->crtc_mask;
  4481. encoder->possible_clones = intel_encoder_clones(dev,
  4482. intel_encoder->clone_mask);
  4483. }
  4484. }
  4485. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  4486. {
  4487. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4488. drm_framebuffer_cleanup(fb);
  4489. drm_gem_object_unreference_unlocked(intel_fb->obj);
  4490. kfree(intel_fb);
  4491. }
  4492. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  4493. struct drm_file *file_priv,
  4494. unsigned int *handle)
  4495. {
  4496. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  4497. struct drm_gem_object *object = intel_fb->obj;
  4498. return drm_gem_handle_create(file_priv, object, handle);
  4499. }
  4500. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  4501. .destroy = intel_user_framebuffer_destroy,
  4502. .create_handle = intel_user_framebuffer_create_handle,
  4503. };
  4504. int intel_framebuffer_init(struct drm_device *dev,
  4505. struct intel_framebuffer *intel_fb,
  4506. struct drm_mode_fb_cmd *mode_cmd,
  4507. struct drm_gem_object *obj)
  4508. {
  4509. int ret;
  4510. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  4511. if (ret) {
  4512. DRM_ERROR("framebuffer init failed %d\n", ret);
  4513. return ret;
  4514. }
  4515. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  4516. intel_fb->obj = obj;
  4517. return 0;
  4518. }
  4519. static struct drm_framebuffer *
  4520. intel_user_framebuffer_create(struct drm_device *dev,
  4521. struct drm_file *filp,
  4522. struct drm_mode_fb_cmd *mode_cmd)
  4523. {
  4524. struct drm_gem_object *obj;
  4525. struct intel_framebuffer *intel_fb;
  4526. int ret;
  4527. obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
  4528. if (!obj)
  4529. return NULL;
  4530. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  4531. if (!intel_fb)
  4532. return NULL;
  4533. ret = intel_framebuffer_init(dev, intel_fb,
  4534. mode_cmd, obj);
  4535. if (ret) {
  4536. drm_gem_object_unreference_unlocked(obj);
  4537. kfree(intel_fb);
  4538. return NULL;
  4539. }
  4540. return &intel_fb->base;
  4541. }
  4542. static const struct drm_mode_config_funcs intel_mode_funcs = {
  4543. .fb_create = intel_user_framebuffer_create,
  4544. .output_poll_changed = intel_fb_output_poll_changed,
  4545. };
  4546. static struct drm_gem_object *
  4547. intel_alloc_power_context(struct drm_device *dev)
  4548. {
  4549. struct drm_gem_object *pwrctx;
  4550. int ret;
  4551. pwrctx = i915_gem_alloc_object(dev, 4096);
  4552. if (!pwrctx) {
  4553. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  4554. return NULL;
  4555. }
  4556. mutex_lock(&dev->struct_mutex);
  4557. ret = i915_gem_object_pin(pwrctx, 4096);
  4558. if (ret) {
  4559. DRM_ERROR("failed to pin power context: %d\n", ret);
  4560. goto err_unref;
  4561. }
  4562. ret = i915_gem_object_set_to_gtt_domain(pwrctx, 1);
  4563. if (ret) {
  4564. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  4565. goto err_unpin;
  4566. }
  4567. mutex_unlock(&dev->struct_mutex);
  4568. return pwrctx;
  4569. err_unpin:
  4570. i915_gem_object_unpin(pwrctx);
  4571. err_unref:
  4572. drm_gem_object_unreference(pwrctx);
  4573. mutex_unlock(&dev->struct_mutex);
  4574. return NULL;
  4575. }
  4576. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  4577. {
  4578. struct drm_i915_private *dev_priv = dev->dev_private;
  4579. u16 rgvswctl;
  4580. rgvswctl = I915_READ16(MEMSWCTL);
  4581. if (rgvswctl & MEMCTL_CMD_STS) {
  4582. DRM_DEBUG("gpu busy, RCS change rejected\n");
  4583. return false; /* still busy with another command */
  4584. }
  4585. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  4586. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  4587. I915_WRITE16(MEMSWCTL, rgvswctl);
  4588. POSTING_READ16(MEMSWCTL);
  4589. rgvswctl |= MEMCTL_CMD_STS;
  4590. I915_WRITE16(MEMSWCTL, rgvswctl);
  4591. return true;
  4592. }
  4593. void ironlake_enable_drps(struct drm_device *dev)
  4594. {
  4595. struct drm_i915_private *dev_priv = dev->dev_private;
  4596. u32 rgvmodectl = I915_READ(MEMMODECTL);
  4597. u8 fmax, fmin, fstart, vstart;
  4598. int i = 0;
  4599. /* 100ms RC evaluation intervals */
  4600. I915_WRITE(RCUPEI, 100000);
  4601. I915_WRITE(RCDNEI, 100000);
  4602. /* Set max/min thresholds to 90ms and 80ms respectively */
  4603. I915_WRITE(RCBMAXAVG, 90000);
  4604. I915_WRITE(RCBMINAVG, 80000);
  4605. I915_WRITE(MEMIHYST, 1);
  4606. /* Set up min, max, and cur for interrupt handling */
  4607. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  4608. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  4609. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  4610. MEMMODE_FSTART_SHIFT;
  4611. fstart = fmax;
  4612. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  4613. PXVFREQ_PX_SHIFT;
  4614. dev_priv->fmax = fstart; /* IPS callback will increase this */
  4615. dev_priv->fstart = fstart;
  4616. dev_priv->max_delay = fmax;
  4617. dev_priv->min_delay = fmin;
  4618. dev_priv->cur_delay = fstart;
  4619. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
  4620. fstart);
  4621. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  4622. /*
  4623. * Interrupts will be enabled in ironlake_irq_postinstall
  4624. */
  4625. I915_WRITE(VIDSTART, vstart);
  4626. POSTING_READ(VIDSTART);
  4627. rgvmodectl |= MEMMODE_SWMODE_EN;
  4628. I915_WRITE(MEMMODECTL, rgvmodectl);
  4629. while (I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) {
  4630. if (i++ > 100) {
  4631. DRM_ERROR("stuck trying to change perf mode\n");
  4632. break;
  4633. }
  4634. msleep(1);
  4635. }
  4636. msleep(1);
  4637. ironlake_set_drps(dev, fstart);
  4638. dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  4639. I915_READ(0x112e0);
  4640. dev_priv->last_time1 = jiffies_to_msecs(jiffies);
  4641. dev_priv->last_count2 = I915_READ(0x112f4);
  4642. getrawmonotonic(&dev_priv->last_time2);
  4643. }
  4644. void ironlake_disable_drps(struct drm_device *dev)
  4645. {
  4646. struct drm_i915_private *dev_priv = dev->dev_private;
  4647. u16 rgvswctl = I915_READ16(MEMSWCTL);
  4648. /* Ack interrupts, disable EFC interrupt */
  4649. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  4650. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  4651. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  4652. I915_WRITE(DEIIR, DE_PCU_EVENT);
  4653. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  4654. /* Go back to the starting frequency */
  4655. ironlake_set_drps(dev, dev_priv->fstart);
  4656. msleep(1);
  4657. rgvswctl |= MEMCTL_CMD_STS;
  4658. I915_WRITE(MEMSWCTL, rgvswctl);
  4659. msleep(1);
  4660. }
  4661. static unsigned long intel_pxfreq(u32 vidfreq)
  4662. {
  4663. unsigned long freq;
  4664. int div = (vidfreq & 0x3f0000) >> 16;
  4665. int post = (vidfreq & 0x3000) >> 12;
  4666. int pre = (vidfreq & 0x7);
  4667. if (!pre)
  4668. return 0;
  4669. freq = ((div * 133333) / ((1<<post) * pre));
  4670. return freq;
  4671. }
  4672. void intel_init_emon(struct drm_device *dev)
  4673. {
  4674. struct drm_i915_private *dev_priv = dev->dev_private;
  4675. u32 lcfuse;
  4676. u8 pxw[16];
  4677. int i;
  4678. /* Disable to program */
  4679. I915_WRITE(ECR, 0);
  4680. POSTING_READ(ECR);
  4681. /* Program energy weights for various events */
  4682. I915_WRITE(SDEW, 0x15040d00);
  4683. I915_WRITE(CSIEW0, 0x007f0000);
  4684. I915_WRITE(CSIEW1, 0x1e220004);
  4685. I915_WRITE(CSIEW2, 0x04000004);
  4686. for (i = 0; i < 5; i++)
  4687. I915_WRITE(PEW + (i * 4), 0);
  4688. for (i = 0; i < 3; i++)
  4689. I915_WRITE(DEW + (i * 4), 0);
  4690. /* Program P-state weights to account for frequency power adjustment */
  4691. for (i = 0; i < 16; i++) {
  4692. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  4693. unsigned long freq = intel_pxfreq(pxvidfreq);
  4694. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  4695. PXVFREQ_PX_SHIFT;
  4696. unsigned long val;
  4697. val = vid * vid;
  4698. val *= (freq / 1000);
  4699. val *= 255;
  4700. val /= (127*127*900);
  4701. if (val > 0xff)
  4702. DRM_ERROR("bad pxval: %ld\n", val);
  4703. pxw[i] = val;
  4704. }
  4705. /* Render standby states get 0 weight */
  4706. pxw[14] = 0;
  4707. pxw[15] = 0;
  4708. for (i = 0; i < 4; i++) {
  4709. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  4710. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  4711. I915_WRITE(PXW + (i * 4), val);
  4712. }
  4713. /* Adjust magic regs to magic values (more experimental results) */
  4714. I915_WRITE(OGW0, 0);
  4715. I915_WRITE(OGW1, 0);
  4716. I915_WRITE(EG0, 0x00007f00);
  4717. I915_WRITE(EG1, 0x0000000e);
  4718. I915_WRITE(EG2, 0x000e0000);
  4719. I915_WRITE(EG3, 0x68000300);
  4720. I915_WRITE(EG4, 0x42000000);
  4721. I915_WRITE(EG5, 0x00140031);
  4722. I915_WRITE(EG6, 0);
  4723. I915_WRITE(EG7, 0);
  4724. for (i = 0; i < 8; i++)
  4725. I915_WRITE(PXWL + (i * 4), 0);
  4726. /* Enable PMON + select events */
  4727. I915_WRITE(ECR, 0x80000019);
  4728. lcfuse = I915_READ(LCFUSE02);
  4729. dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
  4730. }
  4731. void intel_init_clock_gating(struct drm_device *dev)
  4732. {
  4733. struct drm_i915_private *dev_priv = dev->dev_private;
  4734. /*
  4735. * Disable clock gating reported to work incorrectly according to the
  4736. * specs, but enable as much else as we can.
  4737. */
  4738. if (HAS_PCH_SPLIT(dev)) {
  4739. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  4740. if (IS_IRONLAKE(dev)) {
  4741. /* Required for FBC */
  4742. dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
  4743. /* Required for CxSR */
  4744. dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
  4745. I915_WRITE(PCH_3DCGDIS0,
  4746. MARIUNIT_CLOCK_GATE_DISABLE |
  4747. SVSMUNIT_CLOCK_GATE_DISABLE);
  4748. }
  4749. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  4750. /*
  4751. * According to the spec the following bits should be set in
  4752. * order to enable memory self-refresh
  4753. * The bit 22/21 of 0x42004
  4754. * The bit 5 of 0x42020
  4755. * The bit 15 of 0x45000
  4756. */
  4757. if (IS_IRONLAKE(dev)) {
  4758. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4759. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  4760. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  4761. I915_WRITE(ILK_DSPCLK_GATE,
  4762. (I915_READ(ILK_DSPCLK_GATE) |
  4763. ILK_DPARB_CLK_GATE));
  4764. I915_WRITE(DISP_ARB_CTL,
  4765. (I915_READ(DISP_ARB_CTL) |
  4766. DISP_FBC_WM_DIS));
  4767. }
  4768. /*
  4769. * Based on the document from hardware guys the following bits
  4770. * should be set unconditionally in order to enable FBC.
  4771. * The bit 22 of 0x42000
  4772. * The bit 22 of 0x42004
  4773. * The bit 7,8,9 of 0x42020.
  4774. */
  4775. if (IS_IRONLAKE_M(dev)) {
  4776. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4777. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4778. ILK_FBCQ_DIS);
  4779. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4780. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4781. ILK_DPARB_GATE);
  4782. I915_WRITE(ILK_DSPCLK_GATE,
  4783. I915_READ(ILK_DSPCLK_GATE) |
  4784. ILK_DPFC_DIS1 |
  4785. ILK_DPFC_DIS2 |
  4786. ILK_CLK_FBC);
  4787. }
  4788. return;
  4789. } else if (IS_G4X(dev)) {
  4790. uint32_t dspclk_gate;
  4791. I915_WRITE(RENCLK_GATE_D1, 0);
  4792. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4793. GS_UNIT_CLOCK_GATE_DISABLE |
  4794. CL_UNIT_CLOCK_GATE_DISABLE);
  4795. I915_WRITE(RAMCLK_GATE_D, 0);
  4796. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4797. OVRUNIT_CLOCK_GATE_DISABLE |
  4798. OVCUNIT_CLOCK_GATE_DISABLE;
  4799. if (IS_GM45(dev))
  4800. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4801. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4802. } else if (IS_I965GM(dev)) {
  4803. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4804. I915_WRITE(RENCLK_GATE_D2, 0);
  4805. I915_WRITE(DSPCLK_GATE_D, 0);
  4806. I915_WRITE(RAMCLK_GATE_D, 0);
  4807. I915_WRITE16(DEUC, 0);
  4808. } else if (IS_I965G(dev)) {
  4809. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4810. I965_RCC_CLOCK_GATE_DISABLE |
  4811. I965_RCPB_CLOCK_GATE_DISABLE |
  4812. I965_ISC_CLOCK_GATE_DISABLE |
  4813. I965_FBC_CLOCK_GATE_DISABLE);
  4814. I915_WRITE(RENCLK_GATE_D2, 0);
  4815. } else if (IS_I9XX(dev)) {
  4816. u32 dstate = I915_READ(D_STATE);
  4817. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4818. DSTATE_DOT_CLOCK_GATING;
  4819. I915_WRITE(D_STATE, dstate);
  4820. } else if (IS_I85X(dev) || IS_I865G(dev)) {
  4821. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4822. } else if (IS_I830(dev)) {
  4823. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4824. }
  4825. /*
  4826. * GPU can automatically power down the render unit if given a page
  4827. * to save state.
  4828. */
  4829. if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
  4830. struct drm_i915_gem_object *obj_priv = NULL;
  4831. if (dev_priv->pwrctx) {
  4832. obj_priv = to_intel_bo(dev_priv->pwrctx);
  4833. } else {
  4834. struct drm_gem_object *pwrctx;
  4835. pwrctx = intel_alloc_power_context(dev);
  4836. if (pwrctx) {
  4837. dev_priv->pwrctx = pwrctx;
  4838. obj_priv = to_intel_bo(pwrctx);
  4839. }
  4840. }
  4841. if (obj_priv) {
  4842. I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
  4843. I915_WRITE(MCHBAR_RENDER_STANDBY,
  4844. I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
  4845. }
  4846. }
  4847. }
  4848. /* Set up chip specific display functions */
  4849. static void intel_init_display(struct drm_device *dev)
  4850. {
  4851. struct drm_i915_private *dev_priv = dev->dev_private;
  4852. /* We always want a DPMS function */
  4853. if (HAS_PCH_SPLIT(dev))
  4854. dev_priv->display.dpms = ironlake_crtc_dpms;
  4855. else
  4856. dev_priv->display.dpms = i9xx_crtc_dpms;
  4857. if (I915_HAS_FBC(dev)) {
  4858. if (IS_IRONLAKE_M(dev)) {
  4859. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4860. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  4861. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4862. } else if (IS_GM45(dev)) {
  4863. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  4864. dev_priv->display.enable_fbc = g4x_enable_fbc;
  4865. dev_priv->display.disable_fbc = g4x_disable_fbc;
  4866. } else if (IS_I965GM(dev)) {
  4867. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  4868. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  4869. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  4870. }
  4871. /* 855GM needs testing */
  4872. }
  4873. /* Returns the core display clock speed */
  4874. if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
  4875. dev_priv->display.get_display_clock_speed =
  4876. i945_get_display_clock_speed;
  4877. else if (IS_I915G(dev))
  4878. dev_priv->display.get_display_clock_speed =
  4879. i915_get_display_clock_speed;
  4880. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  4881. dev_priv->display.get_display_clock_speed =
  4882. i9xx_misc_get_display_clock_speed;
  4883. else if (IS_I915GM(dev))
  4884. dev_priv->display.get_display_clock_speed =
  4885. i915gm_get_display_clock_speed;
  4886. else if (IS_I865G(dev))
  4887. dev_priv->display.get_display_clock_speed =
  4888. i865_get_display_clock_speed;
  4889. else if (IS_I85X(dev))
  4890. dev_priv->display.get_display_clock_speed =
  4891. i855_get_display_clock_speed;
  4892. else /* 852, 830 */
  4893. dev_priv->display.get_display_clock_speed =
  4894. i830_get_display_clock_speed;
  4895. /* For FIFO watermark updates */
  4896. if (HAS_PCH_SPLIT(dev)) {
  4897. if (IS_IRONLAKE(dev)) {
  4898. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  4899. dev_priv->display.update_wm = ironlake_update_wm;
  4900. else {
  4901. DRM_DEBUG_KMS("Failed to get proper latency. "
  4902. "Disable CxSR\n");
  4903. dev_priv->display.update_wm = NULL;
  4904. }
  4905. } else
  4906. dev_priv->display.update_wm = NULL;
  4907. } else if (IS_PINEVIEW(dev)) {
  4908. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  4909. dev_priv->is_ddr3,
  4910. dev_priv->fsb_freq,
  4911. dev_priv->mem_freq)) {
  4912. DRM_INFO("failed to find known CxSR latency "
  4913. "(found ddr%s fsb freq %d, mem freq %d), "
  4914. "disabling CxSR\n",
  4915. (dev_priv->is_ddr3 == 1) ? "3": "2",
  4916. dev_priv->fsb_freq, dev_priv->mem_freq);
  4917. /* Disable CxSR and never update its watermark again */
  4918. pineview_disable_cxsr(dev);
  4919. dev_priv->display.update_wm = NULL;
  4920. } else
  4921. dev_priv->display.update_wm = pineview_update_wm;
  4922. } else if (IS_G4X(dev))
  4923. dev_priv->display.update_wm = g4x_update_wm;
  4924. else if (IS_I965G(dev))
  4925. dev_priv->display.update_wm = i965_update_wm;
  4926. else if (IS_I9XX(dev)) {
  4927. dev_priv->display.update_wm = i9xx_update_wm;
  4928. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  4929. } else if (IS_I85X(dev)) {
  4930. dev_priv->display.update_wm = i9xx_update_wm;
  4931. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  4932. } else {
  4933. dev_priv->display.update_wm = i830_update_wm;
  4934. if (IS_845G(dev))
  4935. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  4936. else
  4937. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4938. }
  4939. }
  4940. void intel_modeset_init(struct drm_device *dev)
  4941. {
  4942. struct drm_i915_private *dev_priv = dev->dev_private;
  4943. int i;
  4944. drm_mode_config_init(dev);
  4945. dev->mode_config.min_width = 0;
  4946. dev->mode_config.min_height = 0;
  4947. dev->mode_config.funcs = (void *)&intel_mode_funcs;
  4948. intel_init_display(dev);
  4949. if (IS_I965G(dev)) {
  4950. dev->mode_config.max_width = 8192;
  4951. dev->mode_config.max_height = 8192;
  4952. } else if (IS_I9XX(dev)) {
  4953. dev->mode_config.max_width = 4096;
  4954. dev->mode_config.max_height = 4096;
  4955. } else {
  4956. dev->mode_config.max_width = 2048;
  4957. dev->mode_config.max_height = 2048;
  4958. }
  4959. /* set memory base */
  4960. if (IS_I9XX(dev))
  4961. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
  4962. else
  4963. dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
  4964. if (IS_MOBILE(dev) || IS_I9XX(dev))
  4965. dev_priv->num_pipe = 2;
  4966. else
  4967. dev_priv->num_pipe = 1;
  4968. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  4969. dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
  4970. for (i = 0; i < dev_priv->num_pipe; i++) {
  4971. intel_crtc_init(dev, i);
  4972. }
  4973. intel_setup_outputs(dev);
  4974. intel_init_clock_gating(dev);
  4975. if (IS_IRONLAKE_M(dev)) {
  4976. ironlake_enable_drps(dev);
  4977. intel_init_emon(dev);
  4978. }
  4979. INIT_WORK(&dev_priv->idle_work, intel_idle_update);
  4980. setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
  4981. (unsigned long)dev);
  4982. intel_setup_overlay(dev);
  4983. }
  4984. void intel_modeset_cleanup(struct drm_device *dev)
  4985. {
  4986. struct drm_i915_private *dev_priv = dev->dev_private;
  4987. struct drm_crtc *crtc;
  4988. struct intel_crtc *intel_crtc;
  4989. mutex_lock(&dev->struct_mutex);
  4990. drm_kms_helper_poll_fini(dev);
  4991. intel_fbdev_fini(dev);
  4992. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  4993. /* Skip inactive CRTCs */
  4994. if (!crtc->fb)
  4995. continue;
  4996. intel_crtc = to_intel_crtc(crtc);
  4997. intel_increase_pllclock(crtc, false);
  4998. del_timer_sync(&intel_crtc->idle_timer);
  4999. }
  5000. del_timer_sync(&dev_priv->idle_timer);
  5001. if (dev_priv->display.disable_fbc)
  5002. dev_priv->display.disable_fbc(dev);
  5003. if (dev_priv->pwrctx) {
  5004. struct drm_i915_gem_object *obj_priv;
  5005. obj_priv = to_intel_bo(dev_priv->pwrctx);
  5006. I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
  5007. I915_READ(PWRCTXA);
  5008. i915_gem_object_unpin(dev_priv->pwrctx);
  5009. drm_gem_object_unreference(dev_priv->pwrctx);
  5010. }
  5011. if (IS_IRONLAKE_M(dev))
  5012. ironlake_disable_drps(dev);
  5013. mutex_unlock(&dev->struct_mutex);
  5014. drm_mode_config_cleanup(dev);
  5015. }
  5016. /*
  5017. * Return which encoder is currently attached for connector.
  5018. */
  5019. struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
  5020. {
  5021. struct drm_mode_object *obj;
  5022. struct drm_encoder *encoder;
  5023. int i;
  5024. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  5025. if (connector->encoder_ids[i] == 0)
  5026. break;
  5027. obj = drm_mode_object_find(connector->dev,
  5028. connector->encoder_ids[i],
  5029. DRM_MODE_OBJECT_ENCODER);
  5030. if (!obj)
  5031. continue;
  5032. encoder = obj_to_encoder(obj);
  5033. return encoder;
  5034. }
  5035. return NULL;
  5036. }
  5037. /*
  5038. * set vga decode state - true == enable VGA decode
  5039. */
  5040. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  5041. {
  5042. struct drm_i915_private *dev_priv = dev->dev_private;
  5043. u16 gmch_ctrl;
  5044. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  5045. if (state)
  5046. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  5047. else
  5048. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  5049. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  5050. return 0;
  5051. }