am35x.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * Texas Instruments AM35x "glue layer"
  3. *
  4. * Copyright (c) 2010, by Texas Instruments
  5. *
  6. * Based on the DA8xx "glue layer" code.
  7. * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This file is part of the Inventra Controller Driver for Linux.
  10. *
  11. * The Inventra Controller Driver for Linux is free software; you
  12. * can redistribute it and/or modify it under the terms of the GNU
  13. * General Public License version 2 as published by the Free Software
  14. * Foundation.
  15. *
  16. * The Inventra Controller Driver for Linux is distributed in
  17. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  18. * without even the implied warranty of MERCHANTABILITY or
  19. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  20. * License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with The Inventra Controller Driver for Linux ; if not,
  24. * write to the Free Software Foundation, Inc., 59 Temple Place,
  25. * Suite 330, Boston, MA 02111-1307 USA
  26. *
  27. */
  28. #include <linux/init.h>
  29. #include <linux/module.h>
  30. #include <linux/clk.h>
  31. #include <linux/err.h>
  32. #include <linux/io.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/usb/usb_phy_gen_xceiv.h>
  36. #include <linux/platform_data/usb-omap.h>
  37. #include "musb_core.h"
  38. /*
  39. * AM35x specific definitions
  40. */
  41. /* USB 2.0 OTG module registers */
  42. #define USB_REVISION_REG 0x00
  43. #define USB_CTRL_REG 0x04
  44. #define USB_STAT_REG 0x08
  45. #define USB_EMULATION_REG 0x0c
  46. /* 0x10 Reserved */
  47. #define USB_AUTOREQ_REG 0x14
  48. #define USB_SRP_FIX_TIME_REG 0x18
  49. #define USB_TEARDOWN_REG 0x1c
  50. #define EP_INTR_SRC_REG 0x20
  51. #define EP_INTR_SRC_SET_REG 0x24
  52. #define EP_INTR_SRC_CLEAR_REG 0x28
  53. #define EP_INTR_MASK_REG 0x2c
  54. #define EP_INTR_MASK_SET_REG 0x30
  55. #define EP_INTR_MASK_CLEAR_REG 0x34
  56. #define EP_INTR_SRC_MASKED_REG 0x38
  57. #define CORE_INTR_SRC_REG 0x40
  58. #define CORE_INTR_SRC_SET_REG 0x44
  59. #define CORE_INTR_SRC_CLEAR_REG 0x48
  60. #define CORE_INTR_MASK_REG 0x4c
  61. #define CORE_INTR_MASK_SET_REG 0x50
  62. #define CORE_INTR_MASK_CLEAR_REG 0x54
  63. #define CORE_INTR_SRC_MASKED_REG 0x58
  64. /* 0x5c Reserved */
  65. #define USB_END_OF_INTR_REG 0x60
  66. /* Control register bits */
  67. #define AM35X_SOFT_RESET_MASK 1
  68. /* USB interrupt register bits */
  69. #define AM35X_INTR_USB_SHIFT 16
  70. #define AM35X_INTR_USB_MASK (0x1ff << AM35X_INTR_USB_SHIFT)
  71. #define AM35X_INTR_DRVVBUS 0x100
  72. #define AM35X_INTR_RX_SHIFT 16
  73. #define AM35X_INTR_TX_SHIFT 0
  74. #define AM35X_TX_EP_MASK 0xffff /* EP0 + 15 Tx EPs */
  75. #define AM35X_RX_EP_MASK 0xfffe /* 15 Rx EPs */
  76. #define AM35X_TX_INTR_MASK (AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
  77. #define AM35X_RX_INTR_MASK (AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)
  78. #define USB_MENTOR_CORE_OFFSET 0x400
  79. struct am35x_glue {
  80. struct device *dev;
  81. struct platform_device *musb;
  82. struct clk *phy_clk;
  83. struct clk *clk;
  84. };
  85. /*
  86. * am35x_musb_enable - enable interrupts
  87. */
  88. static void am35x_musb_enable(struct musb *musb)
  89. {
  90. void __iomem *reg_base = musb->ctrl_base;
  91. u32 epmask;
  92. /* Workaround: setup IRQs through both register sets. */
  93. epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
  94. ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);
  95. musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
  96. musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);
  97. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  98. musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
  99. AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
  100. }
  101. /*
  102. * am35x_musb_disable - disable HDRC and flush interrupts
  103. */
  104. static void am35x_musb_disable(struct musb *musb)
  105. {
  106. void __iomem *reg_base = musb->ctrl_base;
  107. musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
  108. musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
  109. AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
  110. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  111. musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
  112. }
  113. #define portstate(stmt) stmt
  114. static void am35x_musb_set_vbus(struct musb *musb, int is_on)
  115. {
  116. WARN_ON(is_on && is_peripheral_active(musb));
  117. }
  118. #define POLL_SECONDS 2
  119. static struct timer_list otg_workaround;
  120. static void otg_timer(unsigned long _musb)
  121. {
  122. struct musb *musb = (void *)_musb;
  123. void __iomem *mregs = musb->mregs;
  124. u8 devctl;
  125. unsigned long flags;
  126. /*
  127. * We poll because AM35x's won't expose several OTG-critical
  128. * status change events (from the transceiver) otherwise.
  129. */
  130. devctl = musb_readb(mregs, MUSB_DEVCTL);
  131. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  132. usb_otg_state_string(musb->xceiv->state));
  133. spin_lock_irqsave(&musb->lock, flags);
  134. switch (musb->xceiv->state) {
  135. case OTG_STATE_A_WAIT_BCON:
  136. devctl &= ~MUSB_DEVCTL_SESSION;
  137. musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  138. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  139. if (devctl & MUSB_DEVCTL_BDEVICE) {
  140. musb->xceiv->state = OTG_STATE_B_IDLE;
  141. MUSB_DEV_MODE(musb);
  142. } else {
  143. musb->xceiv->state = OTG_STATE_A_IDLE;
  144. MUSB_HST_MODE(musb);
  145. }
  146. break;
  147. case OTG_STATE_A_WAIT_VFALL:
  148. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  149. musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
  150. MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
  151. break;
  152. case OTG_STATE_B_IDLE:
  153. devctl = musb_readb(mregs, MUSB_DEVCTL);
  154. if (devctl & MUSB_DEVCTL_BDEVICE)
  155. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  156. else
  157. musb->xceiv->state = OTG_STATE_A_IDLE;
  158. break;
  159. default:
  160. break;
  161. }
  162. spin_unlock_irqrestore(&musb->lock, flags);
  163. }
  164. static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
  165. {
  166. static unsigned long last_timer;
  167. if (timeout == 0)
  168. timeout = jiffies + msecs_to_jiffies(3);
  169. /* Never idle if active, or when VBUS timeout is not set as host */
  170. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  171. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  172. dev_dbg(musb->controller, "%s active, deleting timer\n",
  173. usb_otg_state_string(musb->xceiv->state));
  174. del_timer(&otg_workaround);
  175. last_timer = jiffies;
  176. return;
  177. }
  178. if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
  179. dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
  180. return;
  181. }
  182. last_timer = timeout;
  183. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  184. usb_otg_state_string(musb->xceiv->state),
  185. jiffies_to_msecs(timeout - jiffies));
  186. mod_timer(&otg_workaround, timeout);
  187. }
  188. static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
  189. {
  190. struct musb *musb = hci;
  191. void __iomem *reg_base = musb->ctrl_base;
  192. struct device *dev = musb->controller;
  193. struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
  194. struct omap_musb_board_data *data = plat->board_data;
  195. struct usb_otg *otg = musb->xceiv->otg;
  196. unsigned long flags;
  197. irqreturn_t ret = IRQ_NONE;
  198. u32 epintr, usbintr;
  199. spin_lock_irqsave(&musb->lock, flags);
  200. /* Get endpoint interrupts */
  201. epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);
  202. if (epintr) {
  203. musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);
  204. musb->int_rx =
  205. (epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
  206. musb->int_tx =
  207. (epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
  208. }
  209. /* Get usb core interrupts */
  210. usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
  211. if (!usbintr && !epintr)
  212. goto eoi;
  213. if (usbintr) {
  214. musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);
  215. musb->int_usb =
  216. (usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
  217. }
  218. /*
  219. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  220. * AM35x's missing ID change IRQ. We need an ID change IRQ to
  221. * switch appropriately between halves of the OTG state machine.
  222. * Managing DEVCTL.SESSION per Mentor docs requires that we know its
  223. * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  224. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  225. */
  226. if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
  227. int drvvbus = musb_readl(reg_base, USB_STAT_REG);
  228. void __iomem *mregs = musb->mregs;
  229. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  230. int err;
  231. err = musb->int_usb & MUSB_INTR_VBUSERROR;
  232. if (err) {
  233. /*
  234. * The Mentor core doesn't debounce VBUS as needed
  235. * to cope with device connect current spikes. This
  236. * means it's not uncommon for bus-powered devices
  237. * to get VBUS errors during enumeration.
  238. *
  239. * This is a workaround, but newer RTL from Mentor
  240. * seems to allow a better one: "re"-starting sessions
  241. * without waiting for VBUS to stop registering in
  242. * devctl.
  243. */
  244. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  245. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  246. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  247. WARNING("VBUS error workaround (delay coming)\n");
  248. } else if (drvvbus) {
  249. MUSB_HST_MODE(musb);
  250. otg->default_a = 1;
  251. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  252. portstate(musb->port1_status |= USB_PORT_STAT_POWER);
  253. del_timer(&otg_workaround);
  254. } else {
  255. musb->is_active = 0;
  256. MUSB_DEV_MODE(musb);
  257. otg->default_a = 0;
  258. musb->xceiv->state = OTG_STATE_B_IDLE;
  259. portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
  260. }
  261. /* NOTE: this must complete power-on within 100 ms. */
  262. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  263. drvvbus ? "on" : "off",
  264. usb_otg_state_string(musb->xceiv->state),
  265. err ? " ERROR" : "",
  266. devctl);
  267. ret = IRQ_HANDLED;
  268. }
  269. /* Drop spurious RX and TX if device is disconnected */
  270. if (musb->int_usb & MUSB_INTR_DISCONNECT) {
  271. musb->int_tx = 0;
  272. musb->int_rx = 0;
  273. }
  274. if (musb->int_tx || musb->int_rx || musb->int_usb)
  275. ret |= musb_interrupt(musb);
  276. eoi:
  277. /* EOI needs to be written for the IRQ to be re-asserted. */
  278. if (ret == IRQ_HANDLED || epintr || usbintr) {
  279. /* clear level interrupt */
  280. if (data->clear_irq)
  281. data->clear_irq();
  282. /* write EOI */
  283. musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
  284. }
  285. /* Poll for ID change */
  286. if (musb->xceiv->state == OTG_STATE_B_IDLE)
  287. mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
  288. spin_unlock_irqrestore(&musb->lock, flags);
  289. return ret;
  290. }
  291. static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
  292. {
  293. struct device *dev = musb->controller;
  294. struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
  295. struct omap_musb_board_data *data = plat->board_data;
  296. int retval = 0;
  297. if (data->set_mode)
  298. data->set_mode(musb_mode);
  299. else
  300. retval = -EIO;
  301. return retval;
  302. }
  303. static int am35x_musb_init(struct musb *musb)
  304. {
  305. struct device *dev = musb->controller;
  306. struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
  307. struct omap_musb_board_data *data = plat->board_data;
  308. void __iomem *reg_base = musb->ctrl_base;
  309. u32 rev;
  310. musb->mregs += USB_MENTOR_CORE_OFFSET;
  311. /* Returns zero if e.g. not clocked */
  312. rev = musb_readl(reg_base, USB_REVISION_REG);
  313. if (!rev)
  314. return -ENODEV;
  315. usb_nop_xceiv_register();
  316. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  317. if (IS_ERR_OR_NULL(musb->xceiv))
  318. return -EPROBE_DEFER;
  319. setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
  320. /* Reset the musb */
  321. if (data->reset)
  322. data->reset();
  323. /* Reset the controller */
  324. musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);
  325. /* Start the on-chip PHY and its PLL. */
  326. if (data->set_phy_power)
  327. data->set_phy_power(1);
  328. msleep(5);
  329. musb->isr = am35x_musb_interrupt;
  330. /* clear level interrupt */
  331. if (data->clear_irq)
  332. data->clear_irq();
  333. return 0;
  334. }
  335. static int am35x_musb_exit(struct musb *musb)
  336. {
  337. struct device *dev = musb->controller;
  338. struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
  339. struct omap_musb_board_data *data = plat->board_data;
  340. del_timer_sync(&otg_workaround);
  341. /* Shutdown the on-chip PHY and its PLL. */
  342. if (data->set_phy_power)
  343. data->set_phy_power(0);
  344. usb_put_phy(musb->xceiv);
  345. usb_nop_xceiv_unregister();
  346. return 0;
  347. }
  348. /* AM35x supports only 32bit read operation */
  349. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  350. {
  351. void __iomem *fifo = hw_ep->fifo;
  352. u32 val;
  353. int i;
  354. /* Read for 32bit-aligned destination address */
  355. if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
  356. readsl(fifo, dst, len >> 2);
  357. dst += len & ~0x03;
  358. len &= 0x03;
  359. }
  360. /*
  361. * Now read the remaining 1 to 3 byte or complete length if
  362. * unaligned address.
  363. */
  364. if (len > 4) {
  365. for (i = 0; i < (len >> 2); i++) {
  366. *(u32 *) dst = musb_readl(fifo, 0);
  367. dst += 4;
  368. }
  369. len &= 0x03;
  370. }
  371. if (len > 0) {
  372. val = musb_readl(fifo, 0);
  373. memcpy(dst, &val, len);
  374. }
  375. }
  376. static const struct musb_platform_ops am35x_ops = {
  377. .init = am35x_musb_init,
  378. .exit = am35x_musb_exit,
  379. .enable = am35x_musb_enable,
  380. .disable = am35x_musb_disable,
  381. .set_mode = am35x_musb_set_mode,
  382. .try_idle = am35x_musb_try_idle,
  383. .set_vbus = am35x_musb_set_vbus,
  384. };
  385. static const struct platform_device_info am35x_dev_info = {
  386. .name = "musb-hdrc",
  387. .id = PLATFORM_DEVID_AUTO,
  388. .dma_mask = DMA_BIT_MASK(32),
  389. };
  390. static int am35x_probe(struct platform_device *pdev)
  391. {
  392. struct musb_hdrc_platform_data *pdata = dev_get_platdata(&pdev->dev);
  393. struct platform_device *musb;
  394. struct am35x_glue *glue;
  395. struct platform_device_info pinfo;
  396. struct clk *phy_clk;
  397. struct clk *clk;
  398. int ret = -ENOMEM;
  399. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  400. if (!glue) {
  401. dev_err(&pdev->dev, "failed to allocate glue context\n");
  402. goto err0;
  403. }
  404. phy_clk = clk_get(&pdev->dev, "fck");
  405. if (IS_ERR(phy_clk)) {
  406. dev_err(&pdev->dev, "failed to get PHY clock\n");
  407. ret = PTR_ERR(phy_clk);
  408. goto err3;
  409. }
  410. clk = clk_get(&pdev->dev, "ick");
  411. if (IS_ERR(clk)) {
  412. dev_err(&pdev->dev, "failed to get clock\n");
  413. ret = PTR_ERR(clk);
  414. goto err4;
  415. }
  416. ret = clk_enable(phy_clk);
  417. if (ret) {
  418. dev_err(&pdev->dev, "failed to enable PHY clock\n");
  419. goto err5;
  420. }
  421. ret = clk_enable(clk);
  422. if (ret) {
  423. dev_err(&pdev->dev, "failed to enable clock\n");
  424. goto err6;
  425. }
  426. glue->dev = &pdev->dev;
  427. glue->phy_clk = phy_clk;
  428. glue->clk = clk;
  429. pdata->platform_ops = &am35x_ops;
  430. platform_set_drvdata(pdev, glue);
  431. pinfo = am35x_dev_info;
  432. pinfo.parent = &pdev->dev;
  433. pinfo.res = pdev->resource;
  434. pinfo.num_res = pdev->num_resources;
  435. pinfo.data = pdata;
  436. pinfo.size_data = sizeof(*pdata);
  437. glue->musb = musb = platform_device_register_full(&pinfo);
  438. if (IS_ERR(musb)) {
  439. ret = PTR_ERR(musb);
  440. dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
  441. goto err7;
  442. }
  443. return 0;
  444. err7:
  445. clk_disable(clk);
  446. err6:
  447. clk_disable(phy_clk);
  448. err5:
  449. clk_put(clk);
  450. err4:
  451. clk_put(phy_clk);
  452. err3:
  453. kfree(glue);
  454. err0:
  455. return ret;
  456. }
  457. static int am35x_remove(struct platform_device *pdev)
  458. {
  459. struct am35x_glue *glue = platform_get_drvdata(pdev);
  460. platform_device_unregister(glue->musb);
  461. clk_disable(glue->clk);
  462. clk_disable(glue->phy_clk);
  463. clk_put(glue->clk);
  464. clk_put(glue->phy_clk);
  465. kfree(glue);
  466. return 0;
  467. }
  468. #ifdef CONFIG_PM
  469. static int am35x_suspend(struct device *dev)
  470. {
  471. struct am35x_glue *glue = dev_get_drvdata(dev);
  472. struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
  473. struct omap_musb_board_data *data = plat->board_data;
  474. /* Shutdown the on-chip PHY and its PLL. */
  475. if (data->set_phy_power)
  476. data->set_phy_power(0);
  477. clk_disable(glue->phy_clk);
  478. clk_disable(glue->clk);
  479. return 0;
  480. }
  481. static int am35x_resume(struct device *dev)
  482. {
  483. struct am35x_glue *glue = dev_get_drvdata(dev);
  484. struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
  485. struct omap_musb_board_data *data = plat->board_data;
  486. int ret;
  487. /* Start the on-chip PHY and its PLL. */
  488. if (data->set_phy_power)
  489. data->set_phy_power(1);
  490. ret = clk_enable(glue->phy_clk);
  491. if (ret) {
  492. dev_err(dev, "failed to enable PHY clock\n");
  493. return ret;
  494. }
  495. ret = clk_enable(glue->clk);
  496. if (ret) {
  497. dev_err(dev, "failed to enable clock\n");
  498. return ret;
  499. }
  500. return 0;
  501. }
  502. #endif
  503. static SIMPLE_DEV_PM_OPS(am35x_pm_ops, am35x_suspend, am35x_resume);
  504. static struct platform_driver am35x_driver = {
  505. .probe = am35x_probe,
  506. .remove = am35x_remove,
  507. .driver = {
  508. .name = "musb-am35x",
  509. .pm = &am35x_pm_ops,
  510. },
  511. };
  512. MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
  513. MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
  514. MODULE_LICENSE("GPL v2");
  515. module_platform_driver(am35x_driver);