vmxnet3_drv.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <net/ip6_checksum.h>
  27. #include "vmxnet3_int.h"
  28. char vmxnet3_driver_name[] = "vmxnet3";
  29. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  30. /*
  31. * PCI Device ID Table
  32. * Last entry must be all 0s
  33. */
  34. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  35. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  36. {0}
  37. };
  38. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  39. static atomic_t devices_found;
  40. #define VMXNET3_MAX_DEVICES 10
  41. static int enable_mq = 1;
  42. static int irq_share_mode;
  43. static void
  44. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  45. /*
  46. * Enable/Disable the given intr
  47. */
  48. static void
  49. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  50. {
  51. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  52. }
  53. static void
  54. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  55. {
  56. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  57. }
  58. /*
  59. * Enable/Disable all intrs used by the device
  60. */
  61. static void
  62. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  63. {
  64. int i;
  65. for (i = 0; i < adapter->intr.num_intrs; i++)
  66. vmxnet3_enable_intr(adapter, i);
  67. adapter->shared->devRead.intrConf.intrCtrl &=
  68. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  69. }
  70. static void
  71. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  72. {
  73. int i;
  74. adapter->shared->devRead.intrConf.intrCtrl |=
  75. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  76. for (i = 0; i < adapter->intr.num_intrs; i++)
  77. vmxnet3_disable_intr(adapter, i);
  78. }
  79. static void
  80. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  81. {
  82. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  83. }
  84. static bool
  85. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  86. {
  87. return tq->stopped;
  88. }
  89. static void
  90. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  91. {
  92. tq->stopped = false;
  93. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  94. }
  95. static void
  96. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  97. {
  98. tq->stopped = false;
  99. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  100. }
  101. static void
  102. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  103. {
  104. tq->stopped = true;
  105. tq->num_stop++;
  106. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  107. }
  108. /*
  109. * Check the link state. This may start or stop the tx queue.
  110. */
  111. static void
  112. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  113. {
  114. u32 ret;
  115. int i;
  116. unsigned long flags;
  117. spin_lock_irqsave(&adapter->cmd_lock, flags);
  118. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  119. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  120. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  121. adapter->link_speed = ret >> 16;
  122. if (ret & 1) { /* Link is up. */
  123. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  124. adapter->netdev->name, adapter->link_speed);
  125. if (!netif_carrier_ok(adapter->netdev))
  126. netif_carrier_on(adapter->netdev);
  127. if (affectTxQueue) {
  128. for (i = 0; i < adapter->num_tx_queues; i++)
  129. vmxnet3_tq_start(&adapter->tx_queue[i],
  130. adapter);
  131. }
  132. } else {
  133. printk(KERN_INFO "%s: NIC Link is Down\n",
  134. adapter->netdev->name);
  135. if (netif_carrier_ok(adapter->netdev))
  136. netif_carrier_off(adapter->netdev);
  137. if (affectTxQueue) {
  138. for (i = 0; i < adapter->num_tx_queues; i++)
  139. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  140. }
  141. }
  142. }
  143. static void
  144. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  145. {
  146. int i;
  147. unsigned long flags;
  148. u32 events = le32_to_cpu(adapter->shared->ecr);
  149. if (!events)
  150. return;
  151. vmxnet3_ack_events(adapter, events);
  152. /* Check if link state has changed */
  153. if (events & VMXNET3_ECR_LINK)
  154. vmxnet3_check_link(adapter, true);
  155. /* Check if there is an error on xmit/recv queues */
  156. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  157. spin_lock_irqsave(&adapter->cmd_lock, flags);
  158. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  159. VMXNET3_CMD_GET_QUEUE_STATUS);
  160. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  161. for (i = 0; i < adapter->num_tx_queues; i++)
  162. if (adapter->tqd_start[i].status.stopped)
  163. dev_err(&adapter->netdev->dev,
  164. "%s: tq[%d] error 0x%x\n",
  165. adapter->netdev->name, i, le32_to_cpu(
  166. adapter->tqd_start[i].status.error));
  167. for (i = 0; i < adapter->num_rx_queues; i++)
  168. if (adapter->rqd_start[i].status.stopped)
  169. dev_err(&adapter->netdev->dev,
  170. "%s: rq[%d] error 0x%x\n",
  171. adapter->netdev->name, i,
  172. adapter->rqd_start[i].status.error);
  173. schedule_work(&adapter->work);
  174. }
  175. }
  176. #ifdef __BIG_ENDIAN_BITFIELD
  177. /*
  178. * The device expects the bitfields in shared structures to be written in
  179. * little endian. When CPU is big endian, the following routines are used to
  180. * correctly read and write into ABI.
  181. * The general technique used here is : double word bitfields are defined in
  182. * opposite order for big endian architecture. Then before reading them in
  183. * driver the complete double word is translated using le32_to_cpu. Similarly
  184. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  185. * double words into required format.
  186. * In order to avoid touching bits in shared structure more than once, temporary
  187. * descriptors are used. These are passed as srcDesc to following functions.
  188. */
  189. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  190. struct Vmxnet3_RxDesc *dstDesc)
  191. {
  192. u32 *src = (u32 *)srcDesc + 2;
  193. u32 *dst = (u32 *)dstDesc + 2;
  194. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  195. *dst = le32_to_cpu(*src);
  196. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  197. }
  198. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  199. struct Vmxnet3_TxDesc *dstDesc)
  200. {
  201. int i;
  202. u32 *src = (u32 *)(srcDesc + 1);
  203. u32 *dst = (u32 *)(dstDesc + 1);
  204. /* Working backwards so that the gen bit is set at the end. */
  205. for (i = 2; i > 0; i--) {
  206. src--;
  207. dst--;
  208. *dst = cpu_to_le32(*src);
  209. }
  210. }
  211. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  212. struct Vmxnet3_RxCompDesc *dstDesc)
  213. {
  214. int i = 0;
  215. u32 *src = (u32 *)srcDesc;
  216. u32 *dst = (u32 *)dstDesc;
  217. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  218. *dst = le32_to_cpu(*src);
  219. src++;
  220. dst++;
  221. }
  222. }
  223. /* Used to read bitfield values from double words. */
  224. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  225. {
  226. u32 temp = le32_to_cpu(*bitfield);
  227. u32 mask = ((1 << size) - 1) << pos;
  228. temp &= mask;
  229. temp >>= pos;
  230. return temp;
  231. }
  232. #endif /* __BIG_ENDIAN_BITFIELD */
  233. #ifdef __BIG_ENDIAN_BITFIELD
  234. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  235. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  236. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  237. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  238. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  239. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  240. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  241. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  242. VMXNET3_TCD_GEN_SIZE)
  243. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  244. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  245. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  246. (dstrcd) = (tmp); \
  247. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  248. } while (0)
  249. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  250. (dstrxd) = (tmp); \
  251. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  252. } while (0)
  253. #else
  254. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  255. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  256. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  257. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  258. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  259. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  260. #endif /* __BIG_ENDIAN_BITFIELD */
  261. static void
  262. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  263. struct pci_dev *pdev)
  264. {
  265. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  266. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  267. PCI_DMA_TODEVICE);
  268. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  269. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  270. PCI_DMA_TODEVICE);
  271. else
  272. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  273. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  274. }
  275. static int
  276. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  277. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  278. {
  279. struct sk_buff *skb;
  280. int entries = 0;
  281. /* no out of order completion */
  282. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  283. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  284. skb = tq->buf_info[eop_idx].skb;
  285. BUG_ON(skb == NULL);
  286. tq->buf_info[eop_idx].skb = NULL;
  287. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  288. while (tq->tx_ring.next2comp != eop_idx) {
  289. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  290. pdev);
  291. /* update next2comp w/o tx_lock. Since we are marking more,
  292. * instead of less, tx ring entries avail, the worst case is
  293. * that the tx routine incorrectly re-queues a pkt due to
  294. * insufficient tx ring entries.
  295. */
  296. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  297. entries++;
  298. }
  299. dev_kfree_skb_any(skb);
  300. return entries;
  301. }
  302. static int
  303. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  304. struct vmxnet3_adapter *adapter)
  305. {
  306. int completed = 0;
  307. union Vmxnet3_GenericDesc *gdesc;
  308. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  309. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  310. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  311. &gdesc->tcd), tq, adapter->pdev,
  312. adapter);
  313. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  314. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  315. }
  316. if (completed) {
  317. spin_lock(&tq->tx_lock);
  318. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  319. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  320. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  321. netif_carrier_ok(adapter->netdev))) {
  322. vmxnet3_tq_wake(tq, adapter);
  323. }
  324. spin_unlock(&tq->tx_lock);
  325. }
  326. return completed;
  327. }
  328. static void
  329. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  330. struct vmxnet3_adapter *adapter)
  331. {
  332. int i;
  333. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  334. struct vmxnet3_tx_buf_info *tbi;
  335. union Vmxnet3_GenericDesc *gdesc;
  336. tbi = tq->buf_info + tq->tx_ring.next2comp;
  337. gdesc = tq->tx_ring.base + tq->tx_ring.next2comp;
  338. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  339. if (tbi->skb) {
  340. dev_kfree_skb_any(tbi->skb);
  341. tbi->skb = NULL;
  342. }
  343. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  344. }
  345. /* sanity check, verify all buffers are indeed unmapped and freed */
  346. for (i = 0; i < tq->tx_ring.size; i++) {
  347. BUG_ON(tq->buf_info[i].skb != NULL ||
  348. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  349. }
  350. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  351. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  352. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  353. tq->comp_ring.next2proc = 0;
  354. }
  355. static void
  356. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  357. struct vmxnet3_adapter *adapter)
  358. {
  359. if (tq->tx_ring.base) {
  360. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  361. sizeof(struct Vmxnet3_TxDesc),
  362. tq->tx_ring.base, tq->tx_ring.basePA);
  363. tq->tx_ring.base = NULL;
  364. }
  365. if (tq->data_ring.base) {
  366. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  367. sizeof(struct Vmxnet3_TxDataDesc),
  368. tq->data_ring.base, tq->data_ring.basePA);
  369. tq->data_ring.base = NULL;
  370. }
  371. if (tq->comp_ring.base) {
  372. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  373. sizeof(struct Vmxnet3_TxCompDesc),
  374. tq->comp_ring.base, tq->comp_ring.basePA);
  375. tq->comp_ring.base = NULL;
  376. }
  377. kfree(tq->buf_info);
  378. tq->buf_info = NULL;
  379. }
  380. /* Destroy all tx queues */
  381. void
  382. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  383. {
  384. int i;
  385. for (i = 0; i < adapter->num_tx_queues; i++)
  386. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  387. }
  388. static void
  389. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  390. struct vmxnet3_adapter *adapter)
  391. {
  392. int i;
  393. /* reset the tx ring contents to 0 and reset the tx ring states */
  394. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  395. sizeof(struct Vmxnet3_TxDesc));
  396. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  397. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  398. memset(tq->data_ring.base, 0, tq->data_ring.size *
  399. sizeof(struct Vmxnet3_TxDataDesc));
  400. /* reset the tx comp ring contents to 0 and reset comp ring states */
  401. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  402. sizeof(struct Vmxnet3_TxCompDesc));
  403. tq->comp_ring.next2proc = 0;
  404. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  405. /* reset the bookkeeping data */
  406. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  407. for (i = 0; i < tq->tx_ring.size; i++)
  408. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  409. /* stats are not reset */
  410. }
  411. static int
  412. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  413. struct vmxnet3_adapter *adapter)
  414. {
  415. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  416. tq->comp_ring.base || tq->buf_info);
  417. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  418. * sizeof(struct Vmxnet3_TxDesc),
  419. &tq->tx_ring.basePA);
  420. if (!tq->tx_ring.base) {
  421. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  422. adapter->netdev->name);
  423. goto err;
  424. }
  425. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  426. tq->data_ring.size *
  427. sizeof(struct Vmxnet3_TxDataDesc),
  428. &tq->data_ring.basePA);
  429. if (!tq->data_ring.base) {
  430. printk(KERN_ERR "%s: failed to allocate data ring\n",
  431. adapter->netdev->name);
  432. goto err;
  433. }
  434. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  435. tq->comp_ring.size *
  436. sizeof(struct Vmxnet3_TxCompDesc),
  437. &tq->comp_ring.basePA);
  438. if (!tq->comp_ring.base) {
  439. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  440. adapter->netdev->name);
  441. goto err;
  442. }
  443. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  444. GFP_KERNEL);
  445. if (!tq->buf_info) {
  446. printk(KERN_ERR "%s: failed to allocate tx bufinfo\n",
  447. adapter->netdev->name);
  448. goto err;
  449. }
  450. return 0;
  451. err:
  452. vmxnet3_tq_destroy(tq, adapter);
  453. return -ENOMEM;
  454. }
  455. static void
  456. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  457. {
  458. int i;
  459. for (i = 0; i < adapter->num_tx_queues; i++)
  460. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  461. }
  462. /*
  463. * starting from ring->next2fill, allocate rx buffers for the given ring
  464. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  465. * are allocated or allocation fails
  466. */
  467. static int
  468. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  469. int num_to_alloc, struct vmxnet3_adapter *adapter)
  470. {
  471. int num_allocated = 0;
  472. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  473. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  474. u32 val;
  475. while (num_allocated <= num_to_alloc) {
  476. struct vmxnet3_rx_buf_info *rbi;
  477. union Vmxnet3_GenericDesc *gd;
  478. rbi = rbi_base + ring->next2fill;
  479. gd = ring->base + ring->next2fill;
  480. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  481. if (rbi->skb == NULL) {
  482. rbi->skb = dev_alloc_skb(rbi->len +
  483. NET_IP_ALIGN);
  484. if (unlikely(rbi->skb == NULL)) {
  485. rq->stats.rx_buf_alloc_failure++;
  486. break;
  487. }
  488. rbi->skb->dev = adapter->netdev;
  489. skb_reserve(rbi->skb, NET_IP_ALIGN);
  490. rbi->dma_addr = pci_map_single(adapter->pdev,
  491. rbi->skb->data, rbi->len,
  492. PCI_DMA_FROMDEVICE);
  493. } else {
  494. /* rx buffer skipped by the device */
  495. }
  496. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  497. } else {
  498. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  499. rbi->len != PAGE_SIZE);
  500. if (rbi->page == NULL) {
  501. rbi->page = alloc_page(GFP_ATOMIC);
  502. if (unlikely(rbi->page == NULL)) {
  503. rq->stats.rx_buf_alloc_failure++;
  504. break;
  505. }
  506. rbi->dma_addr = pci_map_page(adapter->pdev,
  507. rbi->page, 0, PAGE_SIZE,
  508. PCI_DMA_FROMDEVICE);
  509. } else {
  510. /* rx buffers skipped by the device */
  511. }
  512. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  513. }
  514. BUG_ON(rbi->dma_addr == 0);
  515. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  516. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  517. | val | rbi->len);
  518. /* Fill the last buffer but dont mark it ready, or else the
  519. * device will think that the queue is full */
  520. if (num_allocated == num_to_alloc)
  521. break;
  522. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  523. num_allocated++;
  524. vmxnet3_cmd_ring_adv_next2fill(ring);
  525. }
  526. rq->uncommitted[ring_idx] += num_allocated;
  527. dev_dbg(&adapter->netdev->dev,
  528. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  529. "%u, uncommited %u\n", num_allocated, ring->next2fill,
  530. ring->next2comp, rq->uncommitted[ring_idx]);
  531. /* so that the device can distinguish a full ring and an empty ring */
  532. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  533. return num_allocated;
  534. }
  535. static void
  536. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  537. struct vmxnet3_rx_buf_info *rbi)
  538. {
  539. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  540. skb_shinfo(skb)->nr_frags;
  541. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  542. frag->page = rbi->page;
  543. frag->page_offset = 0;
  544. frag->size = rcd->len;
  545. skb->data_len += frag->size;
  546. skb_shinfo(skb)->nr_frags++;
  547. }
  548. static void
  549. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  550. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  551. struct vmxnet3_adapter *adapter)
  552. {
  553. u32 dw2, len;
  554. unsigned long buf_offset;
  555. int i;
  556. union Vmxnet3_GenericDesc *gdesc;
  557. struct vmxnet3_tx_buf_info *tbi = NULL;
  558. BUG_ON(ctx->copy_size > skb_headlen(skb));
  559. /* use the previous gen bit for the SOP desc */
  560. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  561. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  562. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  563. /* no need to map the buffer if headers are copied */
  564. if (ctx->copy_size) {
  565. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  566. tq->tx_ring.next2fill *
  567. sizeof(struct Vmxnet3_TxDataDesc));
  568. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  569. ctx->sop_txd->dword[3] = 0;
  570. tbi = tq->buf_info + tq->tx_ring.next2fill;
  571. tbi->map_type = VMXNET3_MAP_NONE;
  572. dev_dbg(&adapter->netdev->dev,
  573. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  574. tq->tx_ring.next2fill,
  575. le64_to_cpu(ctx->sop_txd->txd.addr),
  576. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  577. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  578. /* use the right gen for non-SOP desc */
  579. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  580. }
  581. /* linear part can use multiple tx desc if it's big */
  582. len = skb_headlen(skb) - ctx->copy_size;
  583. buf_offset = ctx->copy_size;
  584. while (len) {
  585. u32 buf_size;
  586. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  587. buf_size = len;
  588. dw2 |= len;
  589. } else {
  590. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  591. /* spec says that for TxDesc.len, 0 == 2^14 */
  592. }
  593. tbi = tq->buf_info + tq->tx_ring.next2fill;
  594. tbi->map_type = VMXNET3_MAP_SINGLE;
  595. tbi->dma_addr = pci_map_single(adapter->pdev,
  596. skb->data + buf_offset, buf_size,
  597. PCI_DMA_TODEVICE);
  598. tbi->len = buf_size;
  599. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  600. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  601. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  602. gdesc->dword[2] = cpu_to_le32(dw2);
  603. gdesc->dword[3] = 0;
  604. dev_dbg(&adapter->netdev->dev,
  605. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  606. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  607. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  608. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  609. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  610. len -= buf_size;
  611. buf_offset += buf_size;
  612. }
  613. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  614. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  615. tbi = tq->buf_info + tq->tx_ring.next2fill;
  616. tbi->map_type = VMXNET3_MAP_PAGE;
  617. tbi->dma_addr = pci_map_page(adapter->pdev, frag->page,
  618. frag->page_offset, frag->size,
  619. PCI_DMA_TODEVICE);
  620. tbi->len = frag->size;
  621. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  622. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  623. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  624. gdesc->dword[2] = cpu_to_le32(dw2 | frag->size);
  625. gdesc->dword[3] = 0;
  626. dev_dbg(&adapter->netdev->dev,
  627. "txd[%u]: 0x%llu %u %u\n",
  628. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  629. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  630. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  631. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  632. }
  633. ctx->eop_txd = gdesc;
  634. /* set the last buf_info for the pkt */
  635. tbi->skb = skb;
  636. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  637. }
  638. /* Init all tx queues */
  639. static void
  640. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  641. {
  642. int i;
  643. for (i = 0; i < adapter->num_tx_queues; i++)
  644. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  645. }
  646. /*
  647. * parse and copy relevant protocol headers:
  648. * For a tso pkt, relevant headers are L2/3/4 including options
  649. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  650. * if it's a TCP/UDP pkt
  651. *
  652. * Returns:
  653. * -1: error happens during parsing
  654. * 0: protocol headers parsed, but too big to be copied
  655. * 1: protocol headers parsed and copied
  656. *
  657. * Other effects:
  658. * 1. related *ctx fields are updated.
  659. * 2. ctx->copy_size is # of bytes copied
  660. * 3. the portion copied is guaranteed to be in the linear part
  661. *
  662. */
  663. static int
  664. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  665. struct vmxnet3_tx_ctx *ctx,
  666. struct vmxnet3_adapter *adapter)
  667. {
  668. struct Vmxnet3_TxDataDesc *tdd;
  669. if (ctx->mss) { /* TSO */
  670. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  671. ctx->l4_hdr_size = ((struct tcphdr *)
  672. skb_transport_header(skb))->doff * 4;
  673. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  674. } else {
  675. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  676. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  677. if (ctx->ipv4) {
  678. struct iphdr *iph = (struct iphdr *)
  679. skb_network_header(skb);
  680. if (iph->protocol == IPPROTO_TCP)
  681. ctx->l4_hdr_size = ((struct tcphdr *)
  682. skb_transport_header(skb))->doff * 4;
  683. else if (iph->protocol == IPPROTO_UDP)
  684. /*
  685. * Use tcp header size so that bytes to
  686. * be copied are more than required by
  687. * the device.
  688. */
  689. ctx->l4_hdr_size =
  690. sizeof(struct tcphdr);
  691. else
  692. ctx->l4_hdr_size = 0;
  693. } else {
  694. /* for simplicity, don't copy L4 headers */
  695. ctx->l4_hdr_size = 0;
  696. }
  697. ctx->copy_size = ctx->eth_ip_hdr_size +
  698. ctx->l4_hdr_size;
  699. } else {
  700. ctx->eth_ip_hdr_size = 0;
  701. ctx->l4_hdr_size = 0;
  702. /* copy as much as allowed */
  703. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  704. , skb_headlen(skb));
  705. }
  706. /* make sure headers are accessible directly */
  707. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  708. goto err;
  709. }
  710. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  711. tq->stats.oversized_hdr++;
  712. ctx->copy_size = 0;
  713. return 0;
  714. }
  715. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  716. memcpy(tdd->data, skb->data, ctx->copy_size);
  717. dev_dbg(&adapter->netdev->dev,
  718. "copy %u bytes to dataRing[%u]\n",
  719. ctx->copy_size, tq->tx_ring.next2fill);
  720. return 1;
  721. err:
  722. return -1;
  723. }
  724. static void
  725. vmxnet3_prepare_tso(struct sk_buff *skb,
  726. struct vmxnet3_tx_ctx *ctx)
  727. {
  728. struct tcphdr *tcph = (struct tcphdr *)skb_transport_header(skb);
  729. if (ctx->ipv4) {
  730. struct iphdr *iph = (struct iphdr *)skb_network_header(skb);
  731. iph->check = 0;
  732. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  733. IPPROTO_TCP, 0);
  734. } else {
  735. struct ipv6hdr *iph = (struct ipv6hdr *)skb_network_header(skb);
  736. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  737. IPPROTO_TCP, 0);
  738. }
  739. }
  740. /*
  741. * Transmits a pkt thru a given tq
  742. * Returns:
  743. * NETDEV_TX_OK: descriptors are setup successfully
  744. * NETDEV_TX_OK: error occurred, the pkt is dropped
  745. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  746. *
  747. * Side-effects:
  748. * 1. tx ring may be changed
  749. * 2. tq stats may be updated accordingly
  750. * 3. shared->txNumDeferred may be updated
  751. */
  752. static int
  753. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  754. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  755. {
  756. int ret;
  757. u32 count;
  758. unsigned long flags;
  759. struct vmxnet3_tx_ctx ctx;
  760. union Vmxnet3_GenericDesc *gdesc;
  761. #ifdef __BIG_ENDIAN_BITFIELD
  762. /* Use temporary descriptor to avoid touching bits multiple times */
  763. union Vmxnet3_GenericDesc tempTxDesc;
  764. #endif
  765. /* conservatively estimate # of descriptors to use */
  766. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  767. skb_shinfo(skb)->nr_frags + 1;
  768. ctx.ipv4 = (skb->protocol == cpu_to_be16(ETH_P_IP));
  769. ctx.mss = skb_shinfo(skb)->gso_size;
  770. if (ctx.mss) {
  771. if (skb_header_cloned(skb)) {
  772. if (unlikely(pskb_expand_head(skb, 0, 0,
  773. GFP_ATOMIC) != 0)) {
  774. tq->stats.drop_tso++;
  775. goto drop_pkt;
  776. }
  777. tq->stats.copy_skb_header++;
  778. }
  779. vmxnet3_prepare_tso(skb, &ctx);
  780. } else {
  781. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  782. /* non-tso pkts must not use more than
  783. * VMXNET3_MAX_TXD_PER_PKT entries
  784. */
  785. if (skb_linearize(skb) != 0) {
  786. tq->stats.drop_too_many_frags++;
  787. goto drop_pkt;
  788. }
  789. tq->stats.linearized++;
  790. /* recalculate the # of descriptors to use */
  791. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  792. }
  793. }
  794. spin_lock_irqsave(&tq->tx_lock, flags);
  795. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  796. tq->stats.tx_ring_full++;
  797. dev_dbg(&adapter->netdev->dev,
  798. "tx queue stopped on %s, next2comp %u"
  799. " next2fill %u\n", adapter->netdev->name,
  800. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  801. vmxnet3_tq_stop(tq, adapter);
  802. spin_unlock_irqrestore(&tq->tx_lock, flags);
  803. return NETDEV_TX_BUSY;
  804. }
  805. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  806. if (ret >= 0) {
  807. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  808. /* hdrs parsed, check against other limits */
  809. if (ctx.mss) {
  810. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  811. VMXNET3_MAX_TX_BUF_SIZE)) {
  812. goto hdr_too_big;
  813. }
  814. } else {
  815. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  816. if (unlikely(ctx.eth_ip_hdr_size +
  817. skb->csum_offset >
  818. VMXNET3_MAX_CSUM_OFFSET)) {
  819. goto hdr_too_big;
  820. }
  821. }
  822. }
  823. } else {
  824. tq->stats.drop_hdr_inspect_err++;
  825. goto unlock_drop_pkt;
  826. }
  827. /* fill tx descs related to addr & len */
  828. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  829. /* setup the EOP desc */
  830. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  831. /* setup the SOP desc */
  832. #ifdef __BIG_ENDIAN_BITFIELD
  833. gdesc = &tempTxDesc;
  834. gdesc->dword[2] = ctx.sop_txd->dword[2];
  835. gdesc->dword[3] = ctx.sop_txd->dword[3];
  836. #else
  837. gdesc = ctx.sop_txd;
  838. #endif
  839. if (ctx.mss) {
  840. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  841. gdesc->txd.om = VMXNET3_OM_TSO;
  842. gdesc->txd.msscof = ctx.mss;
  843. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  844. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  845. } else {
  846. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  847. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  848. gdesc->txd.om = VMXNET3_OM_CSUM;
  849. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  850. skb->csum_offset;
  851. } else {
  852. gdesc->txd.om = 0;
  853. gdesc->txd.msscof = 0;
  854. }
  855. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  856. }
  857. if (vlan_tx_tag_present(skb)) {
  858. gdesc->txd.ti = 1;
  859. gdesc->txd.tci = vlan_tx_tag_get(skb);
  860. }
  861. /* finally flips the GEN bit of the SOP desc. */
  862. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  863. VMXNET3_TXD_GEN);
  864. #ifdef __BIG_ENDIAN_BITFIELD
  865. /* Finished updating in bitfields of Tx Desc, so write them in original
  866. * place.
  867. */
  868. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  869. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  870. gdesc = ctx.sop_txd;
  871. #endif
  872. dev_dbg(&adapter->netdev->dev,
  873. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  874. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  875. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  876. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  877. spin_unlock_irqrestore(&tq->tx_lock, flags);
  878. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  879. le32_to_cpu(tq->shared->txThreshold)) {
  880. tq->shared->txNumDeferred = 0;
  881. VMXNET3_WRITE_BAR0_REG(adapter,
  882. VMXNET3_REG_TXPROD + tq->qid * 8,
  883. tq->tx_ring.next2fill);
  884. }
  885. return NETDEV_TX_OK;
  886. hdr_too_big:
  887. tq->stats.drop_oversized_hdr++;
  888. unlock_drop_pkt:
  889. spin_unlock_irqrestore(&tq->tx_lock, flags);
  890. drop_pkt:
  891. tq->stats.drop_total++;
  892. dev_kfree_skb(skb);
  893. return NETDEV_TX_OK;
  894. }
  895. static netdev_tx_t
  896. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  897. {
  898. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  899. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  900. return vmxnet3_tq_xmit(skb,
  901. &adapter->tx_queue[skb->queue_mapping],
  902. adapter, netdev);
  903. }
  904. static void
  905. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  906. struct sk_buff *skb,
  907. union Vmxnet3_GenericDesc *gdesc)
  908. {
  909. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  910. /* typical case: TCP/UDP over IP and both csums are correct */
  911. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  912. VMXNET3_RCD_CSUM_OK) {
  913. skb->ip_summed = CHECKSUM_UNNECESSARY;
  914. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  915. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  916. BUG_ON(gdesc->rcd.frg);
  917. } else {
  918. if (gdesc->rcd.csum) {
  919. skb->csum = htons(gdesc->rcd.csum);
  920. skb->ip_summed = CHECKSUM_PARTIAL;
  921. } else {
  922. skb_checksum_none_assert(skb);
  923. }
  924. }
  925. } else {
  926. skb_checksum_none_assert(skb);
  927. }
  928. }
  929. static void
  930. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  931. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  932. {
  933. rq->stats.drop_err++;
  934. if (!rcd->fcs)
  935. rq->stats.drop_fcs++;
  936. rq->stats.drop_total++;
  937. /*
  938. * We do not unmap and chain the rx buffer to the skb.
  939. * We basically pretend this buffer is not used and will be recycled
  940. * by vmxnet3_rq_alloc_rx_buf()
  941. */
  942. /*
  943. * ctx->skb may be NULL if this is the first and the only one
  944. * desc for the pkt
  945. */
  946. if (ctx->skb)
  947. dev_kfree_skb_irq(ctx->skb);
  948. ctx->skb = NULL;
  949. }
  950. static int
  951. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  952. struct vmxnet3_adapter *adapter, int quota)
  953. {
  954. static const u32 rxprod_reg[2] = {
  955. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  956. };
  957. u32 num_rxd = 0;
  958. bool skip_page_frags = false;
  959. struct Vmxnet3_RxCompDesc *rcd;
  960. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  961. #ifdef __BIG_ENDIAN_BITFIELD
  962. struct Vmxnet3_RxDesc rxCmdDesc;
  963. struct Vmxnet3_RxCompDesc rxComp;
  964. #endif
  965. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  966. &rxComp);
  967. while (rcd->gen == rq->comp_ring.gen) {
  968. struct vmxnet3_rx_buf_info *rbi;
  969. struct sk_buff *skb, *new_skb = NULL;
  970. struct page *new_page = NULL;
  971. int num_to_alloc;
  972. struct Vmxnet3_RxDesc *rxd;
  973. u32 idx, ring_idx;
  974. struct vmxnet3_cmd_ring *ring = NULL;
  975. if (num_rxd >= quota) {
  976. /* we may stop even before we see the EOP desc of
  977. * the current pkt
  978. */
  979. break;
  980. }
  981. num_rxd++;
  982. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  983. idx = rcd->rxdIdx;
  984. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  985. ring = rq->rx_ring + ring_idx;
  986. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  987. &rxCmdDesc);
  988. rbi = rq->buf_info[ring_idx] + idx;
  989. BUG_ON(rxd->addr != rbi->dma_addr ||
  990. rxd->len != rbi->len);
  991. if (unlikely(rcd->eop && rcd->err)) {
  992. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  993. goto rcd_done;
  994. }
  995. if (rcd->sop) { /* first buf of the pkt */
  996. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  997. rcd->rqID != rq->qid);
  998. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  999. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1000. if (unlikely(rcd->len == 0)) {
  1001. /* Pretend the rx buffer is skipped. */
  1002. BUG_ON(!(rcd->sop && rcd->eop));
  1003. dev_dbg(&adapter->netdev->dev,
  1004. "rxRing[%u][%u] 0 length\n",
  1005. ring_idx, idx);
  1006. goto rcd_done;
  1007. }
  1008. skip_page_frags = false;
  1009. ctx->skb = rbi->skb;
  1010. new_skb = dev_alloc_skb(rbi->len + NET_IP_ALIGN);
  1011. if (new_skb == NULL) {
  1012. /* Skb allocation failed, do not handover this
  1013. * skb to stack. Reuse it. Drop the existing pkt
  1014. */
  1015. rq->stats.rx_buf_alloc_failure++;
  1016. ctx->skb = NULL;
  1017. rq->stats.drop_total++;
  1018. skip_page_frags = true;
  1019. goto rcd_done;
  1020. }
  1021. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1022. PCI_DMA_FROMDEVICE);
  1023. skb_put(ctx->skb, rcd->len);
  1024. /* Immediate refill */
  1025. new_skb->dev = adapter->netdev;
  1026. skb_reserve(new_skb, NET_IP_ALIGN);
  1027. rbi->skb = new_skb;
  1028. rbi->dma_addr = pci_map_single(adapter->pdev,
  1029. rbi->skb->data, rbi->len,
  1030. PCI_DMA_FROMDEVICE);
  1031. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1032. rxd->len = rbi->len;
  1033. } else {
  1034. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1035. /* non SOP buffer must be type 1 in most cases */
  1036. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1037. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1038. /* If an sop buffer was dropped, skip all
  1039. * following non-sop fragments. They will be reused.
  1040. */
  1041. if (skip_page_frags)
  1042. goto rcd_done;
  1043. new_page = alloc_page(GFP_ATOMIC);
  1044. if (unlikely(new_page == NULL)) {
  1045. /* Replacement page frag could not be allocated.
  1046. * Reuse this page. Drop the pkt and free the
  1047. * skb which contained this page as a frag. Skip
  1048. * processing all the following non-sop frags.
  1049. */
  1050. rq->stats.rx_buf_alloc_failure++;
  1051. dev_kfree_skb(ctx->skb);
  1052. ctx->skb = NULL;
  1053. skip_page_frags = true;
  1054. goto rcd_done;
  1055. }
  1056. if (rcd->len) {
  1057. pci_unmap_page(adapter->pdev,
  1058. rbi->dma_addr, rbi->len,
  1059. PCI_DMA_FROMDEVICE);
  1060. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1061. }
  1062. /* Immediate refill */
  1063. rbi->page = new_page;
  1064. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1065. 0, PAGE_SIZE,
  1066. PCI_DMA_FROMDEVICE);
  1067. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1068. rxd->len = rbi->len;
  1069. }
  1070. skb = ctx->skb;
  1071. if (rcd->eop) {
  1072. skb->len += skb->data_len;
  1073. skb->truesize += skb->data_len;
  1074. vmxnet3_rx_csum(adapter, skb,
  1075. (union Vmxnet3_GenericDesc *)rcd);
  1076. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1077. if (unlikely(adapter->vlan_grp && rcd->ts)) {
  1078. vlan_hwaccel_receive_skb(skb,
  1079. adapter->vlan_grp, rcd->tci);
  1080. } else {
  1081. netif_receive_skb(skb);
  1082. }
  1083. ctx->skb = NULL;
  1084. }
  1085. rcd_done:
  1086. /* device may have skipped some rx descs */
  1087. ring->next2comp = idx;
  1088. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1089. ring = rq->rx_ring + ring_idx;
  1090. while (num_to_alloc) {
  1091. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1092. &rxCmdDesc);
  1093. BUG_ON(!rxd->addr);
  1094. /* Recv desc is ready to be used by the device */
  1095. rxd->gen = ring->gen;
  1096. vmxnet3_cmd_ring_adv_next2fill(ring);
  1097. num_to_alloc--;
  1098. }
  1099. /* if needed, update the register */
  1100. if (unlikely(rq->shared->updateRxProd)) {
  1101. VMXNET3_WRITE_BAR0_REG(adapter,
  1102. rxprod_reg[ring_idx] + rq->qid * 8,
  1103. ring->next2fill);
  1104. rq->uncommitted[ring_idx] = 0;
  1105. }
  1106. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1107. vmxnet3_getRxComp(rcd,
  1108. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1109. }
  1110. return num_rxd;
  1111. }
  1112. static void
  1113. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1114. struct vmxnet3_adapter *adapter)
  1115. {
  1116. u32 i, ring_idx;
  1117. struct Vmxnet3_RxDesc *rxd;
  1118. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1119. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1120. #ifdef __BIG_ENDIAN_BITFIELD
  1121. struct Vmxnet3_RxDesc rxDesc;
  1122. #endif
  1123. vmxnet3_getRxDesc(rxd,
  1124. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1125. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1126. rq->buf_info[ring_idx][i].skb) {
  1127. pci_unmap_single(adapter->pdev, rxd->addr,
  1128. rxd->len, PCI_DMA_FROMDEVICE);
  1129. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1130. rq->buf_info[ring_idx][i].skb = NULL;
  1131. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1132. rq->buf_info[ring_idx][i].page) {
  1133. pci_unmap_page(adapter->pdev, rxd->addr,
  1134. rxd->len, PCI_DMA_FROMDEVICE);
  1135. put_page(rq->buf_info[ring_idx][i].page);
  1136. rq->buf_info[ring_idx][i].page = NULL;
  1137. }
  1138. }
  1139. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1140. rq->rx_ring[ring_idx].next2fill =
  1141. rq->rx_ring[ring_idx].next2comp = 0;
  1142. rq->uncommitted[ring_idx] = 0;
  1143. }
  1144. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1145. rq->comp_ring.next2proc = 0;
  1146. }
  1147. static void
  1148. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1149. {
  1150. int i;
  1151. for (i = 0; i < adapter->num_rx_queues; i++)
  1152. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1153. }
  1154. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1155. struct vmxnet3_adapter *adapter)
  1156. {
  1157. int i;
  1158. int j;
  1159. /* all rx buffers must have already been freed */
  1160. for (i = 0; i < 2; i++) {
  1161. if (rq->buf_info[i]) {
  1162. for (j = 0; j < rq->rx_ring[i].size; j++)
  1163. BUG_ON(rq->buf_info[i][j].page != NULL);
  1164. }
  1165. }
  1166. kfree(rq->buf_info[0]);
  1167. for (i = 0; i < 2; i++) {
  1168. if (rq->rx_ring[i].base) {
  1169. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1170. * sizeof(struct Vmxnet3_RxDesc),
  1171. rq->rx_ring[i].base,
  1172. rq->rx_ring[i].basePA);
  1173. rq->rx_ring[i].base = NULL;
  1174. }
  1175. rq->buf_info[i] = NULL;
  1176. }
  1177. if (rq->comp_ring.base) {
  1178. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1179. sizeof(struct Vmxnet3_RxCompDesc),
  1180. rq->comp_ring.base, rq->comp_ring.basePA);
  1181. rq->comp_ring.base = NULL;
  1182. }
  1183. }
  1184. static int
  1185. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1186. struct vmxnet3_adapter *adapter)
  1187. {
  1188. int i;
  1189. /* initialize buf_info */
  1190. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1191. /* 1st buf for a pkt is skbuff */
  1192. if (i % adapter->rx_buf_per_pkt == 0) {
  1193. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1194. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1195. } else { /* subsequent bufs for a pkt is frag */
  1196. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1197. rq->buf_info[0][i].len = PAGE_SIZE;
  1198. }
  1199. }
  1200. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1201. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1202. rq->buf_info[1][i].len = PAGE_SIZE;
  1203. }
  1204. /* reset internal state and allocate buffers for both rings */
  1205. for (i = 0; i < 2; i++) {
  1206. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1207. rq->uncommitted[i] = 0;
  1208. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1209. sizeof(struct Vmxnet3_RxDesc));
  1210. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1211. }
  1212. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1213. adapter) == 0) {
  1214. /* at least has 1 rx buffer for the 1st ring */
  1215. return -ENOMEM;
  1216. }
  1217. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1218. /* reset the comp ring */
  1219. rq->comp_ring.next2proc = 0;
  1220. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1221. sizeof(struct Vmxnet3_RxCompDesc));
  1222. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1223. /* reset rxctx */
  1224. rq->rx_ctx.skb = NULL;
  1225. /* stats are not reset */
  1226. return 0;
  1227. }
  1228. static int
  1229. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1230. {
  1231. int i, err = 0;
  1232. for (i = 0; i < adapter->num_rx_queues; i++) {
  1233. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1234. if (unlikely(err)) {
  1235. dev_err(&adapter->netdev->dev, "%s: failed to "
  1236. "initialize rx queue%i\n",
  1237. adapter->netdev->name, i);
  1238. break;
  1239. }
  1240. }
  1241. return err;
  1242. }
  1243. static int
  1244. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1245. {
  1246. int i;
  1247. size_t sz;
  1248. struct vmxnet3_rx_buf_info *bi;
  1249. for (i = 0; i < 2; i++) {
  1250. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1251. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1252. &rq->rx_ring[i].basePA);
  1253. if (!rq->rx_ring[i].base) {
  1254. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1255. adapter->netdev->name, i);
  1256. goto err;
  1257. }
  1258. }
  1259. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1260. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1261. &rq->comp_ring.basePA);
  1262. if (!rq->comp_ring.base) {
  1263. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1264. adapter->netdev->name);
  1265. goto err;
  1266. }
  1267. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1268. rq->rx_ring[1].size);
  1269. bi = kzalloc(sz, GFP_KERNEL);
  1270. if (!bi) {
  1271. printk(KERN_ERR "%s: failed to allocate rx bufinfo\n",
  1272. adapter->netdev->name);
  1273. goto err;
  1274. }
  1275. rq->buf_info[0] = bi;
  1276. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1277. return 0;
  1278. err:
  1279. vmxnet3_rq_destroy(rq, adapter);
  1280. return -ENOMEM;
  1281. }
  1282. static int
  1283. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1284. {
  1285. int i, err = 0;
  1286. for (i = 0; i < adapter->num_rx_queues; i++) {
  1287. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1288. if (unlikely(err)) {
  1289. dev_err(&adapter->netdev->dev,
  1290. "%s: failed to create rx queue%i\n",
  1291. adapter->netdev->name, i);
  1292. goto err_out;
  1293. }
  1294. }
  1295. return err;
  1296. err_out:
  1297. vmxnet3_rq_destroy_all(adapter);
  1298. return err;
  1299. }
  1300. /* Multiple queue aware polling function for tx and rx */
  1301. static int
  1302. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1303. {
  1304. int rcd_done = 0, i;
  1305. if (unlikely(adapter->shared->ecr))
  1306. vmxnet3_process_events(adapter);
  1307. for (i = 0; i < adapter->num_tx_queues; i++)
  1308. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1309. for (i = 0; i < adapter->num_rx_queues; i++)
  1310. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1311. adapter, budget);
  1312. return rcd_done;
  1313. }
  1314. static int
  1315. vmxnet3_poll(struct napi_struct *napi, int budget)
  1316. {
  1317. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1318. struct vmxnet3_rx_queue, napi);
  1319. int rxd_done;
  1320. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1321. if (rxd_done < budget) {
  1322. napi_complete(napi);
  1323. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1324. }
  1325. return rxd_done;
  1326. }
  1327. /*
  1328. * NAPI polling function for MSI-X mode with multiple Rx queues
  1329. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1330. */
  1331. static int
  1332. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1333. {
  1334. struct vmxnet3_rx_queue *rq = container_of(napi,
  1335. struct vmxnet3_rx_queue, napi);
  1336. struct vmxnet3_adapter *adapter = rq->adapter;
  1337. int rxd_done;
  1338. /* When sharing interrupt with corresponding tx queue, process
  1339. * tx completions in that queue as well
  1340. */
  1341. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1342. struct vmxnet3_tx_queue *tq =
  1343. &adapter->tx_queue[rq - adapter->rx_queue];
  1344. vmxnet3_tq_tx_complete(tq, adapter);
  1345. }
  1346. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1347. if (rxd_done < budget) {
  1348. napi_complete(napi);
  1349. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1350. }
  1351. return rxd_done;
  1352. }
  1353. #ifdef CONFIG_PCI_MSI
  1354. /*
  1355. * Handle completion interrupts on tx queues
  1356. * Returns whether or not the intr is handled
  1357. */
  1358. static irqreturn_t
  1359. vmxnet3_msix_tx(int irq, void *data)
  1360. {
  1361. struct vmxnet3_tx_queue *tq = data;
  1362. struct vmxnet3_adapter *adapter = tq->adapter;
  1363. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1364. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1365. /* Handle the case where only one irq is allocate for all tx queues */
  1366. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1367. int i;
  1368. for (i = 0; i < adapter->num_tx_queues; i++) {
  1369. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1370. vmxnet3_tq_tx_complete(txq, adapter);
  1371. }
  1372. } else {
  1373. vmxnet3_tq_tx_complete(tq, adapter);
  1374. }
  1375. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1376. return IRQ_HANDLED;
  1377. }
  1378. /*
  1379. * Handle completion interrupts on rx queues. Returns whether or not the
  1380. * intr is handled
  1381. */
  1382. static irqreturn_t
  1383. vmxnet3_msix_rx(int irq, void *data)
  1384. {
  1385. struct vmxnet3_rx_queue *rq = data;
  1386. struct vmxnet3_adapter *adapter = rq->adapter;
  1387. /* disable intr if needed */
  1388. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1389. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1390. napi_schedule(&rq->napi);
  1391. return IRQ_HANDLED;
  1392. }
  1393. /*
  1394. *----------------------------------------------------------------------------
  1395. *
  1396. * vmxnet3_msix_event --
  1397. *
  1398. * vmxnet3 msix event intr handler
  1399. *
  1400. * Result:
  1401. * whether or not the intr is handled
  1402. *
  1403. *----------------------------------------------------------------------------
  1404. */
  1405. static irqreturn_t
  1406. vmxnet3_msix_event(int irq, void *data)
  1407. {
  1408. struct net_device *dev = data;
  1409. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1410. /* disable intr if needed */
  1411. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1412. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1413. if (adapter->shared->ecr)
  1414. vmxnet3_process_events(adapter);
  1415. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1416. return IRQ_HANDLED;
  1417. }
  1418. #endif /* CONFIG_PCI_MSI */
  1419. /* Interrupt handler for vmxnet3 */
  1420. static irqreturn_t
  1421. vmxnet3_intr(int irq, void *dev_id)
  1422. {
  1423. struct net_device *dev = dev_id;
  1424. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1425. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1426. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1427. if (unlikely(icr == 0))
  1428. /* not ours */
  1429. return IRQ_NONE;
  1430. }
  1431. /* disable intr if needed */
  1432. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1433. vmxnet3_disable_all_intrs(adapter);
  1434. napi_schedule(&adapter->rx_queue[0].napi);
  1435. return IRQ_HANDLED;
  1436. }
  1437. #ifdef CONFIG_NET_POLL_CONTROLLER
  1438. /* netpoll callback. */
  1439. static void
  1440. vmxnet3_netpoll(struct net_device *netdev)
  1441. {
  1442. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1443. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1444. vmxnet3_disable_all_intrs(adapter);
  1445. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1446. vmxnet3_enable_all_intrs(adapter);
  1447. }
  1448. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1449. static int
  1450. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1451. {
  1452. struct vmxnet3_intr *intr = &adapter->intr;
  1453. int err = 0, i;
  1454. int vector = 0;
  1455. #ifdef CONFIG_PCI_MSI
  1456. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1457. for (i = 0; i < adapter->num_tx_queues; i++) {
  1458. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1459. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1460. adapter->netdev->name, vector);
  1461. err = request_irq(
  1462. intr->msix_entries[vector].vector,
  1463. vmxnet3_msix_tx, 0,
  1464. adapter->tx_queue[i].name,
  1465. &adapter->tx_queue[i]);
  1466. } else {
  1467. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1468. adapter->netdev->name, vector);
  1469. }
  1470. if (err) {
  1471. dev_err(&adapter->netdev->dev,
  1472. "Failed to request irq for MSIX, %s, "
  1473. "error %d\n",
  1474. adapter->tx_queue[i].name, err);
  1475. return err;
  1476. }
  1477. /* Handle the case where only 1 MSIx was allocated for
  1478. * all tx queues */
  1479. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1480. for (; i < adapter->num_tx_queues; i++)
  1481. adapter->tx_queue[i].comp_ring.intr_idx
  1482. = vector;
  1483. vector++;
  1484. break;
  1485. } else {
  1486. adapter->tx_queue[i].comp_ring.intr_idx
  1487. = vector++;
  1488. }
  1489. }
  1490. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1491. vector = 0;
  1492. for (i = 0; i < adapter->num_rx_queues; i++) {
  1493. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1494. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1495. adapter->netdev->name, vector);
  1496. else
  1497. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1498. adapter->netdev->name, vector);
  1499. err = request_irq(intr->msix_entries[vector].vector,
  1500. vmxnet3_msix_rx, 0,
  1501. adapter->rx_queue[i].name,
  1502. &(adapter->rx_queue[i]));
  1503. if (err) {
  1504. printk(KERN_ERR "Failed to request irq for MSIX"
  1505. ", %s, error %d\n",
  1506. adapter->rx_queue[i].name, err);
  1507. return err;
  1508. }
  1509. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1510. }
  1511. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1512. adapter->netdev->name, vector);
  1513. err = request_irq(intr->msix_entries[vector].vector,
  1514. vmxnet3_msix_event, 0,
  1515. intr->event_msi_vector_name, adapter->netdev);
  1516. intr->event_intr_idx = vector;
  1517. } else if (intr->type == VMXNET3_IT_MSI) {
  1518. adapter->num_rx_queues = 1;
  1519. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1520. adapter->netdev->name, adapter->netdev);
  1521. } else {
  1522. #endif
  1523. adapter->num_rx_queues = 1;
  1524. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1525. IRQF_SHARED, adapter->netdev->name,
  1526. adapter->netdev);
  1527. #ifdef CONFIG_PCI_MSI
  1528. }
  1529. #endif
  1530. intr->num_intrs = vector + 1;
  1531. if (err) {
  1532. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1533. ":%d\n", adapter->netdev->name, intr->type, err);
  1534. } else {
  1535. /* Number of rx queues will not change after this */
  1536. for (i = 0; i < adapter->num_rx_queues; i++) {
  1537. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1538. rq->qid = i;
  1539. rq->qid2 = i + adapter->num_rx_queues;
  1540. }
  1541. /* init our intr settings */
  1542. for (i = 0; i < intr->num_intrs; i++)
  1543. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1544. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1545. adapter->intr.event_intr_idx = 0;
  1546. for (i = 0; i < adapter->num_tx_queues; i++)
  1547. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1548. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1549. }
  1550. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1551. "allocated\n", adapter->netdev->name, intr->type,
  1552. intr->mask_mode, intr->num_intrs);
  1553. }
  1554. return err;
  1555. }
  1556. static void
  1557. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1558. {
  1559. struct vmxnet3_intr *intr = &adapter->intr;
  1560. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1561. switch (intr->type) {
  1562. #ifdef CONFIG_PCI_MSI
  1563. case VMXNET3_IT_MSIX:
  1564. {
  1565. int i, vector = 0;
  1566. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1567. for (i = 0; i < adapter->num_tx_queues; i++) {
  1568. free_irq(intr->msix_entries[vector++].vector,
  1569. &(adapter->tx_queue[i]));
  1570. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1571. break;
  1572. }
  1573. }
  1574. for (i = 0; i < adapter->num_rx_queues; i++) {
  1575. free_irq(intr->msix_entries[vector++].vector,
  1576. &(adapter->rx_queue[i]));
  1577. }
  1578. free_irq(intr->msix_entries[vector].vector,
  1579. adapter->netdev);
  1580. BUG_ON(vector >= intr->num_intrs);
  1581. break;
  1582. }
  1583. #endif
  1584. case VMXNET3_IT_MSI:
  1585. free_irq(adapter->pdev->irq, adapter->netdev);
  1586. break;
  1587. case VMXNET3_IT_INTX:
  1588. free_irq(adapter->pdev->irq, adapter->netdev);
  1589. break;
  1590. default:
  1591. BUG_ON(true);
  1592. }
  1593. }
  1594. static void
  1595. vmxnet3_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1596. {
  1597. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1598. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1599. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1600. unsigned long flags;
  1601. if (grp) {
  1602. /* add vlan rx stripping. */
  1603. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX) {
  1604. int i;
  1605. adapter->vlan_grp = grp;
  1606. /*
  1607. * Clear entire vfTable; then enable untagged pkts.
  1608. * Note: setting one entry in vfTable to non-zero turns
  1609. * on VLAN rx filtering.
  1610. */
  1611. for (i = 0; i < VMXNET3_VFT_SIZE; i++)
  1612. vfTable[i] = 0;
  1613. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1614. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1615. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1616. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1617. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1618. } else {
  1619. printk(KERN_ERR "%s: vlan_rx_register when device has "
  1620. "no NETIF_F_HW_VLAN_RX\n", netdev->name);
  1621. }
  1622. } else {
  1623. /* remove vlan rx stripping. */
  1624. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1625. adapter->vlan_grp = NULL;
  1626. if (devRead->misc.uptFeatures & UPT1_F_RXVLAN) {
  1627. int i;
  1628. for (i = 0; i < VMXNET3_VFT_SIZE; i++) {
  1629. /* clear entire vfTable; this also disables
  1630. * VLAN rx filtering
  1631. */
  1632. vfTable[i] = 0;
  1633. }
  1634. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1635. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1636. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1637. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1638. }
  1639. }
  1640. }
  1641. static void
  1642. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1643. {
  1644. if (adapter->vlan_grp) {
  1645. u16 vid;
  1646. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1647. bool activeVlan = false;
  1648. for (vid = 0; vid < VLAN_N_VID; vid++) {
  1649. if (vlan_group_get_device(adapter->vlan_grp, vid)) {
  1650. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1651. activeVlan = true;
  1652. }
  1653. }
  1654. if (activeVlan) {
  1655. /* continue to allow untagged pkts */
  1656. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1657. }
  1658. }
  1659. }
  1660. static void
  1661. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1662. {
  1663. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1664. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1665. unsigned long flags;
  1666. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1667. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1668. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1669. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1670. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1671. }
  1672. static void
  1673. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1674. {
  1675. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1676. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1677. unsigned long flags;
  1678. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1679. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1680. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1681. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1682. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1683. }
  1684. static u8 *
  1685. vmxnet3_copy_mc(struct net_device *netdev)
  1686. {
  1687. u8 *buf = NULL;
  1688. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1689. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1690. if (sz <= 0xffff) {
  1691. /* We may be called with BH disabled */
  1692. buf = kmalloc(sz, GFP_ATOMIC);
  1693. if (buf) {
  1694. struct netdev_hw_addr *ha;
  1695. int i = 0;
  1696. netdev_for_each_mc_addr(ha, netdev)
  1697. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1698. ETH_ALEN);
  1699. }
  1700. }
  1701. return buf;
  1702. }
  1703. static void
  1704. vmxnet3_set_mc(struct net_device *netdev)
  1705. {
  1706. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1707. unsigned long flags;
  1708. struct Vmxnet3_RxFilterConf *rxConf =
  1709. &adapter->shared->devRead.rxFilterConf;
  1710. u8 *new_table = NULL;
  1711. u32 new_mode = VMXNET3_RXM_UCAST;
  1712. if (netdev->flags & IFF_PROMISC)
  1713. new_mode |= VMXNET3_RXM_PROMISC;
  1714. if (netdev->flags & IFF_BROADCAST)
  1715. new_mode |= VMXNET3_RXM_BCAST;
  1716. if (netdev->flags & IFF_ALLMULTI)
  1717. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1718. else
  1719. if (!netdev_mc_empty(netdev)) {
  1720. new_table = vmxnet3_copy_mc(netdev);
  1721. if (new_table) {
  1722. new_mode |= VMXNET3_RXM_MCAST;
  1723. rxConf->mfTableLen = cpu_to_le16(
  1724. netdev_mc_count(netdev) * ETH_ALEN);
  1725. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1726. new_table));
  1727. } else {
  1728. printk(KERN_INFO "%s: failed to copy mcast list"
  1729. ", setting ALL_MULTI\n", netdev->name);
  1730. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1731. }
  1732. }
  1733. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1734. rxConf->mfTableLen = 0;
  1735. rxConf->mfTablePA = 0;
  1736. }
  1737. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1738. if (new_mode != rxConf->rxMode) {
  1739. rxConf->rxMode = cpu_to_le32(new_mode);
  1740. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1741. VMXNET3_CMD_UPDATE_RX_MODE);
  1742. }
  1743. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1744. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1745. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1746. kfree(new_table);
  1747. }
  1748. void
  1749. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1750. {
  1751. int i;
  1752. for (i = 0; i < adapter->num_rx_queues; i++)
  1753. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1754. }
  1755. /*
  1756. * Set up driver_shared based on settings in adapter.
  1757. */
  1758. static void
  1759. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1760. {
  1761. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1762. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1763. struct Vmxnet3_TxQueueConf *tqc;
  1764. struct Vmxnet3_RxQueueConf *rqc;
  1765. int i;
  1766. memset(shared, 0, sizeof(*shared));
  1767. /* driver settings */
  1768. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1769. devRead->misc.driverInfo.version = cpu_to_le32(
  1770. VMXNET3_DRIVER_VERSION_NUM);
  1771. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1772. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1773. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1774. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1775. *((u32 *)&devRead->misc.driverInfo.gos));
  1776. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1777. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1778. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1779. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1780. /* set up feature flags */
  1781. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1782. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1783. if (adapter->netdev->features & NETIF_F_LRO) {
  1784. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1785. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1786. }
  1787. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1788. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1789. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1790. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1791. devRead->misc.queueDescLen = cpu_to_le32(
  1792. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1793. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1794. /* tx queue settings */
  1795. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1796. for (i = 0; i < adapter->num_tx_queues; i++) {
  1797. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1798. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1799. tqc = &adapter->tqd_start[i].conf;
  1800. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1801. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1802. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1803. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1804. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1805. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1806. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1807. tqc->ddLen = cpu_to_le32(
  1808. sizeof(struct vmxnet3_tx_buf_info) *
  1809. tqc->txRingSize);
  1810. tqc->intrIdx = tq->comp_ring.intr_idx;
  1811. }
  1812. /* rx queue settings */
  1813. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1814. for (i = 0; i < adapter->num_rx_queues; i++) {
  1815. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1816. rqc = &adapter->rqd_start[i].conf;
  1817. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1818. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1819. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1820. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1821. rq->buf_info));
  1822. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1823. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1824. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1825. rqc->ddLen = cpu_to_le32(
  1826. sizeof(struct vmxnet3_rx_buf_info) *
  1827. (rqc->rxRingSize[0] +
  1828. rqc->rxRingSize[1]));
  1829. rqc->intrIdx = rq->comp_ring.intr_idx;
  1830. }
  1831. #ifdef VMXNET3_RSS
  1832. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1833. if (adapter->rss) {
  1834. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1835. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1836. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1837. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1838. UPT1_RSS_HASH_TYPE_IPV4 |
  1839. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1840. UPT1_RSS_HASH_TYPE_IPV6;
  1841. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1842. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1843. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1844. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1845. for (i = 0; i < rssConf->indTableSize; i++)
  1846. rssConf->indTable[i] = i % adapter->num_rx_queues;
  1847. devRead->rssConfDesc.confVer = 1;
  1848. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1849. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1850. }
  1851. #endif /* VMXNET3_RSS */
  1852. /* intr settings */
  1853. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1854. VMXNET3_IMM_AUTO;
  1855. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1856. for (i = 0; i < adapter->intr.num_intrs; i++)
  1857. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1858. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1859. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1860. /* rx filter settings */
  1861. devRead->rxFilterConf.rxMode = 0;
  1862. vmxnet3_restore_vlan(adapter);
  1863. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1864. /* the rest are already zeroed */
  1865. }
  1866. int
  1867. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1868. {
  1869. int err, i;
  1870. u32 ret;
  1871. unsigned long flags;
  1872. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1873. " ring sizes %u %u %u\n", adapter->netdev->name,
  1874. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1875. adapter->tx_queue[0].tx_ring.size,
  1876. adapter->rx_queue[0].rx_ring[0].size,
  1877. adapter->rx_queue[0].rx_ring[1].size);
  1878. vmxnet3_tq_init_all(adapter);
  1879. err = vmxnet3_rq_init_all(adapter);
  1880. if (err) {
  1881. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1882. adapter->netdev->name, err);
  1883. goto rq_err;
  1884. }
  1885. err = vmxnet3_request_irqs(adapter);
  1886. if (err) {
  1887. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1888. adapter->netdev->name, err);
  1889. goto irq_err;
  1890. }
  1891. vmxnet3_setup_driver_shared(adapter);
  1892. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1893. adapter->shared_pa));
  1894. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1895. adapter->shared_pa));
  1896. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1897. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1898. VMXNET3_CMD_ACTIVATE_DEV);
  1899. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1900. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1901. if (ret != 0) {
  1902. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1903. adapter->netdev->name, ret);
  1904. err = -EINVAL;
  1905. goto activate_err;
  1906. }
  1907. for (i = 0; i < adapter->num_rx_queues; i++) {
  1908. VMXNET3_WRITE_BAR0_REG(adapter,
  1909. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1910. adapter->rx_queue[i].rx_ring[0].next2fill);
  1911. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1912. (i * VMXNET3_REG_ALIGN)),
  1913. adapter->rx_queue[i].rx_ring[1].next2fill);
  1914. }
  1915. /* Apply the rx filter settins last. */
  1916. vmxnet3_set_mc(adapter->netdev);
  1917. /*
  1918. * Check link state when first activating device. It will start the
  1919. * tx queue if the link is up.
  1920. */
  1921. vmxnet3_check_link(adapter, true);
  1922. for (i = 0; i < adapter->num_rx_queues; i++)
  1923. napi_enable(&adapter->rx_queue[i].napi);
  1924. vmxnet3_enable_all_intrs(adapter);
  1925. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1926. return 0;
  1927. activate_err:
  1928. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1929. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1930. vmxnet3_free_irqs(adapter);
  1931. irq_err:
  1932. rq_err:
  1933. /* free up buffers we allocated */
  1934. vmxnet3_rq_cleanup_all(adapter);
  1935. return err;
  1936. }
  1937. void
  1938. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1939. {
  1940. unsigned long flags;
  1941. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1942. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1943. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1944. }
  1945. int
  1946. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1947. {
  1948. int i;
  1949. unsigned long flags;
  1950. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1951. return 0;
  1952. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1953. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1954. VMXNET3_CMD_QUIESCE_DEV);
  1955. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1956. vmxnet3_disable_all_intrs(adapter);
  1957. for (i = 0; i < adapter->num_rx_queues; i++)
  1958. napi_disable(&adapter->rx_queue[i].napi);
  1959. netif_tx_disable(adapter->netdev);
  1960. adapter->link_speed = 0;
  1961. netif_carrier_off(adapter->netdev);
  1962. vmxnet3_tq_cleanup_all(adapter);
  1963. vmxnet3_rq_cleanup_all(adapter);
  1964. vmxnet3_free_irqs(adapter);
  1965. return 0;
  1966. }
  1967. static void
  1968. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1969. {
  1970. u32 tmp;
  1971. tmp = *(u32 *)mac;
  1972. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1973. tmp = (mac[5] << 8) | mac[4];
  1974. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1975. }
  1976. static int
  1977. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1978. {
  1979. struct sockaddr *addr = p;
  1980. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1981. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1982. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1983. return 0;
  1984. }
  1985. /* ==================== initialization and cleanup routines ============ */
  1986. static int
  1987. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1988. {
  1989. int err;
  1990. unsigned long mmio_start, mmio_len;
  1991. struct pci_dev *pdev = adapter->pdev;
  1992. err = pci_enable_device(pdev);
  1993. if (err) {
  1994. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1995. pci_name(pdev), err);
  1996. return err;
  1997. }
  1998. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1999. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  2000. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  2001. "for adapter %s\n", pci_name(pdev));
  2002. err = -EIO;
  2003. goto err_set_mask;
  2004. }
  2005. *dma64 = true;
  2006. } else {
  2007. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  2008. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  2009. "%s\n", pci_name(pdev));
  2010. err = -EIO;
  2011. goto err_set_mask;
  2012. }
  2013. *dma64 = false;
  2014. }
  2015. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2016. vmxnet3_driver_name);
  2017. if (err) {
  2018. printk(KERN_ERR "Failed to request region for adapter %s: "
  2019. "error %d\n", pci_name(pdev), err);
  2020. goto err_set_mask;
  2021. }
  2022. pci_set_master(pdev);
  2023. mmio_start = pci_resource_start(pdev, 0);
  2024. mmio_len = pci_resource_len(pdev, 0);
  2025. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2026. if (!adapter->hw_addr0) {
  2027. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  2028. pci_name(pdev));
  2029. err = -EIO;
  2030. goto err_ioremap;
  2031. }
  2032. mmio_start = pci_resource_start(pdev, 1);
  2033. mmio_len = pci_resource_len(pdev, 1);
  2034. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2035. if (!adapter->hw_addr1) {
  2036. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  2037. pci_name(pdev));
  2038. err = -EIO;
  2039. goto err_bar1;
  2040. }
  2041. return 0;
  2042. err_bar1:
  2043. iounmap(adapter->hw_addr0);
  2044. err_ioremap:
  2045. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2046. err_set_mask:
  2047. pci_disable_device(pdev);
  2048. return err;
  2049. }
  2050. static void
  2051. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2052. {
  2053. BUG_ON(!adapter->pdev);
  2054. iounmap(adapter->hw_addr0);
  2055. iounmap(adapter->hw_addr1);
  2056. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2057. pci_disable_device(adapter->pdev);
  2058. }
  2059. static void
  2060. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2061. {
  2062. size_t sz, i, ring0_size, ring1_size, comp_size;
  2063. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2064. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2065. VMXNET3_MAX_ETH_HDR_SIZE) {
  2066. adapter->skb_buf_size = adapter->netdev->mtu +
  2067. VMXNET3_MAX_ETH_HDR_SIZE;
  2068. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2069. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2070. adapter->rx_buf_per_pkt = 1;
  2071. } else {
  2072. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2073. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2074. VMXNET3_MAX_ETH_HDR_SIZE;
  2075. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2076. }
  2077. /*
  2078. * for simplicity, force the ring0 size to be a multiple of
  2079. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2080. */
  2081. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2082. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2083. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2084. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2085. sz * sz);
  2086. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2087. comp_size = ring0_size + ring1_size;
  2088. for (i = 0; i < adapter->num_rx_queues; i++) {
  2089. rq = &adapter->rx_queue[i];
  2090. rq->rx_ring[0].size = ring0_size;
  2091. rq->rx_ring[1].size = ring1_size;
  2092. rq->comp_ring.size = comp_size;
  2093. }
  2094. }
  2095. int
  2096. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2097. u32 rx_ring_size, u32 rx_ring2_size)
  2098. {
  2099. int err = 0, i;
  2100. for (i = 0; i < adapter->num_tx_queues; i++) {
  2101. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2102. tq->tx_ring.size = tx_ring_size;
  2103. tq->data_ring.size = tx_ring_size;
  2104. tq->comp_ring.size = tx_ring_size;
  2105. tq->shared = &adapter->tqd_start[i].ctrl;
  2106. tq->stopped = true;
  2107. tq->adapter = adapter;
  2108. tq->qid = i;
  2109. err = vmxnet3_tq_create(tq, adapter);
  2110. /*
  2111. * Too late to change num_tx_queues. We cannot do away with
  2112. * lesser number of queues than what we asked for
  2113. */
  2114. if (err)
  2115. goto queue_err;
  2116. }
  2117. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2118. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2119. vmxnet3_adjust_rx_ring_size(adapter);
  2120. for (i = 0; i < adapter->num_rx_queues; i++) {
  2121. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2122. /* qid and qid2 for rx queues will be assigned later when num
  2123. * of rx queues is finalized after allocating intrs */
  2124. rq->shared = &adapter->rqd_start[i].ctrl;
  2125. rq->adapter = adapter;
  2126. err = vmxnet3_rq_create(rq, adapter);
  2127. if (err) {
  2128. if (i == 0) {
  2129. printk(KERN_ERR "Could not allocate any rx"
  2130. "queues. Aborting.\n");
  2131. goto queue_err;
  2132. } else {
  2133. printk(KERN_INFO "Number of rx queues changed "
  2134. "to : %d.\n", i);
  2135. adapter->num_rx_queues = i;
  2136. err = 0;
  2137. break;
  2138. }
  2139. }
  2140. }
  2141. return err;
  2142. queue_err:
  2143. vmxnet3_tq_destroy_all(adapter);
  2144. return err;
  2145. }
  2146. static int
  2147. vmxnet3_open(struct net_device *netdev)
  2148. {
  2149. struct vmxnet3_adapter *adapter;
  2150. int err, i;
  2151. adapter = netdev_priv(netdev);
  2152. for (i = 0; i < adapter->num_tx_queues; i++)
  2153. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2154. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2155. VMXNET3_DEF_RX_RING_SIZE,
  2156. VMXNET3_DEF_RX_RING_SIZE);
  2157. if (err)
  2158. goto queue_err;
  2159. err = vmxnet3_activate_dev(adapter);
  2160. if (err)
  2161. goto activate_err;
  2162. return 0;
  2163. activate_err:
  2164. vmxnet3_rq_destroy_all(adapter);
  2165. vmxnet3_tq_destroy_all(adapter);
  2166. queue_err:
  2167. return err;
  2168. }
  2169. static int
  2170. vmxnet3_close(struct net_device *netdev)
  2171. {
  2172. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2173. /*
  2174. * Reset_work may be in the middle of resetting the device, wait for its
  2175. * completion.
  2176. */
  2177. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2178. msleep(1);
  2179. vmxnet3_quiesce_dev(adapter);
  2180. vmxnet3_rq_destroy_all(adapter);
  2181. vmxnet3_tq_destroy_all(adapter);
  2182. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2183. return 0;
  2184. }
  2185. void
  2186. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2187. {
  2188. int i;
  2189. /*
  2190. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2191. * vmxnet3_close() will deadlock.
  2192. */
  2193. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2194. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2195. for (i = 0; i < adapter->num_rx_queues; i++)
  2196. napi_enable(&adapter->rx_queue[i].napi);
  2197. dev_close(adapter->netdev);
  2198. }
  2199. static int
  2200. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2201. {
  2202. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2203. int err = 0;
  2204. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2205. return -EINVAL;
  2206. netdev->mtu = new_mtu;
  2207. /*
  2208. * Reset_work may be in the middle of resetting the device, wait for its
  2209. * completion.
  2210. */
  2211. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2212. msleep(1);
  2213. if (netif_running(netdev)) {
  2214. vmxnet3_quiesce_dev(adapter);
  2215. vmxnet3_reset_dev(adapter);
  2216. /* we need to re-create the rx queue based on the new mtu */
  2217. vmxnet3_rq_destroy_all(adapter);
  2218. vmxnet3_adjust_rx_ring_size(adapter);
  2219. err = vmxnet3_rq_create_all(adapter);
  2220. if (err) {
  2221. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2222. " error %d. Closing it.\n", netdev->name, err);
  2223. goto out;
  2224. }
  2225. err = vmxnet3_activate_dev(adapter);
  2226. if (err) {
  2227. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2228. "Closing it\n", netdev->name, err);
  2229. goto out;
  2230. }
  2231. }
  2232. out:
  2233. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2234. if (err)
  2235. vmxnet3_force_close(adapter);
  2236. return err;
  2237. }
  2238. static void
  2239. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2240. {
  2241. struct net_device *netdev = adapter->netdev;
  2242. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2243. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2244. NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_LRO;
  2245. if (dma64)
  2246. netdev->features |= NETIF_F_HIGHDMA;
  2247. netdev->vlan_features = netdev->hw_features & ~NETIF_F_HW_VLAN_TX;
  2248. netdev->features = netdev->hw_features |
  2249. NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER;
  2250. netdev_info(adapter->netdev,
  2251. "features: sg csum vlan jf tso tsoIPv6 lro%s\n",
  2252. dma64 ? " highDMA" : "");
  2253. }
  2254. static void
  2255. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2256. {
  2257. u32 tmp;
  2258. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2259. *(u32 *)mac = tmp;
  2260. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2261. mac[4] = tmp & 0xff;
  2262. mac[5] = (tmp >> 8) & 0xff;
  2263. }
  2264. #ifdef CONFIG_PCI_MSI
  2265. /*
  2266. * Enable MSIx vectors.
  2267. * Returns :
  2268. * 0 on successful enabling of required vectors,
  2269. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2270. * could be enabled.
  2271. * number of vectors which can be enabled otherwise (this number is smaller
  2272. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2273. */
  2274. static int
  2275. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2276. int vectors)
  2277. {
  2278. int err = 0, vector_threshold;
  2279. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2280. while (vectors >= vector_threshold) {
  2281. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2282. vectors);
  2283. if (!err) {
  2284. adapter->intr.num_intrs = vectors;
  2285. return 0;
  2286. } else if (err < 0) {
  2287. printk(KERN_ERR "Failed to enable MSI-X for %s, error"
  2288. " %d\n", adapter->netdev->name, err);
  2289. vectors = 0;
  2290. } else if (err < vector_threshold) {
  2291. break;
  2292. } else {
  2293. /* If fails to enable required number of MSI-x vectors
  2294. * try enabling minimum number of vectors required.
  2295. */
  2296. vectors = vector_threshold;
  2297. printk(KERN_ERR "Failed to enable %d MSI-X for %s, try"
  2298. " %d instead\n", vectors, adapter->netdev->name,
  2299. vector_threshold);
  2300. }
  2301. }
  2302. printk(KERN_INFO "Number of MSI-X interrupts which can be allocatedi"
  2303. " are lower than min threshold required.\n");
  2304. return err;
  2305. }
  2306. #endif /* CONFIG_PCI_MSI */
  2307. static void
  2308. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2309. {
  2310. u32 cfg;
  2311. unsigned long flags;
  2312. /* intr settings */
  2313. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2314. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2315. VMXNET3_CMD_GET_CONF_INTR);
  2316. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2317. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2318. adapter->intr.type = cfg & 0x3;
  2319. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2320. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2321. adapter->intr.type = VMXNET3_IT_MSIX;
  2322. }
  2323. #ifdef CONFIG_PCI_MSI
  2324. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2325. int vector, err = 0;
  2326. adapter->intr.num_intrs = (adapter->share_intr ==
  2327. VMXNET3_INTR_TXSHARE) ? 1 :
  2328. adapter->num_tx_queues;
  2329. adapter->intr.num_intrs += (adapter->share_intr ==
  2330. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2331. adapter->num_rx_queues;
  2332. adapter->intr.num_intrs += 1; /* for link event */
  2333. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2334. VMXNET3_LINUX_MIN_MSIX_VECT
  2335. ? adapter->intr.num_intrs :
  2336. VMXNET3_LINUX_MIN_MSIX_VECT);
  2337. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2338. adapter->intr.msix_entries[vector].entry = vector;
  2339. err = vmxnet3_acquire_msix_vectors(adapter,
  2340. adapter->intr.num_intrs);
  2341. /* If we cannot allocate one MSIx vector per queue
  2342. * then limit the number of rx queues to 1
  2343. */
  2344. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2345. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2346. || adapter->num_rx_queues != 1) {
  2347. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2348. printk(KERN_ERR "Number of rx queues : 1\n");
  2349. adapter->num_rx_queues = 1;
  2350. adapter->intr.num_intrs =
  2351. VMXNET3_LINUX_MIN_MSIX_VECT;
  2352. }
  2353. return;
  2354. }
  2355. if (!err)
  2356. return;
  2357. /* If we cannot allocate MSIx vectors use only one rx queue */
  2358. printk(KERN_INFO "Failed to enable MSI-X for %s, error %d."
  2359. "#rx queues : 1, try MSI\n", adapter->netdev->name, err);
  2360. adapter->intr.type = VMXNET3_IT_MSI;
  2361. }
  2362. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2363. int err;
  2364. err = pci_enable_msi(adapter->pdev);
  2365. if (!err) {
  2366. adapter->num_rx_queues = 1;
  2367. adapter->intr.num_intrs = 1;
  2368. return;
  2369. }
  2370. }
  2371. #endif /* CONFIG_PCI_MSI */
  2372. adapter->num_rx_queues = 1;
  2373. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2374. adapter->intr.type = VMXNET3_IT_INTX;
  2375. /* INT-X related setting */
  2376. adapter->intr.num_intrs = 1;
  2377. }
  2378. static void
  2379. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2380. {
  2381. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2382. pci_disable_msix(adapter->pdev);
  2383. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2384. pci_disable_msi(adapter->pdev);
  2385. else
  2386. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2387. }
  2388. static void
  2389. vmxnet3_tx_timeout(struct net_device *netdev)
  2390. {
  2391. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2392. adapter->tx_timeout_count++;
  2393. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2394. schedule_work(&adapter->work);
  2395. netif_wake_queue(adapter->netdev);
  2396. }
  2397. static void
  2398. vmxnet3_reset_work(struct work_struct *data)
  2399. {
  2400. struct vmxnet3_adapter *adapter;
  2401. adapter = container_of(data, struct vmxnet3_adapter, work);
  2402. /* if another thread is resetting the device, no need to proceed */
  2403. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2404. return;
  2405. /* if the device is closed, we must leave it alone */
  2406. rtnl_lock();
  2407. if (netif_running(adapter->netdev)) {
  2408. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2409. vmxnet3_quiesce_dev(adapter);
  2410. vmxnet3_reset_dev(adapter);
  2411. vmxnet3_activate_dev(adapter);
  2412. } else {
  2413. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2414. }
  2415. rtnl_unlock();
  2416. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2417. }
  2418. static int __devinit
  2419. vmxnet3_probe_device(struct pci_dev *pdev,
  2420. const struct pci_device_id *id)
  2421. {
  2422. static const struct net_device_ops vmxnet3_netdev_ops = {
  2423. .ndo_open = vmxnet3_open,
  2424. .ndo_stop = vmxnet3_close,
  2425. .ndo_start_xmit = vmxnet3_xmit_frame,
  2426. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2427. .ndo_change_mtu = vmxnet3_change_mtu,
  2428. .ndo_set_features = vmxnet3_set_features,
  2429. .ndo_get_stats = vmxnet3_get_stats,
  2430. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2431. .ndo_set_multicast_list = vmxnet3_set_mc,
  2432. .ndo_vlan_rx_register = vmxnet3_vlan_rx_register,
  2433. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2434. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2435. #ifdef CONFIG_NET_POLL_CONTROLLER
  2436. .ndo_poll_controller = vmxnet3_netpoll,
  2437. #endif
  2438. };
  2439. int err;
  2440. bool dma64 = false; /* stupid gcc */
  2441. u32 ver;
  2442. struct net_device *netdev;
  2443. struct vmxnet3_adapter *adapter;
  2444. u8 mac[ETH_ALEN];
  2445. int size;
  2446. int num_tx_queues;
  2447. int num_rx_queues;
  2448. if (!pci_msi_enabled())
  2449. enable_mq = 0;
  2450. #ifdef VMXNET3_RSS
  2451. if (enable_mq)
  2452. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2453. (int)num_online_cpus());
  2454. else
  2455. #endif
  2456. num_rx_queues = 1;
  2457. if (enable_mq)
  2458. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2459. (int)num_online_cpus());
  2460. else
  2461. num_tx_queues = 1;
  2462. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2463. max(num_tx_queues, num_rx_queues));
  2464. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2465. num_tx_queues, num_rx_queues);
  2466. if (!netdev) {
  2467. printk(KERN_ERR "Failed to alloc ethernet device for adapter "
  2468. "%s\n", pci_name(pdev));
  2469. return -ENOMEM;
  2470. }
  2471. pci_set_drvdata(pdev, netdev);
  2472. adapter = netdev_priv(netdev);
  2473. adapter->netdev = netdev;
  2474. adapter->pdev = pdev;
  2475. spin_lock_init(&adapter->cmd_lock);
  2476. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2477. sizeof(struct Vmxnet3_DriverShared),
  2478. &adapter->shared_pa);
  2479. if (!adapter->shared) {
  2480. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2481. pci_name(pdev));
  2482. err = -ENOMEM;
  2483. goto err_alloc_shared;
  2484. }
  2485. adapter->num_rx_queues = num_rx_queues;
  2486. adapter->num_tx_queues = num_tx_queues;
  2487. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2488. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2489. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2490. &adapter->queue_desc_pa);
  2491. if (!adapter->tqd_start) {
  2492. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2493. pci_name(pdev));
  2494. err = -ENOMEM;
  2495. goto err_alloc_queue_desc;
  2496. }
  2497. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2498. adapter->num_tx_queues);
  2499. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2500. if (adapter->pm_conf == NULL) {
  2501. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2502. pci_name(pdev));
  2503. err = -ENOMEM;
  2504. goto err_alloc_pm;
  2505. }
  2506. #ifdef VMXNET3_RSS
  2507. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2508. if (adapter->rss_conf == NULL) {
  2509. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2510. pci_name(pdev));
  2511. err = -ENOMEM;
  2512. goto err_alloc_rss;
  2513. }
  2514. #endif /* VMXNET3_RSS */
  2515. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2516. if (err < 0)
  2517. goto err_alloc_pci;
  2518. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2519. if (ver & 1) {
  2520. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2521. } else {
  2522. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2523. " %s\n", ver, pci_name(pdev));
  2524. err = -EBUSY;
  2525. goto err_ver;
  2526. }
  2527. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2528. if (ver & 1) {
  2529. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2530. } else {
  2531. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2532. "adapter %s\n", ver, pci_name(pdev));
  2533. err = -EBUSY;
  2534. goto err_ver;
  2535. }
  2536. vmxnet3_declare_features(adapter, dma64);
  2537. adapter->dev_number = atomic_read(&devices_found);
  2538. adapter->share_intr = irq_share_mode;
  2539. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2540. adapter->num_tx_queues != adapter->num_rx_queues)
  2541. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2542. vmxnet3_alloc_intr_resources(adapter);
  2543. #ifdef VMXNET3_RSS
  2544. if (adapter->num_rx_queues > 1 &&
  2545. adapter->intr.type == VMXNET3_IT_MSIX) {
  2546. adapter->rss = true;
  2547. printk(KERN_INFO "RSS is enabled.\n");
  2548. } else {
  2549. adapter->rss = false;
  2550. }
  2551. #endif
  2552. vmxnet3_read_mac_addr(adapter, mac);
  2553. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2554. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2555. vmxnet3_set_ethtool_ops(netdev);
  2556. netdev->watchdog_timeo = 5 * HZ;
  2557. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2558. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2559. int i;
  2560. for (i = 0; i < adapter->num_rx_queues; i++) {
  2561. netif_napi_add(adapter->netdev,
  2562. &adapter->rx_queue[i].napi,
  2563. vmxnet3_poll_rx_only, 64);
  2564. }
  2565. } else {
  2566. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2567. vmxnet3_poll, 64);
  2568. }
  2569. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2570. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2571. SET_NETDEV_DEV(netdev, &pdev->dev);
  2572. err = register_netdev(netdev);
  2573. if (err) {
  2574. printk(KERN_ERR "Failed to register adapter %s\n",
  2575. pci_name(pdev));
  2576. goto err_register;
  2577. }
  2578. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2579. vmxnet3_check_link(adapter, false);
  2580. atomic_inc(&devices_found);
  2581. return 0;
  2582. err_register:
  2583. vmxnet3_free_intr_resources(adapter);
  2584. err_ver:
  2585. vmxnet3_free_pci_resources(adapter);
  2586. err_alloc_pci:
  2587. #ifdef VMXNET3_RSS
  2588. kfree(adapter->rss_conf);
  2589. err_alloc_rss:
  2590. #endif
  2591. kfree(adapter->pm_conf);
  2592. err_alloc_pm:
  2593. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2594. adapter->queue_desc_pa);
  2595. err_alloc_queue_desc:
  2596. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2597. adapter->shared, adapter->shared_pa);
  2598. err_alloc_shared:
  2599. pci_set_drvdata(pdev, NULL);
  2600. free_netdev(netdev);
  2601. return err;
  2602. }
  2603. static void __devexit
  2604. vmxnet3_remove_device(struct pci_dev *pdev)
  2605. {
  2606. struct net_device *netdev = pci_get_drvdata(pdev);
  2607. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2608. int size = 0;
  2609. int num_rx_queues;
  2610. #ifdef VMXNET3_RSS
  2611. if (enable_mq)
  2612. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2613. (int)num_online_cpus());
  2614. else
  2615. #endif
  2616. num_rx_queues = 1;
  2617. cancel_work_sync(&adapter->work);
  2618. unregister_netdev(netdev);
  2619. vmxnet3_free_intr_resources(adapter);
  2620. vmxnet3_free_pci_resources(adapter);
  2621. #ifdef VMXNET3_RSS
  2622. kfree(adapter->rss_conf);
  2623. #endif
  2624. kfree(adapter->pm_conf);
  2625. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2626. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2627. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2628. adapter->queue_desc_pa);
  2629. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2630. adapter->shared, adapter->shared_pa);
  2631. free_netdev(netdev);
  2632. }
  2633. #ifdef CONFIG_PM
  2634. static int
  2635. vmxnet3_suspend(struct device *device)
  2636. {
  2637. struct pci_dev *pdev = to_pci_dev(device);
  2638. struct net_device *netdev = pci_get_drvdata(pdev);
  2639. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2640. struct Vmxnet3_PMConf *pmConf;
  2641. struct ethhdr *ehdr;
  2642. struct arphdr *ahdr;
  2643. u8 *arpreq;
  2644. struct in_device *in_dev;
  2645. struct in_ifaddr *ifa;
  2646. unsigned long flags;
  2647. int i = 0;
  2648. if (!netif_running(netdev))
  2649. return 0;
  2650. for (i = 0; i < adapter->num_rx_queues; i++)
  2651. napi_disable(&adapter->rx_queue[i].napi);
  2652. vmxnet3_disable_all_intrs(adapter);
  2653. vmxnet3_free_irqs(adapter);
  2654. vmxnet3_free_intr_resources(adapter);
  2655. netif_device_detach(netdev);
  2656. netif_tx_stop_all_queues(netdev);
  2657. /* Create wake-up filters. */
  2658. pmConf = adapter->pm_conf;
  2659. memset(pmConf, 0, sizeof(*pmConf));
  2660. if (adapter->wol & WAKE_UCAST) {
  2661. pmConf->filters[i].patternSize = ETH_ALEN;
  2662. pmConf->filters[i].maskSize = 1;
  2663. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2664. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2665. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2666. i++;
  2667. }
  2668. if (adapter->wol & WAKE_ARP) {
  2669. in_dev = in_dev_get(netdev);
  2670. if (!in_dev)
  2671. goto skip_arp;
  2672. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2673. if (!ifa)
  2674. goto skip_arp;
  2675. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2676. sizeof(struct arphdr) + /* ARP header */
  2677. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2678. 2 * sizeof(u32); /*2 IPv4 addresses */
  2679. pmConf->filters[i].maskSize =
  2680. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2681. /* ETH_P_ARP in Ethernet header. */
  2682. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2683. ehdr->h_proto = htons(ETH_P_ARP);
  2684. /* ARPOP_REQUEST in ARP header. */
  2685. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2686. ahdr->ar_op = htons(ARPOP_REQUEST);
  2687. arpreq = (u8 *)(ahdr + 1);
  2688. /* The Unicast IPv4 address in 'tip' field. */
  2689. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2690. *(u32 *)arpreq = ifa->ifa_address;
  2691. /* The mask for the relevant bits. */
  2692. pmConf->filters[i].mask[0] = 0x00;
  2693. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2694. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2695. pmConf->filters[i].mask[3] = 0x00;
  2696. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2697. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2698. in_dev_put(in_dev);
  2699. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2700. i++;
  2701. }
  2702. skip_arp:
  2703. if (adapter->wol & WAKE_MAGIC)
  2704. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2705. pmConf->numFilters = i;
  2706. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2707. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2708. *pmConf));
  2709. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2710. pmConf));
  2711. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2712. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2713. VMXNET3_CMD_UPDATE_PMCFG);
  2714. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2715. pci_save_state(pdev);
  2716. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2717. adapter->wol);
  2718. pci_disable_device(pdev);
  2719. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2720. return 0;
  2721. }
  2722. static int
  2723. vmxnet3_resume(struct device *device)
  2724. {
  2725. int err, i = 0;
  2726. unsigned long flags;
  2727. struct pci_dev *pdev = to_pci_dev(device);
  2728. struct net_device *netdev = pci_get_drvdata(pdev);
  2729. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2730. struct Vmxnet3_PMConf *pmConf;
  2731. if (!netif_running(netdev))
  2732. return 0;
  2733. /* Destroy wake-up filters. */
  2734. pmConf = adapter->pm_conf;
  2735. memset(pmConf, 0, sizeof(*pmConf));
  2736. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2737. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2738. *pmConf));
  2739. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2740. pmConf));
  2741. netif_device_attach(netdev);
  2742. pci_set_power_state(pdev, PCI_D0);
  2743. pci_restore_state(pdev);
  2744. err = pci_enable_device_mem(pdev);
  2745. if (err != 0)
  2746. return err;
  2747. pci_enable_wake(pdev, PCI_D0, 0);
  2748. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2749. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2750. VMXNET3_CMD_UPDATE_PMCFG);
  2751. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2752. vmxnet3_alloc_intr_resources(adapter);
  2753. vmxnet3_request_irqs(adapter);
  2754. for (i = 0; i < adapter->num_rx_queues; i++)
  2755. napi_enable(&adapter->rx_queue[i].napi);
  2756. vmxnet3_enable_all_intrs(adapter);
  2757. return 0;
  2758. }
  2759. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2760. .suspend = vmxnet3_suspend,
  2761. .resume = vmxnet3_resume,
  2762. };
  2763. #endif
  2764. static struct pci_driver vmxnet3_driver = {
  2765. .name = vmxnet3_driver_name,
  2766. .id_table = vmxnet3_pciid_table,
  2767. .probe = vmxnet3_probe_device,
  2768. .remove = __devexit_p(vmxnet3_remove_device),
  2769. #ifdef CONFIG_PM
  2770. .driver.pm = &vmxnet3_pm_ops,
  2771. #endif
  2772. };
  2773. static int __init
  2774. vmxnet3_init_module(void)
  2775. {
  2776. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2777. VMXNET3_DRIVER_VERSION_REPORT);
  2778. return pci_register_driver(&vmxnet3_driver);
  2779. }
  2780. module_init(vmxnet3_init_module);
  2781. static void
  2782. vmxnet3_exit_module(void)
  2783. {
  2784. pci_unregister_driver(&vmxnet3_driver);
  2785. }
  2786. module_exit(vmxnet3_exit_module);
  2787. MODULE_AUTHOR("VMware, Inc.");
  2788. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2789. MODULE_LICENSE("GPL v2");
  2790. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);