pcie-sh7786.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * Low-Level PCI Express Support for the SH7786
  3. *
  4. * Copyright (C) 2009 - 2010 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/slab.h>
  16. #include "pcie-sh7786.h"
  17. #include <asm/sizes.h>
  18. struct sh7786_pcie_port {
  19. struct pci_channel *hose;
  20. unsigned int index;
  21. int endpoint;
  22. int link;
  23. };
  24. static struct sh7786_pcie_port *sh7786_pcie_ports;
  25. static unsigned int nr_ports;
  26. static struct sh7786_pcie_hwops {
  27. int (*core_init)(void);
  28. int (*port_init_hw)(struct sh7786_pcie_port *port);
  29. } *sh7786_pcie_hwops;
  30. static struct resource sh7786_pci0_resources[] = {
  31. {
  32. .name = "PCIe0 IO",
  33. .start = 0xfd000000,
  34. .end = 0xfd000000 + SZ_8M - 1,
  35. .flags = IORESOURCE_IO,
  36. }, {
  37. .name = "PCIe0 MEM 0",
  38. .start = 0xc0000000,
  39. .end = 0xc0000000 + SZ_512M - 1,
  40. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  41. }, {
  42. .name = "PCIe0 MEM 1",
  43. .start = 0x10000000,
  44. .end = 0x10000000 + SZ_64M - 1,
  45. .flags = IORESOURCE_MEM,
  46. }, {
  47. .name = "PCIe0 MEM 2",
  48. .start = 0xfe100000,
  49. .end = 0xfe100000 + SZ_1M - 1,
  50. },
  51. };
  52. static struct resource sh7786_pci1_resources[] = {
  53. {
  54. .name = "PCIe1 IO",
  55. .start = 0xfd800000,
  56. .end = 0xfd800000 + SZ_8M - 1,
  57. .flags = IORESOURCE_IO,
  58. }, {
  59. .name = "PCIe1 MEM 0",
  60. .start = 0xa0000000,
  61. .end = 0xa0000000 + SZ_512M - 1,
  62. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  63. }, {
  64. .name = "PCIe1 MEM 1",
  65. .start = 0x30000000,
  66. .end = 0x30000000 + SZ_256M - 1,
  67. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  68. }, {
  69. .name = "PCIe1 MEM 2",
  70. .start = 0xfe300000,
  71. .end = 0xfe300000 + SZ_1M - 1,
  72. },
  73. };
  74. static struct resource sh7786_pci2_resources[] = {
  75. {
  76. .name = "PCIe2 IO",
  77. .start = 0xfc800000,
  78. .end = 0xfc800000 + SZ_4M - 1,
  79. }, {
  80. .name = "PCIe2 MEM 0",
  81. .start = 0x80000000,
  82. .end = 0x80000000 + SZ_512M - 1,
  83. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  84. }, {
  85. .name = "PCIe2 MEM 1",
  86. .start = 0x20000000,
  87. .end = 0x20000000 + SZ_256M - 1,
  88. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  89. }, {
  90. .name = "PCIe2 MEM 2",
  91. .start = 0xfcd00000,
  92. .end = 0xfcd00000 + SZ_1M - 1,
  93. },
  94. };
  95. extern struct pci_ops sh7786_pci_ops;
  96. #define DEFINE_CONTROLLER(start, idx) \
  97. { \
  98. .pci_ops = &sh7786_pci_ops, \
  99. .resources = sh7786_pci##idx##_resources, \
  100. .nr_resources = ARRAY_SIZE(sh7786_pci##idx##_resources), \
  101. .reg_base = start, \
  102. .mem_offset = 0, \
  103. .io_offset = 0, \
  104. }
  105. static struct pci_channel sh7786_pci_channels[] = {
  106. DEFINE_CONTROLLER(0xfe000000, 0),
  107. DEFINE_CONTROLLER(0xfe200000, 1),
  108. DEFINE_CONTROLLER(0xfcc00000, 2),
  109. };
  110. static int phy_wait_for_ack(struct pci_channel *chan)
  111. {
  112. unsigned int timeout = 100;
  113. while (timeout--) {
  114. if (pci_read_reg(chan, SH4A_PCIEPHYADRR) & (1 << BITS_ACK))
  115. return 0;
  116. udelay(100);
  117. }
  118. return -ETIMEDOUT;
  119. }
  120. static int pci_wait_for_irq(struct pci_channel *chan, unsigned int mask)
  121. {
  122. unsigned int timeout = 100;
  123. while (timeout--) {
  124. if ((pci_read_reg(chan, SH4A_PCIEINTR) & mask) == mask)
  125. return 0;
  126. udelay(100);
  127. }
  128. return -ETIMEDOUT;
  129. }
  130. static void phy_write_reg(struct pci_channel *chan, unsigned int addr,
  131. unsigned int lane, unsigned int data)
  132. {
  133. unsigned long phyaddr;
  134. phyaddr = (1 << BITS_CMD) + ((lane & 0xf) << BITS_LANE) +
  135. ((addr & 0xff) << BITS_ADR);
  136. /* Set write data */
  137. pci_write_reg(chan, data, SH4A_PCIEPHYDOUTR);
  138. pci_write_reg(chan, phyaddr, SH4A_PCIEPHYADRR);
  139. phy_wait_for_ack(chan);
  140. /* Clear command */
  141. pci_write_reg(chan, 0, SH4A_PCIEPHYDOUTR);
  142. pci_write_reg(chan, 0, SH4A_PCIEPHYADRR);
  143. phy_wait_for_ack(chan);
  144. }
  145. static int phy_init(struct pci_channel *chan)
  146. {
  147. unsigned long ctrl;
  148. unsigned int timeout = 100;
  149. /* Enable clock */
  150. ctrl = pci_read_reg(chan, SH4A_PCIEPHYCTLR);
  151. ctrl |= (1 << BITS_CKE);
  152. pci_write_reg(chan, ctrl, SH4A_PCIEPHYCTLR);
  153. /* Initialize the phy */
  154. phy_write_reg(chan, 0x60, 0xf, 0x004b008b);
  155. phy_write_reg(chan, 0x61, 0xf, 0x00007b41);
  156. phy_write_reg(chan, 0x64, 0xf, 0x00ff4f00);
  157. phy_write_reg(chan, 0x65, 0xf, 0x09070907);
  158. phy_write_reg(chan, 0x66, 0xf, 0x00000010);
  159. phy_write_reg(chan, 0x74, 0xf, 0x0007001c);
  160. phy_write_reg(chan, 0x79, 0xf, 0x01fc000d);
  161. phy_write_reg(chan, 0xb0, 0xf, 0x00000610);
  162. /* Deassert Standby */
  163. phy_write_reg(chan, 0x67, 0x1, 0x00000400);
  164. /* Disable clock */
  165. ctrl = pci_read_reg(chan, SH4A_PCIEPHYCTLR);
  166. ctrl &= ~(1 << BITS_CKE);
  167. pci_write_reg(chan, ctrl, SH4A_PCIEPHYCTLR);
  168. while (timeout--) {
  169. if (pci_read_reg(chan, SH4A_PCIEPHYSR))
  170. return 0;
  171. udelay(100);
  172. }
  173. return -ETIMEDOUT;
  174. }
  175. static int pcie_init(struct sh7786_pcie_port *port)
  176. {
  177. struct pci_channel *chan = port->hose;
  178. unsigned int data;
  179. phys_addr_t memphys;
  180. size_t memsize;
  181. int ret, i;
  182. /* Begin initialization */
  183. pci_write_reg(chan, 0, SH4A_PCIETCTLR);
  184. /* Initialize as type1. */
  185. data = pci_read_reg(chan, SH4A_PCIEPCICONF3);
  186. data &= ~(0x7f << 16);
  187. data |= PCI_HEADER_TYPE_BRIDGE << 16;
  188. pci_write_reg(chan, data, SH4A_PCIEPCICONF3);
  189. /* Initialize default capabilities. */
  190. data = pci_read_reg(chan, SH4A_PCIEEXPCAP0);
  191. data &= ~(PCI_EXP_FLAGS_TYPE << 16);
  192. if (port->endpoint)
  193. data |= PCI_EXP_TYPE_ENDPOINT << 20;
  194. else
  195. data |= PCI_EXP_TYPE_ROOT_PORT << 20;
  196. data |= PCI_CAP_ID_EXP;
  197. pci_write_reg(chan, data, SH4A_PCIEEXPCAP0);
  198. /* Enable data link layer active state reporting */
  199. pci_write_reg(chan, PCI_EXP_LNKCAP_DLLLARC, SH4A_PCIEEXPCAP3);
  200. /* Enable extended sync and ASPM L0s support */
  201. data = pci_read_reg(chan, SH4A_PCIEEXPCAP4);
  202. data &= ~PCI_EXP_LNKCTL_ASPMC;
  203. data |= PCI_EXP_LNKCTL_ES | 1;
  204. pci_write_reg(chan, data, SH4A_PCIEEXPCAP4);
  205. /* Write out the physical slot number */
  206. data = pci_read_reg(chan, SH4A_PCIEEXPCAP5);
  207. data &= ~PCI_EXP_SLTCAP_PSN;
  208. data |= (port->index + 1) << 19;
  209. pci_write_reg(chan, data, SH4A_PCIEEXPCAP5);
  210. /* Set the completion timer timeout to the maximum 32ms. */
  211. data = pci_read_reg(chan, SH4A_PCIETLCTLR);
  212. data &= ~0x3f00;
  213. data |= 0x32 << 8;
  214. pci_write_reg(chan, data, SH4A_PCIETLCTLR);
  215. /*
  216. * Set fast training sequences to the maximum 255,
  217. * and enable MAC data scrambling.
  218. */
  219. data = pci_read_reg(chan, SH4A_PCIEMACCTLR);
  220. data &= ~PCIEMACCTLR_SCR_DIS;
  221. data |= (0xff << 16);
  222. pci_write_reg(chan, data, SH4A_PCIEMACCTLR);
  223. memphys = __pa(memory_start);
  224. memsize = roundup_pow_of_two(memory_end - memory_start);
  225. /*
  226. * If there's more than 512MB of memory, we need to roll over to
  227. * LAR1/LAMR1.
  228. */
  229. if (memsize > SZ_512M) {
  230. __raw_writel(memphys + SZ_512M, chan->reg_base + SH4A_PCIELAR1);
  231. __raw_writel(((memsize - SZ_512M) - SZ_256) | 1,
  232. chan->reg_base + SH4A_PCIELAMR1);
  233. memsize = SZ_512M;
  234. } else {
  235. /*
  236. * Otherwise just zero it out and disable it.
  237. */
  238. __raw_writel(0, chan->reg_base + SH4A_PCIELAR1);
  239. __raw_writel(0, chan->reg_base + SH4A_PCIELAMR1);
  240. }
  241. /*
  242. * LAR0/LAMR0 covers up to the first 512MB, which is enough to
  243. * cover all of lowmem on most platforms.
  244. */
  245. __raw_writel(memphys, chan->reg_base + SH4A_PCIELAR0);
  246. __raw_writel((memsize - SZ_256) | 1, chan->reg_base + SH4A_PCIELAMR0);
  247. __raw_writel(memphys, chan->reg_base + SH4A_PCIEPCICONF4);
  248. __raw_writel(0, chan->reg_base + SH4A_PCIEPCICONF5);
  249. /* Finish initialization */
  250. data = pci_read_reg(chan, SH4A_PCIETCTLR);
  251. data |= 0x1;
  252. pci_write_reg(chan, data, SH4A_PCIETCTLR);
  253. /* Enable DL_Active Interrupt generation */
  254. data = pci_read_reg(chan, SH4A_PCIEDLINTENR);
  255. data |= PCIEDLINTENR_DLL_ACT_ENABLE;
  256. pci_write_reg(chan, data, SH4A_PCIEDLINTENR);
  257. /* Disable MAC data scrambling. */
  258. data = pci_read_reg(chan, SH4A_PCIEMACCTLR);
  259. data |= PCIEMACCTLR_SCR_DIS | (0xff << 16);
  260. pci_write_reg(chan, data, SH4A_PCIEMACCTLR);
  261. ret = pci_wait_for_irq(chan, MASK_INT_TX_CTRL);
  262. if (unlikely(ret != 0))
  263. return -ENODEV;
  264. data = pci_read_reg(chan, SH4A_PCIEPCICONF1);
  265. data &= ~(PCI_STATUS_DEVSEL_MASK << 16);
  266. data |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  267. (PCI_STATUS_CAP_LIST | PCI_STATUS_DEVSEL_FAST) << 16;
  268. pci_write_reg(chan, data, SH4A_PCIEPCICONF1);
  269. pci_write_reg(chan, 0x80888000, SH4A_PCIETXVC0DCTLR);
  270. pci_write_reg(chan, 0x00222000, SH4A_PCIERXVC0DCTLR);
  271. wmb();
  272. data = pci_read_reg(chan, SH4A_PCIEMACSR);
  273. printk(KERN_NOTICE "PCI: PCIe#%d link width %d\n",
  274. port->index, (data >> 20) & 0x3f);
  275. for (i = 0; i < chan->nr_resources; i++) {
  276. struct resource *res = chan->resources + i;
  277. resource_size_t size;
  278. u32 enable_mask;
  279. pci_write_reg(chan, 0x00000000, SH4A_PCIEPTCTLR(i));
  280. size = resource_size(res);
  281. /*
  282. * The PAMR mask is calculated in units of 256kB, which
  283. * keeps things pretty simple.
  284. */
  285. __raw_writel(((roundup_pow_of_two(size) / SZ_256K) - 1) << 18,
  286. chan->reg_base + SH4A_PCIEPAMR(i));
  287. pci_write_reg(chan, 0x00000000, SH4A_PCIEPARH(i));
  288. pci_write_reg(chan, 0x00000000, SH4A_PCIEPARL(i));
  289. enable_mask = MASK_PARE;
  290. if (res->flags & IORESOURCE_IO)
  291. enable_mask |= MASK_SPC;
  292. pci_write_reg(chan, enable_mask, SH4A_PCIEPTCTLR(i));
  293. }
  294. return 0;
  295. }
  296. int __init pcibios_map_platform_irq(struct pci_dev *pdev, u8 slot, u8 pin)
  297. {
  298. return 71;
  299. }
  300. static int sh7786_pcie_core_init(void)
  301. {
  302. /* Return the number of ports */
  303. return test_mode_pin(MODE_PIN12) ? 3 : 2;
  304. }
  305. static int __devinit sh7786_pcie_init_hw(struct sh7786_pcie_port *port)
  306. {
  307. int ret;
  308. ret = phy_init(port->hose);
  309. if (unlikely(ret < 0))
  310. return ret;
  311. /*
  312. * Check if we are configured in endpoint or root complex mode,
  313. * this is a fixed pin setting that applies to all PCIe ports.
  314. */
  315. port->endpoint = test_mode_pin(MODE_PIN11);
  316. ret = pcie_init(port);
  317. if (unlikely(ret < 0))
  318. return ret;
  319. return register_pci_controller(port->hose);
  320. }
  321. static struct sh7786_pcie_hwops sh7786_65nm_pcie_hwops __initdata = {
  322. .core_init = sh7786_pcie_core_init,
  323. .port_init_hw = sh7786_pcie_init_hw,
  324. };
  325. static int __init sh7786_pcie_init(void)
  326. {
  327. int ret = 0, i;
  328. printk(KERN_NOTICE "PCI: Starting intialization.\n");
  329. sh7786_pcie_hwops = &sh7786_65nm_pcie_hwops;
  330. nr_ports = sh7786_pcie_hwops->core_init();
  331. BUG_ON(nr_ports > ARRAY_SIZE(sh7786_pci_channels));
  332. if (unlikely(nr_ports == 0))
  333. return -ENODEV;
  334. sh7786_pcie_ports = kzalloc(nr_ports * sizeof(struct sh7786_pcie_port),
  335. GFP_KERNEL);
  336. if (unlikely(!sh7786_pcie_ports))
  337. return -ENOMEM;
  338. printk(KERN_NOTICE "PCI: probing %d ports.\n", nr_ports);
  339. for (i = 0; i < nr_ports; i++) {
  340. struct sh7786_pcie_port *port = sh7786_pcie_ports + i;
  341. port->index = i;
  342. port->hose = sh7786_pci_channels + i;
  343. port->hose->io_map_base = port->hose->resources[0].start;
  344. ret |= sh7786_pcie_hwops->port_init_hw(port);
  345. }
  346. if (unlikely(ret))
  347. return ret;
  348. return 0;
  349. }
  350. arch_initcall(sh7786_pcie_init);