emulate.c 98 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  54. #define DstMask (7<<1)
  55. /* Source operand type. */
  56. #define SrcNone (0<<4) /* No source operand. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  71. #define SrcMask (0xf<<4)
  72. /* Generic ModRM decode. */
  73. #define ModRM (1<<8)
  74. /* Destination is only written; never read. */
  75. #define Mov (1<<9)
  76. #define BitOp (1<<10)
  77. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  78. #define String (1<<12) /* String instruction (rep capable) */
  79. #define Stack (1<<13) /* Stack instruction (push/pop) */
  80. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  81. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  82. /* Misc flags */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. union {
  107. int (*execute)(struct x86_emulate_ctxt *ctxt);
  108. struct opcode *group;
  109. struct group_dual *gdual;
  110. } u;
  111. };
  112. struct group_dual {
  113. struct opcode mod012[8];
  114. struct opcode mod3[8];
  115. };
  116. /* EFLAGS bit definitions. */
  117. #define EFLG_ID (1<<21)
  118. #define EFLG_VIP (1<<20)
  119. #define EFLG_VIF (1<<19)
  120. #define EFLG_AC (1<<18)
  121. #define EFLG_VM (1<<17)
  122. #define EFLG_RF (1<<16)
  123. #define EFLG_IOPL (3<<12)
  124. #define EFLG_NT (1<<14)
  125. #define EFLG_OF (1<<11)
  126. #define EFLG_DF (1<<10)
  127. #define EFLG_IF (1<<9)
  128. #define EFLG_TF (1<<8)
  129. #define EFLG_SF (1<<7)
  130. #define EFLG_ZF (1<<6)
  131. #define EFLG_AF (1<<4)
  132. #define EFLG_PF (1<<2)
  133. #define EFLG_CF (1<<0)
  134. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  135. #define EFLG_RESERVED_ONE_MASK 2
  136. /*
  137. * Instruction emulation:
  138. * Most instructions are emulated directly via a fragment of inline assembly
  139. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  140. * any modified flags.
  141. */
  142. #if defined(CONFIG_X86_64)
  143. #define _LO32 "k" /* force 32-bit operand */
  144. #define _STK "%%rsp" /* stack pointer */
  145. #elif defined(__i386__)
  146. #define _LO32 "" /* force 32-bit operand */
  147. #define _STK "%%esp" /* stack pointer */
  148. #endif
  149. /*
  150. * These EFLAGS bits are restored from saved value during emulation, and
  151. * any changes are written back to the saved value after emulation.
  152. */
  153. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  154. /* Before executing instruction: restore necessary bits in EFLAGS. */
  155. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  156. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  157. "movl %"_sav",%"_LO32 _tmp"; " \
  158. "push %"_tmp"; " \
  159. "push %"_tmp"; " \
  160. "movl %"_msk",%"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "pushf; " \
  163. "notl %"_LO32 _tmp"; " \
  164. "andl %"_LO32 _tmp",("_STK"); " \
  165. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  166. "pop %"_tmp"; " \
  167. "orl %"_LO32 _tmp",("_STK"); " \
  168. "popf; " \
  169. "pop %"_sav"; "
  170. /* After executing instruction: write-back necessary bits in EFLAGS. */
  171. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  172. /* _sav |= EFLAGS & _msk; */ \
  173. "pushf; " \
  174. "pop %"_tmp"; " \
  175. "andl %"_msk",%"_LO32 _tmp"; " \
  176. "orl %"_LO32 _tmp",%"_sav"; "
  177. #ifdef CONFIG_X86_64
  178. #define ON64(x) x
  179. #else
  180. #define ON64(x)
  181. #endif
  182. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  183. do { \
  184. __asm__ __volatile__ ( \
  185. _PRE_EFLAGS("0", "4", "2") \
  186. _op _suffix " %"_x"3,%1; " \
  187. _POST_EFLAGS("0", "4", "2") \
  188. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  189. "=&r" (_tmp) \
  190. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  191. } while (0)
  192. /* Raw emulation: instruction has two explicit operands. */
  193. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  194. do { \
  195. unsigned long _tmp; \
  196. \
  197. switch ((_dst).bytes) { \
  198. case 2: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  200. break; \
  201. case 4: \
  202. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  203. break; \
  204. case 8: \
  205. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  206. break; \
  207. } \
  208. } while (0)
  209. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  210. do { \
  211. unsigned long _tmp; \
  212. switch ((_dst).bytes) { \
  213. case 1: \
  214. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  215. break; \
  216. default: \
  217. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  218. _wx, _wy, _lx, _ly, _qx, _qy); \
  219. break; \
  220. } \
  221. } while (0)
  222. /* Source operand is byte-sized and may be restricted to just %cl. */
  223. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  224. __emulate_2op(_op, _src, _dst, _eflags, \
  225. "b", "c", "b", "c", "b", "c", "b", "c")
  226. /* Source operand is byte, word, long or quad sized. */
  227. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  228. __emulate_2op(_op, _src, _dst, _eflags, \
  229. "b", "q", "w", "r", _LO32, "r", "", "r")
  230. /* Source operand is word, long or quad sized. */
  231. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  232. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  233. "w", "r", _LO32, "r", "", "r")
  234. /* Instruction has three operands and one operand is stored in ECX register */
  235. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  236. do { \
  237. unsigned long _tmp; \
  238. _type _clv = (_cl).val; \
  239. _type _srcv = (_src).val; \
  240. _type _dstv = (_dst).val; \
  241. \
  242. __asm__ __volatile__ ( \
  243. _PRE_EFLAGS("0", "5", "2") \
  244. _op _suffix " %4,%1 \n" \
  245. _POST_EFLAGS("0", "5", "2") \
  246. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  247. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  248. ); \
  249. \
  250. (_cl).val = (unsigned long) _clv; \
  251. (_src).val = (unsigned long) _srcv; \
  252. (_dst).val = (unsigned long) _dstv; \
  253. } while (0)
  254. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  255. do { \
  256. switch ((_dst).bytes) { \
  257. case 2: \
  258. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "w", unsigned short); \
  260. break; \
  261. case 4: \
  262. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  263. "l", unsigned int); \
  264. break; \
  265. case 8: \
  266. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  267. "q", unsigned long)); \
  268. break; \
  269. } \
  270. } while (0)
  271. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  272. do { \
  273. unsigned long _tmp; \
  274. \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0", "3", "2") \
  277. _op _suffix " %1; " \
  278. _POST_EFLAGS("0", "3", "2") \
  279. : "=m" (_eflags), "+m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : "i" (EFLAGS_MASK)); \
  282. } while (0)
  283. /* Instruction has only one explicit operand (no source operand). */
  284. #define emulate_1op(_op, _dst, _eflags) \
  285. do { \
  286. switch ((_dst).bytes) { \
  287. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  288. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  289. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  290. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  291. } \
  292. } while (0)
  293. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  294. do { \
  295. unsigned long _tmp; \
  296. \
  297. __asm__ __volatile__ ( \
  298. _PRE_EFLAGS("0", "4", "1") \
  299. _op _suffix " %5; " \
  300. _POST_EFLAGS("0", "4", "1") \
  301. : "=m" (_eflags), "=&r" (_tmp), \
  302. "+a" (_rax), "+d" (_rdx) \
  303. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  304. "a" (_rax), "d" (_rdx)); \
  305. } while (0)
  306. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  307. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  308. do { \
  309. switch((_src).bytes) { \
  310. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  311. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  312. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  313. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  314. } \
  315. } while (0)
  316. /* Fetch next part of the instruction being emulated. */
  317. #define insn_fetch(_type, _size, _eip) \
  318. ({ unsigned long _x; \
  319. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  320. if (rc != X86EMUL_CONTINUE) \
  321. goto done; \
  322. (_eip) += (_size); \
  323. (_type)_x; \
  324. })
  325. #define insn_fetch_arr(_arr, _size, _eip) \
  326. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  327. if (rc != X86EMUL_CONTINUE) \
  328. goto done; \
  329. (_eip) += (_size); \
  330. })
  331. static inline unsigned long ad_mask(struct decode_cache *c)
  332. {
  333. return (1UL << (c->ad_bytes << 3)) - 1;
  334. }
  335. /* Access/update address held in a register, based on addressing mode. */
  336. static inline unsigned long
  337. address_mask(struct decode_cache *c, unsigned long reg)
  338. {
  339. if (c->ad_bytes == sizeof(unsigned long))
  340. return reg;
  341. else
  342. return reg & ad_mask(c);
  343. }
  344. static inline unsigned long
  345. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  346. {
  347. return base + address_mask(c, reg);
  348. }
  349. static inline void
  350. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  351. {
  352. if (c->ad_bytes == sizeof(unsigned long))
  353. *reg += inc;
  354. else
  355. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  356. }
  357. static inline void jmp_rel(struct decode_cache *c, int rel)
  358. {
  359. register_address_increment(c, &c->eip, rel);
  360. }
  361. static void set_seg_override(struct decode_cache *c, int seg)
  362. {
  363. c->has_seg_override = true;
  364. c->seg_override = seg;
  365. }
  366. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  367. struct x86_emulate_ops *ops, int seg)
  368. {
  369. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  370. return 0;
  371. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  372. }
  373. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  374. struct x86_emulate_ops *ops,
  375. struct decode_cache *c)
  376. {
  377. if (!c->has_seg_override)
  378. return 0;
  379. return seg_base(ctxt, ops, c->seg_override);
  380. }
  381. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  382. struct x86_emulate_ops *ops)
  383. {
  384. return seg_base(ctxt, ops, VCPU_SREG_ES);
  385. }
  386. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  387. struct x86_emulate_ops *ops)
  388. {
  389. return seg_base(ctxt, ops, VCPU_SREG_SS);
  390. }
  391. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  392. u32 error, bool valid)
  393. {
  394. ctxt->exception = vec;
  395. ctxt->error_code = error;
  396. ctxt->error_code_valid = valid;
  397. }
  398. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  399. {
  400. emulate_exception(ctxt, GP_VECTOR, err, true);
  401. }
  402. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  403. int err)
  404. {
  405. ctxt->cr2 = addr;
  406. emulate_exception(ctxt, PF_VECTOR, err, true);
  407. }
  408. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  409. {
  410. emulate_exception(ctxt, UD_VECTOR, 0, false);
  411. }
  412. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  413. {
  414. emulate_exception(ctxt, TS_VECTOR, err, true);
  415. }
  416. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  417. struct x86_emulate_ops *ops,
  418. unsigned long eip, u8 *dest)
  419. {
  420. struct fetch_cache *fc = &ctxt->decode.fetch;
  421. int rc;
  422. int size, cur_size;
  423. if (eip == fc->end) {
  424. cur_size = fc->end - fc->start;
  425. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  426. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  427. size, ctxt->vcpu, NULL);
  428. if (rc != X86EMUL_CONTINUE)
  429. return rc;
  430. fc->end += size;
  431. }
  432. *dest = fc->data[eip - fc->start];
  433. return X86EMUL_CONTINUE;
  434. }
  435. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  436. struct x86_emulate_ops *ops,
  437. unsigned long eip, void *dest, unsigned size)
  438. {
  439. int rc;
  440. /* x86 instructions are limited to 15 bytes. */
  441. if (eip + size - ctxt->eip > 15)
  442. return X86EMUL_UNHANDLEABLE;
  443. while (size--) {
  444. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  445. if (rc != X86EMUL_CONTINUE)
  446. return rc;
  447. }
  448. return X86EMUL_CONTINUE;
  449. }
  450. /*
  451. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  452. * pointer into the block that addresses the relevant register.
  453. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  454. */
  455. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  456. int highbyte_regs)
  457. {
  458. void *p;
  459. p = &regs[modrm_reg];
  460. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  461. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  462. return p;
  463. }
  464. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  465. struct x86_emulate_ops *ops,
  466. ulong addr,
  467. u16 *size, unsigned long *address, int op_bytes)
  468. {
  469. int rc;
  470. if (op_bytes == 2)
  471. op_bytes = 3;
  472. *address = 0;
  473. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  474. if (rc != X86EMUL_CONTINUE)
  475. return rc;
  476. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  477. return rc;
  478. }
  479. static int test_cc(unsigned int condition, unsigned int flags)
  480. {
  481. int rc = 0;
  482. switch ((condition & 15) >> 1) {
  483. case 0: /* o */
  484. rc |= (flags & EFLG_OF);
  485. break;
  486. case 1: /* b/c/nae */
  487. rc |= (flags & EFLG_CF);
  488. break;
  489. case 2: /* z/e */
  490. rc |= (flags & EFLG_ZF);
  491. break;
  492. case 3: /* be/na */
  493. rc |= (flags & (EFLG_CF|EFLG_ZF));
  494. break;
  495. case 4: /* s */
  496. rc |= (flags & EFLG_SF);
  497. break;
  498. case 5: /* p/pe */
  499. rc |= (flags & EFLG_PF);
  500. break;
  501. case 7: /* le/ng */
  502. rc |= (flags & EFLG_ZF);
  503. /* fall through */
  504. case 6: /* l/nge */
  505. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  506. break;
  507. }
  508. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  509. return (!!rc ^ (condition & 1));
  510. }
  511. static void fetch_register_operand(struct operand *op)
  512. {
  513. switch (op->bytes) {
  514. case 1:
  515. op->val = *(u8 *)op->addr.reg;
  516. break;
  517. case 2:
  518. op->val = *(u16 *)op->addr.reg;
  519. break;
  520. case 4:
  521. op->val = *(u32 *)op->addr.reg;
  522. break;
  523. case 8:
  524. op->val = *(u64 *)op->addr.reg;
  525. break;
  526. }
  527. }
  528. static void decode_register_operand(struct operand *op,
  529. struct decode_cache *c,
  530. int inhibit_bytereg)
  531. {
  532. unsigned reg = c->modrm_reg;
  533. int highbyte_regs = c->rex_prefix == 0;
  534. if (!(c->d & ModRM))
  535. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  536. op->type = OP_REG;
  537. if ((c->d & ByteOp) && !inhibit_bytereg) {
  538. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  539. op->bytes = 1;
  540. } else {
  541. op->addr.reg = decode_register(reg, c->regs, 0);
  542. op->bytes = c->op_bytes;
  543. }
  544. fetch_register_operand(op);
  545. op->orig_val = op->val;
  546. }
  547. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  548. struct x86_emulate_ops *ops,
  549. struct operand *op)
  550. {
  551. struct decode_cache *c = &ctxt->decode;
  552. u8 sib;
  553. int index_reg = 0, base_reg = 0, scale;
  554. int rc = X86EMUL_CONTINUE;
  555. ulong modrm_ea = 0;
  556. if (c->rex_prefix) {
  557. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  558. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  559. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  560. }
  561. c->modrm = insn_fetch(u8, 1, c->eip);
  562. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  563. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  564. c->modrm_rm |= (c->modrm & 0x07);
  565. c->modrm_seg = VCPU_SREG_DS;
  566. if (c->modrm_mod == 3) {
  567. op->type = OP_REG;
  568. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  569. op->addr.reg = decode_register(c->modrm_rm,
  570. c->regs, c->d & ByteOp);
  571. fetch_register_operand(op);
  572. return rc;
  573. }
  574. op->type = OP_MEM;
  575. if (c->ad_bytes == 2) {
  576. unsigned bx = c->regs[VCPU_REGS_RBX];
  577. unsigned bp = c->regs[VCPU_REGS_RBP];
  578. unsigned si = c->regs[VCPU_REGS_RSI];
  579. unsigned di = c->regs[VCPU_REGS_RDI];
  580. /* 16-bit ModR/M decode. */
  581. switch (c->modrm_mod) {
  582. case 0:
  583. if (c->modrm_rm == 6)
  584. modrm_ea += insn_fetch(u16, 2, c->eip);
  585. break;
  586. case 1:
  587. modrm_ea += insn_fetch(s8, 1, c->eip);
  588. break;
  589. case 2:
  590. modrm_ea += insn_fetch(u16, 2, c->eip);
  591. break;
  592. }
  593. switch (c->modrm_rm) {
  594. case 0:
  595. modrm_ea += bx + si;
  596. break;
  597. case 1:
  598. modrm_ea += bx + di;
  599. break;
  600. case 2:
  601. modrm_ea += bp + si;
  602. break;
  603. case 3:
  604. modrm_ea += bp + di;
  605. break;
  606. case 4:
  607. modrm_ea += si;
  608. break;
  609. case 5:
  610. modrm_ea += di;
  611. break;
  612. case 6:
  613. if (c->modrm_mod != 0)
  614. modrm_ea += bp;
  615. break;
  616. case 7:
  617. modrm_ea += bx;
  618. break;
  619. }
  620. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  621. (c->modrm_rm == 6 && c->modrm_mod != 0))
  622. c->modrm_seg = VCPU_SREG_SS;
  623. modrm_ea = (u16)modrm_ea;
  624. } else {
  625. /* 32/64-bit ModR/M decode. */
  626. if ((c->modrm_rm & 7) == 4) {
  627. sib = insn_fetch(u8, 1, c->eip);
  628. index_reg |= (sib >> 3) & 7;
  629. base_reg |= sib & 7;
  630. scale = sib >> 6;
  631. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  632. modrm_ea += insn_fetch(s32, 4, c->eip);
  633. else
  634. modrm_ea += c->regs[base_reg];
  635. if (index_reg != 4)
  636. modrm_ea += c->regs[index_reg] << scale;
  637. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  638. if (ctxt->mode == X86EMUL_MODE_PROT64)
  639. c->rip_relative = 1;
  640. } else
  641. modrm_ea += c->regs[c->modrm_rm];
  642. switch (c->modrm_mod) {
  643. case 0:
  644. if (c->modrm_rm == 5)
  645. modrm_ea += insn_fetch(s32, 4, c->eip);
  646. break;
  647. case 1:
  648. modrm_ea += insn_fetch(s8, 1, c->eip);
  649. break;
  650. case 2:
  651. modrm_ea += insn_fetch(s32, 4, c->eip);
  652. break;
  653. }
  654. }
  655. op->addr.mem = modrm_ea;
  656. done:
  657. return rc;
  658. }
  659. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  660. struct x86_emulate_ops *ops,
  661. struct operand *op)
  662. {
  663. struct decode_cache *c = &ctxt->decode;
  664. int rc = X86EMUL_CONTINUE;
  665. op->type = OP_MEM;
  666. switch (c->ad_bytes) {
  667. case 2:
  668. op->addr.mem = insn_fetch(u16, 2, c->eip);
  669. break;
  670. case 4:
  671. op->addr.mem = insn_fetch(u32, 4, c->eip);
  672. break;
  673. case 8:
  674. op->addr.mem = insn_fetch(u64, 8, c->eip);
  675. break;
  676. }
  677. done:
  678. return rc;
  679. }
  680. static void fetch_bit_operand(struct decode_cache *c)
  681. {
  682. long sv, mask;
  683. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  684. mask = ~(c->dst.bytes * 8 - 1);
  685. if (c->src.bytes == 2)
  686. sv = (s16)c->src.val & (s16)mask;
  687. else if (c->src.bytes == 4)
  688. sv = (s32)c->src.val & (s32)mask;
  689. c->dst.addr.mem += (sv >> 3);
  690. }
  691. /* only subword offset */
  692. c->src.val &= (c->dst.bytes << 3) - 1;
  693. }
  694. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  695. struct x86_emulate_ops *ops,
  696. unsigned long addr, void *dest, unsigned size)
  697. {
  698. int rc;
  699. struct read_cache *mc = &ctxt->decode.mem_read;
  700. u32 err;
  701. while (size) {
  702. int n = min(size, 8u);
  703. size -= n;
  704. if (mc->pos < mc->end)
  705. goto read_cached;
  706. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  707. ctxt->vcpu);
  708. if (rc == X86EMUL_PROPAGATE_FAULT)
  709. emulate_pf(ctxt, addr, err);
  710. if (rc != X86EMUL_CONTINUE)
  711. return rc;
  712. mc->end += n;
  713. read_cached:
  714. memcpy(dest, mc->data + mc->pos, n);
  715. mc->pos += n;
  716. dest += n;
  717. addr += n;
  718. }
  719. return X86EMUL_CONTINUE;
  720. }
  721. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  722. struct x86_emulate_ops *ops,
  723. unsigned int size, unsigned short port,
  724. void *dest)
  725. {
  726. struct read_cache *rc = &ctxt->decode.io_read;
  727. if (rc->pos == rc->end) { /* refill pio read ahead */
  728. struct decode_cache *c = &ctxt->decode;
  729. unsigned int in_page, n;
  730. unsigned int count = c->rep_prefix ?
  731. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  732. in_page = (ctxt->eflags & EFLG_DF) ?
  733. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  734. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  735. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  736. count);
  737. if (n == 0)
  738. n = 1;
  739. rc->pos = rc->end = 0;
  740. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  741. return 0;
  742. rc->end = n * size;
  743. }
  744. memcpy(dest, rc->data + rc->pos, size);
  745. rc->pos += size;
  746. return 1;
  747. }
  748. static u32 desc_limit_scaled(struct desc_struct *desc)
  749. {
  750. u32 limit = get_desc_limit(desc);
  751. return desc->g ? (limit << 12) | 0xfff : limit;
  752. }
  753. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  754. struct x86_emulate_ops *ops,
  755. u16 selector, struct desc_ptr *dt)
  756. {
  757. if (selector & 1 << 2) {
  758. struct desc_struct desc;
  759. memset (dt, 0, sizeof *dt);
  760. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  761. return;
  762. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  763. dt->address = get_desc_base(&desc);
  764. } else
  765. ops->get_gdt(dt, ctxt->vcpu);
  766. }
  767. /* allowed just for 8 bytes segments */
  768. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  769. struct x86_emulate_ops *ops,
  770. u16 selector, struct desc_struct *desc)
  771. {
  772. struct desc_ptr dt;
  773. u16 index = selector >> 3;
  774. int ret;
  775. u32 err;
  776. ulong addr;
  777. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  778. if (dt.size < index * 8 + 7) {
  779. emulate_gp(ctxt, selector & 0xfffc);
  780. return X86EMUL_PROPAGATE_FAULT;
  781. }
  782. addr = dt.address + index * 8;
  783. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  784. if (ret == X86EMUL_PROPAGATE_FAULT)
  785. emulate_pf(ctxt, addr, err);
  786. return ret;
  787. }
  788. /* allowed just for 8 bytes segments */
  789. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops,
  791. u16 selector, struct desc_struct *desc)
  792. {
  793. struct desc_ptr dt;
  794. u16 index = selector >> 3;
  795. u32 err;
  796. ulong addr;
  797. int ret;
  798. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  799. if (dt.size < index * 8 + 7) {
  800. emulate_gp(ctxt, selector & 0xfffc);
  801. return X86EMUL_PROPAGATE_FAULT;
  802. }
  803. addr = dt.address + index * 8;
  804. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  805. if (ret == X86EMUL_PROPAGATE_FAULT)
  806. emulate_pf(ctxt, addr, err);
  807. return ret;
  808. }
  809. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  810. struct x86_emulate_ops *ops,
  811. u16 selector, int seg)
  812. {
  813. struct desc_struct seg_desc;
  814. u8 dpl, rpl, cpl;
  815. unsigned err_vec = GP_VECTOR;
  816. u32 err_code = 0;
  817. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  818. int ret;
  819. memset(&seg_desc, 0, sizeof seg_desc);
  820. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  821. || ctxt->mode == X86EMUL_MODE_REAL) {
  822. /* set real mode segment descriptor */
  823. set_desc_base(&seg_desc, selector << 4);
  824. set_desc_limit(&seg_desc, 0xffff);
  825. seg_desc.type = 3;
  826. seg_desc.p = 1;
  827. seg_desc.s = 1;
  828. goto load;
  829. }
  830. /* NULL selector is not valid for TR, CS and SS */
  831. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  832. && null_selector)
  833. goto exception;
  834. /* TR should be in GDT only */
  835. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  836. goto exception;
  837. if (null_selector) /* for NULL selector skip all following checks */
  838. goto load;
  839. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  840. if (ret != X86EMUL_CONTINUE)
  841. return ret;
  842. err_code = selector & 0xfffc;
  843. err_vec = GP_VECTOR;
  844. /* can't load system descriptor into segment selecor */
  845. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  846. goto exception;
  847. if (!seg_desc.p) {
  848. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  849. goto exception;
  850. }
  851. rpl = selector & 3;
  852. dpl = seg_desc.dpl;
  853. cpl = ops->cpl(ctxt->vcpu);
  854. switch (seg) {
  855. case VCPU_SREG_SS:
  856. /*
  857. * segment is not a writable data segment or segment
  858. * selector's RPL != CPL or segment selector's RPL != CPL
  859. */
  860. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  861. goto exception;
  862. break;
  863. case VCPU_SREG_CS:
  864. if (!(seg_desc.type & 8))
  865. goto exception;
  866. if (seg_desc.type & 4) {
  867. /* conforming */
  868. if (dpl > cpl)
  869. goto exception;
  870. } else {
  871. /* nonconforming */
  872. if (rpl > cpl || dpl != cpl)
  873. goto exception;
  874. }
  875. /* CS(RPL) <- CPL */
  876. selector = (selector & 0xfffc) | cpl;
  877. break;
  878. case VCPU_SREG_TR:
  879. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  880. goto exception;
  881. break;
  882. case VCPU_SREG_LDTR:
  883. if (seg_desc.s || seg_desc.type != 2)
  884. goto exception;
  885. break;
  886. default: /* DS, ES, FS, or GS */
  887. /*
  888. * segment is not a data or readable code segment or
  889. * ((segment is a data or nonconforming code segment)
  890. * and (both RPL and CPL > DPL))
  891. */
  892. if ((seg_desc.type & 0xa) == 0x8 ||
  893. (((seg_desc.type & 0xc) != 0xc) &&
  894. (rpl > dpl && cpl > dpl)))
  895. goto exception;
  896. break;
  897. }
  898. if (seg_desc.s) {
  899. /* mark segment as accessed */
  900. seg_desc.type |= 1;
  901. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  902. if (ret != X86EMUL_CONTINUE)
  903. return ret;
  904. }
  905. load:
  906. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  907. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  908. return X86EMUL_CONTINUE;
  909. exception:
  910. emulate_exception(ctxt, err_vec, err_code, true);
  911. return X86EMUL_PROPAGATE_FAULT;
  912. }
  913. static void write_register_operand(struct operand *op)
  914. {
  915. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  916. switch (op->bytes) {
  917. case 1:
  918. *(u8 *)op->addr.reg = (u8)op->val;
  919. break;
  920. case 2:
  921. *(u16 *)op->addr.reg = (u16)op->val;
  922. break;
  923. case 4:
  924. *op->addr.reg = (u32)op->val;
  925. break; /* 64b: zero-extend */
  926. case 8:
  927. *op->addr.reg = op->val;
  928. break;
  929. }
  930. }
  931. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  932. struct x86_emulate_ops *ops)
  933. {
  934. int rc;
  935. struct decode_cache *c = &ctxt->decode;
  936. u32 err;
  937. switch (c->dst.type) {
  938. case OP_REG:
  939. write_register_operand(&c->dst);
  940. break;
  941. case OP_MEM:
  942. if (c->lock_prefix)
  943. rc = ops->cmpxchg_emulated(
  944. c->dst.addr.mem,
  945. &c->dst.orig_val,
  946. &c->dst.val,
  947. c->dst.bytes,
  948. &err,
  949. ctxt->vcpu);
  950. else
  951. rc = ops->write_emulated(
  952. c->dst.addr.mem,
  953. &c->dst.val,
  954. c->dst.bytes,
  955. &err,
  956. ctxt->vcpu);
  957. if (rc == X86EMUL_PROPAGATE_FAULT)
  958. emulate_pf(ctxt, c->dst.addr.mem, err);
  959. if (rc != X86EMUL_CONTINUE)
  960. return rc;
  961. break;
  962. case OP_NONE:
  963. /* no writeback */
  964. break;
  965. default:
  966. break;
  967. }
  968. return X86EMUL_CONTINUE;
  969. }
  970. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  971. struct x86_emulate_ops *ops)
  972. {
  973. struct decode_cache *c = &ctxt->decode;
  974. c->dst.type = OP_MEM;
  975. c->dst.bytes = c->op_bytes;
  976. c->dst.val = c->src.val;
  977. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  978. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  979. c->regs[VCPU_REGS_RSP]);
  980. }
  981. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  982. struct x86_emulate_ops *ops,
  983. void *dest, int len)
  984. {
  985. struct decode_cache *c = &ctxt->decode;
  986. int rc;
  987. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  988. c->regs[VCPU_REGS_RSP]),
  989. dest, len);
  990. if (rc != X86EMUL_CONTINUE)
  991. return rc;
  992. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  993. return rc;
  994. }
  995. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  996. struct x86_emulate_ops *ops,
  997. void *dest, int len)
  998. {
  999. int rc;
  1000. unsigned long val, change_mask;
  1001. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1002. int cpl = ops->cpl(ctxt->vcpu);
  1003. rc = emulate_pop(ctxt, ops, &val, len);
  1004. if (rc != X86EMUL_CONTINUE)
  1005. return rc;
  1006. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1007. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1008. switch(ctxt->mode) {
  1009. case X86EMUL_MODE_PROT64:
  1010. case X86EMUL_MODE_PROT32:
  1011. case X86EMUL_MODE_PROT16:
  1012. if (cpl == 0)
  1013. change_mask |= EFLG_IOPL;
  1014. if (cpl <= iopl)
  1015. change_mask |= EFLG_IF;
  1016. break;
  1017. case X86EMUL_MODE_VM86:
  1018. if (iopl < 3) {
  1019. emulate_gp(ctxt, 0);
  1020. return X86EMUL_PROPAGATE_FAULT;
  1021. }
  1022. change_mask |= EFLG_IF;
  1023. break;
  1024. default: /* real mode */
  1025. change_mask |= (EFLG_IOPL | EFLG_IF);
  1026. break;
  1027. }
  1028. *(unsigned long *)dest =
  1029. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1030. return rc;
  1031. }
  1032. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1033. struct x86_emulate_ops *ops, int seg)
  1034. {
  1035. struct decode_cache *c = &ctxt->decode;
  1036. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1037. emulate_push(ctxt, ops);
  1038. }
  1039. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1040. struct x86_emulate_ops *ops, int seg)
  1041. {
  1042. struct decode_cache *c = &ctxt->decode;
  1043. unsigned long selector;
  1044. int rc;
  1045. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1046. if (rc != X86EMUL_CONTINUE)
  1047. return rc;
  1048. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1049. return rc;
  1050. }
  1051. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1052. struct x86_emulate_ops *ops)
  1053. {
  1054. struct decode_cache *c = &ctxt->decode;
  1055. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1056. int rc = X86EMUL_CONTINUE;
  1057. int reg = VCPU_REGS_RAX;
  1058. while (reg <= VCPU_REGS_RDI) {
  1059. (reg == VCPU_REGS_RSP) ?
  1060. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1061. emulate_push(ctxt, ops);
  1062. rc = writeback(ctxt, ops);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. ++reg;
  1066. }
  1067. /* Disable writeback. */
  1068. c->dst.type = OP_NONE;
  1069. return rc;
  1070. }
  1071. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1072. struct x86_emulate_ops *ops)
  1073. {
  1074. struct decode_cache *c = &ctxt->decode;
  1075. int rc = X86EMUL_CONTINUE;
  1076. int reg = VCPU_REGS_RDI;
  1077. while (reg >= VCPU_REGS_RAX) {
  1078. if (reg == VCPU_REGS_RSP) {
  1079. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1080. c->op_bytes);
  1081. --reg;
  1082. }
  1083. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. break;
  1086. --reg;
  1087. }
  1088. return rc;
  1089. }
  1090. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1091. struct x86_emulate_ops *ops, int irq)
  1092. {
  1093. struct decode_cache *c = &ctxt->decode;
  1094. int rc;
  1095. struct desc_ptr dt;
  1096. gva_t cs_addr;
  1097. gva_t eip_addr;
  1098. u16 cs, eip;
  1099. u32 err;
  1100. /* TODO: Add limit checks */
  1101. c->src.val = ctxt->eflags;
  1102. emulate_push(ctxt, ops);
  1103. rc = writeback(ctxt, ops);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. return rc;
  1106. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1107. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1108. emulate_push(ctxt, ops);
  1109. rc = writeback(ctxt, ops);
  1110. if (rc != X86EMUL_CONTINUE)
  1111. return rc;
  1112. c->src.val = c->eip;
  1113. emulate_push(ctxt, ops);
  1114. rc = writeback(ctxt, ops);
  1115. if (rc != X86EMUL_CONTINUE)
  1116. return rc;
  1117. c->dst.type = OP_NONE;
  1118. ops->get_idt(&dt, ctxt->vcpu);
  1119. eip_addr = dt.address + (irq << 2);
  1120. cs_addr = dt.address + (irq << 2) + 2;
  1121. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. return rc;
  1124. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1125. if (rc != X86EMUL_CONTINUE)
  1126. return rc;
  1127. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1128. if (rc != X86EMUL_CONTINUE)
  1129. return rc;
  1130. c->eip = eip;
  1131. return rc;
  1132. }
  1133. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1134. struct x86_emulate_ops *ops, int irq)
  1135. {
  1136. switch(ctxt->mode) {
  1137. case X86EMUL_MODE_REAL:
  1138. return emulate_int_real(ctxt, ops, irq);
  1139. case X86EMUL_MODE_VM86:
  1140. case X86EMUL_MODE_PROT16:
  1141. case X86EMUL_MODE_PROT32:
  1142. case X86EMUL_MODE_PROT64:
  1143. default:
  1144. /* Protected mode interrupts unimplemented yet */
  1145. return X86EMUL_UNHANDLEABLE;
  1146. }
  1147. }
  1148. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1149. struct x86_emulate_ops *ops)
  1150. {
  1151. struct decode_cache *c = &ctxt->decode;
  1152. int rc = X86EMUL_CONTINUE;
  1153. unsigned long temp_eip = 0;
  1154. unsigned long temp_eflags = 0;
  1155. unsigned long cs = 0;
  1156. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1157. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1158. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1159. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1160. /* TODO: Add stack limit check */
  1161. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1162. if (rc != X86EMUL_CONTINUE)
  1163. return rc;
  1164. if (temp_eip & ~0xffff) {
  1165. emulate_gp(ctxt, 0);
  1166. return X86EMUL_PROPAGATE_FAULT;
  1167. }
  1168. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1169. if (rc != X86EMUL_CONTINUE)
  1170. return rc;
  1171. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1172. if (rc != X86EMUL_CONTINUE)
  1173. return rc;
  1174. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1175. if (rc != X86EMUL_CONTINUE)
  1176. return rc;
  1177. c->eip = temp_eip;
  1178. if (c->op_bytes == 4)
  1179. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1180. else if (c->op_bytes == 2) {
  1181. ctxt->eflags &= ~0xffff;
  1182. ctxt->eflags |= temp_eflags;
  1183. }
  1184. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1185. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1186. return rc;
  1187. }
  1188. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1189. struct x86_emulate_ops* ops)
  1190. {
  1191. switch(ctxt->mode) {
  1192. case X86EMUL_MODE_REAL:
  1193. return emulate_iret_real(ctxt, ops);
  1194. case X86EMUL_MODE_VM86:
  1195. case X86EMUL_MODE_PROT16:
  1196. case X86EMUL_MODE_PROT32:
  1197. case X86EMUL_MODE_PROT64:
  1198. default:
  1199. /* iret from protected mode unimplemented yet */
  1200. return X86EMUL_UNHANDLEABLE;
  1201. }
  1202. }
  1203. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops)
  1205. {
  1206. struct decode_cache *c = &ctxt->decode;
  1207. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1208. }
  1209. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1210. {
  1211. struct decode_cache *c = &ctxt->decode;
  1212. switch (c->modrm_reg) {
  1213. case 0: /* rol */
  1214. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1215. break;
  1216. case 1: /* ror */
  1217. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1218. break;
  1219. case 2: /* rcl */
  1220. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1221. break;
  1222. case 3: /* rcr */
  1223. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1224. break;
  1225. case 4: /* sal/shl */
  1226. case 6: /* sal/shl */
  1227. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1228. break;
  1229. case 5: /* shr */
  1230. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1231. break;
  1232. case 7: /* sar */
  1233. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1234. break;
  1235. }
  1236. }
  1237. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1238. struct x86_emulate_ops *ops)
  1239. {
  1240. struct decode_cache *c = &ctxt->decode;
  1241. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1242. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1243. switch (c->modrm_reg) {
  1244. case 0 ... 1: /* test */
  1245. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1246. break;
  1247. case 2: /* not */
  1248. c->dst.val = ~c->dst.val;
  1249. break;
  1250. case 3: /* neg */
  1251. emulate_1op("neg", c->dst, ctxt->eflags);
  1252. break;
  1253. case 4: /* mul */
  1254. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1255. break;
  1256. case 5: /* imul */
  1257. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1258. break;
  1259. case 6: /* div */
  1260. emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
  1261. break;
  1262. case 7: /* idiv */
  1263. emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
  1264. break;
  1265. default:
  1266. return X86EMUL_UNHANDLEABLE;
  1267. }
  1268. return X86EMUL_CONTINUE;
  1269. }
  1270. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1271. struct x86_emulate_ops *ops)
  1272. {
  1273. struct decode_cache *c = &ctxt->decode;
  1274. switch (c->modrm_reg) {
  1275. case 0: /* inc */
  1276. emulate_1op("inc", c->dst, ctxt->eflags);
  1277. break;
  1278. case 1: /* dec */
  1279. emulate_1op("dec", c->dst, ctxt->eflags);
  1280. break;
  1281. case 2: /* call near abs */ {
  1282. long int old_eip;
  1283. old_eip = c->eip;
  1284. c->eip = c->src.val;
  1285. c->src.val = old_eip;
  1286. emulate_push(ctxt, ops);
  1287. break;
  1288. }
  1289. case 4: /* jmp abs */
  1290. c->eip = c->src.val;
  1291. break;
  1292. case 6: /* push */
  1293. emulate_push(ctxt, ops);
  1294. break;
  1295. }
  1296. return X86EMUL_CONTINUE;
  1297. }
  1298. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1299. struct x86_emulate_ops *ops)
  1300. {
  1301. struct decode_cache *c = &ctxt->decode;
  1302. u64 old = c->dst.orig_val64;
  1303. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1304. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1305. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1306. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1307. ctxt->eflags &= ~EFLG_ZF;
  1308. } else {
  1309. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1310. (u32) c->regs[VCPU_REGS_RBX];
  1311. ctxt->eflags |= EFLG_ZF;
  1312. }
  1313. return X86EMUL_CONTINUE;
  1314. }
  1315. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1316. struct x86_emulate_ops *ops)
  1317. {
  1318. struct decode_cache *c = &ctxt->decode;
  1319. int rc;
  1320. unsigned long cs;
  1321. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1322. if (rc != X86EMUL_CONTINUE)
  1323. return rc;
  1324. if (c->op_bytes == 4)
  1325. c->eip = (u32)c->eip;
  1326. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1327. if (rc != X86EMUL_CONTINUE)
  1328. return rc;
  1329. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1330. return rc;
  1331. }
  1332. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1333. struct x86_emulate_ops *ops, int seg)
  1334. {
  1335. struct decode_cache *c = &ctxt->decode;
  1336. unsigned short sel;
  1337. int rc;
  1338. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1339. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1340. if (rc != X86EMUL_CONTINUE)
  1341. return rc;
  1342. c->dst.val = c->src.val;
  1343. return rc;
  1344. }
  1345. static inline void
  1346. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1347. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1348. struct desc_struct *ss)
  1349. {
  1350. memset(cs, 0, sizeof(struct desc_struct));
  1351. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1352. memset(ss, 0, sizeof(struct desc_struct));
  1353. cs->l = 0; /* will be adjusted later */
  1354. set_desc_base(cs, 0); /* flat segment */
  1355. cs->g = 1; /* 4kb granularity */
  1356. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1357. cs->type = 0x0b; /* Read, Execute, Accessed */
  1358. cs->s = 1;
  1359. cs->dpl = 0; /* will be adjusted later */
  1360. cs->p = 1;
  1361. cs->d = 1;
  1362. set_desc_base(ss, 0); /* flat segment */
  1363. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1364. ss->g = 1; /* 4kb granularity */
  1365. ss->s = 1;
  1366. ss->type = 0x03; /* Read/Write, Accessed */
  1367. ss->d = 1; /* 32bit stack segment */
  1368. ss->dpl = 0;
  1369. ss->p = 1;
  1370. }
  1371. static int
  1372. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1373. {
  1374. struct decode_cache *c = &ctxt->decode;
  1375. struct desc_struct cs, ss;
  1376. u64 msr_data;
  1377. u16 cs_sel, ss_sel;
  1378. /* syscall is not available in real mode */
  1379. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1380. ctxt->mode == X86EMUL_MODE_VM86) {
  1381. emulate_ud(ctxt);
  1382. return X86EMUL_PROPAGATE_FAULT;
  1383. }
  1384. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1385. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1386. msr_data >>= 32;
  1387. cs_sel = (u16)(msr_data & 0xfffc);
  1388. ss_sel = (u16)(msr_data + 8);
  1389. if (is_long_mode(ctxt->vcpu)) {
  1390. cs.d = 0;
  1391. cs.l = 1;
  1392. }
  1393. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1394. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1395. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1396. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1397. c->regs[VCPU_REGS_RCX] = c->eip;
  1398. if (is_long_mode(ctxt->vcpu)) {
  1399. #ifdef CONFIG_X86_64
  1400. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1401. ops->get_msr(ctxt->vcpu,
  1402. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1403. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1404. c->eip = msr_data;
  1405. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1406. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1407. #endif
  1408. } else {
  1409. /* legacy mode */
  1410. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1411. c->eip = (u32)msr_data;
  1412. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1413. }
  1414. return X86EMUL_CONTINUE;
  1415. }
  1416. static int
  1417. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1418. {
  1419. struct decode_cache *c = &ctxt->decode;
  1420. struct desc_struct cs, ss;
  1421. u64 msr_data;
  1422. u16 cs_sel, ss_sel;
  1423. /* inject #GP if in real mode */
  1424. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1425. emulate_gp(ctxt, 0);
  1426. return X86EMUL_PROPAGATE_FAULT;
  1427. }
  1428. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1429. * Therefore, we inject an #UD.
  1430. */
  1431. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1432. emulate_ud(ctxt);
  1433. return X86EMUL_PROPAGATE_FAULT;
  1434. }
  1435. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1436. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1437. switch (ctxt->mode) {
  1438. case X86EMUL_MODE_PROT32:
  1439. if ((msr_data & 0xfffc) == 0x0) {
  1440. emulate_gp(ctxt, 0);
  1441. return X86EMUL_PROPAGATE_FAULT;
  1442. }
  1443. break;
  1444. case X86EMUL_MODE_PROT64:
  1445. if (msr_data == 0x0) {
  1446. emulate_gp(ctxt, 0);
  1447. return X86EMUL_PROPAGATE_FAULT;
  1448. }
  1449. break;
  1450. }
  1451. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1452. cs_sel = (u16)msr_data;
  1453. cs_sel &= ~SELECTOR_RPL_MASK;
  1454. ss_sel = cs_sel + 8;
  1455. ss_sel &= ~SELECTOR_RPL_MASK;
  1456. if (ctxt->mode == X86EMUL_MODE_PROT64
  1457. || is_long_mode(ctxt->vcpu)) {
  1458. cs.d = 0;
  1459. cs.l = 1;
  1460. }
  1461. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1462. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1463. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1464. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1465. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1466. c->eip = msr_data;
  1467. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1468. c->regs[VCPU_REGS_RSP] = msr_data;
  1469. return X86EMUL_CONTINUE;
  1470. }
  1471. static int
  1472. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1473. {
  1474. struct decode_cache *c = &ctxt->decode;
  1475. struct desc_struct cs, ss;
  1476. u64 msr_data;
  1477. int usermode;
  1478. u16 cs_sel, ss_sel;
  1479. /* inject #GP if in real mode or Virtual 8086 mode */
  1480. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1481. ctxt->mode == X86EMUL_MODE_VM86) {
  1482. emulate_gp(ctxt, 0);
  1483. return X86EMUL_PROPAGATE_FAULT;
  1484. }
  1485. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1486. if ((c->rex_prefix & 0x8) != 0x0)
  1487. usermode = X86EMUL_MODE_PROT64;
  1488. else
  1489. usermode = X86EMUL_MODE_PROT32;
  1490. cs.dpl = 3;
  1491. ss.dpl = 3;
  1492. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1493. switch (usermode) {
  1494. case X86EMUL_MODE_PROT32:
  1495. cs_sel = (u16)(msr_data + 16);
  1496. if ((msr_data & 0xfffc) == 0x0) {
  1497. emulate_gp(ctxt, 0);
  1498. return X86EMUL_PROPAGATE_FAULT;
  1499. }
  1500. ss_sel = (u16)(msr_data + 24);
  1501. break;
  1502. case X86EMUL_MODE_PROT64:
  1503. cs_sel = (u16)(msr_data + 32);
  1504. if (msr_data == 0x0) {
  1505. emulate_gp(ctxt, 0);
  1506. return X86EMUL_PROPAGATE_FAULT;
  1507. }
  1508. ss_sel = cs_sel + 8;
  1509. cs.d = 0;
  1510. cs.l = 1;
  1511. break;
  1512. }
  1513. cs_sel |= SELECTOR_RPL_MASK;
  1514. ss_sel |= SELECTOR_RPL_MASK;
  1515. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1516. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1517. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1518. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1519. c->eip = c->regs[VCPU_REGS_RDX];
  1520. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1521. return X86EMUL_CONTINUE;
  1522. }
  1523. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1524. struct x86_emulate_ops *ops)
  1525. {
  1526. int iopl;
  1527. if (ctxt->mode == X86EMUL_MODE_REAL)
  1528. return false;
  1529. if (ctxt->mode == X86EMUL_MODE_VM86)
  1530. return true;
  1531. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1532. return ops->cpl(ctxt->vcpu) > iopl;
  1533. }
  1534. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1535. struct x86_emulate_ops *ops,
  1536. u16 port, u16 len)
  1537. {
  1538. struct desc_struct tr_seg;
  1539. int r;
  1540. u16 io_bitmap_ptr;
  1541. u8 perm, bit_idx = port & 0x7;
  1542. unsigned mask = (1 << len) - 1;
  1543. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1544. if (!tr_seg.p)
  1545. return false;
  1546. if (desc_limit_scaled(&tr_seg) < 103)
  1547. return false;
  1548. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1549. ctxt->vcpu, NULL);
  1550. if (r != X86EMUL_CONTINUE)
  1551. return false;
  1552. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1553. return false;
  1554. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1555. &perm, 1, ctxt->vcpu, NULL);
  1556. if (r != X86EMUL_CONTINUE)
  1557. return false;
  1558. if ((perm >> bit_idx) & mask)
  1559. return false;
  1560. return true;
  1561. }
  1562. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1563. struct x86_emulate_ops *ops,
  1564. u16 port, u16 len)
  1565. {
  1566. if (ctxt->perm_ok)
  1567. return true;
  1568. if (emulator_bad_iopl(ctxt, ops))
  1569. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1570. return false;
  1571. ctxt->perm_ok = true;
  1572. return true;
  1573. }
  1574. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1575. struct x86_emulate_ops *ops,
  1576. struct tss_segment_16 *tss)
  1577. {
  1578. struct decode_cache *c = &ctxt->decode;
  1579. tss->ip = c->eip;
  1580. tss->flag = ctxt->eflags;
  1581. tss->ax = c->regs[VCPU_REGS_RAX];
  1582. tss->cx = c->regs[VCPU_REGS_RCX];
  1583. tss->dx = c->regs[VCPU_REGS_RDX];
  1584. tss->bx = c->regs[VCPU_REGS_RBX];
  1585. tss->sp = c->regs[VCPU_REGS_RSP];
  1586. tss->bp = c->regs[VCPU_REGS_RBP];
  1587. tss->si = c->regs[VCPU_REGS_RSI];
  1588. tss->di = c->regs[VCPU_REGS_RDI];
  1589. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1590. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1591. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1592. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1593. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1594. }
  1595. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1596. struct x86_emulate_ops *ops,
  1597. struct tss_segment_16 *tss)
  1598. {
  1599. struct decode_cache *c = &ctxt->decode;
  1600. int ret;
  1601. c->eip = tss->ip;
  1602. ctxt->eflags = tss->flag | 2;
  1603. c->regs[VCPU_REGS_RAX] = tss->ax;
  1604. c->regs[VCPU_REGS_RCX] = tss->cx;
  1605. c->regs[VCPU_REGS_RDX] = tss->dx;
  1606. c->regs[VCPU_REGS_RBX] = tss->bx;
  1607. c->regs[VCPU_REGS_RSP] = tss->sp;
  1608. c->regs[VCPU_REGS_RBP] = tss->bp;
  1609. c->regs[VCPU_REGS_RSI] = tss->si;
  1610. c->regs[VCPU_REGS_RDI] = tss->di;
  1611. /*
  1612. * SDM says that segment selectors are loaded before segment
  1613. * descriptors
  1614. */
  1615. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1616. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1617. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1618. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1619. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1620. /*
  1621. * Now load segment descriptors. If fault happenes at this stage
  1622. * it is handled in a context of new task
  1623. */
  1624. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1625. if (ret != X86EMUL_CONTINUE)
  1626. return ret;
  1627. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1628. if (ret != X86EMUL_CONTINUE)
  1629. return ret;
  1630. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1631. if (ret != X86EMUL_CONTINUE)
  1632. return ret;
  1633. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1634. if (ret != X86EMUL_CONTINUE)
  1635. return ret;
  1636. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1637. if (ret != X86EMUL_CONTINUE)
  1638. return ret;
  1639. return X86EMUL_CONTINUE;
  1640. }
  1641. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1642. struct x86_emulate_ops *ops,
  1643. u16 tss_selector, u16 old_tss_sel,
  1644. ulong old_tss_base, struct desc_struct *new_desc)
  1645. {
  1646. struct tss_segment_16 tss_seg;
  1647. int ret;
  1648. u32 err, new_tss_base = get_desc_base(new_desc);
  1649. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1650. &err);
  1651. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1652. /* FIXME: need to provide precise fault address */
  1653. emulate_pf(ctxt, old_tss_base, err);
  1654. return ret;
  1655. }
  1656. save_state_to_tss16(ctxt, ops, &tss_seg);
  1657. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1658. &err);
  1659. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1660. /* FIXME: need to provide precise fault address */
  1661. emulate_pf(ctxt, old_tss_base, err);
  1662. return ret;
  1663. }
  1664. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1665. &err);
  1666. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1667. /* FIXME: need to provide precise fault address */
  1668. emulate_pf(ctxt, new_tss_base, err);
  1669. return ret;
  1670. }
  1671. if (old_tss_sel != 0xffff) {
  1672. tss_seg.prev_task_link = old_tss_sel;
  1673. ret = ops->write_std(new_tss_base,
  1674. &tss_seg.prev_task_link,
  1675. sizeof tss_seg.prev_task_link,
  1676. ctxt->vcpu, &err);
  1677. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1678. /* FIXME: need to provide precise fault address */
  1679. emulate_pf(ctxt, new_tss_base, err);
  1680. return ret;
  1681. }
  1682. }
  1683. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1684. }
  1685. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1686. struct x86_emulate_ops *ops,
  1687. struct tss_segment_32 *tss)
  1688. {
  1689. struct decode_cache *c = &ctxt->decode;
  1690. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1691. tss->eip = c->eip;
  1692. tss->eflags = ctxt->eflags;
  1693. tss->eax = c->regs[VCPU_REGS_RAX];
  1694. tss->ecx = c->regs[VCPU_REGS_RCX];
  1695. tss->edx = c->regs[VCPU_REGS_RDX];
  1696. tss->ebx = c->regs[VCPU_REGS_RBX];
  1697. tss->esp = c->regs[VCPU_REGS_RSP];
  1698. tss->ebp = c->regs[VCPU_REGS_RBP];
  1699. tss->esi = c->regs[VCPU_REGS_RSI];
  1700. tss->edi = c->regs[VCPU_REGS_RDI];
  1701. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1702. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1703. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1704. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1705. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1706. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1707. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1708. }
  1709. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1710. struct x86_emulate_ops *ops,
  1711. struct tss_segment_32 *tss)
  1712. {
  1713. struct decode_cache *c = &ctxt->decode;
  1714. int ret;
  1715. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1716. emulate_gp(ctxt, 0);
  1717. return X86EMUL_PROPAGATE_FAULT;
  1718. }
  1719. c->eip = tss->eip;
  1720. ctxt->eflags = tss->eflags | 2;
  1721. c->regs[VCPU_REGS_RAX] = tss->eax;
  1722. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1723. c->regs[VCPU_REGS_RDX] = tss->edx;
  1724. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1725. c->regs[VCPU_REGS_RSP] = tss->esp;
  1726. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1727. c->regs[VCPU_REGS_RSI] = tss->esi;
  1728. c->regs[VCPU_REGS_RDI] = tss->edi;
  1729. /*
  1730. * SDM says that segment selectors are loaded before segment
  1731. * descriptors
  1732. */
  1733. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1734. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1735. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1736. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1737. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1738. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1739. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1740. /*
  1741. * Now load segment descriptors. If fault happenes at this stage
  1742. * it is handled in a context of new task
  1743. */
  1744. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1745. if (ret != X86EMUL_CONTINUE)
  1746. return ret;
  1747. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1748. if (ret != X86EMUL_CONTINUE)
  1749. return ret;
  1750. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1751. if (ret != X86EMUL_CONTINUE)
  1752. return ret;
  1753. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1754. if (ret != X86EMUL_CONTINUE)
  1755. return ret;
  1756. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1757. if (ret != X86EMUL_CONTINUE)
  1758. return ret;
  1759. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1760. if (ret != X86EMUL_CONTINUE)
  1761. return ret;
  1762. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1763. if (ret != X86EMUL_CONTINUE)
  1764. return ret;
  1765. return X86EMUL_CONTINUE;
  1766. }
  1767. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1768. struct x86_emulate_ops *ops,
  1769. u16 tss_selector, u16 old_tss_sel,
  1770. ulong old_tss_base, struct desc_struct *new_desc)
  1771. {
  1772. struct tss_segment_32 tss_seg;
  1773. int ret;
  1774. u32 err, new_tss_base = get_desc_base(new_desc);
  1775. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1776. &err);
  1777. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1778. /* FIXME: need to provide precise fault address */
  1779. emulate_pf(ctxt, old_tss_base, err);
  1780. return ret;
  1781. }
  1782. save_state_to_tss32(ctxt, ops, &tss_seg);
  1783. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1784. &err);
  1785. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1786. /* FIXME: need to provide precise fault address */
  1787. emulate_pf(ctxt, old_tss_base, err);
  1788. return ret;
  1789. }
  1790. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1791. &err);
  1792. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1793. /* FIXME: need to provide precise fault address */
  1794. emulate_pf(ctxt, new_tss_base, err);
  1795. return ret;
  1796. }
  1797. if (old_tss_sel != 0xffff) {
  1798. tss_seg.prev_task_link = old_tss_sel;
  1799. ret = ops->write_std(new_tss_base,
  1800. &tss_seg.prev_task_link,
  1801. sizeof tss_seg.prev_task_link,
  1802. ctxt->vcpu, &err);
  1803. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1804. /* FIXME: need to provide precise fault address */
  1805. emulate_pf(ctxt, new_tss_base, err);
  1806. return ret;
  1807. }
  1808. }
  1809. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1810. }
  1811. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1812. struct x86_emulate_ops *ops,
  1813. u16 tss_selector, int reason,
  1814. bool has_error_code, u32 error_code)
  1815. {
  1816. struct desc_struct curr_tss_desc, next_tss_desc;
  1817. int ret;
  1818. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1819. ulong old_tss_base =
  1820. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1821. u32 desc_limit;
  1822. /* FIXME: old_tss_base == ~0 ? */
  1823. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1824. if (ret != X86EMUL_CONTINUE)
  1825. return ret;
  1826. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1827. if (ret != X86EMUL_CONTINUE)
  1828. return ret;
  1829. /* FIXME: check that next_tss_desc is tss */
  1830. if (reason != TASK_SWITCH_IRET) {
  1831. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1832. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1833. emulate_gp(ctxt, 0);
  1834. return X86EMUL_PROPAGATE_FAULT;
  1835. }
  1836. }
  1837. desc_limit = desc_limit_scaled(&next_tss_desc);
  1838. if (!next_tss_desc.p ||
  1839. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1840. desc_limit < 0x2b)) {
  1841. emulate_ts(ctxt, tss_selector & 0xfffc);
  1842. return X86EMUL_PROPAGATE_FAULT;
  1843. }
  1844. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1845. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1846. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1847. &curr_tss_desc);
  1848. }
  1849. if (reason == TASK_SWITCH_IRET)
  1850. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1851. /* set back link to prev task only if NT bit is set in eflags
  1852. note that old_tss_sel is not used afetr this point */
  1853. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1854. old_tss_sel = 0xffff;
  1855. if (next_tss_desc.type & 8)
  1856. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1857. old_tss_base, &next_tss_desc);
  1858. else
  1859. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1860. old_tss_base, &next_tss_desc);
  1861. if (ret != X86EMUL_CONTINUE)
  1862. return ret;
  1863. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1864. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1865. if (reason != TASK_SWITCH_IRET) {
  1866. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1867. write_segment_descriptor(ctxt, ops, tss_selector,
  1868. &next_tss_desc);
  1869. }
  1870. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1871. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1872. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1873. if (has_error_code) {
  1874. struct decode_cache *c = &ctxt->decode;
  1875. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1876. c->lock_prefix = 0;
  1877. c->src.val = (unsigned long) error_code;
  1878. emulate_push(ctxt, ops);
  1879. }
  1880. return ret;
  1881. }
  1882. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1883. u16 tss_selector, int reason,
  1884. bool has_error_code, u32 error_code)
  1885. {
  1886. struct x86_emulate_ops *ops = ctxt->ops;
  1887. struct decode_cache *c = &ctxt->decode;
  1888. int rc;
  1889. c->eip = ctxt->eip;
  1890. c->dst.type = OP_NONE;
  1891. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1892. has_error_code, error_code);
  1893. if (rc == X86EMUL_CONTINUE) {
  1894. rc = writeback(ctxt, ops);
  1895. if (rc == X86EMUL_CONTINUE)
  1896. ctxt->eip = c->eip;
  1897. }
  1898. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1899. }
  1900. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1901. int reg, struct operand *op)
  1902. {
  1903. struct decode_cache *c = &ctxt->decode;
  1904. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1905. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1906. op->addr.mem = register_address(c, base, c->regs[reg]);
  1907. }
  1908. static int em_push(struct x86_emulate_ctxt *ctxt)
  1909. {
  1910. emulate_push(ctxt, ctxt->ops);
  1911. return X86EMUL_CONTINUE;
  1912. }
  1913. static int em_das(struct x86_emulate_ctxt *ctxt)
  1914. {
  1915. struct decode_cache *c = &ctxt->decode;
  1916. u8 al, old_al;
  1917. bool af, cf, old_cf;
  1918. cf = ctxt->eflags & X86_EFLAGS_CF;
  1919. al = c->dst.val;
  1920. old_al = al;
  1921. old_cf = cf;
  1922. cf = false;
  1923. af = ctxt->eflags & X86_EFLAGS_AF;
  1924. if ((al & 0x0f) > 9 || af) {
  1925. al -= 6;
  1926. cf = old_cf | (al >= 250);
  1927. af = true;
  1928. } else {
  1929. af = false;
  1930. }
  1931. if (old_al > 0x99 || old_cf) {
  1932. al -= 0x60;
  1933. cf = true;
  1934. }
  1935. c->dst.val = al;
  1936. /* Set PF, ZF, SF */
  1937. c->src.type = OP_IMM;
  1938. c->src.val = 0;
  1939. c->src.bytes = 1;
  1940. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1941. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1942. if (cf)
  1943. ctxt->eflags |= X86_EFLAGS_CF;
  1944. if (af)
  1945. ctxt->eflags |= X86_EFLAGS_AF;
  1946. return X86EMUL_CONTINUE;
  1947. }
  1948. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1949. {
  1950. struct decode_cache *c = &ctxt->decode;
  1951. u16 sel, old_cs;
  1952. ulong old_eip;
  1953. int rc;
  1954. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1955. old_eip = c->eip;
  1956. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1957. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1958. return X86EMUL_CONTINUE;
  1959. c->eip = 0;
  1960. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1961. c->src.val = old_cs;
  1962. emulate_push(ctxt, ctxt->ops);
  1963. rc = writeback(ctxt, ctxt->ops);
  1964. if (rc != X86EMUL_CONTINUE)
  1965. return rc;
  1966. c->src.val = old_eip;
  1967. emulate_push(ctxt, ctxt->ops);
  1968. rc = writeback(ctxt, ctxt->ops);
  1969. if (rc != X86EMUL_CONTINUE)
  1970. return rc;
  1971. c->dst.type = OP_NONE;
  1972. return X86EMUL_CONTINUE;
  1973. }
  1974. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1975. {
  1976. struct decode_cache *c = &ctxt->decode;
  1977. int rc;
  1978. c->dst.type = OP_REG;
  1979. c->dst.addr.reg = &c->eip;
  1980. c->dst.bytes = c->op_bytes;
  1981. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1982. if (rc != X86EMUL_CONTINUE)
  1983. return rc;
  1984. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1985. return X86EMUL_CONTINUE;
  1986. }
  1987. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1988. {
  1989. struct decode_cache *c = &ctxt->decode;
  1990. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1991. return X86EMUL_CONTINUE;
  1992. }
  1993. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1994. {
  1995. struct decode_cache *c = &ctxt->decode;
  1996. c->dst.val = c->src2.val;
  1997. return em_imul(ctxt);
  1998. }
  1999. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2000. {
  2001. struct decode_cache *c = &ctxt->decode;
  2002. c->dst.type = OP_REG;
  2003. c->dst.bytes = c->src.bytes;
  2004. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2005. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2006. return X86EMUL_CONTINUE;
  2007. }
  2008. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2009. {
  2010. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2011. struct decode_cache *c = &ctxt->decode;
  2012. u64 tsc = 0;
  2013. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2014. emulate_gp(ctxt, 0);
  2015. return X86EMUL_PROPAGATE_FAULT;
  2016. }
  2017. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2018. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2019. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2020. return X86EMUL_CONTINUE;
  2021. }
  2022. #define D(_y) { .flags = (_y) }
  2023. #define N D(0)
  2024. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2025. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2026. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2027. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2028. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2029. static struct opcode group1[] = {
  2030. X7(D(Lock)), N
  2031. };
  2032. static struct opcode group1A[] = {
  2033. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2034. };
  2035. static struct opcode group3[] = {
  2036. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2037. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2038. X4(D(SrcMem | ModRM)),
  2039. };
  2040. static struct opcode group4[] = {
  2041. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2042. N, N, N, N, N, N,
  2043. };
  2044. static struct opcode group5[] = {
  2045. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2046. D(SrcMem | ModRM | Stack),
  2047. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2048. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2049. D(SrcMem | ModRM | Stack), N,
  2050. };
  2051. static struct group_dual group7 = { {
  2052. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2053. D(SrcNone | ModRM | DstMem | Mov), N,
  2054. D(SrcMem16 | ModRM | Mov | Priv),
  2055. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2056. }, {
  2057. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2058. D(SrcNone | ModRM | DstMem | Mov), N,
  2059. D(SrcMem16 | ModRM | Mov | Priv), N,
  2060. } };
  2061. static struct opcode group8[] = {
  2062. N, N, N, N,
  2063. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2064. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2065. };
  2066. static struct group_dual group9 = { {
  2067. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2068. }, {
  2069. N, N, N, N, N, N, N, N,
  2070. } };
  2071. static struct opcode opcode_table[256] = {
  2072. /* 0x00 - 0x07 */
  2073. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2074. D2bv(DstAcc | SrcImm),
  2075. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2076. /* 0x08 - 0x0F */
  2077. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2078. D2bv(DstAcc | SrcImm),
  2079. D(ImplicitOps | Stack | No64), N,
  2080. /* 0x10 - 0x17 */
  2081. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2082. D2bv(DstAcc | SrcImm),
  2083. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2084. /* 0x18 - 0x1F */
  2085. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2086. D2bv(DstAcc | SrcImm),
  2087. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2088. /* 0x20 - 0x27 */
  2089. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2090. D2bv(DstAcc | SrcImm), N, N,
  2091. /* 0x28 - 0x2F */
  2092. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2093. D2bv(DstAcc | SrcImm),
  2094. N, I(ByteOp | DstAcc | No64, em_das),
  2095. /* 0x30 - 0x37 */
  2096. D2bv(DstMem | SrcReg | ModRM | Lock), D2bv(DstReg | SrcMem | ModRM),
  2097. D2bv(DstAcc | SrcImm), N, N,
  2098. /* 0x38 - 0x3F */
  2099. D2bv(DstMem | SrcReg | ModRM), D2bv(DstReg | SrcMem | ModRM),
  2100. D2bv(DstAcc | SrcImm),
  2101. N, N,
  2102. /* 0x40 - 0x4F */
  2103. X16(D(DstReg)),
  2104. /* 0x50 - 0x57 */
  2105. X8(I(SrcReg | Stack, em_push)),
  2106. /* 0x58 - 0x5F */
  2107. X8(D(DstReg | Stack)),
  2108. /* 0x60 - 0x67 */
  2109. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2110. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2111. N, N, N, N,
  2112. /* 0x68 - 0x6F */
  2113. I(SrcImm | Mov | Stack, em_push),
  2114. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2115. I(SrcImmByte | Mov | Stack, em_push),
  2116. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2117. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  2118. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2119. /* 0x70 - 0x7F */
  2120. X16(D(SrcImmByte)),
  2121. /* 0x80 - 0x87 */
  2122. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2123. G(DstMem | SrcImm | ModRM | Group, group1),
  2124. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2125. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2126. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  2127. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2128. /* 0x88 - 0x8F */
  2129. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  2130. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  2131. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2132. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2133. /* 0x90 - 0x97 */
  2134. X8(D(SrcAcc | DstReg)),
  2135. /* 0x98 - 0x9F */
  2136. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2137. I(SrcImmFAddr | No64, em_call_far), N,
  2138. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2139. /* 0xA0 - 0xA7 */
  2140. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  2141. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  2142. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  2143. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  2144. /* 0xA8 - 0xAF */
  2145. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
  2146. D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
  2147. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  2148. D(ByteOp | SrcAcc | DstDI | String), D(SrcAcc | DstDI | String),
  2149. /* 0xB0 - 0xB7 */
  2150. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  2151. /* 0xB8 - 0xBF */
  2152. X8(D(DstReg | SrcImm | Mov)),
  2153. /* 0xC0 - 0xC7 */
  2154. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  2155. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2156. D(ImplicitOps | Stack),
  2157. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2158. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  2159. /* 0xC8 - 0xCF */
  2160. N, N, N, D(ImplicitOps | Stack),
  2161. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2162. /* 0xD0 - 0xD7 */
  2163. D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
  2164. D(ByteOp | DstMem | ModRM), D(DstMem | ModRM),
  2165. N, N, N, N,
  2166. /* 0xD8 - 0xDF */
  2167. N, N, N, N, N, N, N, N,
  2168. /* 0xE0 - 0xE7 */
  2169. X4(D(SrcImmByte)),
  2170. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  2171. D(ByteOp | SrcAcc | DstImmUByte), D(SrcAcc | DstImmUByte),
  2172. /* 0xE8 - 0xEF */
  2173. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2174. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2175. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  2176. D(ByteOp | SrcAcc | ImplicitOps), D(SrcAcc | ImplicitOps),
  2177. /* 0xF0 - 0xF7 */
  2178. N, N, N, N,
  2179. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2180. /* 0xF8 - 0xFF */
  2181. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2182. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2183. };
  2184. static struct opcode twobyte_table[256] = {
  2185. /* 0x00 - 0x0F */
  2186. N, GD(0, &group7), N, N,
  2187. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2188. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2189. N, D(ImplicitOps | ModRM), N, N,
  2190. /* 0x10 - 0x1F */
  2191. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2192. /* 0x20 - 0x2F */
  2193. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2194. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2195. N, N, N, N,
  2196. N, N, N, N, N, N, N, N,
  2197. /* 0x30 - 0x3F */
  2198. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2199. D(ImplicitOps | Priv), N,
  2200. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2201. N, N, N, N, N, N, N, N,
  2202. /* 0x40 - 0x4F */
  2203. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2204. /* 0x50 - 0x5F */
  2205. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2206. /* 0x60 - 0x6F */
  2207. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2208. /* 0x70 - 0x7F */
  2209. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2210. /* 0x80 - 0x8F */
  2211. X16(D(SrcImm)),
  2212. /* 0x90 - 0x9F */
  2213. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2214. /* 0xA0 - 0xA7 */
  2215. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2216. N, D(DstMem | SrcReg | ModRM | BitOp),
  2217. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2218. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2219. /* 0xA8 - 0xAF */
  2220. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2221. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2222. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2223. D(DstMem | SrcReg | Src2CL | ModRM),
  2224. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2225. /* 0xB0 - 0xB7 */
  2226. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2227. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2228. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2229. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2230. /* 0xB8 - 0xBF */
  2231. N, N,
  2232. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2233. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2234. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2235. /* 0xC0 - 0xCF */
  2236. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  2237. N, D(DstMem | SrcReg | ModRM | Mov),
  2238. N, N, N, GD(0, &group9),
  2239. N, N, N, N, N, N, N, N,
  2240. /* 0xD0 - 0xDF */
  2241. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2242. /* 0xE0 - 0xEF */
  2243. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2244. /* 0xF0 - 0xFF */
  2245. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2246. };
  2247. #undef D
  2248. #undef N
  2249. #undef G
  2250. #undef GD
  2251. #undef I
  2252. #undef D2bv
  2253. #undef I2bv
  2254. static unsigned imm_size(struct decode_cache *c)
  2255. {
  2256. unsigned size;
  2257. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2258. if (size == 8)
  2259. size = 4;
  2260. return size;
  2261. }
  2262. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2263. unsigned size, bool sign_extension)
  2264. {
  2265. struct decode_cache *c = &ctxt->decode;
  2266. struct x86_emulate_ops *ops = ctxt->ops;
  2267. int rc = X86EMUL_CONTINUE;
  2268. op->type = OP_IMM;
  2269. op->bytes = size;
  2270. op->addr.mem = c->eip;
  2271. /* NB. Immediates are sign-extended as necessary. */
  2272. switch (op->bytes) {
  2273. case 1:
  2274. op->val = insn_fetch(s8, 1, c->eip);
  2275. break;
  2276. case 2:
  2277. op->val = insn_fetch(s16, 2, c->eip);
  2278. break;
  2279. case 4:
  2280. op->val = insn_fetch(s32, 4, c->eip);
  2281. break;
  2282. }
  2283. if (!sign_extension) {
  2284. switch (op->bytes) {
  2285. case 1:
  2286. op->val &= 0xff;
  2287. break;
  2288. case 2:
  2289. op->val &= 0xffff;
  2290. break;
  2291. case 4:
  2292. op->val &= 0xffffffff;
  2293. break;
  2294. }
  2295. }
  2296. done:
  2297. return rc;
  2298. }
  2299. int
  2300. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2301. {
  2302. struct x86_emulate_ops *ops = ctxt->ops;
  2303. struct decode_cache *c = &ctxt->decode;
  2304. int rc = X86EMUL_CONTINUE;
  2305. int mode = ctxt->mode;
  2306. int def_op_bytes, def_ad_bytes, dual, goffset;
  2307. struct opcode opcode, *g_mod012, *g_mod3;
  2308. struct operand memop = { .type = OP_NONE };
  2309. c->eip = ctxt->eip;
  2310. c->fetch.start = c->fetch.end = c->eip;
  2311. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2312. switch (mode) {
  2313. case X86EMUL_MODE_REAL:
  2314. case X86EMUL_MODE_VM86:
  2315. case X86EMUL_MODE_PROT16:
  2316. def_op_bytes = def_ad_bytes = 2;
  2317. break;
  2318. case X86EMUL_MODE_PROT32:
  2319. def_op_bytes = def_ad_bytes = 4;
  2320. break;
  2321. #ifdef CONFIG_X86_64
  2322. case X86EMUL_MODE_PROT64:
  2323. def_op_bytes = 4;
  2324. def_ad_bytes = 8;
  2325. break;
  2326. #endif
  2327. default:
  2328. return -1;
  2329. }
  2330. c->op_bytes = def_op_bytes;
  2331. c->ad_bytes = def_ad_bytes;
  2332. /* Legacy prefixes. */
  2333. for (;;) {
  2334. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2335. case 0x66: /* operand-size override */
  2336. /* switch between 2/4 bytes */
  2337. c->op_bytes = def_op_bytes ^ 6;
  2338. break;
  2339. case 0x67: /* address-size override */
  2340. if (mode == X86EMUL_MODE_PROT64)
  2341. /* switch between 4/8 bytes */
  2342. c->ad_bytes = def_ad_bytes ^ 12;
  2343. else
  2344. /* switch between 2/4 bytes */
  2345. c->ad_bytes = def_ad_bytes ^ 6;
  2346. break;
  2347. case 0x26: /* ES override */
  2348. case 0x2e: /* CS override */
  2349. case 0x36: /* SS override */
  2350. case 0x3e: /* DS override */
  2351. set_seg_override(c, (c->b >> 3) & 3);
  2352. break;
  2353. case 0x64: /* FS override */
  2354. case 0x65: /* GS override */
  2355. set_seg_override(c, c->b & 7);
  2356. break;
  2357. case 0x40 ... 0x4f: /* REX */
  2358. if (mode != X86EMUL_MODE_PROT64)
  2359. goto done_prefixes;
  2360. c->rex_prefix = c->b;
  2361. continue;
  2362. case 0xf0: /* LOCK */
  2363. c->lock_prefix = 1;
  2364. break;
  2365. case 0xf2: /* REPNE/REPNZ */
  2366. c->rep_prefix = REPNE_PREFIX;
  2367. break;
  2368. case 0xf3: /* REP/REPE/REPZ */
  2369. c->rep_prefix = REPE_PREFIX;
  2370. break;
  2371. default:
  2372. goto done_prefixes;
  2373. }
  2374. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2375. c->rex_prefix = 0;
  2376. }
  2377. done_prefixes:
  2378. /* REX prefix. */
  2379. if (c->rex_prefix & 8)
  2380. c->op_bytes = 8; /* REX.W */
  2381. /* Opcode byte(s). */
  2382. opcode = opcode_table[c->b];
  2383. /* Two-byte opcode? */
  2384. if (c->b == 0x0f) {
  2385. c->twobyte = 1;
  2386. c->b = insn_fetch(u8, 1, c->eip);
  2387. opcode = twobyte_table[c->b];
  2388. }
  2389. c->d = opcode.flags;
  2390. if (c->d & Group) {
  2391. dual = c->d & GroupDual;
  2392. c->modrm = insn_fetch(u8, 1, c->eip);
  2393. --c->eip;
  2394. if (c->d & GroupDual) {
  2395. g_mod012 = opcode.u.gdual->mod012;
  2396. g_mod3 = opcode.u.gdual->mod3;
  2397. } else
  2398. g_mod012 = g_mod3 = opcode.u.group;
  2399. c->d &= ~(Group | GroupDual);
  2400. goffset = (c->modrm >> 3) & 7;
  2401. if ((c->modrm >> 6) == 3)
  2402. opcode = g_mod3[goffset];
  2403. else
  2404. opcode = g_mod012[goffset];
  2405. c->d |= opcode.flags;
  2406. }
  2407. c->execute = opcode.u.execute;
  2408. /* Unrecognised? */
  2409. if (c->d == 0 || (c->d & Undefined)) {
  2410. DPRINTF("Cannot emulate %02x\n", c->b);
  2411. return -1;
  2412. }
  2413. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2414. c->op_bytes = 8;
  2415. if (c->d & Op3264) {
  2416. if (mode == X86EMUL_MODE_PROT64)
  2417. c->op_bytes = 8;
  2418. else
  2419. c->op_bytes = 4;
  2420. }
  2421. /* ModRM and SIB bytes. */
  2422. if (c->d & ModRM) {
  2423. rc = decode_modrm(ctxt, ops, &memop);
  2424. if (!c->has_seg_override)
  2425. set_seg_override(c, c->modrm_seg);
  2426. } else if (c->d & MemAbs)
  2427. rc = decode_abs(ctxt, ops, &memop);
  2428. if (rc != X86EMUL_CONTINUE)
  2429. goto done;
  2430. if (!c->has_seg_override)
  2431. set_seg_override(c, VCPU_SREG_DS);
  2432. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2433. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2434. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2435. memop.addr.mem = (u32)memop.addr.mem;
  2436. if (memop.type == OP_MEM && c->rip_relative)
  2437. memop.addr.mem += c->eip;
  2438. /*
  2439. * Decode and fetch the source operand: register, memory
  2440. * or immediate.
  2441. */
  2442. switch (c->d & SrcMask) {
  2443. case SrcNone:
  2444. break;
  2445. case SrcReg:
  2446. decode_register_operand(&c->src, c, 0);
  2447. break;
  2448. case SrcMem16:
  2449. memop.bytes = 2;
  2450. goto srcmem_common;
  2451. case SrcMem32:
  2452. memop.bytes = 4;
  2453. goto srcmem_common;
  2454. case SrcMem:
  2455. memop.bytes = (c->d & ByteOp) ? 1 :
  2456. c->op_bytes;
  2457. srcmem_common:
  2458. c->src = memop;
  2459. break;
  2460. case SrcImmU16:
  2461. rc = decode_imm(ctxt, &c->src, 2, false);
  2462. break;
  2463. case SrcImm:
  2464. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2465. break;
  2466. case SrcImmU:
  2467. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2468. break;
  2469. case SrcImmByte:
  2470. rc = decode_imm(ctxt, &c->src, 1, true);
  2471. break;
  2472. case SrcImmUByte:
  2473. rc = decode_imm(ctxt, &c->src, 1, false);
  2474. break;
  2475. case SrcAcc:
  2476. c->src.type = OP_REG;
  2477. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2478. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2479. fetch_register_operand(&c->src);
  2480. break;
  2481. case SrcOne:
  2482. c->src.bytes = 1;
  2483. c->src.val = 1;
  2484. break;
  2485. case SrcSI:
  2486. c->src.type = OP_MEM;
  2487. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2488. c->src.addr.mem =
  2489. register_address(c, seg_override_base(ctxt, ops, c),
  2490. c->regs[VCPU_REGS_RSI]);
  2491. c->src.val = 0;
  2492. break;
  2493. case SrcImmFAddr:
  2494. c->src.type = OP_IMM;
  2495. c->src.addr.mem = c->eip;
  2496. c->src.bytes = c->op_bytes + 2;
  2497. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2498. break;
  2499. case SrcMemFAddr:
  2500. memop.bytes = c->op_bytes + 2;
  2501. goto srcmem_common;
  2502. break;
  2503. }
  2504. if (rc != X86EMUL_CONTINUE)
  2505. goto done;
  2506. /*
  2507. * Decode and fetch the second source operand: register, memory
  2508. * or immediate.
  2509. */
  2510. switch (c->d & Src2Mask) {
  2511. case Src2None:
  2512. break;
  2513. case Src2CL:
  2514. c->src2.bytes = 1;
  2515. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2516. break;
  2517. case Src2ImmByte:
  2518. rc = decode_imm(ctxt, &c->src2, 1, true);
  2519. break;
  2520. case Src2One:
  2521. c->src2.bytes = 1;
  2522. c->src2.val = 1;
  2523. break;
  2524. case Src2Imm:
  2525. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2526. break;
  2527. }
  2528. if (rc != X86EMUL_CONTINUE)
  2529. goto done;
  2530. /* Decode and fetch the destination operand: register or memory. */
  2531. switch (c->d & DstMask) {
  2532. case DstReg:
  2533. decode_register_operand(&c->dst, c,
  2534. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2535. break;
  2536. case DstImmUByte:
  2537. c->dst.type = OP_IMM;
  2538. c->dst.addr.mem = c->eip;
  2539. c->dst.bytes = 1;
  2540. c->dst.val = insn_fetch(u8, 1, c->eip);
  2541. break;
  2542. case DstMem:
  2543. case DstMem64:
  2544. c->dst = memop;
  2545. if ((c->d & DstMask) == DstMem64)
  2546. c->dst.bytes = 8;
  2547. else
  2548. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2549. if (c->d & BitOp)
  2550. fetch_bit_operand(c);
  2551. c->dst.orig_val = c->dst.val;
  2552. break;
  2553. case DstAcc:
  2554. c->dst.type = OP_REG;
  2555. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2556. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2557. fetch_register_operand(&c->dst);
  2558. c->dst.orig_val = c->dst.val;
  2559. break;
  2560. case DstDI:
  2561. c->dst.type = OP_MEM;
  2562. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2563. c->dst.addr.mem =
  2564. register_address(c, es_base(ctxt, ops),
  2565. c->regs[VCPU_REGS_RDI]);
  2566. c->dst.val = 0;
  2567. break;
  2568. case ImplicitOps:
  2569. /* Special instructions do their own operand decoding. */
  2570. default:
  2571. c->dst.type = OP_NONE; /* Disable writeback. */
  2572. return 0;
  2573. }
  2574. done:
  2575. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2576. }
  2577. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2578. {
  2579. struct decode_cache *c = &ctxt->decode;
  2580. /* The second termination condition only applies for REPE
  2581. * and REPNE. Test if the repeat string operation prefix is
  2582. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2583. * corresponding termination condition according to:
  2584. * - if REPE/REPZ and ZF = 0 then done
  2585. * - if REPNE/REPNZ and ZF = 1 then done
  2586. */
  2587. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2588. (c->b == 0xae) || (c->b == 0xaf))
  2589. && (((c->rep_prefix == REPE_PREFIX) &&
  2590. ((ctxt->eflags & EFLG_ZF) == 0))
  2591. || ((c->rep_prefix == REPNE_PREFIX) &&
  2592. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2593. return true;
  2594. return false;
  2595. }
  2596. int
  2597. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2598. {
  2599. struct x86_emulate_ops *ops = ctxt->ops;
  2600. u64 msr_data;
  2601. struct decode_cache *c = &ctxt->decode;
  2602. int rc = X86EMUL_CONTINUE;
  2603. int saved_dst_type = c->dst.type;
  2604. int irq; /* Used for int 3, int, and into */
  2605. ctxt->decode.mem_read.pos = 0;
  2606. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2607. emulate_ud(ctxt);
  2608. goto done;
  2609. }
  2610. /* LOCK prefix is allowed only with some instructions */
  2611. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2612. emulate_ud(ctxt);
  2613. goto done;
  2614. }
  2615. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2616. emulate_ud(ctxt);
  2617. goto done;
  2618. }
  2619. /* Privileged instruction can be executed only in CPL=0 */
  2620. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2621. emulate_gp(ctxt, 0);
  2622. goto done;
  2623. }
  2624. if (c->rep_prefix && (c->d & String)) {
  2625. /* All REP prefixes have the same first termination condition */
  2626. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2627. ctxt->eip = c->eip;
  2628. goto done;
  2629. }
  2630. }
  2631. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2632. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2633. c->src.valptr, c->src.bytes);
  2634. if (rc != X86EMUL_CONTINUE)
  2635. goto done;
  2636. c->src.orig_val64 = c->src.val64;
  2637. }
  2638. if (c->src2.type == OP_MEM) {
  2639. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2640. &c->src2.val, c->src2.bytes);
  2641. if (rc != X86EMUL_CONTINUE)
  2642. goto done;
  2643. }
  2644. if ((c->d & DstMask) == ImplicitOps)
  2645. goto special_insn;
  2646. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2647. /* optimisation - avoid slow emulated read if Mov */
  2648. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2649. &c->dst.val, c->dst.bytes);
  2650. if (rc != X86EMUL_CONTINUE)
  2651. goto done;
  2652. }
  2653. c->dst.orig_val = c->dst.val;
  2654. special_insn:
  2655. if (c->execute) {
  2656. rc = c->execute(ctxt);
  2657. if (rc != X86EMUL_CONTINUE)
  2658. goto done;
  2659. goto writeback;
  2660. }
  2661. if (c->twobyte)
  2662. goto twobyte_insn;
  2663. switch (c->b) {
  2664. case 0x00 ... 0x05:
  2665. add: /* add */
  2666. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2667. break;
  2668. case 0x06: /* push es */
  2669. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2670. break;
  2671. case 0x07: /* pop es */
  2672. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2673. if (rc != X86EMUL_CONTINUE)
  2674. goto done;
  2675. break;
  2676. case 0x08 ... 0x0d:
  2677. or: /* or */
  2678. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2679. break;
  2680. case 0x0e: /* push cs */
  2681. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2682. break;
  2683. case 0x10 ... 0x15:
  2684. adc: /* adc */
  2685. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2686. break;
  2687. case 0x16: /* push ss */
  2688. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2689. break;
  2690. case 0x17: /* pop ss */
  2691. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2692. if (rc != X86EMUL_CONTINUE)
  2693. goto done;
  2694. break;
  2695. case 0x18 ... 0x1d:
  2696. sbb: /* sbb */
  2697. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2698. break;
  2699. case 0x1e: /* push ds */
  2700. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2701. break;
  2702. case 0x1f: /* pop ds */
  2703. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2704. if (rc != X86EMUL_CONTINUE)
  2705. goto done;
  2706. break;
  2707. case 0x20 ... 0x25:
  2708. and: /* and */
  2709. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2710. break;
  2711. case 0x28 ... 0x2d:
  2712. sub: /* sub */
  2713. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2714. break;
  2715. case 0x30 ... 0x35:
  2716. xor: /* xor */
  2717. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2718. break;
  2719. case 0x38 ... 0x3d:
  2720. cmp: /* cmp */
  2721. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2722. break;
  2723. case 0x40 ... 0x47: /* inc r16/r32 */
  2724. emulate_1op("inc", c->dst, ctxt->eflags);
  2725. break;
  2726. case 0x48 ... 0x4f: /* dec r16/r32 */
  2727. emulate_1op("dec", c->dst, ctxt->eflags);
  2728. break;
  2729. case 0x58 ... 0x5f: /* pop reg */
  2730. pop_instruction:
  2731. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2732. if (rc != X86EMUL_CONTINUE)
  2733. goto done;
  2734. break;
  2735. case 0x60: /* pusha */
  2736. rc = emulate_pusha(ctxt, ops);
  2737. if (rc != X86EMUL_CONTINUE)
  2738. goto done;
  2739. break;
  2740. case 0x61: /* popa */
  2741. rc = emulate_popa(ctxt, ops);
  2742. if (rc != X86EMUL_CONTINUE)
  2743. goto done;
  2744. break;
  2745. case 0x63: /* movsxd */
  2746. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2747. goto cannot_emulate;
  2748. c->dst.val = (s32) c->src.val;
  2749. break;
  2750. case 0x6c: /* insb */
  2751. case 0x6d: /* insw/insd */
  2752. c->src.val = c->regs[VCPU_REGS_RDX];
  2753. goto do_io_in;
  2754. case 0x6e: /* outsb */
  2755. case 0x6f: /* outsw/outsd */
  2756. c->dst.val = c->regs[VCPU_REGS_RDX];
  2757. goto do_io_out;
  2758. break;
  2759. case 0x70 ... 0x7f: /* jcc (short) */
  2760. if (test_cc(c->b, ctxt->eflags))
  2761. jmp_rel(c, c->src.val);
  2762. break;
  2763. case 0x80 ... 0x83: /* Grp1 */
  2764. switch (c->modrm_reg) {
  2765. case 0:
  2766. goto add;
  2767. case 1:
  2768. goto or;
  2769. case 2:
  2770. goto adc;
  2771. case 3:
  2772. goto sbb;
  2773. case 4:
  2774. goto and;
  2775. case 5:
  2776. goto sub;
  2777. case 6:
  2778. goto xor;
  2779. case 7:
  2780. goto cmp;
  2781. }
  2782. break;
  2783. case 0x84 ... 0x85:
  2784. test:
  2785. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2786. break;
  2787. case 0x86 ... 0x87: /* xchg */
  2788. xchg:
  2789. /* Write back the register source. */
  2790. c->src.val = c->dst.val;
  2791. write_register_operand(&c->src);
  2792. /*
  2793. * Write back the memory destination with implicit LOCK
  2794. * prefix.
  2795. */
  2796. c->dst.val = c->src.orig_val;
  2797. c->lock_prefix = 1;
  2798. break;
  2799. case 0x88 ... 0x8b: /* mov */
  2800. goto mov;
  2801. case 0x8c: /* mov r/m, sreg */
  2802. if (c->modrm_reg > VCPU_SREG_GS) {
  2803. emulate_ud(ctxt);
  2804. goto done;
  2805. }
  2806. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2807. break;
  2808. case 0x8d: /* lea r16/r32, m */
  2809. c->dst.val = c->src.addr.mem;
  2810. break;
  2811. case 0x8e: { /* mov seg, r/m16 */
  2812. uint16_t sel;
  2813. sel = c->src.val;
  2814. if (c->modrm_reg == VCPU_SREG_CS ||
  2815. c->modrm_reg > VCPU_SREG_GS) {
  2816. emulate_ud(ctxt);
  2817. goto done;
  2818. }
  2819. if (c->modrm_reg == VCPU_SREG_SS)
  2820. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2821. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2822. c->dst.type = OP_NONE; /* Disable writeback. */
  2823. break;
  2824. }
  2825. case 0x8f: /* pop (sole member of Grp1a) */
  2826. rc = emulate_grp1a(ctxt, ops);
  2827. if (rc != X86EMUL_CONTINUE)
  2828. goto done;
  2829. break;
  2830. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2831. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2832. break;
  2833. goto xchg;
  2834. case 0x98: /* cbw/cwde/cdqe */
  2835. switch (c->op_bytes) {
  2836. case 2: c->dst.val = (s8)c->dst.val; break;
  2837. case 4: c->dst.val = (s16)c->dst.val; break;
  2838. case 8: c->dst.val = (s32)c->dst.val; break;
  2839. }
  2840. break;
  2841. case 0x9c: /* pushf */
  2842. c->src.val = (unsigned long) ctxt->eflags;
  2843. emulate_push(ctxt, ops);
  2844. break;
  2845. case 0x9d: /* popf */
  2846. c->dst.type = OP_REG;
  2847. c->dst.addr.reg = &ctxt->eflags;
  2848. c->dst.bytes = c->op_bytes;
  2849. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2850. if (rc != X86EMUL_CONTINUE)
  2851. goto done;
  2852. break;
  2853. case 0xa0 ... 0xa3: /* mov */
  2854. case 0xa4 ... 0xa5: /* movs */
  2855. goto mov;
  2856. case 0xa6 ... 0xa7: /* cmps */
  2857. c->dst.type = OP_NONE; /* Disable writeback. */
  2858. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2859. goto cmp;
  2860. case 0xa8 ... 0xa9: /* test ax, imm */
  2861. goto test;
  2862. case 0xaa ... 0xab: /* stos */
  2863. case 0xac ... 0xad: /* lods */
  2864. goto mov;
  2865. case 0xae ... 0xaf: /* scas */
  2866. goto cmp;
  2867. case 0xb0 ... 0xbf: /* mov r, imm */
  2868. goto mov;
  2869. case 0xc0 ... 0xc1:
  2870. emulate_grp2(ctxt);
  2871. break;
  2872. case 0xc3: /* ret */
  2873. c->dst.type = OP_REG;
  2874. c->dst.addr.reg = &c->eip;
  2875. c->dst.bytes = c->op_bytes;
  2876. goto pop_instruction;
  2877. case 0xc4: /* les */
  2878. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2879. if (rc != X86EMUL_CONTINUE)
  2880. goto done;
  2881. break;
  2882. case 0xc5: /* lds */
  2883. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2884. if (rc != X86EMUL_CONTINUE)
  2885. goto done;
  2886. break;
  2887. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2888. mov:
  2889. c->dst.val = c->src.val;
  2890. break;
  2891. case 0xcb: /* ret far */
  2892. rc = emulate_ret_far(ctxt, ops);
  2893. if (rc != X86EMUL_CONTINUE)
  2894. goto done;
  2895. break;
  2896. case 0xcc: /* int3 */
  2897. irq = 3;
  2898. goto do_interrupt;
  2899. case 0xcd: /* int n */
  2900. irq = c->src.val;
  2901. do_interrupt:
  2902. rc = emulate_int(ctxt, ops, irq);
  2903. if (rc != X86EMUL_CONTINUE)
  2904. goto done;
  2905. break;
  2906. case 0xce: /* into */
  2907. if (ctxt->eflags & EFLG_OF) {
  2908. irq = 4;
  2909. goto do_interrupt;
  2910. }
  2911. break;
  2912. case 0xcf: /* iret */
  2913. rc = emulate_iret(ctxt, ops);
  2914. if (rc != X86EMUL_CONTINUE)
  2915. goto done;
  2916. break;
  2917. case 0xd0 ... 0xd1: /* Grp2 */
  2918. emulate_grp2(ctxt);
  2919. break;
  2920. case 0xd2 ... 0xd3: /* Grp2 */
  2921. c->src.val = c->regs[VCPU_REGS_RCX];
  2922. emulate_grp2(ctxt);
  2923. break;
  2924. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2925. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2926. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2927. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2928. jmp_rel(c, c->src.val);
  2929. break;
  2930. case 0xe3: /* jcxz/jecxz/jrcxz */
  2931. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2932. jmp_rel(c, c->src.val);
  2933. break;
  2934. case 0xe4: /* inb */
  2935. case 0xe5: /* in */
  2936. goto do_io_in;
  2937. case 0xe6: /* outb */
  2938. case 0xe7: /* out */
  2939. goto do_io_out;
  2940. case 0xe8: /* call (near) */ {
  2941. long int rel = c->src.val;
  2942. c->src.val = (unsigned long) c->eip;
  2943. jmp_rel(c, rel);
  2944. emulate_push(ctxt, ops);
  2945. break;
  2946. }
  2947. case 0xe9: /* jmp rel */
  2948. goto jmp;
  2949. case 0xea: { /* jmp far */
  2950. unsigned short sel;
  2951. jump_far:
  2952. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2953. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2954. goto done;
  2955. c->eip = 0;
  2956. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2957. break;
  2958. }
  2959. case 0xeb:
  2960. jmp: /* jmp rel short */
  2961. jmp_rel(c, c->src.val);
  2962. c->dst.type = OP_NONE; /* Disable writeback. */
  2963. break;
  2964. case 0xec: /* in al,dx */
  2965. case 0xed: /* in (e/r)ax,dx */
  2966. c->src.val = c->regs[VCPU_REGS_RDX];
  2967. do_io_in:
  2968. c->dst.bytes = min(c->dst.bytes, 4u);
  2969. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2970. emulate_gp(ctxt, 0);
  2971. goto done;
  2972. }
  2973. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2974. &c->dst.val))
  2975. goto done; /* IO is needed */
  2976. break;
  2977. case 0xee: /* out dx,al */
  2978. case 0xef: /* out dx,(e/r)ax */
  2979. c->dst.val = c->regs[VCPU_REGS_RDX];
  2980. do_io_out:
  2981. c->src.bytes = min(c->src.bytes, 4u);
  2982. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2983. c->src.bytes)) {
  2984. emulate_gp(ctxt, 0);
  2985. goto done;
  2986. }
  2987. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2988. &c->src.val, 1, ctxt->vcpu);
  2989. c->dst.type = OP_NONE; /* Disable writeback. */
  2990. break;
  2991. case 0xf4: /* hlt */
  2992. ctxt->vcpu->arch.halt_request = 1;
  2993. break;
  2994. case 0xf5: /* cmc */
  2995. /* complement carry flag from eflags reg */
  2996. ctxt->eflags ^= EFLG_CF;
  2997. break;
  2998. case 0xf6 ... 0xf7: /* Grp3 */
  2999. if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
  3000. goto cannot_emulate;
  3001. break;
  3002. case 0xf8: /* clc */
  3003. ctxt->eflags &= ~EFLG_CF;
  3004. break;
  3005. case 0xf9: /* stc */
  3006. ctxt->eflags |= EFLG_CF;
  3007. break;
  3008. case 0xfa: /* cli */
  3009. if (emulator_bad_iopl(ctxt, ops)) {
  3010. emulate_gp(ctxt, 0);
  3011. goto done;
  3012. } else
  3013. ctxt->eflags &= ~X86_EFLAGS_IF;
  3014. break;
  3015. case 0xfb: /* sti */
  3016. if (emulator_bad_iopl(ctxt, ops)) {
  3017. emulate_gp(ctxt, 0);
  3018. goto done;
  3019. } else {
  3020. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3021. ctxt->eflags |= X86_EFLAGS_IF;
  3022. }
  3023. break;
  3024. case 0xfc: /* cld */
  3025. ctxt->eflags &= ~EFLG_DF;
  3026. break;
  3027. case 0xfd: /* std */
  3028. ctxt->eflags |= EFLG_DF;
  3029. break;
  3030. case 0xfe: /* Grp4 */
  3031. grp45:
  3032. rc = emulate_grp45(ctxt, ops);
  3033. if (rc != X86EMUL_CONTINUE)
  3034. goto done;
  3035. break;
  3036. case 0xff: /* Grp5 */
  3037. if (c->modrm_reg == 5)
  3038. goto jump_far;
  3039. goto grp45;
  3040. default:
  3041. goto cannot_emulate;
  3042. }
  3043. writeback:
  3044. rc = writeback(ctxt, ops);
  3045. if (rc != X86EMUL_CONTINUE)
  3046. goto done;
  3047. /*
  3048. * restore dst type in case the decoding will be reused
  3049. * (happens for string instruction )
  3050. */
  3051. c->dst.type = saved_dst_type;
  3052. if ((c->d & SrcMask) == SrcSI)
  3053. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3054. VCPU_REGS_RSI, &c->src);
  3055. if ((c->d & DstMask) == DstDI)
  3056. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3057. &c->dst);
  3058. if (c->rep_prefix && (c->d & String)) {
  3059. struct read_cache *r = &ctxt->decode.io_read;
  3060. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3061. if (!string_insn_completed(ctxt)) {
  3062. /*
  3063. * Re-enter guest when pio read ahead buffer is empty
  3064. * or, if it is not used, after each 1024 iteration.
  3065. */
  3066. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3067. (r->end == 0 || r->end != r->pos)) {
  3068. /*
  3069. * Reset read cache. Usually happens before
  3070. * decode, but since instruction is restarted
  3071. * we have to do it here.
  3072. */
  3073. ctxt->decode.mem_read.end = 0;
  3074. return EMULATION_RESTART;
  3075. }
  3076. goto done; /* skip rip writeback */
  3077. }
  3078. }
  3079. ctxt->eip = c->eip;
  3080. done:
  3081. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3082. twobyte_insn:
  3083. switch (c->b) {
  3084. case 0x01: /* lgdt, lidt, lmsw */
  3085. switch (c->modrm_reg) {
  3086. u16 size;
  3087. unsigned long address;
  3088. case 0: /* vmcall */
  3089. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3090. goto cannot_emulate;
  3091. rc = kvm_fix_hypercall(ctxt->vcpu);
  3092. if (rc != X86EMUL_CONTINUE)
  3093. goto done;
  3094. /* Let the processor re-execute the fixed hypercall */
  3095. c->eip = ctxt->eip;
  3096. /* Disable writeback. */
  3097. c->dst.type = OP_NONE;
  3098. break;
  3099. case 2: /* lgdt */
  3100. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3101. &size, &address, c->op_bytes);
  3102. if (rc != X86EMUL_CONTINUE)
  3103. goto done;
  3104. realmode_lgdt(ctxt->vcpu, size, address);
  3105. /* Disable writeback. */
  3106. c->dst.type = OP_NONE;
  3107. break;
  3108. case 3: /* lidt/vmmcall */
  3109. if (c->modrm_mod == 3) {
  3110. switch (c->modrm_rm) {
  3111. case 1:
  3112. rc = kvm_fix_hypercall(ctxt->vcpu);
  3113. if (rc != X86EMUL_CONTINUE)
  3114. goto done;
  3115. break;
  3116. default:
  3117. goto cannot_emulate;
  3118. }
  3119. } else {
  3120. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3121. &size, &address,
  3122. c->op_bytes);
  3123. if (rc != X86EMUL_CONTINUE)
  3124. goto done;
  3125. realmode_lidt(ctxt->vcpu, size, address);
  3126. }
  3127. /* Disable writeback. */
  3128. c->dst.type = OP_NONE;
  3129. break;
  3130. case 4: /* smsw */
  3131. c->dst.bytes = 2;
  3132. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3133. break;
  3134. case 6: /* lmsw */
  3135. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3136. (c->src.val & 0x0f), ctxt->vcpu);
  3137. c->dst.type = OP_NONE;
  3138. break;
  3139. case 5: /* not defined */
  3140. emulate_ud(ctxt);
  3141. goto done;
  3142. case 7: /* invlpg*/
  3143. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3144. /* Disable writeback. */
  3145. c->dst.type = OP_NONE;
  3146. break;
  3147. default:
  3148. goto cannot_emulate;
  3149. }
  3150. break;
  3151. case 0x05: /* syscall */
  3152. rc = emulate_syscall(ctxt, ops);
  3153. if (rc != X86EMUL_CONTINUE)
  3154. goto done;
  3155. else
  3156. goto writeback;
  3157. break;
  3158. case 0x06:
  3159. emulate_clts(ctxt->vcpu);
  3160. break;
  3161. case 0x09: /* wbinvd */
  3162. kvm_emulate_wbinvd(ctxt->vcpu);
  3163. break;
  3164. case 0x08: /* invd */
  3165. case 0x0d: /* GrpP (prefetch) */
  3166. case 0x18: /* Grp16 (prefetch/nop) */
  3167. break;
  3168. case 0x20: /* mov cr, reg */
  3169. switch (c->modrm_reg) {
  3170. case 1:
  3171. case 5 ... 7:
  3172. case 9 ... 15:
  3173. emulate_ud(ctxt);
  3174. goto done;
  3175. }
  3176. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3177. break;
  3178. case 0x21: /* mov from dr to reg */
  3179. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3180. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3181. emulate_ud(ctxt);
  3182. goto done;
  3183. }
  3184. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3185. break;
  3186. case 0x22: /* mov reg, cr */
  3187. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3188. emulate_gp(ctxt, 0);
  3189. goto done;
  3190. }
  3191. c->dst.type = OP_NONE;
  3192. break;
  3193. case 0x23: /* mov from reg to dr */
  3194. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3195. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3196. emulate_ud(ctxt);
  3197. goto done;
  3198. }
  3199. if (ops->set_dr(c->modrm_reg, c->src.val &
  3200. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3201. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3202. /* #UD condition is already handled by the code above */
  3203. emulate_gp(ctxt, 0);
  3204. goto done;
  3205. }
  3206. c->dst.type = OP_NONE; /* no writeback */
  3207. break;
  3208. case 0x30:
  3209. /* wrmsr */
  3210. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3211. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3212. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3213. emulate_gp(ctxt, 0);
  3214. goto done;
  3215. }
  3216. rc = X86EMUL_CONTINUE;
  3217. break;
  3218. case 0x32:
  3219. /* rdmsr */
  3220. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3221. emulate_gp(ctxt, 0);
  3222. goto done;
  3223. } else {
  3224. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3225. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3226. }
  3227. rc = X86EMUL_CONTINUE;
  3228. break;
  3229. case 0x34: /* sysenter */
  3230. rc = emulate_sysenter(ctxt, ops);
  3231. if (rc != X86EMUL_CONTINUE)
  3232. goto done;
  3233. else
  3234. goto writeback;
  3235. break;
  3236. case 0x35: /* sysexit */
  3237. rc = emulate_sysexit(ctxt, ops);
  3238. if (rc != X86EMUL_CONTINUE)
  3239. goto done;
  3240. else
  3241. goto writeback;
  3242. break;
  3243. case 0x40 ... 0x4f: /* cmov */
  3244. c->dst.val = c->dst.orig_val = c->src.val;
  3245. if (!test_cc(c->b, ctxt->eflags))
  3246. c->dst.type = OP_NONE; /* no writeback */
  3247. break;
  3248. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3249. if (test_cc(c->b, ctxt->eflags))
  3250. jmp_rel(c, c->src.val);
  3251. break;
  3252. case 0x90 ... 0x9f: /* setcc r/m8 */
  3253. c->dst.val = test_cc(c->b, ctxt->eflags);
  3254. break;
  3255. case 0xa0: /* push fs */
  3256. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3257. break;
  3258. case 0xa1: /* pop fs */
  3259. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3260. if (rc != X86EMUL_CONTINUE)
  3261. goto done;
  3262. break;
  3263. case 0xa3:
  3264. bt: /* bt */
  3265. c->dst.type = OP_NONE;
  3266. /* only subword offset */
  3267. c->src.val &= (c->dst.bytes << 3) - 1;
  3268. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3269. break;
  3270. case 0xa4: /* shld imm8, r, r/m */
  3271. case 0xa5: /* shld cl, r, r/m */
  3272. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3273. break;
  3274. case 0xa8: /* push gs */
  3275. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3276. break;
  3277. case 0xa9: /* pop gs */
  3278. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3279. if (rc != X86EMUL_CONTINUE)
  3280. goto done;
  3281. break;
  3282. case 0xab:
  3283. bts: /* bts */
  3284. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3285. break;
  3286. case 0xac: /* shrd imm8, r, r/m */
  3287. case 0xad: /* shrd cl, r, r/m */
  3288. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3289. break;
  3290. case 0xae: /* clflush */
  3291. break;
  3292. case 0xb0 ... 0xb1: /* cmpxchg */
  3293. /*
  3294. * Save real source value, then compare EAX against
  3295. * destination.
  3296. */
  3297. c->src.orig_val = c->src.val;
  3298. c->src.val = c->regs[VCPU_REGS_RAX];
  3299. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3300. if (ctxt->eflags & EFLG_ZF) {
  3301. /* Success: write back to memory. */
  3302. c->dst.val = c->src.orig_val;
  3303. } else {
  3304. /* Failure: write the value we saw to EAX. */
  3305. c->dst.type = OP_REG;
  3306. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3307. }
  3308. break;
  3309. case 0xb2: /* lss */
  3310. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3311. if (rc != X86EMUL_CONTINUE)
  3312. goto done;
  3313. break;
  3314. case 0xb3:
  3315. btr: /* btr */
  3316. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3317. break;
  3318. case 0xb4: /* lfs */
  3319. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3320. if (rc != X86EMUL_CONTINUE)
  3321. goto done;
  3322. break;
  3323. case 0xb5: /* lgs */
  3324. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3325. if (rc != X86EMUL_CONTINUE)
  3326. goto done;
  3327. break;
  3328. case 0xb6 ... 0xb7: /* movzx */
  3329. c->dst.bytes = c->op_bytes;
  3330. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3331. : (u16) c->src.val;
  3332. break;
  3333. case 0xba: /* Grp8 */
  3334. switch (c->modrm_reg & 3) {
  3335. case 0:
  3336. goto bt;
  3337. case 1:
  3338. goto bts;
  3339. case 2:
  3340. goto btr;
  3341. case 3:
  3342. goto btc;
  3343. }
  3344. break;
  3345. case 0xbb:
  3346. btc: /* btc */
  3347. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3348. break;
  3349. case 0xbc: { /* bsf */
  3350. u8 zf;
  3351. __asm__ ("bsf %2, %0; setz %1"
  3352. : "=r"(c->dst.val), "=q"(zf)
  3353. : "r"(c->src.val));
  3354. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3355. if (zf) {
  3356. ctxt->eflags |= X86_EFLAGS_ZF;
  3357. c->dst.type = OP_NONE; /* Disable writeback. */
  3358. }
  3359. break;
  3360. }
  3361. case 0xbd: { /* bsr */
  3362. u8 zf;
  3363. __asm__ ("bsr %2, %0; setz %1"
  3364. : "=r"(c->dst.val), "=q"(zf)
  3365. : "r"(c->src.val));
  3366. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3367. if (zf) {
  3368. ctxt->eflags |= X86_EFLAGS_ZF;
  3369. c->dst.type = OP_NONE; /* Disable writeback. */
  3370. }
  3371. break;
  3372. }
  3373. case 0xbe ... 0xbf: /* movsx */
  3374. c->dst.bytes = c->op_bytes;
  3375. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3376. (s16) c->src.val;
  3377. break;
  3378. case 0xc0 ... 0xc1: /* xadd */
  3379. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3380. /* Write back the register source. */
  3381. c->src.val = c->dst.orig_val;
  3382. write_register_operand(&c->src);
  3383. break;
  3384. case 0xc3: /* movnti */
  3385. c->dst.bytes = c->op_bytes;
  3386. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3387. (u64) c->src.val;
  3388. break;
  3389. case 0xc7: /* Grp9 (cmpxchg8b) */
  3390. rc = emulate_grp9(ctxt, ops);
  3391. if (rc != X86EMUL_CONTINUE)
  3392. goto done;
  3393. break;
  3394. default:
  3395. goto cannot_emulate;
  3396. }
  3397. goto writeback;
  3398. cannot_emulate:
  3399. DPRINTF("Cannot emulate %02x\n", c->b);
  3400. return -1;
  3401. }