pci-common.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/export.h>
  33. #include <asm/processor.h>
  34. #include <linux/io.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  44. unsigned long isa_io_base;
  45. unsigned long pci_dram_offset;
  46. static int pci_bus_count;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (!phb)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. return phb;
  69. }
  70. void pcibios_free_controller(struct pci_controller *phb)
  71. {
  72. spin_lock(&hose_spinlock);
  73. list_del(&phb->list_node);
  74. spin_unlock(&hose_spinlock);
  75. if (phb->is_dynamic)
  76. kfree(phb);
  77. }
  78. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  79. {
  80. return resource_size(&hose->io_resource);
  81. }
  82. int pcibios_vaddr_is_ioport(void __iomem *address)
  83. {
  84. int ret = 0;
  85. struct pci_controller *hose;
  86. resource_size_t size;
  87. spin_lock(&hose_spinlock);
  88. list_for_each_entry(hose, &hose_list, list_node) {
  89. size = pcibios_io_size(hose);
  90. if (address >= hose->io_base_virt &&
  91. address < (hose->io_base_virt + size)) {
  92. ret = 1;
  93. break;
  94. }
  95. }
  96. spin_unlock(&hose_spinlock);
  97. return ret;
  98. }
  99. unsigned long pci_address_to_pio(phys_addr_t address)
  100. {
  101. struct pci_controller *hose;
  102. resource_size_t size;
  103. unsigned long ret = ~0;
  104. spin_lock(&hose_spinlock);
  105. list_for_each_entry(hose, &hose_list, list_node) {
  106. size = pcibios_io_size(hose);
  107. if (address >= hose->io_base_phys &&
  108. address < (hose->io_base_phys + size)) {
  109. unsigned long base =
  110. (unsigned long)hose->io_base_virt - _IO_BASE;
  111. ret = base + (address - hose->io_base_phys);
  112. break;
  113. }
  114. }
  115. spin_unlock(&hose_spinlock);
  116. return ret;
  117. }
  118. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  119. /*
  120. * Return the domain number for this bus.
  121. */
  122. int pci_domain_nr(struct pci_bus *bus)
  123. {
  124. struct pci_controller *hose = pci_bus_to_host(bus);
  125. return hose->global_number;
  126. }
  127. EXPORT_SYMBOL(pci_domain_nr);
  128. /* This routine is meant to be used early during boot, when the
  129. * PCI bus numbers have not yet been assigned, and you need to
  130. * issue PCI config cycles to an OF device.
  131. * It could also be used to "fix" RTAS config cycles if you want
  132. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  133. * config cycles.
  134. */
  135. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  136. {
  137. while (node) {
  138. struct pci_controller *hose, *tmp;
  139. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  140. if (hose->dn == node)
  141. return hose;
  142. node = node->parent;
  143. }
  144. return NULL;
  145. }
  146. static ssize_t pci_show_devspec(struct device *dev,
  147. struct device_attribute *attr, char *buf)
  148. {
  149. struct pci_dev *pdev;
  150. struct device_node *np;
  151. pdev = to_pci_dev(dev);
  152. np = pci_device_to_OF_node(pdev);
  153. if (np == NULL || np->full_name == NULL)
  154. return 0;
  155. return sprintf(buf, "%s", np->full_name);
  156. }
  157. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  158. /* Add sysfs properties */
  159. int pcibios_add_platform_entries(struct pci_dev *pdev)
  160. {
  161. return device_create_file(&pdev->dev, &dev_attr_devspec);
  162. }
  163. void pcibios_set_master(struct pci_dev *dev)
  164. {
  165. /* No special bus mastering setup handling */
  166. }
  167. /*
  168. * Reads the interrupt pin to determine if interrupt is use by card.
  169. * If the interrupt is used, then gets the interrupt line from the
  170. * openfirmware and sets it in the pci_dev and pci_config line.
  171. */
  172. int pci_read_irq_line(struct pci_dev *pci_dev)
  173. {
  174. struct of_phandle_args oirq;
  175. unsigned int virq;
  176. /* The current device-tree that iSeries generates from the HV
  177. * PCI informations doesn't contain proper interrupt routing,
  178. * and all the fallback would do is print out crap, so we
  179. * don't attempt to resolve the interrupts here at all, some
  180. * iSeries specific fixup does it.
  181. *
  182. * In the long run, we will hopefully fix the generated device-tree
  183. * instead.
  184. */
  185. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  186. #ifdef DEBUG
  187. memset(&oirq, 0xff, sizeof(oirq));
  188. #endif
  189. /* Try to get a mapping from the device-tree */
  190. if (of_irq_parse_pci(pci_dev, &oirq)) {
  191. u8 line, pin;
  192. /* If that fails, lets fallback to what is in the config
  193. * space and map that through the default controller. We
  194. * also set the type to level low since that's what PCI
  195. * interrupts are. If your platform does differently, then
  196. * either provide a proper interrupt tree or don't use this
  197. * function.
  198. */
  199. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  200. return -1;
  201. if (pin == 0)
  202. return -1;
  203. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  204. line == 0xff || line == 0) {
  205. return -1;
  206. }
  207. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  208. line, pin);
  209. virq = irq_create_mapping(NULL, line);
  210. if (virq)
  211. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  212. } else {
  213. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  214. oirq.args_count, oirq.args[0], oirq.args[1],
  215. of_node_full_name(oirq.np));
  216. virq = irq_create_of_mapping(oirq.np, oirq.args, oirq.args_count);
  217. }
  218. if (!virq) {
  219. pr_debug(" Failed to map !\n");
  220. return -1;
  221. }
  222. pr_debug(" Mapped to linux irq %d\n", virq);
  223. pci_dev->irq = virq;
  224. return 0;
  225. }
  226. EXPORT_SYMBOL(pci_read_irq_line);
  227. /*
  228. * Platform support for /proc/bus/pci/X/Y mmap()s,
  229. * modelled on the sparc64 implementation by Dave Miller.
  230. * -- paulus.
  231. */
  232. /*
  233. * Adjust vm_pgoff of VMA such that it is the physical page offset
  234. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  235. *
  236. * Basically, the user finds the base address for his device which he wishes
  237. * to mmap. They read the 32-bit value from the config space base register,
  238. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  239. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  240. *
  241. * Returns negative error code on failure, zero on success.
  242. */
  243. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  244. resource_size_t *offset,
  245. enum pci_mmap_state mmap_state)
  246. {
  247. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  248. unsigned long io_offset = 0;
  249. int i, res_bit;
  250. if (!hose)
  251. return NULL; /* should never happen */
  252. /* If memory, add on the PCI bridge address offset */
  253. if (mmap_state == pci_mmap_mem) {
  254. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  255. *offset += hose->pci_mem_offset;
  256. #endif
  257. res_bit = IORESOURCE_MEM;
  258. } else {
  259. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  260. *offset += io_offset;
  261. res_bit = IORESOURCE_IO;
  262. }
  263. /*
  264. * Check that the offset requested corresponds to one of the
  265. * resources of the device.
  266. */
  267. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  268. struct resource *rp = &dev->resource[i];
  269. int flags = rp->flags;
  270. /* treat ROM as memory (should be already) */
  271. if (i == PCI_ROM_RESOURCE)
  272. flags |= IORESOURCE_MEM;
  273. /* Active and same type? */
  274. if ((flags & res_bit) == 0)
  275. continue;
  276. /* In the range of this resource? */
  277. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  278. continue;
  279. /* found it! construct the final physical address */
  280. if (mmap_state == pci_mmap_io)
  281. *offset += hose->io_base_phys - io_offset;
  282. return rp;
  283. }
  284. return NULL;
  285. }
  286. /*
  287. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  288. * device mapping.
  289. */
  290. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  291. pgprot_t protection,
  292. enum pci_mmap_state mmap_state,
  293. int write_combine)
  294. {
  295. pgprot_t prot = protection;
  296. /* Write combine is always 0 on non-memory space mappings. On
  297. * memory space, if the user didn't pass 1, we check for a
  298. * "prefetchable" resource. This is a bit hackish, but we use
  299. * this to workaround the inability of /sysfs to provide a write
  300. * combine bit
  301. */
  302. if (mmap_state != pci_mmap_mem)
  303. write_combine = 0;
  304. else if (write_combine == 0) {
  305. if (rp->flags & IORESOURCE_PREFETCH)
  306. write_combine = 1;
  307. }
  308. return pgprot_noncached(prot);
  309. }
  310. /*
  311. * This one is used by /dev/mem and fbdev who have no clue about the
  312. * PCI device, it tries to find the PCI device first and calls the
  313. * above routine
  314. */
  315. pgprot_t pci_phys_mem_access_prot(struct file *file,
  316. unsigned long pfn,
  317. unsigned long size,
  318. pgprot_t prot)
  319. {
  320. struct pci_dev *pdev = NULL;
  321. struct resource *found = NULL;
  322. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  323. int i;
  324. if (page_is_ram(pfn))
  325. return prot;
  326. prot = pgprot_noncached(prot);
  327. for_each_pci_dev(pdev) {
  328. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  329. struct resource *rp = &pdev->resource[i];
  330. int flags = rp->flags;
  331. /* Active and same type? */
  332. if ((flags & IORESOURCE_MEM) == 0)
  333. continue;
  334. /* In the range of this resource? */
  335. if (offset < (rp->start & PAGE_MASK) ||
  336. offset > rp->end)
  337. continue;
  338. found = rp;
  339. break;
  340. }
  341. if (found)
  342. break;
  343. }
  344. if (found) {
  345. if (found->flags & IORESOURCE_PREFETCH)
  346. prot = pgprot_noncached_wc(prot);
  347. pci_dev_put(pdev);
  348. }
  349. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  350. (unsigned long long)offset, pgprot_val(prot));
  351. return prot;
  352. }
  353. /*
  354. * Perform the actual remap of the pages for a PCI device mapping, as
  355. * appropriate for this architecture. The region in the process to map
  356. * is described by vm_start and vm_end members of VMA, the base physical
  357. * address is found in vm_pgoff.
  358. * The pci device structure is provided so that architectures may make mapping
  359. * decisions on a per-device or per-bus basis.
  360. *
  361. * Returns a negative error code on failure, zero on success.
  362. */
  363. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  364. enum pci_mmap_state mmap_state, int write_combine)
  365. {
  366. resource_size_t offset =
  367. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  368. struct resource *rp;
  369. int ret;
  370. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  371. if (rp == NULL)
  372. return -EINVAL;
  373. vma->vm_pgoff = offset >> PAGE_SHIFT;
  374. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  375. vma->vm_page_prot,
  376. mmap_state, write_combine);
  377. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  378. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  379. return ret;
  380. }
  381. /* This provides legacy IO read access on a bus */
  382. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  383. {
  384. unsigned long offset;
  385. struct pci_controller *hose = pci_bus_to_host(bus);
  386. struct resource *rp = &hose->io_resource;
  387. void __iomem *addr;
  388. /* Check if port can be supported by that bus. We only check
  389. * the ranges of the PHB though, not the bus itself as the rules
  390. * for forwarding legacy cycles down bridges are not our problem
  391. * here. So if the host bridge supports it, we do it.
  392. */
  393. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  394. offset += port;
  395. if (!(rp->flags & IORESOURCE_IO))
  396. return -ENXIO;
  397. if (offset < rp->start || (offset + size) > rp->end)
  398. return -ENXIO;
  399. addr = hose->io_base_virt + port;
  400. switch (size) {
  401. case 1:
  402. *((u8 *)val) = in_8(addr);
  403. return 1;
  404. case 2:
  405. if (port & 1)
  406. return -EINVAL;
  407. *((u16 *)val) = in_le16(addr);
  408. return 2;
  409. case 4:
  410. if (port & 3)
  411. return -EINVAL;
  412. *((u32 *)val) = in_le32(addr);
  413. return 4;
  414. }
  415. return -EINVAL;
  416. }
  417. /* This provides legacy IO write access on a bus */
  418. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  419. {
  420. unsigned long offset;
  421. struct pci_controller *hose = pci_bus_to_host(bus);
  422. struct resource *rp = &hose->io_resource;
  423. void __iomem *addr;
  424. /* Check if port can be supported by that bus. We only check
  425. * the ranges of the PHB though, not the bus itself as the rules
  426. * for forwarding legacy cycles down bridges are not our problem
  427. * here. So if the host bridge supports it, we do it.
  428. */
  429. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  430. offset += port;
  431. if (!(rp->flags & IORESOURCE_IO))
  432. return -ENXIO;
  433. if (offset < rp->start || (offset + size) > rp->end)
  434. return -ENXIO;
  435. addr = hose->io_base_virt + port;
  436. /* WARNING: The generic code is idiotic. It gets passed a pointer
  437. * to what can be a 1, 2 or 4 byte quantity and always reads that
  438. * as a u32, which means that we have to correct the location of
  439. * the data read within those 32 bits for size 1 and 2
  440. */
  441. switch (size) {
  442. case 1:
  443. out_8(addr, val >> 24);
  444. return 1;
  445. case 2:
  446. if (port & 1)
  447. return -EINVAL;
  448. out_le16(addr, val >> 16);
  449. return 2;
  450. case 4:
  451. if (port & 3)
  452. return -EINVAL;
  453. out_le32(addr, val);
  454. return 4;
  455. }
  456. return -EINVAL;
  457. }
  458. /* This provides legacy IO or memory mmap access on a bus */
  459. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  460. struct vm_area_struct *vma,
  461. enum pci_mmap_state mmap_state)
  462. {
  463. struct pci_controller *hose = pci_bus_to_host(bus);
  464. resource_size_t offset =
  465. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  466. resource_size_t size = vma->vm_end - vma->vm_start;
  467. struct resource *rp;
  468. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  469. pci_domain_nr(bus), bus->number,
  470. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  471. (unsigned long long)offset,
  472. (unsigned long long)(offset + size - 1));
  473. if (mmap_state == pci_mmap_mem) {
  474. /* Hack alert !
  475. *
  476. * Because X is lame and can fail starting if it gets an error
  477. * trying to mmap legacy_mem (instead of just moving on without
  478. * legacy memory access) we fake it here by giving it anonymous
  479. * memory, effectively behaving just like /dev/zero
  480. */
  481. if ((offset + size) > hose->isa_mem_size) {
  482. #ifdef CONFIG_MMU
  483. pr_debug("Process %s (pid:%d) mapped non-existing PCI",
  484. current->comm, current->pid);
  485. pr_debug("legacy memory for 0%04x:%02x\n",
  486. pci_domain_nr(bus), bus->number);
  487. #endif
  488. if (vma->vm_flags & VM_SHARED)
  489. return shmem_zero_setup(vma);
  490. return 0;
  491. }
  492. offset += hose->isa_mem_phys;
  493. } else {
  494. unsigned long io_offset = (unsigned long)hose->io_base_virt -
  495. _IO_BASE;
  496. unsigned long roffset = offset + io_offset;
  497. rp = &hose->io_resource;
  498. if (!(rp->flags & IORESOURCE_IO))
  499. return -ENXIO;
  500. if (roffset < rp->start || (roffset + size) > rp->end)
  501. return -ENXIO;
  502. offset += hose->io_base_phys;
  503. }
  504. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  505. vma->vm_pgoff = offset >> PAGE_SHIFT;
  506. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  507. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  508. vma->vm_end - vma->vm_start,
  509. vma->vm_page_prot);
  510. }
  511. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  512. const struct resource *rsrc,
  513. resource_size_t *start, resource_size_t *end)
  514. {
  515. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  516. resource_size_t offset = 0;
  517. if (hose == NULL)
  518. return;
  519. if (rsrc->flags & IORESOURCE_IO)
  520. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  521. /* We pass a fully fixed up address to userland for MMIO instead of
  522. * a BAR value because X is lame and expects to be able to use that
  523. * to pass to /dev/mem !
  524. *
  525. * That means that we'll have potentially 64 bits values where some
  526. * userland apps only expect 32 (like X itself since it thinks only
  527. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  528. * 32 bits CHRPs :-(
  529. *
  530. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  531. * has been fixed (and the fix spread enough), we can re-enable the
  532. * 2 lines below and pass down a BAR value to userland. In that case
  533. * we'll also have to re-enable the matching code in
  534. * __pci_mmap_make_offset().
  535. *
  536. * BenH.
  537. */
  538. #if 0
  539. else if (rsrc->flags & IORESOURCE_MEM)
  540. offset = hose->pci_mem_offset;
  541. #endif
  542. *start = rsrc->start - offset;
  543. *end = rsrc->end - offset;
  544. }
  545. /**
  546. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  547. * @hose: newly allocated pci_controller to be setup
  548. * @dev: device node of the host bridge
  549. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  550. *
  551. * This function will parse the "ranges" property of a PCI host bridge device
  552. * node and setup the resource mapping of a pci controller based on its
  553. * content.
  554. *
  555. * Life would be boring if it wasn't for a few issues that we have to deal
  556. * with here:
  557. *
  558. * - We can only cope with one IO space range and up to 3 Memory space
  559. * ranges. However, some machines (thanks Apple !) tend to split their
  560. * space into lots of small contiguous ranges. So we have to coalesce.
  561. *
  562. * - We can only cope with all memory ranges having the same offset
  563. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  564. * are setup for a large 1:1 mapping along with a small "window" which
  565. * maps PCI address 0 to some arbitrary high address of the CPU space in
  566. * order to give access to the ISA memory hole.
  567. * The way out of here that I've chosen for now is to always set the
  568. * offset based on the first resource found, then override it if we
  569. * have a different offset and the previous was set by an ISA hole.
  570. *
  571. * - Some busses have IO space not starting at 0, which causes trouble with
  572. * the way we do our IO resource renumbering. The code somewhat deals with
  573. * it for 64 bits but I would expect problems on 32 bits.
  574. *
  575. * - Some 32 bits platforms such as 4xx can have physical space larger than
  576. * 32 bits so we need to use 64 bits values for the parsing
  577. */
  578. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  579. struct device_node *dev, int primary)
  580. {
  581. int memno = 0, isa_hole = -1;
  582. unsigned long long isa_mb = 0;
  583. struct resource *res;
  584. struct of_pci_range range;
  585. struct of_pci_range_parser parser;
  586. pr_info("PCI host bridge %s %s ranges:\n",
  587. dev->full_name, primary ? "(primary)" : "");
  588. /* Check for ranges property */
  589. if (of_pci_range_parser_init(&parser, dev))
  590. return;
  591. pr_debug("Parsing ranges property...\n");
  592. for_each_of_pci_range(&parser, &range) {
  593. /* Read next ranges element */
  594. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx ",
  595. range.pci_space, range.pci_addr);
  596. pr_debug("cpu_addr:0x%016llx size:0x%016llx\n",
  597. range.cpu_addr, range.size);
  598. /* If we failed translation or got a zero-sized region
  599. * (some FW try to feed us with non sensical zero sized regions
  600. * such as power3 which look like some kind of attempt
  601. * at exposing the VGA memory hole)
  602. */
  603. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  604. continue;
  605. /* Act based on address space type */
  606. res = NULL;
  607. switch (range.flags & IORESOURCE_TYPE_BITS) {
  608. case IORESOURCE_IO:
  609. pr_info(" IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  610. range.cpu_addr, range.cpu_addr + range.size - 1,
  611. range.pci_addr);
  612. /* We support only one IO range */
  613. if (hose->pci_io_size) {
  614. pr_info(" \\--> Skipped (too many) !\n");
  615. continue;
  616. }
  617. /* On 32 bits, limit I/O space to 16MB */
  618. if (range.size > 0x01000000)
  619. range.size = 0x01000000;
  620. /* 32 bits needs to map IOs here */
  621. hose->io_base_virt = ioremap(range.cpu_addr,
  622. range.size);
  623. /* Expect trouble if pci_addr is not 0 */
  624. if (primary)
  625. isa_io_base =
  626. (unsigned long)hose->io_base_virt;
  627. /* pci_io_size and io_base_phys always represent IO
  628. * space starting at 0 so we factor in pci_addr
  629. */
  630. hose->pci_io_size = range.pci_addr + range.size;
  631. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  632. /* Build resource */
  633. res = &hose->io_resource;
  634. range.cpu_addr = range.pci_addr;
  635. break;
  636. case IORESOURCE_MEM:
  637. pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  638. range.cpu_addr, range.cpu_addr + range.size - 1,
  639. range.pci_addr,
  640. (range.pci_space & 0x40000000) ?
  641. "Prefetch" : "");
  642. /* We support only 3 memory ranges */
  643. if (memno >= 3) {
  644. pr_info(" \\--> Skipped (too many) !\n");
  645. continue;
  646. }
  647. /* Handles ISA memory hole space here */
  648. if (range.pci_addr == 0) {
  649. isa_mb = range.cpu_addr;
  650. isa_hole = memno;
  651. if (primary || isa_mem_base == 0)
  652. isa_mem_base = range.cpu_addr;
  653. hose->isa_mem_phys = range.cpu_addr;
  654. hose->isa_mem_size = range.size;
  655. }
  656. /* We get the PCI/Mem offset from the first range or
  657. * the, current one if the offset came from an ISA
  658. * hole. If they don't match, bugger.
  659. */
  660. if (memno == 0 ||
  661. (isa_hole >= 0 && range.pci_addr != 0 &&
  662. hose->pci_mem_offset == isa_mb))
  663. hose->pci_mem_offset = range.cpu_addr -
  664. range.pci_addr;
  665. else if (range.pci_addr != 0 &&
  666. hose->pci_mem_offset != range.cpu_addr -
  667. range.pci_addr) {
  668. pr_info(" \\--> Skipped (offset mismatch) !\n");
  669. continue;
  670. }
  671. /* Build resource */
  672. res = &hose->mem_resources[memno++];
  673. break;
  674. }
  675. if (res != NULL)
  676. of_pci_range_to_resource(&range, dev, res);
  677. }
  678. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  679. * the ISA hole offset, then we need to remove the ISA hole from
  680. * the resource list for that brige
  681. */
  682. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  683. unsigned int next = isa_hole + 1;
  684. pr_info(" Removing ISA hole at 0x%016llx\n", isa_mb);
  685. if (next < memno)
  686. memmove(&hose->mem_resources[isa_hole],
  687. &hose->mem_resources[next],
  688. sizeof(struct resource) * (memno - next));
  689. hose->mem_resources[--memno].flags = 0;
  690. }
  691. }
  692. /* Decide whether to display the domain number in /proc */
  693. int pci_proc_domain(struct pci_bus *bus)
  694. {
  695. return 0;
  696. }
  697. /* This header fixup will do the resource fixup for all devices as they are
  698. * probed, but not for bridge ranges
  699. */
  700. static void pcibios_fixup_resources(struct pci_dev *dev)
  701. {
  702. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  703. int i;
  704. if (!hose) {
  705. pr_err("No host bridge for PCI dev %s !\n",
  706. pci_name(dev));
  707. return;
  708. }
  709. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  710. struct resource *res = dev->resource + i;
  711. if (!res->flags)
  712. continue;
  713. if (res->start == 0) {
  714. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]",
  715. pci_name(dev), i,
  716. (unsigned long long)res->start,
  717. (unsigned long long)res->end,
  718. (unsigned int)res->flags);
  719. pr_debug("is unassigned\n");
  720. res->end -= res->start;
  721. res->start = 0;
  722. res->flags |= IORESOURCE_UNSET;
  723. continue;
  724. }
  725. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  726. pci_name(dev), i,
  727. (unsigned long long)res->start,
  728. (unsigned long long)res->end,
  729. (unsigned int)res->flags);
  730. }
  731. }
  732. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  733. /* This function tries to figure out if a bridge resource has been initialized
  734. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  735. * things go more smoothly when it gets it right. It should covers cases such
  736. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  737. */
  738. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  739. struct resource *res)
  740. {
  741. struct pci_controller *hose = pci_bus_to_host(bus);
  742. struct pci_dev *dev = bus->self;
  743. resource_size_t offset;
  744. u16 command;
  745. int i;
  746. /* Job is a bit different between memory and IO */
  747. if (res->flags & IORESOURCE_MEM) {
  748. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  749. * probably been initialized by somebody
  750. */
  751. if (res->start != hose->pci_mem_offset)
  752. return 0;
  753. /* The BAR is 0, let's check if memory decoding is enabled on
  754. * the bridge. If not, we consider it unassigned
  755. */
  756. pci_read_config_word(dev, PCI_COMMAND, &command);
  757. if ((command & PCI_COMMAND_MEMORY) == 0)
  758. return 1;
  759. /* Memory decoding is enabled and the BAR is 0. If any of
  760. * the bridge resources covers that starting address (0 then
  761. * it's good enough for us for memory
  762. */
  763. for (i = 0; i < 3; i++) {
  764. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  765. hose->mem_resources[i].start == hose->pci_mem_offset)
  766. return 0;
  767. }
  768. /* Well, it starts at 0 and we know it will collide so we may as
  769. * well consider it as unassigned. That covers the Apple case.
  770. */
  771. return 1;
  772. } else {
  773. /* If the BAR is non-0, then we consider it assigned */
  774. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  775. if (((res->start - offset) & 0xfffffffful) != 0)
  776. return 0;
  777. /* Here, we are a bit different than memory as typically IO
  778. * space starting at low addresses -is- valid. What we do
  779. * instead if that we consider as unassigned anything that
  780. * doesn't have IO enabled in the PCI command register,
  781. * and that's it.
  782. */
  783. pci_read_config_word(dev, PCI_COMMAND, &command);
  784. if (command & PCI_COMMAND_IO)
  785. return 0;
  786. /* It's starting at 0 and IO is disabled in the bridge, consider
  787. * it unassigned
  788. */
  789. return 1;
  790. }
  791. }
  792. /* Fixup resources of a PCI<->PCI bridge */
  793. static void pcibios_fixup_bridge(struct pci_bus *bus)
  794. {
  795. struct resource *res;
  796. int i;
  797. struct pci_dev *dev = bus->self;
  798. pci_bus_for_each_resource(bus, res, i) {
  799. if (!res)
  800. continue;
  801. if (!res->flags)
  802. continue;
  803. if (i >= 3 && bus->self->transparent)
  804. continue;
  805. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  806. pci_name(dev), i,
  807. (unsigned long long)res->start,
  808. (unsigned long long)res->end,
  809. (unsigned int)res->flags);
  810. /* Try to detect uninitialized P2P bridge resources,
  811. * and clear them out so they get re-assigned later
  812. */
  813. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  814. res->flags = 0;
  815. pr_debug("PCI:%s (unassigned)\n",
  816. pci_name(dev));
  817. } else {
  818. pr_debug("PCI:%s %016llx-%016llx\n",
  819. pci_name(dev),
  820. (unsigned long long)res->start,
  821. (unsigned long long)res->end);
  822. }
  823. }
  824. }
  825. void pcibios_setup_bus_self(struct pci_bus *bus)
  826. {
  827. /* Fix up the bus resources for P2P bridges */
  828. if (bus->self != NULL)
  829. pcibios_fixup_bridge(bus);
  830. }
  831. void pcibios_setup_bus_devices(struct pci_bus *bus)
  832. {
  833. struct pci_dev *dev;
  834. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  835. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  836. list_for_each_entry(dev, &bus->devices, bus_list) {
  837. /* Setup OF node pointer in archdata */
  838. dev->dev.of_node = pci_device_to_OF_node(dev);
  839. /* Fixup NUMA node as it may not be setup yet by the generic
  840. * code and is needed by the DMA init
  841. */
  842. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  843. /* Hook up default DMA ops */
  844. set_dma_ops(&dev->dev, pci_dma_ops);
  845. dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
  846. /* Read default IRQs and fixup if necessary */
  847. pci_read_irq_line(dev);
  848. }
  849. }
  850. void pcibios_fixup_bus(struct pci_bus *bus)
  851. {
  852. /* When called from the generic PCI probe, read PCI<->PCI bridge
  853. * bases. This is -not- called when generating the PCI tree from
  854. * the OF device-tree.
  855. */
  856. if (bus->self != NULL)
  857. pci_read_bridge_bases(bus);
  858. /* Now fixup the bus bus */
  859. pcibios_setup_bus_self(bus);
  860. /* Now fixup devices on that bus */
  861. pcibios_setup_bus_devices(bus);
  862. }
  863. EXPORT_SYMBOL(pcibios_fixup_bus);
  864. static int skip_isa_ioresource_align(struct pci_dev *dev)
  865. {
  866. return 0;
  867. }
  868. /*
  869. * We need to avoid collisions with `mirrored' VGA ports
  870. * and other strange ISA hardware, so we always want the
  871. * addresses to be allocated in the 0x000-0x0ff region
  872. * modulo 0x400.
  873. *
  874. * Why? Because some silly external IO cards only decode
  875. * the low 10 bits of the IO address. The 0x00-0xff region
  876. * is reserved for motherboard devices that decode all 16
  877. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  878. * but we want to try to avoid allocating at 0x2900-0x2bff
  879. * which might have be mirrored at 0x0100-0x03ff..
  880. */
  881. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  882. resource_size_t size, resource_size_t align)
  883. {
  884. struct pci_dev *dev = data;
  885. resource_size_t start = res->start;
  886. if (res->flags & IORESOURCE_IO) {
  887. if (skip_isa_ioresource_align(dev))
  888. return start;
  889. if (start & 0x300)
  890. start = (start + 0x3ff) & ~0x3ff;
  891. }
  892. return start;
  893. }
  894. EXPORT_SYMBOL(pcibios_align_resource);
  895. /*
  896. * Reparent resource children of pr that conflict with res
  897. * under res, and make res replace those children.
  898. */
  899. static int __init reparent_resources(struct resource *parent,
  900. struct resource *res)
  901. {
  902. struct resource *p, **pp;
  903. struct resource **firstpp = NULL;
  904. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  905. if (p->end < res->start)
  906. continue;
  907. if (res->end < p->start)
  908. break;
  909. if (p->start < res->start || p->end > res->end)
  910. return -1; /* not completely contained */
  911. if (firstpp == NULL)
  912. firstpp = pp;
  913. }
  914. if (firstpp == NULL)
  915. return -1; /* didn't find any conflicting entries? */
  916. res->parent = parent;
  917. res->child = *firstpp;
  918. res->sibling = *pp;
  919. *firstpp = res;
  920. *pp = NULL;
  921. for (p = res->child; p != NULL; p = p->sibling) {
  922. p->parent = res;
  923. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  924. p->name,
  925. (unsigned long long)p->start,
  926. (unsigned long long)p->end, res->name);
  927. }
  928. return 0;
  929. }
  930. /*
  931. * Handle resources of PCI devices. If the world were perfect, we could
  932. * just allocate all the resource regions and do nothing more. It isn't.
  933. * On the other hand, we cannot just re-allocate all devices, as it would
  934. * require us to know lots of host bridge internals. So we attempt to
  935. * keep as much of the original configuration as possible, but tweak it
  936. * when it's found to be wrong.
  937. *
  938. * Known BIOS problems we have to work around:
  939. * - I/O or memory regions not configured
  940. * - regions configured, but not enabled in the command register
  941. * - bogus I/O addresses above 64K used
  942. * - expansion ROMs left enabled (this may sound harmless, but given
  943. * the fact the PCI specs explicitly allow address decoders to be
  944. * shared between expansion ROMs and other resource regions, it's
  945. * at least dangerous)
  946. *
  947. * Our solution:
  948. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  949. * This gives us fixed barriers on where we can allocate.
  950. * (2) Allocate resources for all enabled devices. If there is
  951. * a collision, just mark the resource as unallocated. Also
  952. * disable expansion ROMs during this step.
  953. * (3) Try to allocate resources for disabled devices. If the
  954. * resources were assigned correctly, everything goes well,
  955. * if they weren't, they won't disturb allocation of other
  956. * resources.
  957. * (4) Assign new addresses to resources which were either
  958. * not configured at all or misconfigured. If explicitly
  959. * requested by the user, configure expansion ROM address
  960. * as well.
  961. */
  962. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  963. {
  964. struct pci_bus *b;
  965. int i;
  966. struct resource *res, *pr;
  967. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  968. pci_domain_nr(bus), bus->number);
  969. pci_bus_for_each_resource(bus, res, i) {
  970. if (!res || !res->flags
  971. || res->start > res->end || res->parent)
  972. continue;
  973. if (bus->parent == NULL)
  974. pr = (res->flags & IORESOURCE_IO) ?
  975. &ioport_resource : &iomem_resource;
  976. else {
  977. /* Don't bother with non-root busses when
  978. * re-assigning all resources. We clear the
  979. * resource flags as if they were colliding
  980. * and as such ensure proper re-allocation
  981. * later.
  982. */
  983. pr = pci_find_parent_resource(bus->self, res);
  984. if (pr == res) {
  985. /* this happens when the generic PCI
  986. * code (wrongly) decides that this
  987. * bridge is transparent -- paulus
  988. */
  989. continue;
  990. }
  991. }
  992. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx ",
  993. bus->self ? pci_name(bus->self) : "PHB",
  994. bus->number, i,
  995. (unsigned long long)res->start,
  996. (unsigned long long)res->end);
  997. pr_debug("[0x%x], parent %p (%s)\n",
  998. (unsigned int)res->flags,
  999. pr, (pr && pr->name) ? pr->name : "nil");
  1000. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1001. if (request_resource(pr, res) == 0)
  1002. continue;
  1003. /*
  1004. * Must be a conflict with an existing entry.
  1005. * Move that entry (or entries) under the
  1006. * bridge resource and try again.
  1007. */
  1008. if (reparent_resources(pr, res) == 0)
  1009. continue;
  1010. }
  1011. pr_warn("PCI: Cannot allocate resource region ");
  1012. pr_cont("%d of PCI bridge %d, will remap\n", i, bus->number);
  1013. res->start = res->end = 0;
  1014. res->flags = 0;
  1015. }
  1016. list_for_each_entry(b, &bus->children, node)
  1017. pcibios_allocate_bus_resources(b);
  1018. }
  1019. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1020. {
  1021. struct resource *pr, *r = &dev->resource[idx];
  1022. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1023. pci_name(dev), idx,
  1024. (unsigned long long)r->start,
  1025. (unsigned long long)r->end,
  1026. (unsigned int)r->flags);
  1027. pr = pci_find_parent_resource(dev, r);
  1028. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1029. request_resource(pr, r) < 0) {
  1030. pr_warn("PCI: Cannot allocate resource region %d ", idx);
  1031. pr_cont("of device %s, will remap\n", pci_name(dev));
  1032. if (pr)
  1033. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1034. pr,
  1035. (unsigned long long)pr->start,
  1036. (unsigned long long)pr->end,
  1037. (unsigned int)pr->flags);
  1038. /* We'll assign a new address later */
  1039. r->flags |= IORESOURCE_UNSET;
  1040. r->end -= r->start;
  1041. r->start = 0;
  1042. }
  1043. }
  1044. static void __init pcibios_allocate_resources(int pass)
  1045. {
  1046. struct pci_dev *dev = NULL;
  1047. int idx, disabled;
  1048. u16 command;
  1049. struct resource *r;
  1050. for_each_pci_dev(dev) {
  1051. pci_read_config_word(dev, PCI_COMMAND, &command);
  1052. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1053. r = &dev->resource[idx];
  1054. if (r->parent) /* Already allocated */
  1055. continue;
  1056. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1057. continue; /* Not assigned at all */
  1058. /* We only allocate ROMs on pass 1 just in case they
  1059. * have been screwed up by firmware
  1060. */
  1061. if (idx == PCI_ROM_RESOURCE)
  1062. disabled = 1;
  1063. if (r->flags & IORESOURCE_IO)
  1064. disabled = !(command & PCI_COMMAND_IO);
  1065. else
  1066. disabled = !(command & PCI_COMMAND_MEMORY);
  1067. if (pass == disabled)
  1068. alloc_resource(dev, idx);
  1069. }
  1070. if (pass)
  1071. continue;
  1072. r = &dev->resource[PCI_ROM_RESOURCE];
  1073. if (r->flags) {
  1074. /* Turn the ROM off, leave the resource region,
  1075. * but keep it unregistered.
  1076. */
  1077. u32 reg;
  1078. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1079. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1080. pr_debug("PCI: Switching off ROM of %s\n",
  1081. pci_name(dev));
  1082. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1083. pci_write_config_dword(dev, dev->rom_base_reg,
  1084. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1085. }
  1086. }
  1087. }
  1088. }
  1089. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1090. {
  1091. struct pci_controller *hose = pci_bus_to_host(bus);
  1092. resource_size_t offset;
  1093. struct resource *res, *pres;
  1094. int i;
  1095. pr_debug("Reserving legacy ranges for domain %04x\n",
  1096. pci_domain_nr(bus));
  1097. /* Check for IO */
  1098. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1099. goto no_io;
  1100. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1101. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1102. BUG_ON(res == NULL);
  1103. res->name = "Legacy IO";
  1104. res->flags = IORESOURCE_IO;
  1105. res->start = offset;
  1106. res->end = (offset + 0xfff) & 0xfffffffful;
  1107. pr_debug("Candidate legacy IO: %pR\n", res);
  1108. if (request_resource(&hose->io_resource, res)) {
  1109. pr_debug("PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1110. pci_domain_nr(bus), bus->number, res);
  1111. kfree(res);
  1112. }
  1113. no_io:
  1114. /* Check for memory */
  1115. offset = hose->pci_mem_offset;
  1116. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1117. for (i = 0; i < 3; i++) {
  1118. pres = &hose->mem_resources[i];
  1119. if (!(pres->flags & IORESOURCE_MEM))
  1120. continue;
  1121. pr_debug("hose mem res: %pR\n", pres);
  1122. if ((pres->start - offset) <= 0xa0000 &&
  1123. (pres->end - offset) >= 0xbffff)
  1124. break;
  1125. }
  1126. if (i >= 3)
  1127. return;
  1128. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1129. BUG_ON(res == NULL);
  1130. res->name = "Legacy VGA memory";
  1131. res->flags = IORESOURCE_MEM;
  1132. res->start = 0xa0000 + offset;
  1133. res->end = 0xbffff + offset;
  1134. pr_debug("Candidate VGA memory: %pR\n", res);
  1135. if (request_resource(pres, res)) {
  1136. pr_debug("PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1137. pci_domain_nr(bus), bus->number, res);
  1138. kfree(res);
  1139. }
  1140. }
  1141. void __init pcibios_resource_survey(void)
  1142. {
  1143. struct pci_bus *b;
  1144. /* Allocate and assign resources. If we re-assign everything, then
  1145. * we skip the allocate phase
  1146. */
  1147. list_for_each_entry(b, &pci_root_buses, node)
  1148. pcibios_allocate_bus_resources(b);
  1149. pcibios_allocate_resources(0);
  1150. pcibios_allocate_resources(1);
  1151. /* Before we start assigning unassigned resource, we try to reserve
  1152. * the low IO area and the VGA memory area if they intersect the
  1153. * bus available resources to avoid allocating things on top of them
  1154. */
  1155. list_for_each_entry(b, &pci_root_buses, node)
  1156. pcibios_reserve_legacy_regions(b);
  1157. /* Now proceed to assigning things that were left unassigned */
  1158. pr_debug("PCI: Assigning unassigned resources...\n");
  1159. pci_assign_unassigned_resources();
  1160. }
  1161. /* This is used by the PCI hotplug driver to allocate resource
  1162. * of newly plugged busses. We can try to consolidate with the
  1163. * rest of the code later, for now, keep it as-is as our main
  1164. * resource allocation function doesn't deal with sub-trees yet.
  1165. */
  1166. void pcibios_claim_one_bus(struct pci_bus *bus)
  1167. {
  1168. struct pci_dev *dev;
  1169. struct pci_bus *child_bus;
  1170. list_for_each_entry(dev, &bus->devices, bus_list) {
  1171. int i;
  1172. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1173. struct resource *r = &dev->resource[i];
  1174. if (r->parent || !r->start || !r->flags)
  1175. continue;
  1176. pr_debug("PCI: Claiming %s: ", pci_name(dev));
  1177. pr_debug("Resource %d: %016llx..%016llx [%x]\n",
  1178. i, (unsigned long long)r->start,
  1179. (unsigned long long)r->end,
  1180. (unsigned int)r->flags);
  1181. pci_claim_resource(dev, i);
  1182. }
  1183. }
  1184. list_for_each_entry(child_bus, &bus->children, node)
  1185. pcibios_claim_one_bus(child_bus);
  1186. }
  1187. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1188. /* pcibios_finish_adding_to_bus
  1189. *
  1190. * This is to be called by the hotplug code after devices have been
  1191. * added to a bus, this include calling it for a PHB that is just
  1192. * being added
  1193. */
  1194. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1195. {
  1196. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1197. pci_domain_nr(bus), bus->number);
  1198. /* Allocate bus and devices resources */
  1199. pcibios_allocate_bus_resources(bus);
  1200. pcibios_claim_one_bus(bus);
  1201. /* Add new devices to global lists. Register in proc, sysfs. */
  1202. pci_bus_add_devices(bus);
  1203. /* Fixup EEH */
  1204. /* eeh_add_device_tree_late(bus); */
  1205. }
  1206. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1207. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1208. {
  1209. return pci_enable_resources(dev, mask);
  1210. }
  1211. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1212. struct list_head *resources)
  1213. {
  1214. unsigned long io_offset;
  1215. struct resource *res;
  1216. int i;
  1217. /* Hookup PHB IO resource */
  1218. res = &hose->io_resource;
  1219. /* Fixup IO space offset */
  1220. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1221. res->start = (res->start + io_offset) & 0xffffffffu;
  1222. res->end = (res->end + io_offset) & 0xffffffffu;
  1223. if (!res->flags) {
  1224. pr_warn("PCI: I/O resource not set for host ");
  1225. pr_cont("bridge %s (domain %d)\n",
  1226. hose->dn->full_name, hose->global_number);
  1227. /* Workaround for lack of IO resource only on 32-bit */
  1228. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1229. res->end = res->start + IO_SPACE_LIMIT;
  1230. res->flags = IORESOURCE_IO;
  1231. }
  1232. pci_add_resource_offset(resources, res,
  1233. (__force resource_size_t)(hose->io_base_virt - _IO_BASE));
  1234. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1235. (unsigned long long)res->start,
  1236. (unsigned long long)res->end,
  1237. (unsigned long)res->flags);
  1238. /* Hookup PHB Memory resources */
  1239. for (i = 0; i < 3; ++i) {
  1240. res = &hose->mem_resources[i];
  1241. if (!res->flags) {
  1242. if (i > 0)
  1243. continue;
  1244. pr_err("PCI: Memory resource 0 not set for ");
  1245. pr_cont("host bridge %s (domain %d)\n",
  1246. hose->dn->full_name, hose->global_number);
  1247. /* Workaround for lack of MEM resource only on 32-bit */
  1248. res->start = hose->pci_mem_offset;
  1249. res->end = (resource_size_t)-1LL;
  1250. res->flags = IORESOURCE_MEM;
  1251. }
  1252. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1253. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1254. i, (unsigned long long)res->start,
  1255. (unsigned long long)res->end,
  1256. (unsigned long)res->flags);
  1257. }
  1258. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1259. (unsigned long long)hose->pci_mem_offset);
  1260. pr_debug("PCI: PHB IO offset = %08lx\n",
  1261. (unsigned long)hose->io_base_virt - _IO_BASE);
  1262. }
  1263. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1264. {
  1265. struct pci_controller *hose = bus->sysdata;
  1266. return of_node_get(hose->dn);
  1267. }
  1268. static void pcibios_scan_phb(struct pci_controller *hose)
  1269. {
  1270. LIST_HEAD(resources);
  1271. struct pci_bus *bus;
  1272. struct device_node *node = hose->dn;
  1273. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1274. pcibios_setup_phb_resources(hose, &resources);
  1275. bus = pci_scan_root_bus(hose->parent, hose->first_busno,
  1276. hose->ops, hose, &resources);
  1277. if (bus == NULL) {
  1278. pr_err("Failed to create bus for PCI domain %04x\n",
  1279. hose->global_number);
  1280. pci_free_resource_list(&resources);
  1281. return;
  1282. }
  1283. bus->busn_res.start = hose->first_busno;
  1284. hose->bus = bus;
  1285. hose->last_busno = bus->busn_res.end;
  1286. }
  1287. static int __init pcibios_init(void)
  1288. {
  1289. struct pci_controller *hose, *tmp;
  1290. int next_busno = 0;
  1291. pr_info("PCI: Probing PCI hardware\n");
  1292. /* Scan all of the recorded PCI controllers. */
  1293. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1294. hose->last_busno = 0xff;
  1295. pcibios_scan_phb(hose);
  1296. if (next_busno <= hose->last_busno)
  1297. next_busno = hose->last_busno + 1;
  1298. }
  1299. pci_bus_count = next_busno;
  1300. /* Call common code to handle resource allocation */
  1301. pcibios_resource_survey();
  1302. return 0;
  1303. }
  1304. subsys_initcall(pcibios_init);
  1305. static struct pci_controller *pci_bus_to_hose(int bus)
  1306. {
  1307. struct pci_controller *hose, *tmp;
  1308. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1309. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1310. return hose;
  1311. return NULL;
  1312. }
  1313. /* Provide information on locations of various I/O regions in physical
  1314. * memory. Do this on a per-card basis so that we choose the right
  1315. * root bridge.
  1316. * Note that the returned IO or memory base is a physical address
  1317. */
  1318. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1319. {
  1320. struct pci_controller *hose;
  1321. long result = -EOPNOTSUPP;
  1322. hose = pci_bus_to_hose(bus);
  1323. if (!hose)
  1324. return -ENODEV;
  1325. switch (which) {
  1326. case IOBASE_BRIDGE_NUMBER:
  1327. return (long)hose->first_busno;
  1328. case IOBASE_MEMORY:
  1329. return (long)hose->pci_mem_offset;
  1330. case IOBASE_IO:
  1331. return (long)hose->io_base_phys;
  1332. case IOBASE_ISA_IO:
  1333. return (long)isa_io_base;
  1334. case IOBASE_ISA_MEM:
  1335. return (long)isa_mem_base;
  1336. }
  1337. return result;
  1338. }
  1339. /*
  1340. * Null PCI config access functions, for the case when we can't
  1341. * find a hose.
  1342. */
  1343. #define NULL_PCI_OP(rw, size, type) \
  1344. static int \
  1345. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1346. { \
  1347. return PCIBIOS_DEVICE_NOT_FOUND; \
  1348. }
  1349. static int
  1350. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1351. int len, u32 *val)
  1352. {
  1353. return PCIBIOS_DEVICE_NOT_FOUND;
  1354. }
  1355. static int
  1356. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1357. int len, u32 val)
  1358. {
  1359. return PCIBIOS_DEVICE_NOT_FOUND;
  1360. }
  1361. static struct pci_ops null_pci_ops = {
  1362. .read = null_read_config,
  1363. .write = null_write_config,
  1364. };
  1365. /*
  1366. * These functions are used early on before PCI scanning is done
  1367. * and all of the pci_dev and pci_bus structures have been created.
  1368. */
  1369. static struct pci_bus *
  1370. fake_pci_bus(struct pci_controller *hose, int busnr)
  1371. {
  1372. static struct pci_bus bus;
  1373. if (!hose)
  1374. pr_err("Can't find hose for PCI bus %d!\n", busnr);
  1375. bus.number = busnr;
  1376. bus.sysdata = hose;
  1377. bus.ops = hose ? hose->ops : &null_pci_ops;
  1378. return &bus;
  1379. }
  1380. #define EARLY_PCI_OP(rw, size, type) \
  1381. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1382. int devfn, int offset, type value) \
  1383. { \
  1384. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1385. devfn, offset, value); \
  1386. }
  1387. EARLY_PCI_OP(read, byte, u8 *)
  1388. EARLY_PCI_OP(read, word, u16 *)
  1389. EARLY_PCI_OP(read, dword, u32 *)
  1390. EARLY_PCI_OP(write, byte, u8)
  1391. EARLY_PCI_OP(write, word, u16)
  1392. EARLY_PCI_OP(write, dword, u32)
  1393. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1394. int cap)
  1395. {
  1396. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1397. }