spi-bcm63xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the
  19. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/completion.h>
  31. #include <linux/err.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/pm_runtime.h>
  34. #include <bcm63xx_dev_spi.h>
  35. #define PFX KBUILD_MODNAME
  36. #define BCM63XX_SPI_MAX_PREPEND 15
  37. struct bcm63xx_spi {
  38. struct completion done;
  39. void __iomem *regs;
  40. int irq;
  41. /* Platform data */
  42. u32 speed_hz;
  43. unsigned fifo_size;
  44. unsigned int msg_type_shift;
  45. unsigned int msg_ctl_width;
  46. /* data iomem */
  47. u8 __iomem *tx_io;
  48. const u8 __iomem *rx_io;
  49. struct clk *clk;
  50. struct platform_device *pdev;
  51. };
  52. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  53. unsigned int offset)
  54. {
  55. return bcm_readb(bs->regs + bcm63xx_spireg(offset));
  56. }
  57. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  58. unsigned int offset)
  59. {
  60. return bcm_readw(bs->regs + bcm63xx_spireg(offset));
  61. }
  62. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  63. u8 value, unsigned int offset)
  64. {
  65. bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
  66. }
  67. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  68. u16 value, unsigned int offset)
  69. {
  70. bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
  71. }
  72. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  73. { 20000000, SPI_CLK_20MHZ },
  74. { 12500000, SPI_CLK_12_50MHZ },
  75. { 6250000, SPI_CLK_6_250MHZ },
  76. { 3125000, SPI_CLK_3_125MHZ },
  77. { 1563000, SPI_CLK_1_563MHZ },
  78. { 781000, SPI_CLK_0_781MHZ },
  79. { 391000, SPI_CLK_0_391MHZ }
  80. };
  81. static int bcm63xx_spi_check_transfer(struct spi_device *spi,
  82. struct spi_transfer *t)
  83. {
  84. u8 bits_per_word;
  85. bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
  86. if (bits_per_word != 8) {
  87. dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
  88. __func__, bits_per_word);
  89. return -EINVAL;
  90. }
  91. if (spi->chip_select > spi->master->num_chipselect) {
  92. dev_err(&spi->dev, "%s, unsupported slave %d\n",
  93. __func__, spi->chip_select);
  94. return -EINVAL;
  95. }
  96. return 0;
  97. }
  98. static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
  99. struct spi_transfer *t)
  100. {
  101. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  102. u32 hz;
  103. u8 clk_cfg, reg;
  104. int i;
  105. hz = (t) ? t->speed_hz : spi->max_speed_hz;
  106. /* Find the closest clock configuration */
  107. for (i = 0; i < SPI_CLK_MASK; i++) {
  108. if (hz >= bcm63xx_spi_freq_table[i][0]) {
  109. clk_cfg = bcm63xx_spi_freq_table[i][1];
  110. break;
  111. }
  112. }
  113. /* No matching configuration found, default to lowest */
  114. if (i == SPI_CLK_MASK)
  115. clk_cfg = SPI_CLK_0_391MHZ;
  116. /* clear existing clock configuration bits of the register */
  117. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  118. reg &= ~SPI_CLK_MASK;
  119. reg |= clk_cfg;
  120. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  121. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  122. clk_cfg, hz);
  123. }
  124. /* the spi->mode bits understood by this driver: */
  125. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  126. static int bcm63xx_spi_setup(struct spi_device *spi)
  127. {
  128. if (!spi->bits_per_word)
  129. spi->bits_per_word = 8;
  130. return 0;
  131. }
  132. static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
  133. unsigned int num_transfers)
  134. {
  135. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  136. u16 msg_ctl;
  137. u16 cmd;
  138. u8 rx_tail;
  139. unsigned int i, timeout = 0, prepend_len = 0, len = 0;
  140. struct spi_transfer *t = first;
  141. bool do_rx = false;
  142. bool do_tx = false;
  143. /* Disable the CMD_DONE interrupt */
  144. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  145. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  146. t->tx_buf, t->rx_buf, t->len);
  147. if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
  148. prepend_len = t->len;
  149. /* prepare the buffer */
  150. for (i = 0; i < num_transfers; i++) {
  151. if (t->tx_buf) {
  152. do_tx = true;
  153. memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
  154. /* don't prepend more than one tx */
  155. if (t != first)
  156. prepend_len = 0;
  157. }
  158. if (t->rx_buf) {
  159. do_rx = true;
  160. /* prepend is half-duplex write only */
  161. if (t == first)
  162. prepend_len = 0;
  163. }
  164. len += t->len;
  165. t = list_entry(t->transfer_list.next, struct spi_transfer,
  166. transfer_list);
  167. }
  168. len -= prepend_len;
  169. init_completion(&bs->done);
  170. /* Fill in the Message control register */
  171. msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
  172. if (do_rx && do_tx && prepend_len == 0)
  173. msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
  174. else if (do_rx)
  175. msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
  176. else if (do_tx)
  177. msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
  178. switch (bs->msg_ctl_width) {
  179. case 8:
  180. bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
  181. break;
  182. case 16:
  183. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  184. break;
  185. }
  186. /* Issue the transfer */
  187. cmd = SPI_CMD_START_IMMEDIATE;
  188. cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  189. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  190. bcm_spi_writew(bs, cmd, SPI_CMD);
  191. /* Enable the CMD_DONE interrupt */
  192. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  193. timeout = wait_for_completion_timeout(&bs->done, HZ);
  194. if (!timeout)
  195. return -ETIMEDOUT;
  196. /* read out all data */
  197. rx_tail = bcm_spi_readb(bs, SPI_RX_TAIL);
  198. if (do_rx && rx_tail != len)
  199. return -EIO;
  200. if (!rx_tail)
  201. return 0;
  202. len = 0;
  203. t = first;
  204. /* Read out all the data */
  205. for (i = 0; i < num_transfers; i++) {
  206. if (t->rx_buf)
  207. memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
  208. if (t != first || prepend_len == 0)
  209. len += t->len;
  210. t = list_entry(t->transfer_list.next, struct spi_transfer,
  211. transfer_list);
  212. }
  213. return 0;
  214. }
  215. static int bcm63xx_spi_prepare_transfer(struct spi_master *master)
  216. {
  217. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  218. pm_runtime_get_sync(&bs->pdev->dev);
  219. return 0;
  220. }
  221. static int bcm63xx_spi_unprepare_transfer(struct spi_master *master)
  222. {
  223. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  224. pm_runtime_put(&bs->pdev->dev);
  225. return 0;
  226. }
  227. static int bcm63xx_spi_transfer_one(struct spi_master *master,
  228. struct spi_message *m)
  229. {
  230. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  231. struct spi_transfer *t, *first = NULL;
  232. struct spi_device *spi = m->spi;
  233. int status = 0;
  234. unsigned int n_transfers = 0, total_len = 0;
  235. bool can_use_prepend = false;
  236. /*
  237. * This SPI controller does not support keeping CS active after a
  238. * transfer.
  239. * Work around this by merging as many transfers we can into one big
  240. * full-duplex transfers.
  241. */
  242. list_for_each_entry(t, &m->transfers, transfer_list) {
  243. status = bcm63xx_spi_check_transfer(spi, t);
  244. if (status < 0)
  245. goto exit;
  246. if (!first)
  247. first = t;
  248. n_transfers++;
  249. total_len += t->len;
  250. if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
  251. first->len <= BCM63XX_SPI_MAX_PREPEND)
  252. can_use_prepend = true;
  253. else if (can_use_prepend && t->tx_buf)
  254. can_use_prepend = false;
  255. /* we can only transfer one fifo worth of data */
  256. if ((can_use_prepend &&
  257. total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
  258. (!can_use_prepend && total_len > bs->fifo_size)) {
  259. dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
  260. total_len, bs->fifo_size);
  261. status = -EINVAL;
  262. goto exit;
  263. }
  264. /* all combined transfers have to have the same speed */
  265. if (t->speed_hz != first->speed_hz) {
  266. dev_err(&spi->dev, "unable to change speed between transfers\n");
  267. status = -EINVAL;
  268. goto exit;
  269. }
  270. /* CS will be deasserted directly after transfer */
  271. if (t->delay_usecs) {
  272. dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
  273. status = -EINVAL;
  274. goto exit;
  275. }
  276. if (t->cs_change ||
  277. list_is_last(&t->transfer_list, &m->transfers)) {
  278. /* configure adapter for a new transfer */
  279. bcm63xx_spi_setup_transfer(spi, first);
  280. /* send the data */
  281. status = bcm63xx_txrx_bufs(spi, first, n_transfers);
  282. if (status)
  283. goto exit;
  284. m->actual_length += total_len;
  285. first = NULL;
  286. n_transfers = 0;
  287. total_len = 0;
  288. can_use_prepend = false;
  289. }
  290. }
  291. exit:
  292. m->status = status;
  293. spi_finalize_current_message(master);
  294. return 0;
  295. }
  296. /* This driver supports single master mode only. Hence
  297. * CMD_DONE is the only interrupt we care about
  298. */
  299. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  300. {
  301. struct spi_master *master = (struct spi_master *)dev_id;
  302. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  303. u8 intr;
  304. /* Read interupts and clear them immediately */
  305. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  306. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  307. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  308. /* A transfer completed */
  309. if (intr & SPI_INTR_CMD_DONE)
  310. complete(&bs->done);
  311. return IRQ_HANDLED;
  312. }
  313. static int bcm63xx_spi_probe(struct platform_device *pdev)
  314. {
  315. struct resource *r;
  316. struct device *dev = &pdev->dev;
  317. struct bcm63xx_spi_pdata *pdata = pdev->dev.platform_data;
  318. int irq;
  319. struct spi_master *master;
  320. struct clk *clk;
  321. struct bcm63xx_spi *bs;
  322. int ret;
  323. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  324. if (!r) {
  325. dev_err(dev, "no iomem\n");
  326. ret = -ENXIO;
  327. goto out;
  328. }
  329. irq = platform_get_irq(pdev, 0);
  330. if (irq < 0) {
  331. dev_err(dev, "no irq\n");
  332. ret = -ENXIO;
  333. goto out;
  334. }
  335. clk = clk_get(dev, "spi");
  336. if (IS_ERR(clk)) {
  337. dev_err(dev, "no clock for device\n");
  338. ret = PTR_ERR(clk);
  339. goto out;
  340. }
  341. master = spi_alloc_master(dev, sizeof(*bs));
  342. if (!master) {
  343. dev_err(dev, "out of memory\n");
  344. ret = -ENOMEM;
  345. goto out_clk;
  346. }
  347. bs = spi_master_get_devdata(master);
  348. platform_set_drvdata(pdev, master);
  349. bs->pdev = pdev;
  350. if (!devm_request_mem_region(&pdev->dev, r->start,
  351. resource_size(r), PFX)) {
  352. dev_err(dev, "iomem request failed\n");
  353. ret = -ENXIO;
  354. goto out_err;
  355. }
  356. bs->regs = devm_ioremap_nocache(&pdev->dev, r->start,
  357. resource_size(r));
  358. if (!bs->regs) {
  359. dev_err(dev, "unable to ioremap regs\n");
  360. ret = -ENOMEM;
  361. goto out_err;
  362. }
  363. bs->irq = irq;
  364. bs->clk = clk;
  365. bs->fifo_size = pdata->fifo_size;
  366. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  367. pdev->name, master);
  368. if (ret) {
  369. dev_err(dev, "unable to request irq\n");
  370. goto out_err;
  371. }
  372. master->bus_num = pdata->bus_num;
  373. master->num_chipselect = pdata->num_chipselect;
  374. master->setup = bcm63xx_spi_setup;
  375. master->prepare_transfer_hardware = bcm63xx_spi_prepare_transfer;
  376. master->unprepare_transfer_hardware = bcm63xx_spi_unprepare_transfer;
  377. master->transfer_one_message = bcm63xx_spi_transfer_one;
  378. master->mode_bits = MODEBITS;
  379. bs->speed_hz = pdata->speed_hz;
  380. bs->msg_type_shift = pdata->msg_type_shift;
  381. bs->msg_ctl_width = pdata->msg_ctl_width;
  382. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  383. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  384. switch (bs->msg_ctl_width) {
  385. case 8:
  386. case 16:
  387. break;
  388. default:
  389. dev_err(dev, "unsupported MSG_CTL width: %d\n",
  390. bs->msg_ctl_width);
  391. goto out_err;
  392. }
  393. /* Initialize hardware */
  394. clk_prepare_enable(bs->clk);
  395. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  396. /* register and we are done */
  397. ret = spi_register_master(master);
  398. if (ret) {
  399. dev_err(dev, "spi register failed\n");
  400. goto out_clk_disable;
  401. }
  402. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
  403. r->start, irq, bs->fifo_size);
  404. return 0;
  405. out_clk_disable:
  406. clk_disable_unprepare(clk);
  407. out_err:
  408. platform_set_drvdata(pdev, NULL);
  409. spi_master_put(master);
  410. out_clk:
  411. clk_put(clk);
  412. out:
  413. return ret;
  414. }
  415. static int bcm63xx_spi_remove(struct platform_device *pdev)
  416. {
  417. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  418. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  419. spi_unregister_master(master);
  420. /* reset spi block */
  421. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  422. /* HW shutdown */
  423. clk_disable_unprepare(bs->clk);
  424. clk_put(bs->clk);
  425. platform_set_drvdata(pdev, 0);
  426. spi_master_put(master);
  427. return 0;
  428. }
  429. #ifdef CONFIG_PM
  430. static int bcm63xx_spi_suspend(struct device *dev)
  431. {
  432. struct spi_master *master =
  433. platform_get_drvdata(to_platform_device(dev));
  434. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  435. spi_master_suspend(master);
  436. clk_disable_unprepare(bs->clk);
  437. return 0;
  438. }
  439. static int bcm63xx_spi_resume(struct device *dev)
  440. {
  441. struct spi_master *master =
  442. platform_get_drvdata(to_platform_device(dev));
  443. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  444. clk_prepare_enable(bs->clk);
  445. spi_master_resume(master);
  446. return 0;
  447. }
  448. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  449. .suspend = bcm63xx_spi_suspend,
  450. .resume = bcm63xx_spi_resume,
  451. };
  452. #define BCM63XX_SPI_PM_OPS (&bcm63xx_spi_pm_ops)
  453. #else
  454. #define BCM63XX_SPI_PM_OPS NULL
  455. #endif
  456. static struct platform_driver bcm63xx_spi_driver = {
  457. .driver = {
  458. .name = "bcm63xx-spi",
  459. .owner = THIS_MODULE,
  460. .pm = BCM63XX_SPI_PM_OPS,
  461. },
  462. .probe = bcm63xx_spi_probe,
  463. .remove = bcm63xx_spi_remove,
  464. };
  465. module_platform_driver(bcm63xx_spi_driver);
  466. MODULE_ALIAS("platform:bcm63xx_spi");
  467. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  468. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  469. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  470. MODULE_LICENSE("GPL");