phy_n.c 162 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "radio_2057.h"
  28. #include "main.h"
  29. struct nphy_txgains {
  30. u16 txgm[2];
  31. u16 pga[2];
  32. u16 pad[2];
  33. u16 ipa[2];
  34. };
  35. struct nphy_iqcal_params {
  36. u16 txgm;
  37. u16 pga;
  38. u16 pad;
  39. u16 ipa;
  40. u16 cal_gain;
  41. u16 ncorr[5];
  42. };
  43. struct nphy_iq_est {
  44. s32 iq0_prod;
  45. u32 i0_pwr;
  46. u32 q0_pwr;
  47. s32 iq1_prod;
  48. u32 i1_pwr;
  49. u32 q1_pwr;
  50. };
  51. enum b43_nphy_rf_sequence {
  52. B43_RFSEQ_RX2TX,
  53. B43_RFSEQ_TX2RX,
  54. B43_RFSEQ_RESET2RX,
  55. B43_RFSEQ_UPDATE_GAINH,
  56. B43_RFSEQ_UPDATE_GAINL,
  57. B43_RFSEQ_UPDATE_GAINU,
  58. };
  59. enum n_intc_override {
  60. N_INTC_OVERRIDE_OFF = 0,
  61. N_INTC_OVERRIDE_TRSW = 1,
  62. N_INTC_OVERRIDE_PA = 2,
  63. N_INTC_OVERRIDE_EXT_LNA_PU = 3,
  64. N_INTC_OVERRIDE_EXT_LNA_GAIN = 4,
  65. };
  66. enum n_rssi_type {
  67. N_RSSI_W1 = 0,
  68. N_RSSI_W2,
  69. N_RSSI_NB,
  70. N_RSSI_IQ,
  71. N_RSSI_TSSI_2G,
  72. N_RSSI_TSSI_5G,
  73. N_RSSI_TBD,
  74. };
  75. enum n_rail_type {
  76. N_RAIL_I = 0,
  77. N_RAIL_Q = 1,
  78. };
  79. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  80. {
  81. enum ieee80211_band band = b43_current_band(dev->wl);
  82. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  83. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  84. }
  85. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreGetState */
  86. static u8 b43_nphy_get_rx_core_state(struct b43_wldev *dev)
  87. {
  88. return (b43_phy_read(dev, B43_NPHY_RFSEQCA) & B43_NPHY_RFSEQCA_RXEN) >>
  89. B43_NPHY_RFSEQCA_RXEN_SHIFT;
  90. }
  91. /**************************************************
  92. * RF (just without b43_nphy_rf_ctl_intc_override)
  93. **************************************************/
  94. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  95. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  96. enum b43_nphy_rf_sequence seq)
  97. {
  98. static const u16 trigger[] = {
  99. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  100. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  101. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  102. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  103. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  104. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  105. };
  106. int i;
  107. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  108. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  109. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  110. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  111. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  112. for (i = 0; i < 200; i++) {
  113. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  114. goto ok;
  115. msleep(1);
  116. }
  117. b43err(dev->wl, "RF sequence status timeout\n");
  118. ok:
  119. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  120. }
  121. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverrideRev7 */
  122. static void b43_nphy_rf_ctl_override_rev7(struct b43_wldev *dev, u16 field,
  123. u16 value, u8 core, bool off,
  124. u8 override)
  125. {
  126. const struct nphy_rf_control_override_rev7 *e;
  127. u16 en_addrs[3][2] = {
  128. { 0x0E7, 0x0EC }, { 0x342, 0x343 }, { 0x346, 0x347 }
  129. };
  130. u16 en_addr;
  131. u16 en_mask = field;
  132. u16 val_addr;
  133. u8 i;
  134. /* Remember: we can get NULL! */
  135. e = b43_nphy_get_rf_ctl_over_rev7(dev, field, override);
  136. for (i = 0; i < 2; i++) {
  137. if (override >= ARRAY_SIZE(en_addrs)) {
  138. b43err(dev->wl, "Invalid override value %d\n", override);
  139. return;
  140. }
  141. en_addr = en_addrs[override][i];
  142. if (e)
  143. val_addr = (i == 0) ? e->val_addr_core0 : e->val_addr_core1;
  144. if (off) {
  145. b43_phy_mask(dev, en_addr, ~en_mask);
  146. if (e) /* Do it safer, better than wl */
  147. b43_phy_mask(dev, val_addr, ~e->val_mask);
  148. } else {
  149. if (!core || (core & (1 << i))) {
  150. b43_phy_set(dev, en_addr, en_mask);
  151. if (e)
  152. b43_phy_maskset(dev, val_addr, ~e->val_mask, (value << e->val_shift));
  153. }
  154. }
  155. }
  156. }
  157. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  158. static void b43_nphy_rf_ctl_override(struct b43_wldev *dev, u16 field,
  159. u16 value, u8 core, bool off)
  160. {
  161. int i;
  162. u8 index = fls(field);
  163. u8 addr, en_addr, val_addr;
  164. /* we expect only one bit set */
  165. B43_WARN_ON(field & (~(1 << (index - 1))));
  166. if (dev->phy.rev >= 3) {
  167. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  168. for (i = 0; i < 2; i++) {
  169. if (index == 0 || index == 16) {
  170. b43err(dev->wl,
  171. "Unsupported RF Ctrl Override call\n");
  172. return;
  173. }
  174. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  175. en_addr = B43_PHY_N((i == 0) ?
  176. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  177. val_addr = B43_PHY_N((i == 0) ?
  178. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  179. if (off) {
  180. b43_phy_mask(dev, en_addr, ~(field));
  181. b43_phy_mask(dev, val_addr,
  182. ~(rf_ctrl->val_mask));
  183. } else {
  184. if (core == 0 || ((1 << i) & core)) {
  185. b43_phy_set(dev, en_addr, field);
  186. b43_phy_maskset(dev, val_addr,
  187. ~(rf_ctrl->val_mask),
  188. (value << rf_ctrl->val_shift));
  189. }
  190. }
  191. }
  192. } else {
  193. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  194. if (off) {
  195. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  196. value = 0;
  197. } else {
  198. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  199. }
  200. for (i = 0; i < 2; i++) {
  201. if (index <= 1 || index == 16) {
  202. b43err(dev->wl,
  203. "Unsupported RF Ctrl Override call\n");
  204. return;
  205. }
  206. if (index == 2 || index == 10 ||
  207. (index >= 13 && index <= 15)) {
  208. core = 1;
  209. }
  210. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  211. addr = B43_PHY_N((i == 0) ?
  212. rf_ctrl->addr0 : rf_ctrl->addr1);
  213. if ((1 << i) & core)
  214. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  215. (value << rf_ctrl->shift));
  216. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  217. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  218. B43_NPHY_RFCTL_CMD_START);
  219. udelay(1);
  220. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  221. }
  222. }
  223. }
  224. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  225. static void b43_nphy_rf_ctl_intc_override(struct b43_wldev *dev,
  226. enum n_intc_override intc_override,
  227. u16 value, u8 core)
  228. {
  229. u8 i, j;
  230. u16 reg, tmp, val;
  231. B43_WARN_ON(dev->phy.rev < 3);
  232. for (i = 0; i < 2; i++) {
  233. if ((core == 1 && i == 1) || (core == 2 && !i))
  234. continue;
  235. reg = (i == 0) ?
  236. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  237. b43_phy_set(dev, reg, 0x400);
  238. switch (intc_override) {
  239. case N_INTC_OVERRIDE_OFF:
  240. b43_phy_write(dev, reg, 0);
  241. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  242. break;
  243. case N_INTC_OVERRIDE_TRSW:
  244. if (!i) {
  245. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  246. 0xFC3F, (value << 6));
  247. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  248. 0xFFFE, 1);
  249. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  250. B43_NPHY_RFCTL_CMD_START);
  251. for (j = 0; j < 100; j++) {
  252. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START)) {
  253. j = 0;
  254. break;
  255. }
  256. udelay(10);
  257. }
  258. if (j)
  259. b43err(dev->wl,
  260. "intc override timeout\n");
  261. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  262. 0xFFFE);
  263. } else {
  264. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  265. 0xFC3F, (value << 6));
  266. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  267. 0xFFFE, 1);
  268. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  269. B43_NPHY_RFCTL_CMD_RXTX);
  270. for (j = 0; j < 100; j++) {
  271. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX)) {
  272. j = 0;
  273. break;
  274. }
  275. udelay(10);
  276. }
  277. if (j)
  278. b43err(dev->wl,
  279. "intc override timeout\n");
  280. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  281. 0xFFFE);
  282. }
  283. break;
  284. case N_INTC_OVERRIDE_PA:
  285. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  286. tmp = 0x0020;
  287. val = value << 5;
  288. } else {
  289. tmp = 0x0010;
  290. val = value << 4;
  291. }
  292. b43_phy_maskset(dev, reg, ~tmp, val);
  293. break;
  294. case N_INTC_OVERRIDE_EXT_LNA_PU:
  295. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  296. tmp = 0x0001;
  297. val = value;
  298. } else {
  299. tmp = 0x0004;
  300. val = value << 2;
  301. }
  302. b43_phy_maskset(dev, reg, ~tmp, val);
  303. break;
  304. case N_INTC_OVERRIDE_EXT_LNA_GAIN:
  305. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  306. tmp = 0x0002;
  307. val = value << 1;
  308. } else {
  309. tmp = 0x0008;
  310. val = value << 3;
  311. }
  312. b43_phy_maskset(dev, reg, ~tmp, val);
  313. break;
  314. }
  315. }
  316. }
  317. /**************************************************
  318. * Various PHY ops
  319. **************************************************/
  320. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  321. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  322. const u16 *clip_st)
  323. {
  324. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  325. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  326. }
  327. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  328. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  329. {
  330. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  331. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  332. }
  333. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  334. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  335. {
  336. u16 tmp;
  337. if (dev->dev->core_rev == 16)
  338. b43_mac_suspend(dev);
  339. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  340. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  341. B43_NPHY_CLASSCTL_WAITEDEN);
  342. tmp &= ~mask;
  343. tmp |= (val & mask);
  344. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  345. if (dev->dev->core_rev == 16)
  346. b43_mac_enable(dev);
  347. return tmp;
  348. }
  349. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  350. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  351. {
  352. u16 bbcfg;
  353. b43_phy_force_clock(dev, 1);
  354. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  355. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  356. udelay(1);
  357. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  358. b43_phy_force_clock(dev, 0);
  359. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  360. }
  361. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  362. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  363. {
  364. struct b43_phy *phy = &dev->phy;
  365. struct b43_phy_n *nphy = phy->n;
  366. if (enable) {
  367. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  368. if (nphy->deaf_count++ == 0) {
  369. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  370. b43_nphy_classifier(dev, 0x7, 0);
  371. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  372. b43_nphy_write_clip_detection(dev, clip);
  373. }
  374. b43_nphy_reset_cca(dev);
  375. } else {
  376. if (--nphy->deaf_count == 0) {
  377. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  378. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  379. }
  380. }
  381. }
  382. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  383. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  384. {
  385. struct b43_phy_n *nphy = dev->phy.n;
  386. u8 i;
  387. s16 tmp;
  388. u16 data[4];
  389. s16 gain[2];
  390. u16 minmax[2];
  391. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  392. if (nphy->hang_avoid)
  393. b43_nphy_stay_in_carrier_search(dev, 1);
  394. if (nphy->gain_boost) {
  395. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  396. gain[0] = 6;
  397. gain[1] = 6;
  398. } else {
  399. tmp = 40370 - 315 * dev->phy.channel;
  400. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  401. tmp = 23242 - 224 * dev->phy.channel;
  402. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  403. }
  404. } else {
  405. gain[0] = 0;
  406. gain[1] = 0;
  407. }
  408. for (i = 0; i < 2; i++) {
  409. if (nphy->elna_gain_config) {
  410. data[0] = 19 + gain[i];
  411. data[1] = 25 + gain[i];
  412. data[2] = 25 + gain[i];
  413. data[3] = 25 + gain[i];
  414. } else {
  415. data[0] = lna_gain[0] + gain[i];
  416. data[1] = lna_gain[1] + gain[i];
  417. data[2] = lna_gain[2] + gain[i];
  418. data[3] = lna_gain[3] + gain[i];
  419. }
  420. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  421. minmax[i] = 23 + gain[i];
  422. }
  423. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  424. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  425. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  426. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  427. if (nphy->hang_avoid)
  428. b43_nphy_stay_in_carrier_search(dev, 0);
  429. }
  430. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  431. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  432. u8 *events, u8 *delays, u8 length)
  433. {
  434. struct b43_phy_n *nphy = dev->phy.n;
  435. u8 i;
  436. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  437. u16 offset1 = cmd << 4;
  438. u16 offset2 = offset1 + 0x80;
  439. if (nphy->hang_avoid)
  440. b43_nphy_stay_in_carrier_search(dev, true);
  441. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  442. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  443. for (i = length; i < 16; i++) {
  444. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  445. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  446. }
  447. if (nphy->hang_avoid)
  448. b43_nphy_stay_in_carrier_search(dev, false);
  449. }
  450. /**************************************************
  451. * Radio 0x2057
  452. **************************************************/
  453. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rcal */
  454. static u8 b43_radio_2057_rcal(struct b43_wldev *dev)
  455. {
  456. struct b43_phy *phy = &dev->phy;
  457. u16 tmp;
  458. if (phy->radio_rev == 5) {
  459. b43_phy_mask(dev, 0x342, ~0x2);
  460. udelay(10);
  461. b43_radio_set(dev, R2057_IQTEST_SEL_PU, 0x1);
  462. b43_radio_maskset(dev, 0x1ca, ~0x2, 0x1);
  463. }
  464. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x1);
  465. udelay(10);
  466. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x3);
  467. if (!b43_radio_wait_value(dev, R2057_RCCAL_N1_1, 1, 1, 100, 1000000)) {
  468. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  469. return 0;
  470. }
  471. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x2);
  472. tmp = b43_radio_read(dev, R2057_RCAL_STATUS) & 0x3E;
  473. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x1);
  474. if (phy->radio_rev == 5) {
  475. b43_radio_mask(dev, R2057_IPA2G_CASCONV_CORE0, ~0x1);
  476. b43_radio_mask(dev, 0x1ca, ~0x2);
  477. }
  478. if (phy->radio_rev <= 4 || phy->radio_rev == 6) {
  479. b43_radio_maskset(dev, R2057_TEMPSENSE_CONFIG, ~0x3C, tmp);
  480. b43_radio_maskset(dev, R2057_BANDGAP_RCAL_TRIM, ~0xF0,
  481. tmp << 2);
  482. }
  483. return tmp & 0x3e;
  484. }
  485. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rccal */
  486. static u16 b43_radio_2057_rccal(struct b43_wldev *dev)
  487. {
  488. struct b43_phy *phy = &dev->phy;
  489. bool special = (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  490. phy->radio_rev == 6);
  491. u16 tmp;
  492. if (special) {
  493. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x61);
  494. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xC0);
  495. } else {
  496. b43_radio_write(dev, 0x1AE, 0x61);
  497. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xE1);
  498. }
  499. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  500. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  501. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  502. 5000000))
  503. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  504. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  505. if (special) {
  506. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x69);
  507. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  508. } else {
  509. b43_radio_write(dev, 0x1AE, 0x69);
  510. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xD5);
  511. }
  512. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  513. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  514. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  515. 5000000))
  516. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  517. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  518. if (special) {
  519. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x73);
  520. b43_radio_write(dev, R2057_RCCAL_X1, 0x28);
  521. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  522. } else {
  523. b43_radio_write(dev, 0x1AE, 0x73);
  524. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  525. b43_radio_write(dev, R2057_RCCAL_TRC0, 0x99);
  526. }
  527. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  528. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  529. 5000000)) {
  530. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  531. return 0;
  532. }
  533. tmp = b43_radio_read(dev, R2057_RCCAL_DONE_OSCCAP);
  534. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  535. return tmp;
  536. }
  537. static void b43_radio_2057_init_pre(struct b43_wldev *dev)
  538. {
  539. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  540. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  541. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_OEPORFORCE);
  542. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  543. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_CHIP0PU);
  544. }
  545. static void b43_radio_2057_init_post(struct b43_wldev *dev)
  546. {
  547. b43_radio_set(dev, R2057_XTALPUOVR_PINCTRL, 0x1);
  548. b43_radio_set(dev, R2057_RFPLL_MISC_CAL_RESETN, 0x78);
  549. b43_radio_set(dev, R2057_XTAL_CONFIG2, 0x80);
  550. mdelay(2);
  551. b43_radio_mask(dev, R2057_RFPLL_MISC_CAL_RESETN, ~0x78);
  552. b43_radio_mask(dev, R2057_XTAL_CONFIG2, ~0x80);
  553. if (dev->phy.n->init_por) {
  554. b43_radio_2057_rcal(dev);
  555. b43_radio_2057_rccal(dev);
  556. }
  557. b43_radio_mask(dev, R2057_RFPLL_MASTER, ~0x8);
  558. dev->phy.n->init_por = false;
  559. }
  560. /* http://bcm-v4.sipsolutions.net/802.11/Radio/2057/Init */
  561. static void b43_radio_2057_init(struct b43_wldev *dev)
  562. {
  563. b43_radio_2057_init_pre(dev);
  564. r2057_upload_inittabs(dev);
  565. b43_radio_2057_init_post(dev);
  566. }
  567. /**************************************************
  568. * Radio 0x2056
  569. **************************************************/
  570. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  571. const struct b43_nphy_channeltab_entry_rev3 *e)
  572. {
  573. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  574. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  575. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  576. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  577. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  578. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  579. e->radio_syn_pll_loopfilter1);
  580. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  581. e->radio_syn_pll_loopfilter2);
  582. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  583. e->radio_syn_pll_loopfilter3);
  584. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  585. e->radio_syn_pll_loopfilter4);
  586. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  587. e->radio_syn_pll_loopfilter5);
  588. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  589. e->radio_syn_reserved_addr27);
  590. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  591. e->radio_syn_reserved_addr28);
  592. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  593. e->radio_syn_reserved_addr29);
  594. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  595. e->radio_syn_logen_vcobuf1);
  596. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  597. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  598. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  599. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  600. e->radio_rx0_lnaa_tune);
  601. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  602. e->radio_rx0_lnag_tune);
  603. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  604. e->radio_tx0_intpaa_boost_tune);
  605. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  606. e->radio_tx0_intpag_boost_tune);
  607. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  608. e->radio_tx0_pada_boost_tune);
  609. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  610. e->radio_tx0_padg_boost_tune);
  611. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  612. e->radio_tx0_pgaa_boost_tune);
  613. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  614. e->radio_tx0_pgag_boost_tune);
  615. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  616. e->radio_tx0_mixa_boost_tune);
  617. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  618. e->radio_tx0_mixg_boost_tune);
  619. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  620. e->radio_rx1_lnaa_tune);
  621. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  622. e->radio_rx1_lnag_tune);
  623. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  624. e->radio_tx1_intpaa_boost_tune);
  625. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  626. e->radio_tx1_intpag_boost_tune);
  627. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  628. e->radio_tx1_pada_boost_tune);
  629. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  630. e->radio_tx1_padg_boost_tune);
  631. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  632. e->radio_tx1_pgaa_boost_tune);
  633. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  634. e->radio_tx1_pgag_boost_tune);
  635. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  636. e->radio_tx1_mixa_boost_tune);
  637. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  638. e->radio_tx1_mixg_boost_tune);
  639. }
  640. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  641. static void b43_radio_2056_setup(struct b43_wldev *dev,
  642. const struct b43_nphy_channeltab_entry_rev3 *e)
  643. {
  644. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  645. enum ieee80211_band band = b43_current_band(dev->wl);
  646. u16 offset;
  647. u8 i;
  648. u16 bias, cbias;
  649. u16 pag_boost, padg_boost, pgag_boost, mixg_boost;
  650. u16 paa_boost, pada_boost, pgaa_boost, mixa_boost;
  651. B43_WARN_ON(dev->phy.rev < 3);
  652. b43_chantab_radio_2056_upload(dev, e);
  653. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  654. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  655. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  656. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  657. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  658. if (dev->dev->chip_id == 0x4716) {
  659. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  660. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  661. } else {
  662. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  663. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  664. }
  665. }
  666. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  667. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  668. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  669. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  670. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  671. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  672. }
  673. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  674. for (i = 0; i < 2; i++) {
  675. offset = i ? B2056_TX1 : B2056_TX0;
  676. if (dev->phy.rev >= 5) {
  677. b43_radio_write(dev,
  678. offset | B2056_TX_PADG_IDAC, 0xcc);
  679. if (dev->dev->chip_id == 0x4716) {
  680. bias = 0x40;
  681. cbias = 0x45;
  682. pag_boost = 0x5;
  683. pgag_boost = 0x33;
  684. mixg_boost = 0x55;
  685. } else {
  686. bias = 0x25;
  687. cbias = 0x20;
  688. pag_boost = 0x4;
  689. pgag_boost = 0x03;
  690. mixg_boost = 0x65;
  691. }
  692. padg_boost = 0x77;
  693. b43_radio_write(dev,
  694. offset | B2056_TX_INTPAG_IMAIN_STAT,
  695. bias);
  696. b43_radio_write(dev,
  697. offset | B2056_TX_INTPAG_IAUX_STAT,
  698. bias);
  699. b43_radio_write(dev,
  700. offset | B2056_TX_INTPAG_CASCBIAS,
  701. cbias);
  702. b43_radio_write(dev,
  703. offset | B2056_TX_INTPAG_BOOST_TUNE,
  704. pag_boost);
  705. b43_radio_write(dev,
  706. offset | B2056_TX_PGAG_BOOST_TUNE,
  707. pgag_boost);
  708. b43_radio_write(dev,
  709. offset | B2056_TX_PADG_BOOST_TUNE,
  710. padg_boost);
  711. b43_radio_write(dev,
  712. offset | B2056_TX_MIXG_BOOST_TUNE,
  713. mixg_boost);
  714. } else {
  715. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  716. b43_radio_write(dev,
  717. offset | B2056_TX_INTPAG_IMAIN_STAT,
  718. bias);
  719. b43_radio_write(dev,
  720. offset | B2056_TX_INTPAG_IAUX_STAT,
  721. bias);
  722. b43_radio_write(dev,
  723. offset | B2056_TX_INTPAG_CASCBIAS,
  724. 0x30);
  725. }
  726. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  727. }
  728. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  729. u16 freq = dev->phy.channel_freq;
  730. if (freq < 5100) {
  731. paa_boost = 0xA;
  732. pada_boost = 0x77;
  733. pgaa_boost = 0xF;
  734. mixa_boost = 0xF;
  735. } else if (freq < 5340) {
  736. paa_boost = 0x8;
  737. pada_boost = 0x77;
  738. pgaa_boost = 0xFB;
  739. mixa_boost = 0xF;
  740. } else if (freq < 5650) {
  741. paa_boost = 0x0;
  742. pada_boost = 0x77;
  743. pgaa_boost = 0xB;
  744. mixa_boost = 0xF;
  745. } else {
  746. paa_boost = 0x0;
  747. pada_boost = 0x77;
  748. if (freq != 5825)
  749. pgaa_boost = -(freq - 18) / 36 + 168;
  750. else
  751. pgaa_boost = 6;
  752. mixa_boost = 0xF;
  753. }
  754. for (i = 0; i < 2; i++) {
  755. offset = i ? B2056_TX1 : B2056_TX0;
  756. b43_radio_write(dev,
  757. offset | B2056_TX_INTPAA_BOOST_TUNE, paa_boost);
  758. b43_radio_write(dev,
  759. offset | B2056_TX_PADA_BOOST_TUNE, pada_boost);
  760. b43_radio_write(dev,
  761. offset | B2056_TX_PGAA_BOOST_TUNE, pgaa_boost);
  762. b43_radio_write(dev,
  763. offset | B2056_TX_MIXA_BOOST_TUNE, mixa_boost);
  764. b43_radio_write(dev,
  765. offset | B2056_TX_TXSPARE1, 0x30);
  766. b43_radio_write(dev,
  767. offset | B2056_TX_PA_SPARE2, 0xee);
  768. b43_radio_write(dev,
  769. offset | B2056_TX_PADA_CASCBIAS, 0x03);
  770. b43_radio_write(dev,
  771. offset | B2056_TX_INTPAA_IAUX_STAT, 0x50);
  772. b43_radio_write(dev,
  773. offset | B2056_TX_INTPAA_IMAIN_STAT, 0x50);
  774. b43_radio_write(dev,
  775. offset | B2056_TX_INTPAA_CASCBIAS, 0x30);
  776. }
  777. }
  778. udelay(50);
  779. /* VCO calibration */
  780. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  781. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  782. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  783. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  784. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  785. udelay(300);
  786. }
  787. static u8 b43_radio_2056_rcal(struct b43_wldev *dev)
  788. {
  789. struct b43_phy *phy = &dev->phy;
  790. u16 mast2, tmp;
  791. if (phy->rev != 3)
  792. return 0;
  793. mast2 = b43_radio_read(dev, B2056_SYN_PLL_MAST2);
  794. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2 | 0x7);
  795. udelay(10);
  796. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  797. udelay(10);
  798. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x09);
  799. if (!b43_radio_wait_value(dev, B2056_SYN_RCAL_CODE_OUT, 0x80, 0x80, 100,
  800. 1000000)) {
  801. b43err(dev->wl, "Radio recalibration timeout\n");
  802. return 0;
  803. }
  804. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  805. tmp = b43_radio_read(dev, B2056_SYN_RCAL_CODE_OUT);
  806. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x00);
  807. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2);
  808. return tmp & 0x1f;
  809. }
  810. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  811. {
  812. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  813. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  814. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  815. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  816. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  817. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  818. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  819. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  820. B43_NPHY_RFCTL_CMD_CHIP0PU);
  821. }
  822. static void b43_radio_init2056_post(struct b43_wldev *dev)
  823. {
  824. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  825. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  826. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  827. msleep(1);
  828. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  829. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  830. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  831. if (dev->phy.n->init_por)
  832. b43_radio_2056_rcal(dev);
  833. }
  834. /*
  835. * Initialize a Broadcom 2056 N-radio
  836. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  837. */
  838. static void b43_radio_init2056(struct b43_wldev *dev)
  839. {
  840. b43_radio_init2056_pre(dev);
  841. b2056_upload_inittabs(dev, 0, 0);
  842. b43_radio_init2056_post(dev);
  843. dev->phy.n->init_por = false;
  844. }
  845. /**************************************************
  846. * Radio 0x2055
  847. **************************************************/
  848. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  849. const struct b43_nphy_channeltab_entry_rev2 *e)
  850. {
  851. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  852. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  853. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  854. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  855. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  856. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  857. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  858. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  859. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  860. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  861. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  862. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  863. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  864. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  865. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  866. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  867. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  868. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  869. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  870. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  871. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  872. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  873. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  874. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  875. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  876. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  877. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  878. }
  879. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  880. static void b43_radio_2055_setup(struct b43_wldev *dev,
  881. const struct b43_nphy_channeltab_entry_rev2 *e)
  882. {
  883. B43_WARN_ON(dev->phy.rev >= 3);
  884. b43_chantab_radio_upload(dev, e);
  885. udelay(50);
  886. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  887. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  888. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  889. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  890. udelay(300);
  891. }
  892. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  893. {
  894. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  895. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  896. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  897. B43_NPHY_RFCTL_CMD_CHIP0PU |
  898. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  899. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  900. B43_NPHY_RFCTL_CMD_PORFORCE);
  901. }
  902. static void b43_radio_init2055_post(struct b43_wldev *dev)
  903. {
  904. struct b43_phy_n *nphy = dev->phy.n;
  905. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  906. bool workaround = false;
  907. if (sprom->revision < 4)
  908. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  909. && dev->dev->board_type == SSB_BOARD_CB2_4321
  910. && dev->dev->board_rev >= 0x41);
  911. else
  912. workaround =
  913. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  914. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  915. if (workaround) {
  916. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  917. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  918. }
  919. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  920. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  921. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  922. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  923. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  924. msleep(1);
  925. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  926. if (!b43_radio_wait_value(dev, B2055_CAL_COUT2, 0x80, 0x80, 10, 2000))
  927. b43err(dev->wl, "radio post init timeout\n");
  928. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  929. b43_switch_channel(dev, dev->phy.channel);
  930. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  931. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  932. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  933. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  934. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  935. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  936. if (!nphy->gain_boost) {
  937. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  938. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  939. } else {
  940. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  941. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  942. }
  943. udelay(2);
  944. }
  945. /*
  946. * Initialize a Broadcom 2055 N-radio
  947. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  948. */
  949. static void b43_radio_init2055(struct b43_wldev *dev)
  950. {
  951. b43_radio_init2055_pre(dev);
  952. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  953. /* Follow wl, not specs. Do not force uploading all regs */
  954. b2055_upload_inittab(dev, 0, 0);
  955. } else {
  956. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  957. b2055_upload_inittab(dev, ghz5, 0);
  958. }
  959. b43_radio_init2055_post(dev);
  960. }
  961. /**************************************************
  962. * Samples
  963. **************************************************/
  964. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  965. static int b43_nphy_load_samples(struct b43_wldev *dev,
  966. struct b43_c32 *samples, u16 len) {
  967. struct b43_phy_n *nphy = dev->phy.n;
  968. u16 i;
  969. u32 *data;
  970. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  971. if (!data) {
  972. b43err(dev->wl, "allocation for samples loading failed\n");
  973. return -ENOMEM;
  974. }
  975. if (nphy->hang_avoid)
  976. b43_nphy_stay_in_carrier_search(dev, 1);
  977. for (i = 0; i < len; i++) {
  978. data[i] = (samples[i].i & 0x3FF << 10);
  979. data[i] |= samples[i].q & 0x3FF;
  980. }
  981. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  982. kfree(data);
  983. if (nphy->hang_avoid)
  984. b43_nphy_stay_in_carrier_search(dev, 0);
  985. return 0;
  986. }
  987. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  988. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  989. bool test)
  990. {
  991. int i;
  992. u16 bw, len, rot, angle;
  993. struct b43_c32 *samples;
  994. bw = (dev->phy.is_40mhz) ? 40 : 20;
  995. len = bw << 3;
  996. if (test) {
  997. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  998. bw = 82;
  999. else
  1000. bw = 80;
  1001. if (dev->phy.is_40mhz)
  1002. bw <<= 1;
  1003. len = bw << 1;
  1004. }
  1005. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1006. if (!samples) {
  1007. b43err(dev->wl, "allocation for samples generation failed\n");
  1008. return 0;
  1009. }
  1010. rot = (((freq * 36) / bw) << 16) / 100;
  1011. angle = 0;
  1012. for (i = 0; i < len; i++) {
  1013. samples[i] = b43_cordic(angle);
  1014. angle += rot;
  1015. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1016. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1017. }
  1018. i = b43_nphy_load_samples(dev, samples, len);
  1019. kfree(samples);
  1020. return (i < 0) ? 0 : len;
  1021. }
  1022. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1023. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1024. u16 wait, bool iqmode, bool dac_test)
  1025. {
  1026. struct b43_phy_n *nphy = dev->phy.n;
  1027. int i;
  1028. u16 seq_mode;
  1029. u32 tmp;
  1030. if (nphy->hang_avoid)
  1031. b43_nphy_stay_in_carrier_search(dev, true);
  1032. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1033. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1034. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1035. }
  1036. if (!dev->phy.is_40mhz)
  1037. tmp = 0x6464;
  1038. else
  1039. tmp = 0x4747;
  1040. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1041. if (nphy->hang_avoid)
  1042. b43_nphy_stay_in_carrier_search(dev, false);
  1043. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1044. if (loops != 0xFFFF)
  1045. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1046. else
  1047. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1048. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1049. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1050. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1051. if (iqmode) {
  1052. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1053. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1054. } else {
  1055. if (dac_test)
  1056. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1057. else
  1058. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1059. }
  1060. for (i = 0; i < 100; i++) {
  1061. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
  1062. i = 0;
  1063. break;
  1064. }
  1065. udelay(10);
  1066. }
  1067. if (i)
  1068. b43err(dev->wl, "run samples timeout\n");
  1069. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1070. }
  1071. /**************************************************
  1072. * RSSI
  1073. **************************************************/
  1074. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1075. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1076. s8 offset, u8 core,
  1077. enum n_rail_type rail,
  1078. enum n_rssi_type rssi_type)
  1079. {
  1080. u16 tmp;
  1081. bool core1or5 = (core == 1) || (core == 5);
  1082. bool core2or5 = (core == 2) || (core == 5);
  1083. offset = clamp_val(offset, -32, 31);
  1084. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1085. switch (rssi_type) {
  1086. case N_RSSI_NB:
  1087. if (core1or5 && rail == N_RAIL_I)
  1088. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1089. if (core1or5 && rail == N_RAIL_Q)
  1090. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1091. if (core2or5 && rail == N_RAIL_I)
  1092. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1093. if (core2or5 && rail == N_RAIL_Q)
  1094. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1095. break;
  1096. case N_RSSI_W1:
  1097. if (core1or5 && rail == N_RAIL_I)
  1098. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1099. if (core1or5 && rail == N_RAIL_Q)
  1100. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1101. if (core2or5 && rail == N_RAIL_I)
  1102. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1103. if (core2or5 && rail == N_RAIL_Q)
  1104. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1105. break;
  1106. case N_RSSI_W2:
  1107. if (core1or5 && rail == N_RAIL_I)
  1108. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1109. if (core1or5 && rail == N_RAIL_Q)
  1110. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1111. if (core2or5 && rail == N_RAIL_I)
  1112. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1113. if (core2or5 && rail == N_RAIL_Q)
  1114. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1115. break;
  1116. case N_RSSI_TBD:
  1117. if (core1or5 && rail == N_RAIL_I)
  1118. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1119. if (core1or5 && rail == N_RAIL_Q)
  1120. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1121. if (core2or5 && rail == N_RAIL_I)
  1122. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1123. if (core2or5 && rail == N_RAIL_Q)
  1124. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1125. break;
  1126. case N_RSSI_IQ:
  1127. if (core1or5 && rail == N_RAIL_I)
  1128. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1129. if (core1or5 && rail == N_RAIL_Q)
  1130. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1131. if (core2or5 && rail == N_RAIL_I)
  1132. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1133. if (core2or5 && rail == N_RAIL_Q)
  1134. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1135. break;
  1136. case N_RSSI_TSSI_2G:
  1137. if (core1or5)
  1138. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1139. if (core2or5)
  1140. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1141. break;
  1142. case N_RSSI_TSSI_5G:
  1143. if (core1or5)
  1144. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1145. if (core2or5)
  1146. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1147. break;
  1148. }
  1149. }
  1150. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code,
  1151. enum n_rssi_type rssi_type)
  1152. {
  1153. u8 i;
  1154. u16 reg, val;
  1155. if (code == 0) {
  1156. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1157. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1158. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1159. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1160. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1161. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1162. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1163. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1164. } else {
  1165. for (i = 0; i < 2; i++) {
  1166. if ((code == 1 && i == 1) || (code == 2 && !i))
  1167. continue;
  1168. reg = (i == 0) ?
  1169. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1170. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1171. if (rssi_type == N_RSSI_W1 ||
  1172. rssi_type == N_RSSI_W2 ||
  1173. rssi_type == N_RSSI_NB) {
  1174. reg = (i == 0) ?
  1175. B43_NPHY_AFECTL_C1 :
  1176. B43_NPHY_AFECTL_C2;
  1177. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1178. reg = (i == 0) ?
  1179. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1180. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1181. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1182. if (rssi_type == N_RSSI_W1)
  1183. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1184. else if (rssi_type == N_RSSI_W2)
  1185. val = 16;
  1186. else
  1187. val = 32;
  1188. b43_phy_set(dev, reg, val);
  1189. reg = (i == 0) ?
  1190. B43_NPHY_TXF_40CO_B1S0 :
  1191. B43_NPHY_TXF_40CO_B32S1;
  1192. b43_phy_set(dev, reg, 0x0020);
  1193. } else {
  1194. if (rssi_type == N_RSSI_TBD)
  1195. val = 0x0100;
  1196. else if (rssi_type == N_RSSI_IQ)
  1197. val = 0x0200;
  1198. else
  1199. val = 0x0300;
  1200. reg = (i == 0) ?
  1201. B43_NPHY_AFECTL_C1 :
  1202. B43_NPHY_AFECTL_C2;
  1203. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1204. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1205. if (rssi_type != N_RSSI_IQ &&
  1206. rssi_type != N_RSSI_TBD) {
  1207. enum ieee80211_band band =
  1208. b43_current_band(dev->wl);
  1209. if (b43_nphy_ipa(dev))
  1210. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1211. else
  1212. val = 0x11;
  1213. reg = (i == 0) ? 0x2000 : 0x3000;
  1214. reg |= B2055_PADDRV;
  1215. b43_radio_write(dev, reg, val);
  1216. reg = (i == 0) ?
  1217. B43_NPHY_AFECTL_OVER1 :
  1218. B43_NPHY_AFECTL_OVER;
  1219. b43_phy_set(dev, reg, 0x0200);
  1220. }
  1221. }
  1222. }
  1223. }
  1224. }
  1225. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code,
  1226. enum n_rssi_type rssi_type)
  1227. {
  1228. u16 val;
  1229. bool rssi_w1_w2_nb = false;
  1230. switch (rssi_type) {
  1231. case N_RSSI_W1:
  1232. case N_RSSI_W2:
  1233. case N_RSSI_NB:
  1234. val = 0;
  1235. rssi_w1_w2_nb = true;
  1236. break;
  1237. case N_RSSI_TBD:
  1238. val = 1;
  1239. break;
  1240. case N_RSSI_IQ:
  1241. val = 2;
  1242. break;
  1243. default:
  1244. val = 3;
  1245. }
  1246. val = (val << 12) | (val << 14);
  1247. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1248. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1249. if (rssi_w1_w2_nb) {
  1250. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1251. (rssi_type + 1) << 4);
  1252. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1253. (rssi_type + 1) << 4);
  1254. }
  1255. if (code == 0) {
  1256. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1257. if (rssi_w1_w2_nb) {
  1258. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1259. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1260. B43_NPHY_RFCTL_CMD_CORESEL));
  1261. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1262. ~(0x1 << 12 |
  1263. 0x1 << 5 |
  1264. 0x1 << 1 |
  1265. 0x1));
  1266. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1267. ~B43_NPHY_RFCTL_CMD_START);
  1268. udelay(20);
  1269. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1270. }
  1271. } else {
  1272. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1273. if (rssi_w1_w2_nb) {
  1274. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1275. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1276. B43_NPHY_RFCTL_CMD_CORESEL),
  1277. (B43_NPHY_RFCTL_CMD_RXEN |
  1278. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1279. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1280. (0x1 << 12 |
  1281. 0x1 << 5 |
  1282. 0x1 << 1 |
  1283. 0x1));
  1284. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1285. B43_NPHY_RFCTL_CMD_START);
  1286. udelay(20);
  1287. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1288. }
  1289. }
  1290. }
  1291. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1292. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code,
  1293. enum n_rssi_type type)
  1294. {
  1295. if (dev->phy.rev >= 3)
  1296. b43_nphy_rev3_rssi_select(dev, code, type);
  1297. else
  1298. b43_nphy_rev2_rssi_select(dev, code, type);
  1299. }
  1300. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1301. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev,
  1302. enum n_rssi_type rssi_type, u8 *buf)
  1303. {
  1304. int i;
  1305. for (i = 0; i < 2; i++) {
  1306. if (rssi_type == N_RSSI_NB) {
  1307. if (i == 0) {
  1308. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1309. 0xFC, buf[0]);
  1310. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1311. 0xFC, buf[1]);
  1312. } else {
  1313. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1314. 0xFC, buf[2 * i]);
  1315. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1316. 0xFC, buf[2 * i + 1]);
  1317. }
  1318. } else {
  1319. if (i == 0)
  1320. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1321. 0xF3, buf[0] << 2);
  1322. else
  1323. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1324. 0xF3, buf[2 * i + 1] << 2);
  1325. }
  1326. }
  1327. }
  1328. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1329. static int b43_nphy_poll_rssi(struct b43_wldev *dev, enum n_rssi_type rssi_type,
  1330. s32 *buf, u8 nsamp)
  1331. {
  1332. int i;
  1333. int out;
  1334. u16 save_regs_phy[9];
  1335. u16 s[2];
  1336. if (dev->phy.rev >= 3) {
  1337. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1338. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1339. save_regs_phy[2] = b43_phy_read(dev,
  1340. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1341. save_regs_phy[3] = b43_phy_read(dev,
  1342. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1343. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1344. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1345. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1346. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1347. save_regs_phy[8] = 0;
  1348. } else {
  1349. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1350. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1351. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1352. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1353. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1354. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1355. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1356. save_regs_phy[7] = 0;
  1357. save_regs_phy[8] = 0;
  1358. }
  1359. b43_nphy_rssi_select(dev, 5, rssi_type);
  1360. if (dev->phy.rev < 2) {
  1361. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1362. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1363. }
  1364. for (i = 0; i < 4; i++)
  1365. buf[i] = 0;
  1366. for (i = 0; i < nsamp; i++) {
  1367. if (dev->phy.rev < 2) {
  1368. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1369. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1370. } else {
  1371. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1372. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1373. }
  1374. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1375. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1376. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1377. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1378. }
  1379. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1380. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1381. if (dev->phy.rev < 2)
  1382. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1383. if (dev->phy.rev >= 3) {
  1384. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1385. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1386. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1387. save_regs_phy[2]);
  1388. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1389. save_regs_phy[3]);
  1390. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1391. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1392. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1393. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1394. } else {
  1395. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1396. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1397. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1398. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1399. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1400. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1401. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1402. }
  1403. return out;
  1404. }
  1405. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1406. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1407. {
  1408. struct b43_phy_n *nphy = dev->phy.n;
  1409. u16 saved_regs_phy_rfctl[2];
  1410. u16 saved_regs_phy[13];
  1411. u16 regs_to_store[] = {
  1412. B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
  1413. B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
  1414. B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
  1415. B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
  1416. B43_NPHY_RFCTL_CMD,
  1417. B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1418. B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
  1419. };
  1420. u16 class;
  1421. u16 clip_state[2];
  1422. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1423. u8 vcm_final = 0;
  1424. s32 offset[4];
  1425. s32 results[8][4] = { };
  1426. s32 results_min[4] = { };
  1427. s32 poll_results[4] = { };
  1428. u16 *rssical_radio_regs = NULL;
  1429. u16 *rssical_phy_regs = NULL;
  1430. u16 r; /* routing */
  1431. u8 rx_core_state;
  1432. int core, i, j, vcm;
  1433. class = b43_nphy_classifier(dev, 0, 0);
  1434. b43_nphy_classifier(dev, 7, 4);
  1435. b43_nphy_read_clip_detection(dev, clip_state);
  1436. b43_nphy_write_clip_detection(dev, clip_off);
  1437. saved_regs_phy_rfctl[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1438. saved_regs_phy_rfctl[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1439. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1440. saved_regs_phy[i] = b43_phy_read(dev, regs_to_store[i]);
  1441. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_OFF, 0, 7);
  1442. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 1, 7);
  1443. b43_nphy_rf_ctl_override(dev, 0x1, 0, 0, false);
  1444. b43_nphy_rf_ctl_override(dev, 0x2, 1, 0, false);
  1445. b43_nphy_rf_ctl_override(dev, 0x80, 1, 0, false);
  1446. b43_nphy_rf_ctl_override(dev, 0x40, 1, 0, false);
  1447. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1448. b43_nphy_rf_ctl_override(dev, 0x20, 0, 0, false);
  1449. b43_nphy_rf_ctl_override(dev, 0x10, 1, 0, false);
  1450. } else {
  1451. b43_nphy_rf_ctl_override(dev, 0x10, 0, 0, false);
  1452. b43_nphy_rf_ctl_override(dev, 0x20, 1, 0, false);
  1453. }
  1454. rx_core_state = b43_nphy_get_rx_core_state(dev);
  1455. for (core = 0; core < 2; core++) {
  1456. if (!(rx_core_state & (1 << core)))
  1457. continue;
  1458. r = core ? B2056_RX1 : B2056_RX0;
  1459. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_I,
  1460. N_RSSI_NB);
  1461. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_Q,
  1462. N_RSSI_NB);
  1463. /* Grab RSSI results for every possible VCM */
  1464. for (vcm = 0; vcm < 8; vcm++) {
  1465. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1466. vcm << 2);
  1467. b43_nphy_poll_rssi(dev, N_RSSI_NB, results[vcm], 8);
  1468. }
  1469. /* Find out which VCM got the best results */
  1470. for (i = 0; i < 4; i += 2) {
  1471. s32 currd;
  1472. s32 mind = 0x100000;
  1473. s32 minpoll = 249;
  1474. u8 minvcm = 0;
  1475. if (2 * core != i)
  1476. continue;
  1477. for (vcm = 0; vcm < 8; vcm++) {
  1478. currd = results[vcm][i] * results[vcm][i] +
  1479. results[vcm][i + 1] * results[vcm][i];
  1480. if (currd < mind) {
  1481. mind = currd;
  1482. minvcm = vcm;
  1483. }
  1484. if (results[vcm][i] < minpoll)
  1485. minpoll = results[vcm][i];
  1486. }
  1487. vcm_final = minvcm;
  1488. results_min[i] = minpoll;
  1489. }
  1490. /* Select the best VCM */
  1491. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1492. vcm_final << 2);
  1493. for (i = 0; i < 4; i++) {
  1494. if (core != i / 2)
  1495. continue;
  1496. offset[i] = -results[vcm_final][i];
  1497. if (offset[i] < 0)
  1498. offset[i] = -((abs(offset[i]) + 4) / 8);
  1499. else
  1500. offset[i] = (offset[i] + 4) / 8;
  1501. if (results_min[i] == 248)
  1502. offset[i] = -32;
  1503. b43_nphy_scale_offset_rssi(dev, 0, offset[i],
  1504. (i / 2 == 0) ? 1 : 2,
  1505. (i % 2 == 0) ? N_RAIL_I : N_RAIL_Q,
  1506. N_RSSI_NB);
  1507. }
  1508. }
  1509. for (core = 0; core < 2; core++) {
  1510. if (!(rx_core_state & (1 << core)))
  1511. continue;
  1512. for (i = 0; i < 2; i++) {
  1513. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1514. N_RAIL_I, i);
  1515. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1516. N_RAIL_Q, i);
  1517. b43_nphy_poll_rssi(dev, i, poll_results, 8);
  1518. for (j = 0; j < 4; j++) {
  1519. if (j / 2 == core) {
  1520. offset[j] = 232 - poll_results[j];
  1521. if (offset[j] < 0)
  1522. offset[j] = -(abs(offset[j] + 4) / 8);
  1523. else
  1524. offset[j] = (offset[j] + 4) / 8;
  1525. b43_nphy_scale_offset_rssi(dev, 0,
  1526. offset[2 * core], core + 1, j % 2, i);
  1527. }
  1528. }
  1529. }
  1530. }
  1531. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, saved_regs_phy_rfctl[0]);
  1532. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, saved_regs_phy_rfctl[1]);
  1533. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1534. b43_phy_set(dev, B43_NPHY_TXF_40CO_B1S1, 0x1);
  1535. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_START);
  1536. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1537. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1538. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_RXTX);
  1539. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1540. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1541. b43_phy_write(dev, regs_to_store[i], saved_regs_phy[i]);
  1542. /* Store for future configuration */
  1543. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1544. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1545. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1546. } else {
  1547. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1548. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1549. }
  1550. if (dev->phy.rev >= 7) {
  1551. } else {
  1552. rssical_radio_regs[0] = b43_radio_read(dev, B2056_RX0 |
  1553. B2056_RX_RSSI_MISC);
  1554. rssical_radio_regs[1] = b43_radio_read(dev, B2056_RX1 |
  1555. B2056_RX_RSSI_MISC);
  1556. }
  1557. rssical_phy_regs[0] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Z);
  1558. rssical_phy_regs[1] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z);
  1559. rssical_phy_regs[2] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Z);
  1560. rssical_phy_regs[3] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z);
  1561. rssical_phy_regs[4] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_X);
  1562. rssical_phy_regs[5] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_X);
  1563. rssical_phy_regs[6] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_X);
  1564. rssical_phy_regs[7] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_X);
  1565. rssical_phy_regs[8] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Y);
  1566. rssical_phy_regs[9] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y);
  1567. rssical_phy_regs[10] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Y);
  1568. rssical_phy_regs[11] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y);
  1569. /* Remember for which channel we store configuration */
  1570. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1571. nphy->rssical_chanspec_2G.center_freq = dev->phy.channel_freq;
  1572. else
  1573. nphy->rssical_chanspec_5G.center_freq = dev->phy.channel_freq;
  1574. /* End of calibration, restore configuration */
  1575. b43_nphy_classifier(dev, 7, class);
  1576. b43_nphy_write_clip_detection(dev, clip_state);
  1577. }
  1578. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1579. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, enum n_rssi_type type)
  1580. {
  1581. int i, j, vcm;
  1582. u8 state[4];
  1583. u8 code, val;
  1584. u16 class, override;
  1585. u8 regs_save_radio[2];
  1586. u16 regs_save_phy[2];
  1587. s32 offset[4];
  1588. u8 core;
  1589. u8 rail;
  1590. u16 clip_state[2];
  1591. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1592. s32 results_min[4] = { };
  1593. u8 vcm_final[4] = { };
  1594. s32 results[4][4] = { };
  1595. s32 miniq[4][2] = { };
  1596. if (type == N_RSSI_NB) {
  1597. code = 0;
  1598. val = 6;
  1599. } else if (type == N_RSSI_W1 || type == N_RSSI_W2) {
  1600. code = 25;
  1601. val = 4;
  1602. } else {
  1603. B43_WARN_ON(1);
  1604. return;
  1605. }
  1606. class = b43_nphy_classifier(dev, 0, 0);
  1607. b43_nphy_classifier(dev, 7, 4);
  1608. b43_nphy_read_clip_detection(dev, clip_state);
  1609. b43_nphy_write_clip_detection(dev, clip_off);
  1610. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1611. override = 0x140;
  1612. else
  1613. override = 0x110;
  1614. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1615. regs_save_radio[0] = b43_radio_read(dev, B2055_C1_PD_RXTX);
  1616. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1617. b43_radio_write(dev, B2055_C1_PD_RXTX, val);
  1618. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1619. regs_save_radio[1] = b43_radio_read(dev, B2055_C2_PD_RXTX);
  1620. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1621. b43_radio_write(dev, B2055_C2_PD_RXTX, val);
  1622. state[0] = b43_radio_read(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1623. state[1] = b43_radio_read(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1624. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1625. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1626. state[2] = b43_radio_read(dev, B2055_C1_SP_RSSI) & 0x07;
  1627. state[3] = b43_radio_read(dev, B2055_C2_SP_RSSI) & 0x07;
  1628. b43_nphy_rssi_select(dev, 5, type);
  1629. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_I, type);
  1630. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_Q, type);
  1631. for (vcm = 0; vcm < 4; vcm++) {
  1632. u8 tmp[4];
  1633. for (j = 0; j < 4; j++)
  1634. tmp[j] = vcm;
  1635. if (type != N_RSSI_W2)
  1636. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1637. b43_nphy_poll_rssi(dev, type, results[vcm], 8);
  1638. if (type == N_RSSI_W1 || type == N_RSSI_W2)
  1639. for (j = 0; j < 2; j++)
  1640. miniq[vcm][j] = min(results[vcm][2 * j],
  1641. results[vcm][2 * j + 1]);
  1642. }
  1643. for (i = 0; i < 4; i++) {
  1644. s32 mind = 0x100000;
  1645. u8 minvcm = 0;
  1646. s32 minpoll = 249;
  1647. s32 currd;
  1648. for (vcm = 0; vcm < 4; vcm++) {
  1649. if (type == N_RSSI_NB)
  1650. currd = abs(results[vcm][i] - code * 8);
  1651. else
  1652. currd = abs(miniq[vcm][i / 2] - code * 8);
  1653. if (currd < mind) {
  1654. mind = currd;
  1655. minvcm = vcm;
  1656. }
  1657. if (results[vcm][i] < minpoll)
  1658. minpoll = results[vcm][i];
  1659. }
  1660. results_min[i] = minpoll;
  1661. vcm_final[i] = minvcm;
  1662. }
  1663. if (type != N_RSSI_W2)
  1664. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1665. for (i = 0; i < 4; i++) {
  1666. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1667. if (offset[i] < 0)
  1668. offset[i] = -((abs(offset[i]) + 4) / 8);
  1669. else
  1670. offset[i] = (offset[i] + 4) / 8;
  1671. if (results_min[i] == 248)
  1672. offset[i] = code - 32;
  1673. core = (i / 2) ? 2 : 1;
  1674. rail = (i % 2) ? N_RAIL_Q : N_RAIL_I;
  1675. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1676. type);
  1677. }
  1678. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1679. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1680. switch (state[2]) {
  1681. case 1:
  1682. b43_nphy_rssi_select(dev, 1, N_RSSI_NB);
  1683. break;
  1684. case 4:
  1685. b43_nphy_rssi_select(dev, 1, N_RSSI_W1);
  1686. break;
  1687. case 2:
  1688. b43_nphy_rssi_select(dev, 1, N_RSSI_W2);
  1689. break;
  1690. default:
  1691. b43_nphy_rssi_select(dev, 1, N_RSSI_W2);
  1692. break;
  1693. }
  1694. switch (state[3]) {
  1695. case 1:
  1696. b43_nphy_rssi_select(dev, 2, N_RSSI_NB);
  1697. break;
  1698. case 4:
  1699. b43_nphy_rssi_select(dev, 2, N_RSSI_W1);
  1700. break;
  1701. default:
  1702. b43_nphy_rssi_select(dev, 2, N_RSSI_W2);
  1703. break;
  1704. }
  1705. b43_nphy_rssi_select(dev, 0, type);
  1706. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1707. b43_radio_write(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1708. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1709. b43_radio_write(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1710. b43_nphy_classifier(dev, 7, class);
  1711. b43_nphy_write_clip_detection(dev, clip_state);
  1712. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1713. identical, it really seems wl performs this */
  1714. b43_nphy_reset_cca(dev);
  1715. }
  1716. /*
  1717. * RSSI Calibration
  1718. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1719. */
  1720. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1721. {
  1722. if (dev->phy.rev >= 3) {
  1723. b43_nphy_rev3_rssi_cal(dev);
  1724. } else {
  1725. b43_nphy_rev2_rssi_cal(dev, N_RSSI_NB);
  1726. b43_nphy_rev2_rssi_cal(dev, N_RSSI_W1);
  1727. b43_nphy_rev2_rssi_cal(dev, N_RSSI_W2);
  1728. }
  1729. }
  1730. /**************************************************
  1731. * Workarounds
  1732. **************************************************/
  1733. static void b43_nphy_gain_ctl_workarounds_rev3plus(struct b43_wldev *dev)
  1734. {
  1735. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1736. bool ghz5;
  1737. bool ext_lna;
  1738. u16 rssi_gain;
  1739. struct nphy_gain_ctl_workaround_entry *e;
  1740. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1741. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1742. /* Prepare values */
  1743. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1744. & B43_NPHY_BANDCTL_5GHZ;
  1745. ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
  1746. sprom->boardflags_lo & B43_BFL_EXTLNA;
  1747. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1748. if (ghz5 && dev->phy.rev >= 5)
  1749. rssi_gain = 0x90;
  1750. else
  1751. rssi_gain = 0x50;
  1752. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1753. /* Set Clip 2 detect */
  1754. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1755. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1756. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1757. 0x17);
  1758. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1759. 0x17);
  1760. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1761. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1762. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1763. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1764. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1765. rssi_gain);
  1766. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1767. rssi_gain);
  1768. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1769. 0x17);
  1770. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1771. 0x17);
  1772. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1773. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1774. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1775. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1776. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1777. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1778. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1779. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1780. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1781. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1782. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1783. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1784. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1785. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1786. b43_phy_write(dev, B43_NPHY_REV3_C1_INITGAIN_A, e->init_gain);
  1787. b43_phy_write(dev, B43_NPHY_REV3_C2_INITGAIN_A, e->init_gain);
  1788. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1789. e->rfseq_init);
  1790. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_HIGAIN_A, e->cliphi_gain);
  1791. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_HIGAIN_A, e->cliphi_gain);
  1792. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_MEDGAIN_A, e->clipmd_gain);
  1793. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_MEDGAIN_A, e->clipmd_gain);
  1794. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_LOGAIN_A, e->cliplo_gain);
  1795. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_LOGAIN_A, e->cliplo_gain);
  1796. b43_phy_maskset(dev, B43_NPHY_CRSMINPOWER0, 0xFF00, e->crsmin);
  1797. b43_phy_maskset(dev, B43_NPHY_CRSMINPOWERL0, 0xFF00, e->crsminl);
  1798. b43_phy_maskset(dev, B43_NPHY_CRSMINPOWERU0, 0xFF00, e->crsminu);
  1799. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1800. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1801. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1802. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1803. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1804. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1805. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1806. }
  1807. static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
  1808. {
  1809. struct b43_phy_n *nphy = dev->phy.n;
  1810. u8 i, j;
  1811. u8 code;
  1812. u16 tmp;
  1813. u8 rfseq_events[3] = { 6, 8, 7 };
  1814. u8 rfseq_delays[3] = { 10, 30, 1 };
  1815. /* Set Clip 2 detect */
  1816. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1817. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1818. /* Set narrowband clip threshold */
  1819. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1820. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1821. if (!dev->phy.is_40mhz) {
  1822. /* Set dwell lengths */
  1823. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1824. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1825. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1826. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1827. }
  1828. /* Set wideband clip 2 threshold */
  1829. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1830. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
  1831. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1832. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
  1833. if (!dev->phy.is_40mhz) {
  1834. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1835. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1836. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1837. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1838. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1839. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1840. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1841. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1842. }
  1843. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1844. if (nphy->gain_boost) {
  1845. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1846. dev->phy.is_40mhz)
  1847. code = 4;
  1848. else
  1849. code = 5;
  1850. } else {
  1851. code = dev->phy.is_40mhz ? 6 : 7;
  1852. }
  1853. /* Set HPVGA2 index */
  1854. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1855. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1856. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1857. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1858. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1859. /* specs say about 2 loops, but wl does 4 */
  1860. for (i = 0; i < 4; i++)
  1861. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
  1862. b43_nphy_adjust_lna_gain_table(dev);
  1863. if (nphy->elna_gain_config) {
  1864. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1865. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1866. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1867. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1868. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1869. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1870. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1871. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1872. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1873. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1874. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1875. /* specs say about 2 loops, but wl does 4 */
  1876. for (i = 0; i < 4; i++)
  1877. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1878. (code << 8 | 0x74));
  1879. }
  1880. if (dev->phy.rev == 2) {
  1881. for (i = 0; i < 4; i++) {
  1882. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1883. (0x0400 * i) + 0x0020);
  1884. for (j = 0; j < 21; j++) {
  1885. tmp = j * (i < 2 ? 3 : 1);
  1886. b43_phy_write(dev,
  1887. B43_NPHY_TABLE_DATALO, tmp);
  1888. }
  1889. }
  1890. }
  1891. b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
  1892. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1893. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1894. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1895. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1896. b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
  1897. }
  1898. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1899. static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
  1900. {
  1901. if (dev->phy.rev >= 7)
  1902. ; /* TODO */
  1903. else if (dev->phy.rev >= 3)
  1904. b43_nphy_gain_ctl_workarounds_rev3plus(dev);
  1905. else
  1906. b43_nphy_gain_ctl_workarounds_rev1_2(dev);
  1907. }
  1908. /* http://bcm-v4.sipsolutions.net/PHY/N/Read_Lpf_Bw_Ctl */
  1909. static u16 b43_nphy_read_lpf_ctl(struct b43_wldev *dev, u16 offset)
  1910. {
  1911. if (!offset)
  1912. offset = (dev->phy.is_40mhz) ? 0x159 : 0x154;
  1913. return b43_ntab_read(dev, B43_NTAB16(7, offset)) & 0x7;
  1914. }
  1915. static void b43_nphy_workarounds_rev7plus(struct b43_wldev *dev)
  1916. {
  1917. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1918. struct b43_phy *phy = &dev->phy;
  1919. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1920. 0x1F };
  1921. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1922. u16 ntab7_15e_16e[] = { 0x10f, 0x10f };
  1923. u8 ntab7_138_146[] = { 0x11, 0x11 };
  1924. u8 ntab7_133[] = { 0x77, 0x11, 0x11 };
  1925. u16 lpf_20, lpf_40, lpf_11b;
  1926. u16 bcap_val, bcap_val_11b, bcap_val_11n_20, bcap_val_11n_40;
  1927. u16 scap_val, scap_val_11b, scap_val_11n_20, scap_val_11n_40;
  1928. bool rccal_ovrd = false;
  1929. u16 rx2tx_lut_20_11b, rx2tx_lut_20_11n, rx2tx_lut_40_11n;
  1930. u16 bias, conv, filt;
  1931. u32 tmp32;
  1932. u8 core;
  1933. if (phy->rev == 7) {
  1934. b43_phy_set(dev, B43_NPHY_FINERX2_CGC, 0x10);
  1935. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0xFF80, 0x0020);
  1936. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0x80FF, 0x2700);
  1937. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0xFF80, 0x002E);
  1938. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0x80FF, 0x3300);
  1939. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0xFF80, 0x0037);
  1940. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0x80FF, 0x3A00);
  1941. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0xFF80, 0x003C);
  1942. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0x80FF, 0x3E00);
  1943. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0xFF80, 0x003E);
  1944. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0x80FF, 0x3F00);
  1945. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0xFF80, 0x0040);
  1946. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0x80FF, 0x4000);
  1947. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0xFF80, 0x0040);
  1948. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0x80FF, 0x4000);
  1949. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0xFF80, 0x0040);
  1950. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0x80FF, 0x4000);
  1951. }
  1952. if (phy->rev <= 8) {
  1953. b43_phy_write(dev, B43_NPHY_FORCEFRONT0, 0x1B0);
  1954. b43_phy_write(dev, B43_NPHY_FORCEFRONT1, 0x1B0);
  1955. }
  1956. if (phy->rev >= 8)
  1957. b43_phy_maskset(dev, B43_NPHY_TXTAILCNT, ~0xFF, 0x72);
  1958. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 2);
  1959. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 2);
  1960. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1961. tmp32 &= 0xffffff;
  1962. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1963. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x15e), 2, ntab7_15e_16e);
  1964. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x16e), 2, ntab7_15e_16e);
  1965. if (b43_nphy_ipa(dev))
  1966. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1967. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1968. b43_phy_maskset(dev, B43_NPHY_EPS_OVERRIDEI_0, 0x3FFF, 0x4000);
  1969. b43_phy_maskset(dev, B43_NPHY_EPS_OVERRIDEI_1, 0x3FFF, 0x4000);
  1970. lpf_20 = b43_nphy_read_lpf_ctl(dev, 0x154);
  1971. lpf_40 = b43_nphy_read_lpf_ctl(dev, 0x159);
  1972. lpf_11b = b43_nphy_read_lpf_ctl(dev, 0x152);
  1973. if (b43_nphy_ipa(dev)) {
  1974. if ((phy->radio_rev == 5 && phy->is_40mhz) ||
  1975. phy->radio_rev == 7 || phy->radio_rev == 8) {
  1976. bcap_val = b43_radio_read(dev, 0x16b);
  1977. scap_val = b43_radio_read(dev, 0x16a);
  1978. scap_val_11b = scap_val;
  1979. bcap_val_11b = bcap_val;
  1980. if (phy->radio_rev == 5 && phy->is_40mhz) {
  1981. scap_val_11n_20 = scap_val;
  1982. bcap_val_11n_20 = bcap_val;
  1983. scap_val_11n_40 = bcap_val_11n_40 = 0xc;
  1984. rccal_ovrd = true;
  1985. } else { /* Rev 7/8 */
  1986. lpf_20 = 4;
  1987. lpf_11b = 1;
  1988. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1989. scap_val_11n_20 = 0xc;
  1990. bcap_val_11n_20 = 0xc;
  1991. scap_val_11n_40 = 0xa;
  1992. bcap_val_11n_40 = 0xa;
  1993. } else {
  1994. scap_val_11n_20 = 0x14;
  1995. bcap_val_11n_20 = 0x14;
  1996. scap_val_11n_40 = 0xf;
  1997. bcap_val_11n_40 = 0xf;
  1998. }
  1999. rccal_ovrd = true;
  2000. }
  2001. }
  2002. } else {
  2003. if (phy->radio_rev == 5) {
  2004. lpf_20 = 1;
  2005. lpf_40 = 3;
  2006. bcap_val = b43_radio_read(dev, 0x16b);
  2007. scap_val = b43_radio_read(dev, 0x16a);
  2008. scap_val_11b = scap_val;
  2009. bcap_val_11b = bcap_val;
  2010. scap_val_11n_20 = 0x11;
  2011. scap_val_11n_40 = 0x11;
  2012. bcap_val_11n_20 = 0x13;
  2013. bcap_val_11n_40 = 0x13;
  2014. rccal_ovrd = true;
  2015. }
  2016. }
  2017. if (rccal_ovrd) {
  2018. rx2tx_lut_20_11b = (bcap_val_11b << 8) |
  2019. (scap_val_11b << 3) |
  2020. lpf_11b;
  2021. rx2tx_lut_20_11n = (bcap_val_11n_20 << 8) |
  2022. (scap_val_11n_20 << 3) |
  2023. lpf_20;
  2024. rx2tx_lut_40_11n = (bcap_val_11n_40 << 8) |
  2025. (scap_val_11n_40 << 3) |
  2026. lpf_40;
  2027. for (core = 0; core < 2; core++) {
  2028. b43_ntab_write(dev, B43_NTAB16(7, 0x152 + core * 16),
  2029. rx2tx_lut_20_11b);
  2030. b43_ntab_write(dev, B43_NTAB16(7, 0x153 + core * 16),
  2031. rx2tx_lut_20_11n);
  2032. b43_ntab_write(dev, B43_NTAB16(7, 0x154 + core * 16),
  2033. rx2tx_lut_20_11n);
  2034. b43_ntab_write(dev, B43_NTAB16(7, 0x155 + core * 16),
  2035. rx2tx_lut_40_11n);
  2036. b43_ntab_write(dev, B43_NTAB16(7, 0x156 + core * 16),
  2037. rx2tx_lut_40_11n);
  2038. b43_ntab_write(dev, B43_NTAB16(7, 0x157 + core * 16),
  2039. rx2tx_lut_40_11n);
  2040. b43_ntab_write(dev, B43_NTAB16(7, 0x158 + core * 16),
  2041. rx2tx_lut_40_11n);
  2042. b43_ntab_write(dev, B43_NTAB16(7, 0x159 + core * 16),
  2043. rx2tx_lut_40_11n);
  2044. }
  2045. b43_nphy_rf_ctl_override_rev7(dev, 16, 1, 3, false, 2);
  2046. }
  2047. b43_phy_write(dev, 0x32F, 0x3);
  2048. if (phy->radio_rev == 4 || phy->radio_rev == 6)
  2049. b43_nphy_rf_ctl_override_rev7(dev, 4, 1, 3, false, 0);
  2050. if (phy->radio_rev == 3 || phy->radio_rev == 4 || phy->radio_rev == 6) {
  2051. if (sprom->revision &&
  2052. sprom->boardflags2_hi & B43_BFH2_IPALVLSHIFT_3P3) {
  2053. b43_radio_write(dev, 0x5, 0x05);
  2054. b43_radio_write(dev, 0x6, 0x30);
  2055. b43_radio_write(dev, 0x7, 0x00);
  2056. b43_radio_set(dev, 0x4f, 0x1);
  2057. b43_radio_set(dev, 0xd4, 0x1);
  2058. bias = 0x1f;
  2059. conv = 0x6f;
  2060. filt = 0xaa;
  2061. } else {
  2062. bias = 0x2b;
  2063. conv = 0x7f;
  2064. filt = 0xee;
  2065. }
  2066. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2067. for (core = 0; core < 2; core++) {
  2068. if (core == 0) {
  2069. b43_radio_write(dev, 0x5F, bias);
  2070. b43_radio_write(dev, 0x64, conv);
  2071. b43_radio_write(dev, 0x66, filt);
  2072. } else {
  2073. b43_radio_write(dev, 0xE8, bias);
  2074. b43_radio_write(dev, 0xE9, conv);
  2075. b43_radio_write(dev, 0xEB, filt);
  2076. }
  2077. }
  2078. }
  2079. }
  2080. if (b43_nphy_ipa(dev)) {
  2081. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2082. if (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  2083. phy->radio_rev == 6) {
  2084. for (core = 0; core < 2; core++) {
  2085. if (core == 0)
  2086. b43_radio_write(dev, 0x51,
  2087. 0x7f);
  2088. else
  2089. b43_radio_write(dev, 0xd6,
  2090. 0x7f);
  2091. }
  2092. }
  2093. if (phy->radio_rev == 3) {
  2094. for (core = 0; core < 2; core++) {
  2095. if (core == 0) {
  2096. b43_radio_write(dev, 0x64,
  2097. 0x13);
  2098. b43_radio_write(dev, 0x5F,
  2099. 0x1F);
  2100. b43_radio_write(dev, 0x66,
  2101. 0xEE);
  2102. b43_radio_write(dev, 0x59,
  2103. 0x8A);
  2104. b43_radio_write(dev, 0x80,
  2105. 0x3E);
  2106. } else {
  2107. b43_radio_write(dev, 0x69,
  2108. 0x13);
  2109. b43_radio_write(dev, 0xE8,
  2110. 0x1F);
  2111. b43_radio_write(dev, 0xEB,
  2112. 0xEE);
  2113. b43_radio_write(dev, 0xDE,
  2114. 0x8A);
  2115. b43_radio_write(dev, 0x105,
  2116. 0x3E);
  2117. }
  2118. }
  2119. } else if (phy->radio_rev == 7 || phy->radio_rev == 8) {
  2120. if (!phy->is_40mhz) {
  2121. b43_radio_write(dev, 0x5F, 0x14);
  2122. b43_radio_write(dev, 0xE8, 0x12);
  2123. } else {
  2124. b43_radio_write(dev, 0x5F, 0x16);
  2125. b43_radio_write(dev, 0xE8, 0x16);
  2126. }
  2127. }
  2128. } else {
  2129. u16 freq = phy->channel_freq;
  2130. if ((freq >= 5180 && freq <= 5230) ||
  2131. (freq >= 5745 && freq <= 5805)) {
  2132. b43_radio_write(dev, 0x7D, 0xFF);
  2133. b43_radio_write(dev, 0xFE, 0xFF);
  2134. }
  2135. }
  2136. } else {
  2137. if (phy->radio_rev != 5) {
  2138. for (core = 0; core < 2; core++) {
  2139. if (core == 0) {
  2140. b43_radio_write(dev, 0x5c, 0x61);
  2141. b43_radio_write(dev, 0x51, 0x70);
  2142. } else {
  2143. b43_radio_write(dev, 0xe1, 0x61);
  2144. b43_radio_write(dev, 0xd6, 0x70);
  2145. }
  2146. }
  2147. }
  2148. }
  2149. if (phy->radio_rev == 4) {
  2150. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2151. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2152. for (core = 0; core < 2; core++) {
  2153. if (core == 0) {
  2154. b43_radio_write(dev, 0x1a1, 0x00);
  2155. b43_radio_write(dev, 0x1a2, 0x3f);
  2156. b43_radio_write(dev, 0x1a6, 0x3f);
  2157. } else {
  2158. b43_radio_write(dev, 0x1a7, 0x00);
  2159. b43_radio_write(dev, 0x1ab, 0x3f);
  2160. b43_radio_write(dev, 0x1ac, 0x3f);
  2161. }
  2162. }
  2163. } else {
  2164. b43_phy_set(dev, B43_NPHY_AFECTL_C1, 0x4);
  2165. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x4);
  2166. b43_phy_set(dev, B43_NPHY_AFECTL_C2, 0x4);
  2167. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4);
  2168. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x1);
  2169. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x1);
  2170. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x1);
  2171. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x1);
  2172. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2173. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2174. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x4);
  2175. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x4);
  2176. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x4);
  2177. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4);
  2178. }
  2179. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, 0x2);
  2180. b43_ntab_write(dev, B43_NTAB32(16, 0x100), 20);
  2181. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x138), 2, ntab7_138_146);
  2182. b43_ntab_write(dev, B43_NTAB16(7, 0x141), 0x77);
  2183. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x133), 3, ntab7_133);
  2184. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x146), 2, ntab7_138_146);
  2185. b43_ntab_write(dev, B43_NTAB16(7, 0x123), 0x77);
  2186. b43_ntab_write(dev, B43_NTAB16(7, 0x12A), 0x77);
  2187. if (!phy->is_40mhz) {
  2188. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x18D);
  2189. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x18D);
  2190. } else {
  2191. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x14D);
  2192. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x14D);
  2193. }
  2194. b43_nphy_gain_ctl_workarounds(dev);
  2195. /* TODO
  2196. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4,
  2197. aux_adc_vmid_rev7_core0);
  2198. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4,
  2199. aux_adc_vmid_rev7_core1);
  2200. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0C), 4,
  2201. aux_adc_gain_rev7);
  2202. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1C), 4,
  2203. aux_adc_gain_rev7);
  2204. */
  2205. }
  2206. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  2207. {
  2208. struct b43_phy_n *nphy = dev->phy.n;
  2209. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2210. /* TX to RX */
  2211. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  2212. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  2213. /* RX to TX */
  2214. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  2215. 0x1F };
  2216. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  2217. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  2218. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  2219. u16 tmp16;
  2220. u32 tmp32;
  2221. b43_phy_write(dev, B43_NPHY_FORCEFRONT0, 0x1f8);
  2222. b43_phy_write(dev, B43_NPHY_FORCEFRONT1, 0x1f8);
  2223. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  2224. tmp32 &= 0xffffff;
  2225. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  2226. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  2227. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  2228. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  2229. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  2230. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  2231. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  2232. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_LOGAIN_B, 0x000C);
  2233. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_LOGAIN_B, 0x000C);
  2234. /* TX to RX */
  2235. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  2236. ARRAY_SIZE(tx2rx_events));
  2237. /* RX to TX */
  2238. if (b43_nphy_ipa(dev))
  2239. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  2240. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  2241. if (nphy->hw_phyrxchain != 3 &&
  2242. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  2243. if (b43_nphy_ipa(dev)) {
  2244. rx2tx_delays[5] = 59;
  2245. rx2tx_delays[6] = 1;
  2246. rx2tx_events[7] = 0x1F;
  2247. }
  2248. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events, rx2tx_delays,
  2249. ARRAY_SIZE(rx2tx_events));
  2250. }
  2251. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  2252. 0x2 : 0x9C40;
  2253. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  2254. b43_phy_maskset(dev, B43_NPHY_SGILTRNOFFSET, 0xF0FF, 0x0700);
  2255. if (!dev->phy.is_40mhz) {
  2256. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  2257. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  2258. } else {
  2259. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x14D);
  2260. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x14D);
  2261. }
  2262. b43_nphy_gain_ctl_workarounds(dev);
  2263. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  2264. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  2265. /* TODO */
  2266. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2267. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2268. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2269. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2270. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2271. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2272. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2273. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2274. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2275. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2276. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2277. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2278. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  2279. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  2280. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  2281. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  2282. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  2283. tmp32 = 0x00088888;
  2284. else
  2285. tmp32 = 0x88888888;
  2286. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  2287. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  2288. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  2289. if (dev->phy.rev == 4 &&
  2290. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2291. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  2292. 0x70);
  2293. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  2294. 0x70);
  2295. }
  2296. /* Dropped probably-always-true condition */
  2297. b43_phy_write(dev, B43_NPHY_ED_CRS40ASSERTTHRESH0, 0x03eb);
  2298. b43_phy_write(dev, B43_NPHY_ED_CRS40ASSERTTHRESH1, 0x03eb);
  2299. b43_phy_write(dev, B43_NPHY_ED_CRS40DEASSERTTHRESH1, 0x0341);
  2300. b43_phy_write(dev, B43_NPHY_ED_CRS40DEASSERTTHRESH1, 0x0341);
  2301. b43_phy_write(dev, B43_NPHY_ED_CRS20LASSERTTHRESH0, 0x042b);
  2302. b43_phy_write(dev, B43_NPHY_ED_CRS20LASSERTTHRESH1, 0x042b);
  2303. b43_phy_write(dev, B43_NPHY_ED_CRS20LDEASSERTTHRESH0, 0x0381);
  2304. b43_phy_write(dev, B43_NPHY_ED_CRS20LDEASSERTTHRESH1, 0x0381);
  2305. b43_phy_write(dev, B43_NPHY_ED_CRS20UASSERTTHRESH0, 0x042b);
  2306. b43_phy_write(dev, B43_NPHY_ED_CRS20UASSERTTHRESH1, 0x042b);
  2307. b43_phy_write(dev, B43_NPHY_ED_CRS20UDEASSERTTHRESH0, 0x0381);
  2308. b43_phy_write(dev, B43_NPHY_ED_CRS20UDEASSERTTHRESH1, 0x0381);
  2309. if (dev->phy.rev >= 6 && sprom->boardflags2_lo & B43_BFL2_SINGLEANT_CCK)
  2310. ; /* TODO: 0x0080000000000000 HF */
  2311. }
  2312. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  2313. {
  2314. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2315. struct b43_phy *phy = &dev->phy;
  2316. struct b43_phy_n *nphy = phy->n;
  2317. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  2318. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  2319. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  2320. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  2321. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  2322. dev->dev->board_type == BCMA_BOARD_TYPE_BCM943224M93) {
  2323. delays1[0] = 0x1;
  2324. delays1[5] = 0x14;
  2325. }
  2326. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  2327. nphy->band5g_pwrgain) {
  2328. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  2329. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  2330. } else {
  2331. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  2332. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  2333. }
  2334. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  2335. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  2336. if (dev->phy.rev < 3) {
  2337. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  2338. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  2339. }
  2340. if (dev->phy.rev < 2) {
  2341. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  2342. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  2343. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  2344. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  2345. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  2346. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  2347. }
  2348. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  2349. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  2350. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  2351. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  2352. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  2353. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  2354. b43_nphy_gain_ctl_workarounds(dev);
  2355. if (dev->phy.rev < 2) {
  2356. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  2357. b43_hf_write(dev, b43_hf_read(dev) |
  2358. B43_HF_MLADVW);
  2359. } else if (dev->phy.rev == 2) {
  2360. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  2361. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  2362. }
  2363. if (dev->phy.rev < 2)
  2364. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  2365. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  2366. /* Set phase track alpha and beta */
  2367. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  2368. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  2369. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  2370. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  2371. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  2372. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  2373. if (dev->phy.rev < 3) {
  2374. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  2375. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  2376. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  2377. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  2378. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  2379. }
  2380. if (dev->phy.rev == 2)
  2381. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  2382. B43_NPHY_FINERX2_CGC_DECGC);
  2383. }
  2384. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  2385. static void b43_nphy_workarounds(struct b43_wldev *dev)
  2386. {
  2387. struct b43_phy *phy = &dev->phy;
  2388. struct b43_phy_n *nphy = phy->n;
  2389. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2390. b43_nphy_classifier(dev, 1, 0);
  2391. else
  2392. b43_nphy_classifier(dev, 1, 1);
  2393. if (nphy->hang_avoid)
  2394. b43_nphy_stay_in_carrier_search(dev, 1);
  2395. b43_phy_set(dev, B43_NPHY_IQFLIP,
  2396. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  2397. if (dev->phy.rev >= 7)
  2398. b43_nphy_workarounds_rev7plus(dev);
  2399. else if (dev->phy.rev >= 3)
  2400. b43_nphy_workarounds_rev3plus(dev);
  2401. else
  2402. b43_nphy_workarounds_rev1_2(dev);
  2403. if (nphy->hang_avoid)
  2404. b43_nphy_stay_in_carrier_search(dev, 0);
  2405. }
  2406. /**************************************************
  2407. * Tx/Rx common
  2408. **************************************************/
  2409. /*
  2410. * Transmits a known value for LO calibration
  2411. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  2412. */
  2413. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  2414. bool iqmode, bool dac_test)
  2415. {
  2416. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  2417. if (samp == 0)
  2418. return -1;
  2419. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  2420. return 0;
  2421. }
  2422. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  2423. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  2424. {
  2425. struct b43_phy_n *nphy = dev->phy.n;
  2426. bool override = false;
  2427. u16 chain = 0x33;
  2428. if (nphy->txrx_chain == 0) {
  2429. chain = 0x11;
  2430. override = true;
  2431. } else if (nphy->txrx_chain == 1) {
  2432. chain = 0x22;
  2433. override = true;
  2434. }
  2435. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2436. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  2437. chain);
  2438. if (override)
  2439. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  2440. B43_NPHY_RFSEQMODE_CAOVER);
  2441. else
  2442. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2443. ~B43_NPHY_RFSEQMODE_CAOVER);
  2444. }
  2445. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  2446. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  2447. {
  2448. struct b43_phy_n *nphy = dev->phy.n;
  2449. u16 tmp;
  2450. if (nphy->hang_avoid)
  2451. b43_nphy_stay_in_carrier_search(dev, 1);
  2452. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  2453. if (tmp & 0x1)
  2454. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  2455. else if (tmp & 0x2)
  2456. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  2457. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  2458. if (nphy->bb_mult_save & 0x80000000) {
  2459. tmp = nphy->bb_mult_save & 0xFFFF;
  2460. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  2461. nphy->bb_mult_save = 0;
  2462. }
  2463. if (nphy->hang_avoid)
  2464. b43_nphy_stay_in_carrier_search(dev, 0);
  2465. }
  2466. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2467. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2468. struct nphy_txgains target,
  2469. struct nphy_iqcal_params *params)
  2470. {
  2471. int i, j, indx;
  2472. u16 gain;
  2473. if (dev->phy.rev >= 3) {
  2474. params->txgm = target.txgm[core];
  2475. params->pga = target.pga[core];
  2476. params->pad = target.pad[core];
  2477. params->ipa = target.ipa[core];
  2478. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2479. (params->pad << 4) | (params->ipa);
  2480. for (j = 0; j < 5; j++)
  2481. params->ncorr[j] = 0x79;
  2482. } else {
  2483. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2484. (target.txgm[core] << 8);
  2485. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2486. 1 : 0;
  2487. for (i = 0; i < 9; i++)
  2488. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2489. break;
  2490. i = min(i, 8);
  2491. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2492. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2493. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2494. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2495. (params->pad << 2);
  2496. for (j = 0; j < 4; j++)
  2497. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2498. }
  2499. }
  2500. /**************************************************
  2501. * Tx and Rx
  2502. **************************************************/
  2503. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  2504. {//TODO
  2505. }
  2506. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  2507. bool ignore_tssi)
  2508. {//TODO
  2509. return B43_TXPWR_RES_DONE;
  2510. }
  2511. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  2512. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  2513. {
  2514. struct b43_phy_n *nphy = dev->phy.n;
  2515. u8 i;
  2516. u16 bmask, val, tmp;
  2517. enum ieee80211_band band = b43_current_band(dev->wl);
  2518. if (nphy->hang_avoid)
  2519. b43_nphy_stay_in_carrier_search(dev, 1);
  2520. nphy->txpwrctrl = enable;
  2521. if (!enable) {
  2522. if (dev->phy.rev >= 3 &&
  2523. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  2524. (B43_NPHY_TXPCTL_CMD_COEFF |
  2525. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  2526. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  2527. /* We disable enabled TX pwr ctl, save it's state */
  2528. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  2529. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  2530. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  2531. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  2532. }
  2533. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  2534. for (i = 0; i < 84; i++)
  2535. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2536. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  2537. for (i = 0; i < 84; i++)
  2538. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2539. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2540. if (dev->phy.rev >= 3)
  2541. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2542. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  2543. if (dev->phy.rev >= 3) {
  2544. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2545. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2546. } else {
  2547. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2548. }
  2549. if (dev->phy.rev == 2)
  2550. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2551. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  2552. else if (dev->phy.rev < 2)
  2553. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2554. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  2555. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2556. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  2557. } else {
  2558. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  2559. nphy->adj_pwr_tbl);
  2560. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  2561. nphy->adj_pwr_tbl);
  2562. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  2563. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2564. /* wl does useless check for "enable" param here */
  2565. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2566. if (dev->phy.rev >= 3) {
  2567. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2568. if (val)
  2569. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2570. }
  2571. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  2572. if (band == IEEE80211_BAND_5GHZ) {
  2573. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2574. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  2575. if (dev->phy.rev > 1)
  2576. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2577. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  2578. 0x64);
  2579. }
  2580. if (dev->phy.rev >= 3) {
  2581. if (nphy->tx_pwr_idx[0] != 128 &&
  2582. nphy->tx_pwr_idx[1] != 128) {
  2583. /* Recover TX pwr ctl state */
  2584. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2585. ~B43_NPHY_TXPCTL_CMD_INIT,
  2586. nphy->tx_pwr_idx[0]);
  2587. if (dev->phy.rev > 1)
  2588. b43_phy_maskset(dev,
  2589. B43_NPHY_TXPCTL_INIT,
  2590. ~0xff, nphy->tx_pwr_idx[1]);
  2591. }
  2592. }
  2593. if (dev->phy.rev >= 3) {
  2594. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  2595. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  2596. } else {
  2597. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  2598. }
  2599. if (dev->phy.rev == 2)
  2600. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  2601. else if (dev->phy.rev < 2)
  2602. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  2603. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2604. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  2605. if (b43_nphy_ipa(dev)) {
  2606. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  2607. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  2608. }
  2609. }
  2610. if (nphy->hang_avoid)
  2611. b43_nphy_stay_in_carrier_search(dev, 0);
  2612. }
  2613. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  2614. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  2615. {
  2616. struct b43_phy_n *nphy = dev->phy.n;
  2617. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2618. u8 txpi[2], bbmult, i;
  2619. u16 tmp, radio_gain, dac_gain;
  2620. u16 freq = dev->phy.channel_freq;
  2621. u32 txgain;
  2622. /* u32 gaintbl; rev3+ */
  2623. if (nphy->hang_avoid)
  2624. b43_nphy_stay_in_carrier_search(dev, 1);
  2625. if (dev->phy.rev >= 7) {
  2626. txpi[0] = txpi[1] = 30;
  2627. } else if (dev->phy.rev >= 3) {
  2628. txpi[0] = 40;
  2629. txpi[1] = 40;
  2630. } else if (sprom->revision < 4) {
  2631. txpi[0] = 72;
  2632. txpi[1] = 72;
  2633. } else {
  2634. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2635. txpi[0] = sprom->txpid2g[0];
  2636. txpi[1] = sprom->txpid2g[1];
  2637. } else if (freq >= 4900 && freq < 5100) {
  2638. txpi[0] = sprom->txpid5gl[0];
  2639. txpi[1] = sprom->txpid5gl[1];
  2640. } else if (freq >= 5100 && freq < 5500) {
  2641. txpi[0] = sprom->txpid5g[0];
  2642. txpi[1] = sprom->txpid5g[1];
  2643. } else if (freq >= 5500) {
  2644. txpi[0] = sprom->txpid5gh[0];
  2645. txpi[1] = sprom->txpid5gh[1];
  2646. } else {
  2647. txpi[0] = 91;
  2648. txpi[1] = 91;
  2649. }
  2650. }
  2651. if (dev->phy.rev < 7 &&
  2652. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
  2653. txpi[0] = txpi[1] = 91;
  2654. /*
  2655. for (i = 0; i < 2; i++) {
  2656. nphy->txpwrindex[i].index_internal = txpi[i];
  2657. nphy->txpwrindex[i].index_internal_save = txpi[i];
  2658. }
  2659. */
  2660. for (i = 0; i < 2; i++) {
  2661. txgain = *(b43_nphy_get_tx_gain_table(dev) + txpi[i]);
  2662. if (dev->phy.rev >= 3)
  2663. radio_gain = (txgain >> 16) & 0x1FFFF;
  2664. else
  2665. radio_gain = (txgain >> 16) & 0x1FFF;
  2666. if (dev->phy.rev >= 7)
  2667. dac_gain = (txgain >> 8) & 0x7;
  2668. else
  2669. dac_gain = (txgain >> 8) & 0x3F;
  2670. bbmult = txgain & 0xFF;
  2671. if (dev->phy.rev >= 3) {
  2672. if (i == 0)
  2673. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2674. else
  2675. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2676. } else {
  2677. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2678. }
  2679. if (i == 0)
  2680. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  2681. else
  2682. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  2683. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  2684. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  2685. if (i == 0)
  2686. tmp = (tmp & 0x00FF) | (bbmult << 8);
  2687. else
  2688. tmp = (tmp & 0xFF00) | bbmult;
  2689. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  2690. if (b43_nphy_ipa(dev)) {
  2691. u32 tmp32;
  2692. u16 reg = (i == 0) ?
  2693. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  2694. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  2695. 576 + txpi[i]));
  2696. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  2697. b43_phy_set(dev, reg, 0x4);
  2698. }
  2699. }
  2700. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  2701. if (nphy->hang_avoid)
  2702. b43_nphy_stay_in_carrier_search(dev, 0);
  2703. }
  2704. static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
  2705. {
  2706. struct b43_phy *phy = &dev->phy;
  2707. u8 core;
  2708. u16 r; /* routing */
  2709. if (phy->rev >= 7) {
  2710. for (core = 0; core < 2; core++) {
  2711. r = core ? 0x190 : 0x170;
  2712. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2713. b43_radio_write(dev, r + 0x5, 0x5);
  2714. b43_radio_write(dev, r + 0x9, 0xE);
  2715. if (phy->rev != 5)
  2716. b43_radio_write(dev, r + 0xA, 0);
  2717. if (phy->rev != 7)
  2718. b43_radio_write(dev, r + 0xB, 1);
  2719. else
  2720. b43_radio_write(dev, r + 0xB, 0x31);
  2721. } else {
  2722. b43_radio_write(dev, r + 0x5, 0x9);
  2723. b43_radio_write(dev, r + 0x9, 0xC);
  2724. b43_radio_write(dev, r + 0xB, 0x0);
  2725. if (phy->rev != 5)
  2726. b43_radio_write(dev, r + 0xA, 1);
  2727. else
  2728. b43_radio_write(dev, r + 0xA, 0x31);
  2729. }
  2730. b43_radio_write(dev, r + 0x6, 0);
  2731. b43_radio_write(dev, r + 0x7, 0);
  2732. b43_radio_write(dev, r + 0x8, 3);
  2733. b43_radio_write(dev, r + 0xC, 0);
  2734. }
  2735. } else {
  2736. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2737. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
  2738. else
  2739. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
  2740. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
  2741. b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
  2742. for (core = 0; core < 2; core++) {
  2743. r = core ? B2056_TX1 : B2056_TX0;
  2744. b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
  2745. b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
  2746. b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
  2747. b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
  2748. b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
  2749. b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
  2750. b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
  2751. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2752. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2753. 0x5);
  2754. if (phy->rev != 5)
  2755. b43_radio_write(dev, r | B2056_TX_TSSIA,
  2756. 0x00);
  2757. if (phy->rev >= 5)
  2758. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2759. 0x31);
  2760. else
  2761. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2762. 0x11);
  2763. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2764. 0xE);
  2765. } else {
  2766. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2767. 0x9);
  2768. b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
  2769. b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
  2770. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2771. 0xC);
  2772. }
  2773. }
  2774. }
  2775. }
  2776. /*
  2777. * Stop radio and transmit known signal. Then check received signal strength to
  2778. * get TSSI (Transmit Signal Strength Indicator).
  2779. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
  2780. */
  2781. static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
  2782. {
  2783. struct b43_phy *phy = &dev->phy;
  2784. struct b43_phy_n *nphy = dev->phy.n;
  2785. u32 tmp;
  2786. s32 rssi[4] = { };
  2787. /* TODO: check if we can transmit */
  2788. if (b43_nphy_ipa(dev))
  2789. b43_nphy_ipa_internal_tssi_setup(dev);
  2790. if (phy->rev >= 7)
  2791. b43_nphy_rf_ctl_override_rev7(dev, 0x2000, 0, 3, false, 0);
  2792. else if (phy->rev >= 3)
  2793. b43_nphy_rf_ctl_override(dev, 0x2000, 0, 3, false);
  2794. b43_nphy_stop_playback(dev);
  2795. b43_nphy_tx_tone(dev, 0xFA0, 0, false, false);
  2796. udelay(20);
  2797. tmp = b43_nphy_poll_rssi(dev, N_RSSI_TSSI_2G, rssi, 1);
  2798. b43_nphy_stop_playback(dev);
  2799. b43_nphy_rssi_select(dev, 0, N_RSSI_W1);
  2800. if (phy->rev >= 7)
  2801. b43_nphy_rf_ctl_override_rev7(dev, 0x2000, 0, 3, true, 0);
  2802. else if (phy->rev >= 3)
  2803. b43_nphy_rf_ctl_override(dev, 0x2000, 0, 3, true);
  2804. if (phy->rev >= 3) {
  2805. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
  2806. nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
  2807. } else {
  2808. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
  2809. nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
  2810. }
  2811. nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
  2812. nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
  2813. }
  2814. /* http://bcm-v4.sipsolutions.net/PHY/N/TxPwrLimitToTbl */
  2815. static void b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev *dev)
  2816. {
  2817. struct b43_phy_n *nphy = dev->phy.n;
  2818. u8 idx, delta;
  2819. u8 i, stf_mode;
  2820. for (i = 0; i < 4; i++)
  2821. nphy->adj_pwr_tbl[i] = nphy->tx_power_offset[i];
  2822. for (stf_mode = 0; stf_mode < 4; stf_mode++) {
  2823. delta = 0;
  2824. switch (stf_mode) {
  2825. case 0:
  2826. if (dev->phy.is_40mhz && dev->phy.rev >= 5) {
  2827. idx = 68;
  2828. } else {
  2829. delta = 1;
  2830. idx = dev->phy.is_40mhz ? 52 : 4;
  2831. }
  2832. break;
  2833. case 1:
  2834. idx = dev->phy.is_40mhz ? 76 : 28;
  2835. break;
  2836. case 2:
  2837. idx = dev->phy.is_40mhz ? 84 : 36;
  2838. break;
  2839. case 3:
  2840. idx = dev->phy.is_40mhz ? 92 : 44;
  2841. break;
  2842. }
  2843. for (i = 0; i < 20; i++) {
  2844. nphy->adj_pwr_tbl[4 + 4 * i + stf_mode] =
  2845. nphy->tx_power_offset[idx];
  2846. if (i == 0)
  2847. idx += delta;
  2848. if (i == 14)
  2849. idx += 1 - delta;
  2850. if (i == 3 || i == 4 || i == 7 || i == 8 || i == 11 ||
  2851. i == 13)
  2852. idx += 1;
  2853. }
  2854. }
  2855. }
  2856. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlSetup */
  2857. static void b43_nphy_tx_power_ctl_setup(struct b43_wldev *dev)
  2858. {
  2859. struct b43_phy_n *nphy = dev->phy.n;
  2860. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2861. s16 a1[2], b0[2], b1[2];
  2862. u8 idle[2];
  2863. s8 target[2];
  2864. s32 num, den, pwr;
  2865. u32 regval[64];
  2866. u16 freq = dev->phy.channel_freq;
  2867. u16 tmp;
  2868. u16 r; /* routing */
  2869. u8 i, c;
  2870. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2871. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2872. b43_read32(dev, B43_MMIO_MACCTL);
  2873. udelay(1);
  2874. }
  2875. if (nphy->hang_avoid)
  2876. b43_nphy_stay_in_carrier_search(dev, true);
  2877. b43_phy_set(dev, B43_NPHY_TSSIMODE, B43_NPHY_TSSIMODE_EN);
  2878. if (dev->phy.rev >= 3)
  2879. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD,
  2880. ~B43_NPHY_TXPCTL_CMD_PCTLEN & 0xFFFF);
  2881. else
  2882. b43_phy_set(dev, B43_NPHY_TXPCTL_CMD,
  2883. B43_NPHY_TXPCTL_CMD_PCTLEN);
  2884. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2885. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2886. if (sprom->revision < 4) {
  2887. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_2g;
  2888. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_2g;
  2889. target[0] = target[1] = 52;
  2890. a1[0] = a1[1] = -424;
  2891. b0[0] = b0[1] = 5612;
  2892. b1[0] = b1[1] = -1393;
  2893. } else {
  2894. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2895. for (c = 0; c < 2; c++) {
  2896. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_2g;
  2897. target[c] = sprom->core_pwr_info[c].maxpwr_2g;
  2898. a1[c] = sprom->core_pwr_info[c].pa_2g[0];
  2899. b0[c] = sprom->core_pwr_info[c].pa_2g[1];
  2900. b1[c] = sprom->core_pwr_info[c].pa_2g[2];
  2901. }
  2902. } else if (freq >= 4900 && freq < 5100) {
  2903. for (c = 0; c < 2; c++) {
  2904. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2905. target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
  2906. a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
  2907. b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
  2908. b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
  2909. }
  2910. } else if (freq >= 5100 && freq < 5500) {
  2911. for (c = 0; c < 2; c++) {
  2912. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2913. target[c] = sprom->core_pwr_info[c].maxpwr_5g;
  2914. a1[c] = sprom->core_pwr_info[c].pa_5g[0];
  2915. b0[c] = sprom->core_pwr_info[c].pa_5g[1];
  2916. b1[c] = sprom->core_pwr_info[c].pa_5g[2];
  2917. }
  2918. } else if (freq >= 5500) {
  2919. for (c = 0; c < 2; c++) {
  2920. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2921. target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
  2922. a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
  2923. b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
  2924. b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
  2925. }
  2926. } else {
  2927. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_5g;
  2928. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_5g;
  2929. target[0] = target[1] = 52;
  2930. a1[0] = a1[1] = -424;
  2931. b0[0] = b0[1] = 5612;
  2932. b1[0] = b1[1] = -1393;
  2933. }
  2934. }
  2935. /* target[0] = target[1] = nphy->tx_power_max; */
  2936. if (dev->phy.rev >= 3) {
  2937. if (sprom->fem.ghz2.tssipos)
  2938. b43_phy_set(dev, B43_NPHY_TXPCTL_ITSSI, 0x4000);
  2939. if (dev->phy.rev >= 7) {
  2940. for (c = 0; c < 2; c++) {
  2941. r = c ? 0x190 : 0x170;
  2942. if (b43_nphy_ipa(dev))
  2943. b43_radio_write(dev, r + 0x9, (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ? 0xE : 0xC);
  2944. }
  2945. } else {
  2946. if (b43_nphy_ipa(dev)) {
  2947. tmp = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2948. b43_radio_write(dev,
  2949. B2056_TX0 | B2056_TX_TX_SSI_MUX, tmp);
  2950. b43_radio_write(dev,
  2951. B2056_TX1 | B2056_TX_TX_SSI_MUX, tmp);
  2952. } else {
  2953. b43_radio_write(dev,
  2954. B2056_TX0 | B2056_TX_TX_SSI_MUX, 0x11);
  2955. b43_radio_write(dev,
  2956. B2056_TX1 | B2056_TX_TX_SSI_MUX, 0x11);
  2957. }
  2958. }
  2959. }
  2960. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2961. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2962. b43_read32(dev, B43_MMIO_MACCTL);
  2963. udelay(1);
  2964. }
  2965. if (dev->phy.rev >= 7) {
  2966. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2967. ~B43_NPHY_TXPCTL_CMD_INIT, 0x19);
  2968. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2969. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x19);
  2970. } else {
  2971. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2972. ~B43_NPHY_TXPCTL_CMD_INIT, 0x40);
  2973. if (dev->phy.rev > 1)
  2974. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2975. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x40);
  2976. }
  2977. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2978. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2979. b43_phy_write(dev, B43_NPHY_TXPCTL_N,
  2980. 0xF0 << B43_NPHY_TXPCTL_N_TSSID_SHIFT |
  2981. 3 << B43_NPHY_TXPCTL_N_NPTIL2_SHIFT);
  2982. b43_phy_write(dev, B43_NPHY_TXPCTL_ITSSI,
  2983. idle[0] << B43_NPHY_TXPCTL_ITSSI_0_SHIFT |
  2984. idle[1] << B43_NPHY_TXPCTL_ITSSI_1_SHIFT |
  2985. B43_NPHY_TXPCTL_ITSSI_BINF);
  2986. b43_phy_write(dev, B43_NPHY_TXPCTL_TPWR,
  2987. target[0] << B43_NPHY_TXPCTL_TPWR_0_SHIFT |
  2988. target[1] << B43_NPHY_TXPCTL_TPWR_1_SHIFT);
  2989. for (c = 0; c < 2; c++) {
  2990. for (i = 0; i < 64; i++) {
  2991. num = 8 * (16 * b0[c] + b1[c] * i);
  2992. den = 32768 + a1[c] * i;
  2993. pwr = max((4 * num + den / 2) / den, -8);
  2994. if (dev->phy.rev < 3 && (i <= (31 - idle[c] + 1)))
  2995. pwr = max(pwr, target[c] + 1);
  2996. regval[i] = pwr;
  2997. }
  2998. b43_ntab_write_bulk(dev, B43_NTAB32(26 + c, 0), 64, regval);
  2999. }
  3000. b43_nphy_tx_prepare_adjusted_power_table(dev);
  3001. /*
  3002. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84, nphy->adj_pwr_tbl);
  3003. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84, nphy->adj_pwr_tbl);
  3004. */
  3005. if (nphy->hang_avoid)
  3006. b43_nphy_stay_in_carrier_search(dev, false);
  3007. }
  3008. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  3009. {
  3010. struct b43_phy *phy = &dev->phy;
  3011. const u32 *table = NULL;
  3012. u32 rfpwr_offset;
  3013. u8 pga_gain;
  3014. int i;
  3015. table = b43_nphy_get_tx_gain_table(dev);
  3016. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  3017. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  3018. if (phy->rev >= 3) {
  3019. #if 0
  3020. nphy->gmval = (table[0] >> 16) & 0x7000;
  3021. #endif
  3022. for (i = 0; i < 128; i++) {
  3023. pga_gain = (table[i] >> 24) & 0xF;
  3024. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3025. rfpwr_offset =
  3026. b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  3027. else
  3028. rfpwr_offset =
  3029. 0; /* FIXME */
  3030. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  3031. rfpwr_offset);
  3032. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  3033. rfpwr_offset);
  3034. }
  3035. }
  3036. }
  3037. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  3038. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  3039. {
  3040. struct b43_phy_n *nphy = dev->phy.n;
  3041. enum ieee80211_band band;
  3042. u16 tmp;
  3043. if (!enable) {
  3044. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  3045. B43_NPHY_RFCTL_INTC1);
  3046. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  3047. B43_NPHY_RFCTL_INTC2);
  3048. band = b43_current_band(dev->wl);
  3049. if (dev->phy.rev >= 3) {
  3050. if (band == IEEE80211_BAND_5GHZ)
  3051. tmp = 0x600;
  3052. else
  3053. tmp = 0x480;
  3054. } else {
  3055. if (band == IEEE80211_BAND_5GHZ)
  3056. tmp = 0x180;
  3057. else
  3058. tmp = 0x120;
  3059. }
  3060. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3061. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3062. } else {
  3063. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  3064. nphy->rfctrl_intc1_save);
  3065. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  3066. nphy->rfctrl_intc2_save);
  3067. }
  3068. }
  3069. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  3070. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  3071. {
  3072. u16 tmp;
  3073. if (dev->phy.rev >= 3) {
  3074. if (b43_nphy_ipa(dev)) {
  3075. tmp = 4;
  3076. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  3077. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3078. }
  3079. tmp = 1;
  3080. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  3081. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3082. }
  3083. }
  3084. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  3085. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  3086. u16 samps, u8 time, bool wait)
  3087. {
  3088. int i;
  3089. u16 tmp;
  3090. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  3091. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  3092. if (wait)
  3093. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  3094. else
  3095. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  3096. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  3097. for (i = 1000; i; i--) {
  3098. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  3099. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  3100. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  3101. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  3102. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  3103. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  3104. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  3105. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  3106. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  3107. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  3108. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  3109. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  3110. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  3111. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  3112. return;
  3113. }
  3114. udelay(10);
  3115. }
  3116. memset(est, 0, sizeof(*est));
  3117. }
  3118. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  3119. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  3120. struct b43_phy_n_iq_comp *pcomp)
  3121. {
  3122. if (write) {
  3123. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  3124. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  3125. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  3126. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  3127. } else {
  3128. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  3129. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  3130. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  3131. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  3132. }
  3133. }
  3134. #if 0
  3135. /* Ready but not used anywhere */
  3136. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  3137. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  3138. {
  3139. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3140. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  3141. if (core == 0) {
  3142. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  3143. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3144. } else {
  3145. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3146. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3147. }
  3148. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  3149. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  3150. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  3151. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  3152. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  3153. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  3154. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3155. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3156. }
  3157. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  3158. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  3159. {
  3160. u8 rxval, txval;
  3161. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3162. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3163. if (core == 0) {
  3164. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3165. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3166. } else {
  3167. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3168. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3169. }
  3170. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3171. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3172. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  3173. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  3174. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  3175. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  3176. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3177. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3178. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3179. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3180. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3181. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3182. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3183. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3184. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  3185. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3186. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  3187. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  3188. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  3189. if (core == 0) {
  3190. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  3191. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  3192. } else {
  3193. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  3194. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  3195. }
  3196. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_PA, 0, 3);
  3197. b43_nphy_rf_ctl_override(dev, 8, 0, 3, false);
  3198. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3199. if (core == 0) {
  3200. rxval = 1;
  3201. txval = 8;
  3202. } else {
  3203. rxval = 4;
  3204. txval = 2;
  3205. }
  3206. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, rxval,
  3207. core + 1);
  3208. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, txval,
  3209. 2 - core);
  3210. }
  3211. #endif
  3212. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  3213. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  3214. {
  3215. int i;
  3216. s32 iq;
  3217. u32 ii;
  3218. u32 qq;
  3219. int iq_nbits, qq_nbits;
  3220. int arsh, brsh;
  3221. u16 tmp, a, b;
  3222. struct nphy_iq_est est;
  3223. struct b43_phy_n_iq_comp old;
  3224. struct b43_phy_n_iq_comp new = { };
  3225. bool error = false;
  3226. if (mask == 0)
  3227. return;
  3228. b43_nphy_rx_iq_coeffs(dev, false, &old);
  3229. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3230. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  3231. new = old;
  3232. for (i = 0; i < 2; i++) {
  3233. if (i == 0 && (mask & 1)) {
  3234. iq = est.iq0_prod;
  3235. ii = est.i0_pwr;
  3236. qq = est.q0_pwr;
  3237. } else if (i == 1 && (mask & 2)) {
  3238. iq = est.iq1_prod;
  3239. ii = est.i1_pwr;
  3240. qq = est.q1_pwr;
  3241. } else {
  3242. continue;
  3243. }
  3244. if (ii + qq < 2) {
  3245. error = true;
  3246. break;
  3247. }
  3248. iq_nbits = fls(abs(iq));
  3249. qq_nbits = fls(qq);
  3250. arsh = iq_nbits - 20;
  3251. if (arsh >= 0) {
  3252. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  3253. tmp = ii >> arsh;
  3254. } else {
  3255. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  3256. tmp = ii << -arsh;
  3257. }
  3258. if (tmp == 0) {
  3259. error = true;
  3260. break;
  3261. }
  3262. a /= tmp;
  3263. brsh = qq_nbits - 11;
  3264. if (brsh >= 0) {
  3265. b = (qq << (31 - qq_nbits));
  3266. tmp = ii >> brsh;
  3267. } else {
  3268. b = (qq << (31 - qq_nbits));
  3269. tmp = ii << -brsh;
  3270. }
  3271. if (tmp == 0) {
  3272. error = true;
  3273. break;
  3274. }
  3275. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  3276. if (i == 0 && (mask & 0x1)) {
  3277. if (dev->phy.rev >= 3) {
  3278. new.a0 = a & 0x3FF;
  3279. new.b0 = b & 0x3FF;
  3280. } else {
  3281. new.a0 = b & 0x3FF;
  3282. new.b0 = a & 0x3FF;
  3283. }
  3284. } else if (i == 1 && (mask & 0x2)) {
  3285. if (dev->phy.rev >= 3) {
  3286. new.a1 = a & 0x3FF;
  3287. new.b1 = b & 0x3FF;
  3288. } else {
  3289. new.a1 = b & 0x3FF;
  3290. new.b1 = a & 0x3FF;
  3291. }
  3292. }
  3293. }
  3294. if (error)
  3295. new = old;
  3296. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3297. }
  3298. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  3299. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  3300. {
  3301. u16 array[4];
  3302. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  3303. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  3304. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  3305. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  3306. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  3307. }
  3308. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  3309. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  3310. {
  3311. struct b43_phy_n *nphy = dev->phy.n;
  3312. u8 channel = dev->phy.channel;
  3313. int tone[2] = { 57, 58 };
  3314. u32 noise[2] = { 0x3FF, 0x3FF };
  3315. B43_WARN_ON(dev->phy.rev < 3);
  3316. if (nphy->hang_avoid)
  3317. b43_nphy_stay_in_carrier_search(dev, 1);
  3318. if (nphy->gband_spurwar_en) {
  3319. /* TODO: N PHY Adjust Analog Pfbw (7) */
  3320. if (channel == 11 && dev->phy.is_40mhz)
  3321. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  3322. else
  3323. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3324. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  3325. }
  3326. if (nphy->aband_spurwar_en) {
  3327. if (channel == 54) {
  3328. tone[0] = 0x20;
  3329. noise[0] = 0x25F;
  3330. } else if (channel == 38 || channel == 102 || channel == 118) {
  3331. if (0 /* FIXME */) {
  3332. tone[0] = 0x20;
  3333. noise[0] = 0x21F;
  3334. } else {
  3335. tone[0] = 0;
  3336. noise[0] = 0;
  3337. }
  3338. } else if (channel == 134) {
  3339. tone[0] = 0x20;
  3340. noise[0] = 0x21F;
  3341. } else if (channel == 151) {
  3342. tone[0] = 0x10;
  3343. noise[0] = 0x23F;
  3344. } else if (channel == 153 || channel == 161) {
  3345. tone[0] = 0x30;
  3346. noise[0] = 0x23F;
  3347. } else {
  3348. tone[0] = 0;
  3349. noise[0] = 0;
  3350. }
  3351. if (!tone[0] && !noise[0])
  3352. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  3353. else
  3354. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3355. }
  3356. if (nphy->hang_avoid)
  3357. b43_nphy_stay_in_carrier_search(dev, 0);
  3358. }
  3359. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  3360. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  3361. {
  3362. struct b43_phy_n *nphy = dev->phy.n;
  3363. int i, j;
  3364. u32 tmp;
  3365. u32 cur_real, cur_imag, real_part, imag_part;
  3366. u16 buffer[7];
  3367. if (nphy->hang_avoid)
  3368. b43_nphy_stay_in_carrier_search(dev, true);
  3369. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3370. for (i = 0; i < 2; i++) {
  3371. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  3372. (buffer[i * 2 + 1] & 0x3FF);
  3373. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3374. (((i + 26) << 10) | 320));
  3375. for (j = 0; j < 128; j++) {
  3376. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3377. ((tmp >> 16) & 0xFFFF));
  3378. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3379. (tmp & 0xFFFF));
  3380. }
  3381. }
  3382. for (i = 0; i < 2; i++) {
  3383. tmp = buffer[5 + i];
  3384. real_part = (tmp >> 8) & 0xFF;
  3385. imag_part = (tmp & 0xFF);
  3386. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3387. (((i + 26) << 10) | 448));
  3388. if (dev->phy.rev >= 3) {
  3389. cur_real = real_part;
  3390. cur_imag = imag_part;
  3391. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  3392. }
  3393. for (j = 0; j < 128; j++) {
  3394. if (dev->phy.rev < 3) {
  3395. cur_real = (real_part * loscale[j] + 128) >> 8;
  3396. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  3397. tmp = ((cur_real & 0xFF) << 8) |
  3398. (cur_imag & 0xFF);
  3399. }
  3400. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3401. ((tmp >> 16) & 0xFFFF));
  3402. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3403. (tmp & 0xFFFF));
  3404. }
  3405. }
  3406. if (dev->phy.rev >= 3) {
  3407. b43_shm_write16(dev, B43_SHM_SHARED,
  3408. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  3409. b43_shm_write16(dev, B43_SHM_SHARED,
  3410. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  3411. }
  3412. if (nphy->hang_avoid)
  3413. b43_nphy_stay_in_carrier_search(dev, false);
  3414. }
  3415. /*
  3416. * Restore RSSI Calibration
  3417. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  3418. */
  3419. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  3420. {
  3421. struct b43_phy_n *nphy = dev->phy.n;
  3422. u16 *rssical_radio_regs = NULL;
  3423. u16 *rssical_phy_regs = NULL;
  3424. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3425. if (!nphy->rssical_chanspec_2G.center_freq)
  3426. return;
  3427. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  3428. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  3429. } else {
  3430. if (!nphy->rssical_chanspec_5G.center_freq)
  3431. return;
  3432. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  3433. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  3434. }
  3435. if (dev->phy.rev >= 7) {
  3436. } else {
  3437. b43_radio_maskset(dev, B2056_RX0 | B2056_RX_RSSI_MISC, 0xE3,
  3438. rssical_radio_regs[0]);
  3439. b43_radio_maskset(dev, B2056_RX1 | B2056_RX_RSSI_MISC, 0xE3,
  3440. rssical_radio_regs[1]);
  3441. }
  3442. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  3443. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  3444. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  3445. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  3446. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  3447. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  3448. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  3449. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  3450. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  3451. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  3452. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  3453. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  3454. }
  3455. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  3456. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  3457. {
  3458. struct b43_phy_n *nphy = dev->phy.n;
  3459. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  3460. u16 tmp;
  3461. u8 offset, i;
  3462. if (dev->phy.rev >= 3) {
  3463. for (i = 0; i < 2; i++) {
  3464. tmp = (i == 0) ? 0x2000 : 0x3000;
  3465. offset = i * 11;
  3466. save[offset + 0] = b43_radio_read(dev, B2055_CAL_RVARCTL);
  3467. save[offset + 1] = b43_radio_read(dev, B2055_CAL_LPOCTL);
  3468. save[offset + 2] = b43_radio_read(dev, B2055_CAL_TS);
  3469. save[offset + 3] = b43_radio_read(dev, B2055_CAL_RCCALRTS);
  3470. save[offset + 4] = b43_radio_read(dev, B2055_CAL_RCALRTS);
  3471. save[offset + 5] = b43_radio_read(dev, B2055_PADDRV);
  3472. save[offset + 6] = b43_radio_read(dev, B2055_XOCTL1);
  3473. save[offset + 7] = b43_radio_read(dev, B2055_XOCTL2);
  3474. save[offset + 8] = b43_radio_read(dev, B2055_XOREGUL);
  3475. save[offset + 9] = b43_radio_read(dev, B2055_XOMISC);
  3476. save[offset + 10] = b43_radio_read(dev, B2055_PLL_LFC1);
  3477. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3478. b43_radio_write(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  3479. b43_radio_write(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3480. b43_radio_write(dev, tmp | B2055_CAL_TS, 0x55);
  3481. b43_radio_write(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3482. b43_radio_write(dev, tmp | B2055_CAL_RCALRTS, 0);
  3483. if (nphy->ipa5g_on) {
  3484. b43_radio_write(dev, tmp | B2055_PADDRV, 4);
  3485. b43_radio_write(dev, tmp | B2055_XOCTL1, 1);
  3486. } else {
  3487. b43_radio_write(dev, tmp | B2055_PADDRV, 0);
  3488. b43_radio_write(dev, tmp | B2055_XOCTL1, 0x2F);
  3489. }
  3490. b43_radio_write(dev, tmp | B2055_XOCTL2, 0);
  3491. } else {
  3492. b43_radio_write(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  3493. b43_radio_write(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3494. b43_radio_write(dev, tmp | B2055_CAL_TS, 0x55);
  3495. b43_radio_write(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3496. b43_radio_write(dev, tmp | B2055_CAL_RCALRTS, 0);
  3497. b43_radio_write(dev, tmp | B2055_XOCTL1, 0);
  3498. if (nphy->ipa2g_on) {
  3499. b43_radio_write(dev, tmp | B2055_PADDRV, 6);
  3500. b43_radio_write(dev, tmp | B2055_XOCTL2,
  3501. (dev->phy.rev < 5) ? 0x11 : 0x01);
  3502. } else {
  3503. b43_radio_write(dev, tmp | B2055_PADDRV, 0);
  3504. b43_radio_write(dev, tmp | B2055_XOCTL2, 0);
  3505. }
  3506. }
  3507. b43_radio_write(dev, tmp | B2055_XOREGUL, 0);
  3508. b43_radio_write(dev, tmp | B2055_XOMISC, 0);
  3509. b43_radio_write(dev, tmp | B2055_PLL_LFC1, 0);
  3510. }
  3511. } else {
  3512. save[0] = b43_radio_read(dev, B2055_C1_TX_RF_IQCAL1);
  3513. b43_radio_write(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  3514. save[1] = b43_radio_read(dev, B2055_C1_TX_RF_IQCAL2);
  3515. b43_radio_write(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  3516. save[2] = b43_radio_read(dev, B2055_C2_TX_RF_IQCAL1);
  3517. b43_radio_write(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  3518. save[3] = b43_radio_read(dev, B2055_C2_TX_RF_IQCAL2);
  3519. b43_radio_write(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  3520. save[3] = b43_radio_read(dev, B2055_C1_PWRDET_RXTX);
  3521. save[4] = b43_radio_read(dev, B2055_C2_PWRDET_RXTX);
  3522. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  3523. B43_NPHY_BANDCTL_5GHZ)) {
  3524. b43_radio_write(dev, B2055_C1_PWRDET_RXTX, 0x04);
  3525. b43_radio_write(dev, B2055_C2_PWRDET_RXTX, 0x04);
  3526. } else {
  3527. b43_radio_write(dev, B2055_C1_PWRDET_RXTX, 0x20);
  3528. b43_radio_write(dev, B2055_C2_PWRDET_RXTX, 0x20);
  3529. }
  3530. if (dev->phy.rev < 2) {
  3531. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  3532. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  3533. } else {
  3534. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  3535. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  3536. }
  3537. }
  3538. }
  3539. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  3540. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  3541. {
  3542. struct b43_phy_n *nphy = dev->phy.n;
  3543. int i;
  3544. u16 scale, entry;
  3545. u16 tmp = nphy->txcal_bbmult;
  3546. if (core == 0)
  3547. tmp >>= 8;
  3548. tmp &= 0xff;
  3549. for (i = 0; i < 18; i++) {
  3550. scale = (ladder_lo[i].percent * tmp) / 100;
  3551. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  3552. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  3553. scale = (ladder_iq[i].percent * tmp) / 100;
  3554. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  3555. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  3556. }
  3557. }
  3558. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  3559. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3560. {
  3561. int i;
  3562. for (i = 0; i < 15; i++)
  3563. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  3564. tbl_tx_filter_coef_rev4[2][i]);
  3565. }
  3566. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  3567. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3568. {
  3569. int i, j;
  3570. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  3571. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  3572. for (i = 0; i < 3; i++)
  3573. for (j = 0; j < 15; j++)
  3574. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  3575. tbl_tx_filter_coef_rev4[i][j]);
  3576. if (dev->phy.is_40mhz) {
  3577. for (j = 0; j < 15; j++)
  3578. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3579. tbl_tx_filter_coef_rev4[3][j]);
  3580. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3581. for (j = 0; j < 15; j++)
  3582. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3583. tbl_tx_filter_coef_rev4[5][j]);
  3584. }
  3585. if (dev->phy.channel == 14)
  3586. for (j = 0; j < 15; j++)
  3587. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3588. tbl_tx_filter_coef_rev4[6][j]);
  3589. }
  3590. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  3591. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  3592. {
  3593. struct b43_phy_n *nphy = dev->phy.n;
  3594. u16 curr_gain[2];
  3595. struct nphy_txgains target;
  3596. const u32 *table = NULL;
  3597. if (!nphy->txpwrctrl) {
  3598. int i;
  3599. if (nphy->hang_avoid)
  3600. b43_nphy_stay_in_carrier_search(dev, true);
  3601. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  3602. if (nphy->hang_avoid)
  3603. b43_nphy_stay_in_carrier_search(dev, false);
  3604. for (i = 0; i < 2; ++i) {
  3605. if (dev->phy.rev >= 3) {
  3606. target.ipa[i] = curr_gain[i] & 0x000F;
  3607. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  3608. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  3609. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  3610. } else {
  3611. target.ipa[i] = curr_gain[i] & 0x0003;
  3612. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  3613. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  3614. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  3615. }
  3616. }
  3617. } else {
  3618. int i;
  3619. u16 index[2];
  3620. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  3621. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3622. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3623. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  3624. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3625. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3626. for (i = 0; i < 2; ++i) {
  3627. table = b43_nphy_get_tx_gain_table(dev);
  3628. if (dev->phy.rev >= 3) {
  3629. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  3630. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  3631. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  3632. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  3633. } else {
  3634. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  3635. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  3636. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  3637. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  3638. }
  3639. }
  3640. }
  3641. return target;
  3642. }
  3643. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  3644. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  3645. {
  3646. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3647. if (dev->phy.rev >= 3) {
  3648. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  3649. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3650. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3651. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  3652. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  3653. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  3654. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  3655. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  3656. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  3657. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3658. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3659. b43_nphy_reset_cca(dev);
  3660. } else {
  3661. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  3662. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  3663. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3664. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  3665. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  3666. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  3667. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  3668. }
  3669. }
  3670. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  3671. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  3672. {
  3673. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3674. u16 tmp;
  3675. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3676. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3677. if (dev->phy.rev >= 3) {
  3678. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  3679. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  3680. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3681. regs[2] = tmp;
  3682. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  3683. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3684. regs[3] = tmp;
  3685. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  3686. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  3687. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3688. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3689. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  3690. regs[5] = tmp;
  3691. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  3692. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  3693. regs[6] = tmp;
  3694. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  3695. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3696. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3697. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_PA, 1, 3);
  3698. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 2, 1);
  3699. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 8, 2);
  3700. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3701. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3702. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3703. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3704. } else {
  3705. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  3706. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  3707. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3708. regs[2] = tmp;
  3709. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  3710. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  3711. regs[3] = tmp;
  3712. tmp |= 0x2000;
  3713. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  3714. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  3715. regs[4] = tmp;
  3716. tmp |= 0x2000;
  3717. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  3718. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3719. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3720. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  3721. tmp = 0x0180;
  3722. else
  3723. tmp = 0x0120;
  3724. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3725. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3726. }
  3727. }
  3728. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  3729. static void b43_nphy_save_cal(struct b43_wldev *dev)
  3730. {
  3731. struct b43_phy_n *nphy = dev->phy.n;
  3732. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3733. u16 *txcal_radio_regs = NULL;
  3734. struct b43_chanspec *iqcal_chanspec;
  3735. u16 *table = NULL;
  3736. if (nphy->hang_avoid)
  3737. b43_nphy_stay_in_carrier_search(dev, 1);
  3738. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3739. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3740. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3741. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  3742. table = nphy->cal_cache.txcal_coeffs_2G;
  3743. } else {
  3744. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3745. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3746. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  3747. table = nphy->cal_cache.txcal_coeffs_5G;
  3748. }
  3749. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  3750. /* TODO use some definitions */
  3751. if (dev->phy.rev >= 3) {
  3752. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  3753. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  3754. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  3755. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  3756. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  3757. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  3758. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  3759. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  3760. } else {
  3761. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  3762. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  3763. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  3764. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  3765. }
  3766. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  3767. iqcal_chanspec->channel_type = dev->phy.channel_type;
  3768. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  3769. if (nphy->hang_avoid)
  3770. b43_nphy_stay_in_carrier_search(dev, 0);
  3771. }
  3772. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  3773. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  3774. {
  3775. struct b43_phy_n *nphy = dev->phy.n;
  3776. u16 coef[4];
  3777. u16 *loft = NULL;
  3778. u16 *table = NULL;
  3779. int i;
  3780. u16 *txcal_radio_regs = NULL;
  3781. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3782. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3783. if (!nphy->iqcal_chanspec_2G.center_freq)
  3784. return;
  3785. table = nphy->cal_cache.txcal_coeffs_2G;
  3786. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  3787. } else {
  3788. if (!nphy->iqcal_chanspec_5G.center_freq)
  3789. return;
  3790. table = nphy->cal_cache.txcal_coeffs_5G;
  3791. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  3792. }
  3793. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  3794. for (i = 0; i < 4; i++) {
  3795. if (dev->phy.rev >= 3)
  3796. table[i] = coef[i];
  3797. else
  3798. coef[i] = 0;
  3799. }
  3800. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  3801. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  3802. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  3803. if (dev->phy.rev < 2)
  3804. b43_nphy_tx_iq_workaround(dev);
  3805. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3806. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3807. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3808. } else {
  3809. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3810. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3811. }
  3812. /* TODO use some definitions */
  3813. if (dev->phy.rev >= 3) {
  3814. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  3815. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  3816. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  3817. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  3818. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  3819. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  3820. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  3821. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  3822. } else {
  3823. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  3824. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  3825. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  3826. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  3827. }
  3828. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  3829. }
  3830. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  3831. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  3832. struct nphy_txgains target,
  3833. bool full, bool mphase)
  3834. {
  3835. struct b43_phy_n *nphy = dev->phy.n;
  3836. int i;
  3837. int error = 0;
  3838. int freq;
  3839. bool avoid = false;
  3840. u8 length;
  3841. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  3842. const u16 *table;
  3843. bool phy6or5x;
  3844. u16 buffer[11];
  3845. u16 diq_start = 0;
  3846. u16 save[2];
  3847. u16 gain[2];
  3848. struct nphy_iqcal_params params[2];
  3849. bool updated[2] = { };
  3850. b43_nphy_stay_in_carrier_search(dev, true);
  3851. if (dev->phy.rev >= 4) {
  3852. avoid = nphy->hang_avoid;
  3853. nphy->hang_avoid = false;
  3854. }
  3855. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3856. for (i = 0; i < 2; i++) {
  3857. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  3858. gain[i] = params[i].cal_gain;
  3859. }
  3860. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  3861. b43_nphy_tx_cal_radio_setup(dev);
  3862. b43_nphy_tx_cal_phy_setup(dev);
  3863. phy6or5x = dev->phy.rev >= 6 ||
  3864. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  3865. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  3866. if (phy6or5x) {
  3867. if (dev->phy.is_40mhz) {
  3868. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3869. tbl_tx_iqlo_cal_loft_ladder_40);
  3870. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3871. tbl_tx_iqlo_cal_iqimb_ladder_40);
  3872. } else {
  3873. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3874. tbl_tx_iqlo_cal_loft_ladder_20);
  3875. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3876. tbl_tx_iqlo_cal_iqimb_ladder_20);
  3877. }
  3878. }
  3879. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  3880. if (!dev->phy.is_40mhz)
  3881. freq = 2500;
  3882. else
  3883. freq = 5000;
  3884. if (nphy->mphase_cal_phase_id > 2)
  3885. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  3886. 0xFFFF, 0, true, false);
  3887. else
  3888. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  3889. if (error == 0) {
  3890. if (nphy->mphase_cal_phase_id > 2) {
  3891. table = nphy->mphase_txcal_bestcoeffs;
  3892. length = 11;
  3893. if (dev->phy.rev < 3)
  3894. length -= 2;
  3895. } else {
  3896. if (!full && nphy->txiqlocal_coeffsvalid) {
  3897. table = nphy->txiqlocal_bestc;
  3898. length = 11;
  3899. if (dev->phy.rev < 3)
  3900. length -= 2;
  3901. } else {
  3902. full = true;
  3903. if (dev->phy.rev >= 3) {
  3904. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3905. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3906. } else {
  3907. table = tbl_tx_iqlo_cal_startcoefs;
  3908. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3909. }
  3910. }
  3911. }
  3912. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3913. if (full) {
  3914. if (dev->phy.rev >= 3)
  3915. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3916. else
  3917. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3918. } else {
  3919. if (dev->phy.rev >= 3)
  3920. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3921. else
  3922. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3923. }
  3924. if (mphase) {
  3925. count = nphy->mphase_txcal_cmdidx;
  3926. numb = min(max,
  3927. (u16)(count + nphy->mphase_txcal_numcmds));
  3928. } else {
  3929. count = 0;
  3930. numb = max;
  3931. }
  3932. for (; count < numb; count++) {
  3933. if (full) {
  3934. if (dev->phy.rev >= 3)
  3935. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3936. else
  3937. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3938. } else {
  3939. if (dev->phy.rev >= 3)
  3940. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3941. else
  3942. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3943. }
  3944. core = (cmd & 0x3000) >> 12;
  3945. type = (cmd & 0x0F00) >> 8;
  3946. if (phy6or5x && updated[core] == 0) {
  3947. b43_nphy_update_tx_cal_ladder(dev, core);
  3948. updated[core] = true;
  3949. }
  3950. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3951. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3952. if (type == 1 || type == 3 || type == 4) {
  3953. buffer[0] = b43_ntab_read(dev,
  3954. B43_NTAB16(15, 69 + core));
  3955. diq_start = buffer[0];
  3956. buffer[0] = 0;
  3957. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3958. 0);
  3959. }
  3960. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3961. for (i = 0; i < 2000; i++) {
  3962. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3963. if (tmp & 0xC000)
  3964. break;
  3965. udelay(10);
  3966. }
  3967. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3968. buffer);
  3969. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3970. buffer);
  3971. if (type == 1 || type == 3 || type == 4)
  3972. buffer[0] = diq_start;
  3973. }
  3974. if (mphase)
  3975. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3976. last = (dev->phy.rev < 3) ? 6 : 7;
  3977. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3978. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3979. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3980. if (dev->phy.rev < 3) {
  3981. buffer[0] = 0;
  3982. buffer[1] = 0;
  3983. buffer[2] = 0;
  3984. buffer[3] = 0;
  3985. }
  3986. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3987. buffer);
  3988. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3989. buffer);
  3990. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3991. buffer);
  3992. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3993. buffer);
  3994. length = 11;
  3995. if (dev->phy.rev < 3)
  3996. length -= 2;
  3997. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3998. nphy->txiqlocal_bestc);
  3999. nphy->txiqlocal_coeffsvalid = true;
  4000. nphy->txiqlocal_chanspec.center_freq =
  4001. dev->phy.channel_freq;
  4002. nphy->txiqlocal_chanspec.channel_type =
  4003. dev->phy.channel_type;
  4004. } else {
  4005. length = 11;
  4006. if (dev->phy.rev < 3)
  4007. length -= 2;
  4008. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  4009. nphy->mphase_txcal_bestcoeffs);
  4010. }
  4011. b43_nphy_stop_playback(dev);
  4012. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  4013. }
  4014. b43_nphy_tx_cal_phy_cleanup(dev);
  4015. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  4016. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  4017. b43_nphy_tx_iq_workaround(dev);
  4018. if (dev->phy.rev >= 4)
  4019. nphy->hang_avoid = avoid;
  4020. b43_nphy_stay_in_carrier_search(dev, false);
  4021. return error;
  4022. }
  4023. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  4024. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  4025. {
  4026. struct b43_phy_n *nphy = dev->phy.n;
  4027. u8 i;
  4028. u16 buffer[7];
  4029. bool equal = true;
  4030. if (!nphy->txiqlocal_coeffsvalid ||
  4031. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  4032. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  4033. return;
  4034. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  4035. for (i = 0; i < 4; i++) {
  4036. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  4037. equal = false;
  4038. break;
  4039. }
  4040. }
  4041. if (!equal) {
  4042. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  4043. nphy->txiqlocal_bestc);
  4044. for (i = 0; i < 4; i++)
  4045. buffer[i] = 0;
  4046. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  4047. buffer);
  4048. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  4049. &nphy->txiqlocal_bestc[5]);
  4050. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  4051. &nphy->txiqlocal_bestc[5]);
  4052. }
  4053. }
  4054. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  4055. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  4056. struct nphy_txgains target, u8 type, bool debug)
  4057. {
  4058. struct b43_phy_n *nphy = dev->phy.n;
  4059. int i, j, index;
  4060. u8 rfctl[2];
  4061. u8 afectl_core;
  4062. u16 tmp[6];
  4063. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  4064. u32 real, imag;
  4065. enum ieee80211_band band;
  4066. u8 use;
  4067. u16 cur_hpf;
  4068. u16 lna[3] = { 3, 3, 1 };
  4069. u16 hpf1[3] = { 7, 2, 0 };
  4070. u16 hpf2[3] = { 2, 0, 0 };
  4071. u32 power[3] = { };
  4072. u16 gain_save[2];
  4073. u16 cal_gain[2];
  4074. struct nphy_iqcal_params cal_params[2];
  4075. struct nphy_iq_est est;
  4076. int ret = 0;
  4077. bool playtone = true;
  4078. int desired = 13;
  4079. b43_nphy_stay_in_carrier_search(dev, 1);
  4080. if (dev->phy.rev < 2)
  4081. b43_nphy_reapply_tx_cal_coeffs(dev);
  4082. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4083. for (i = 0; i < 2; i++) {
  4084. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  4085. cal_gain[i] = cal_params[i].cal_gain;
  4086. }
  4087. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  4088. for (i = 0; i < 2; i++) {
  4089. if (i == 0) {
  4090. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  4091. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  4092. afectl_core = B43_NPHY_AFECTL_C1;
  4093. } else {
  4094. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  4095. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  4096. afectl_core = B43_NPHY_AFECTL_C2;
  4097. }
  4098. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  4099. tmp[2] = b43_phy_read(dev, afectl_core);
  4100. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  4101. tmp[4] = b43_phy_read(dev, rfctl[0]);
  4102. tmp[5] = b43_phy_read(dev, rfctl[1]);
  4103. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  4104. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  4105. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  4106. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  4107. (1 - i));
  4108. b43_phy_set(dev, afectl_core, 0x0006);
  4109. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  4110. band = b43_current_band(dev->wl);
  4111. if (nphy->rxcalparams & 0xFF000000) {
  4112. if (band == IEEE80211_BAND_5GHZ)
  4113. b43_phy_write(dev, rfctl[0], 0x140);
  4114. else
  4115. b43_phy_write(dev, rfctl[0], 0x110);
  4116. } else {
  4117. if (band == IEEE80211_BAND_5GHZ)
  4118. b43_phy_write(dev, rfctl[0], 0x180);
  4119. else
  4120. b43_phy_write(dev, rfctl[0], 0x120);
  4121. }
  4122. if (band == IEEE80211_BAND_5GHZ)
  4123. b43_phy_write(dev, rfctl[1], 0x148);
  4124. else
  4125. b43_phy_write(dev, rfctl[1], 0x114);
  4126. if (nphy->rxcalparams & 0x10000) {
  4127. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  4128. (i + 1));
  4129. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  4130. (2 - i));
  4131. }
  4132. for (j = 0; j < 4; j++) {
  4133. if (j < 3) {
  4134. cur_lna = lna[j];
  4135. cur_hpf1 = hpf1[j];
  4136. cur_hpf2 = hpf2[j];
  4137. } else {
  4138. if (power[1] > 10000) {
  4139. use = 1;
  4140. cur_hpf = cur_hpf1;
  4141. index = 2;
  4142. } else {
  4143. if (power[0] > 10000) {
  4144. use = 1;
  4145. cur_hpf = cur_hpf1;
  4146. index = 1;
  4147. } else {
  4148. index = 0;
  4149. use = 2;
  4150. cur_hpf = cur_hpf2;
  4151. }
  4152. }
  4153. cur_lna = lna[index];
  4154. cur_hpf1 = hpf1[index];
  4155. cur_hpf2 = hpf2[index];
  4156. cur_hpf += desired - hweight32(power[index]);
  4157. cur_hpf = clamp_val(cur_hpf, 0, 10);
  4158. if (use == 1)
  4159. cur_hpf1 = cur_hpf;
  4160. else
  4161. cur_hpf2 = cur_hpf;
  4162. }
  4163. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  4164. (cur_lna << 2));
  4165. b43_nphy_rf_ctl_override(dev, 0x400, tmp[0], 3,
  4166. false);
  4167. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4168. b43_nphy_stop_playback(dev);
  4169. if (playtone) {
  4170. ret = b43_nphy_tx_tone(dev, 4000,
  4171. (nphy->rxcalparams & 0xFFFF),
  4172. false, false);
  4173. playtone = false;
  4174. } else {
  4175. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  4176. false, false);
  4177. }
  4178. if (ret == 0) {
  4179. if (j < 3) {
  4180. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  4181. false);
  4182. if (i == 0) {
  4183. real = est.i0_pwr;
  4184. imag = est.q0_pwr;
  4185. } else {
  4186. real = est.i1_pwr;
  4187. imag = est.q1_pwr;
  4188. }
  4189. power[i] = ((real + imag) / 1024) + 1;
  4190. } else {
  4191. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  4192. }
  4193. b43_nphy_stop_playback(dev);
  4194. }
  4195. if (ret != 0)
  4196. break;
  4197. }
  4198. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  4199. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  4200. b43_phy_write(dev, rfctl[1], tmp[5]);
  4201. b43_phy_write(dev, rfctl[0], tmp[4]);
  4202. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  4203. b43_phy_write(dev, afectl_core, tmp[2]);
  4204. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  4205. if (ret != 0)
  4206. break;
  4207. }
  4208. b43_nphy_rf_ctl_override(dev, 0x400, 0, 3, true);
  4209. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4210. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4211. b43_nphy_stay_in_carrier_search(dev, 0);
  4212. return ret;
  4213. }
  4214. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  4215. struct nphy_txgains target, u8 type, bool debug)
  4216. {
  4217. return -1;
  4218. }
  4219. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  4220. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  4221. struct nphy_txgains target, u8 type, bool debug)
  4222. {
  4223. if (dev->phy.rev >= 3)
  4224. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  4225. else
  4226. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  4227. }
  4228. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  4229. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  4230. {
  4231. struct b43_phy *phy = &dev->phy;
  4232. struct b43_phy_n *nphy = phy->n;
  4233. /* u16 buf[16]; it's rev3+ */
  4234. nphy->phyrxchain = mask;
  4235. if (0 /* FIXME clk */)
  4236. return;
  4237. b43_mac_suspend(dev);
  4238. if (nphy->hang_avoid)
  4239. b43_nphy_stay_in_carrier_search(dev, true);
  4240. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  4241. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  4242. if ((mask & 0x3) != 0x3) {
  4243. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  4244. if (dev->phy.rev >= 3) {
  4245. /* TODO */
  4246. }
  4247. } else {
  4248. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  4249. if (dev->phy.rev >= 3) {
  4250. /* TODO */
  4251. }
  4252. }
  4253. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4254. if (nphy->hang_avoid)
  4255. b43_nphy_stay_in_carrier_search(dev, false);
  4256. b43_mac_enable(dev);
  4257. }
  4258. /**************************************************
  4259. * N-PHY init
  4260. **************************************************/
  4261. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  4262. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  4263. {
  4264. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  4265. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  4266. if (preamble == 1)
  4267. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  4268. else
  4269. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  4270. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  4271. }
  4272. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  4273. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  4274. {
  4275. unsigned int i;
  4276. u16 val;
  4277. val = 0x1E1F;
  4278. for (i = 0; i < 16; i++) {
  4279. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  4280. val -= 0x202;
  4281. }
  4282. val = 0x3E3F;
  4283. for (i = 0; i < 16; i++) {
  4284. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  4285. val -= 0x202;
  4286. }
  4287. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  4288. }
  4289. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  4290. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  4291. {
  4292. if (dev->phy.rev >= 3) {
  4293. if (!init)
  4294. return;
  4295. if (0 /* FIXME */) {
  4296. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  4297. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  4298. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  4299. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  4300. }
  4301. } else {
  4302. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  4303. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  4304. switch (dev->dev->bus_type) {
  4305. #ifdef CONFIG_B43_BCMA
  4306. case B43_BUS_BCMA:
  4307. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  4308. 0xFC00, 0xFC00);
  4309. break;
  4310. #endif
  4311. #ifdef CONFIG_B43_SSB
  4312. case B43_BUS_SSB:
  4313. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  4314. 0xFC00, 0xFC00);
  4315. break;
  4316. #endif
  4317. }
  4318. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  4319. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xFC00);
  4320. b43_maskset16(dev, B43_MMIO_GPIO_CONTROL, (~0xFC00 & 0xFFFF),
  4321. 0);
  4322. if (init) {
  4323. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  4324. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  4325. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  4326. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  4327. }
  4328. }
  4329. }
  4330. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
  4331. static int b43_phy_initn(struct b43_wldev *dev)
  4332. {
  4333. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4334. struct b43_phy *phy = &dev->phy;
  4335. struct b43_phy_n *nphy = phy->n;
  4336. u8 tx_pwr_state;
  4337. struct nphy_txgains target;
  4338. u16 tmp;
  4339. enum ieee80211_band tmp2;
  4340. bool do_rssi_cal;
  4341. u16 clip[2];
  4342. bool do_cal = false;
  4343. if ((dev->phy.rev >= 3) &&
  4344. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  4345. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  4346. switch (dev->dev->bus_type) {
  4347. #ifdef CONFIG_B43_BCMA
  4348. case B43_BUS_BCMA:
  4349. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  4350. BCMA_CC_CHIPCTL, 0x40);
  4351. break;
  4352. #endif
  4353. #ifdef CONFIG_B43_SSB
  4354. case B43_BUS_SSB:
  4355. chipco_set32(&dev->dev->sdev->bus->chipco,
  4356. SSB_CHIPCO_CHIPCTL, 0x40);
  4357. break;
  4358. #endif
  4359. }
  4360. }
  4361. nphy->deaf_count = 0;
  4362. b43_nphy_tables_init(dev);
  4363. nphy->crsminpwr_adjusted = false;
  4364. nphy->noisevars_adjusted = false;
  4365. /* Clear all overrides */
  4366. if (dev->phy.rev >= 3) {
  4367. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  4368. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4369. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  4370. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  4371. } else {
  4372. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4373. }
  4374. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  4375. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  4376. if (dev->phy.rev < 6) {
  4377. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  4378. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  4379. }
  4380. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  4381. ~(B43_NPHY_RFSEQMODE_CAOVER |
  4382. B43_NPHY_RFSEQMODE_TROVER));
  4383. if (dev->phy.rev >= 3)
  4384. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  4385. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  4386. if (dev->phy.rev <= 2) {
  4387. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  4388. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  4389. ~B43_NPHY_BPHY_CTL3_SCALE,
  4390. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  4391. }
  4392. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  4393. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  4394. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  4395. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4396. dev->dev->board_type == BCMA_BOARD_TYPE_BCM943224M93))
  4397. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  4398. else
  4399. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  4400. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  4401. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  4402. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  4403. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  4404. b43_nphy_update_txrx_chain(dev);
  4405. if (phy->rev < 2) {
  4406. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  4407. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  4408. }
  4409. tmp2 = b43_current_band(dev->wl);
  4410. if (b43_nphy_ipa(dev)) {
  4411. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  4412. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  4413. nphy->papd_epsilon_offset[0] << 7);
  4414. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  4415. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  4416. nphy->papd_epsilon_offset[1] << 7);
  4417. b43_nphy_int_pa_set_tx_dig_filters(dev);
  4418. } else if (phy->rev >= 5) {
  4419. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  4420. }
  4421. b43_nphy_workarounds(dev);
  4422. /* Reset CCA, in init code it differs a little from standard way */
  4423. b43_phy_force_clock(dev, 1);
  4424. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  4425. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  4426. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  4427. b43_phy_force_clock(dev, 0);
  4428. b43_mac_phy_clock_set(dev, true);
  4429. b43_nphy_pa_override(dev, false);
  4430. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  4431. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4432. b43_nphy_pa_override(dev, true);
  4433. b43_nphy_classifier(dev, 0, 0);
  4434. b43_nphy_read_clip_detection(dev, clip);
  4435. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4436. b43_nphy_bphy_init(dev);
  4437. tx_pwr_state = nphy->txpwrctrl;
  4438. b43_nphy_tx_power_ctrl(dev, false);
  4439. b43_nphy_tx_power_fix(dev);
  4440. b43_nphy_tx_power_ctl_idle_tssi(dev);
  4441. b43_nphy_tx_power_ctl_setup(dev);
  4442. b43_nphy_tx_gain_table_upload(dev);
  4443. if (nphy->phyrxchain != 3)
  4444. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  4445. if (nphy->mphase_cal_phase_id > 0)
  4446. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  4447. do_rssi_cal = false;
  4448. if (phy->rev >= 3) {
  4449. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4450. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  4451. else
  4452. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  4453. if (do_rssi_cal)
  4454. b43_nphy_rssi_cal(dev);
  4455. else
  4456. b43_nphy_restore_rssi_cal(dev);
  4457. } else {
  4458. b43_nphy_rssi_cal(dev);
  4459. }
  4460. if (!((nphy->measure_hold & 0x6) != 0)) {
  4461. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4462. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  4463. else
  4464. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  4465. if (nphy->mute)
  4466. do_cal = false;
  4467. if (do_cal) {
  4468. target = b43_nphy_get_tx_gains(dev);
  4469. if (nphy->antsel_type == 2)
  4470. b43_nphy_superswitch_init(dev, true);
  4471. if (nphy->perical != 2) {
  4472. b43_nphy_rssi_cal(dev);
  4473. if (phy->rev >= 3) {
  4474. nphy->cal_orig_pwr_idx[0] =
  4475. nphy->txpwrindex[0].index_internal;
  4476. nphy->cal_orig_pwr_idx[1] =
  4477. nphy->txpwrindex[1].index_internal;
  4478. /* TODO N PHY Pre Calibrate TX Gain */
  4479. target = b43_nphy_get_tx_gains(dev);
  4480. }
  4481. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  4482. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  4483. b43_nphy_save_cal(dev);
  4484. } else if (nphy->mphase_cal_phase_id == 0)
  4485. ;/* N PHY Periodic Calibration with arg 3 */
  4486. } else {
  4487. b43_nphy_restore_cal(dev);
  4488. }
  4489. }
  4490. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  4491. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  4492. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  4493. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  4494. if (phy->rev >= 3 && phy->rev <= 6)
  4495. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  4496. b43_nphy_tx_lp_fbw(dev);
  4497. if (phy->rev >= 3)
  4498. b43_nphy_spur_workaround(dev);
  4499. return 0;
  4500. }
  4501. /**************************************************
  4502. * Channel switching ops.
  4503. **************************************************/
  4504. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  4505. const struct b43_phy_n_sfo_cfg *e)
  4506. {
  4507. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  4508. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  4509. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  4510. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  4511. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  4512. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  4513. }
  4514. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  4515. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  4516. {
  4517. switch (dev->dev->bus_type) {
  4518. #ifdef CONFIG_B43_BCMA
  4519. case B43_BUS_BCMA:
  4520. bcma_pmu_spuravoid_pllupdate(&dev->dev->bdev->bus->drv_cc,
  4521. avoid);
  4522. break;
  4523. #endif
  4524. #ifdef CONFIG_B43_SSB
  4525. case B43_BUS_SSB:
  4526. ssb_pmu_spuravoid_pllupdate(&dev->dev->sdev->bus->chipco,
  4527. avoid);
  4528. break;
  4529. #endif
  4530. }
  4531. }
  4532. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  4533. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  4534. const struct b43_phy_n_sfo_cfg *e,
  4535. struct ieee80211_channel *new_channel)
  4536. {
  4537. struct b43_phy *phy = &dev->phy;
  4538. struct b43_phy_n *nphy = dev->phy.n;
  4539. int ch = new_channel->hw_value;
  4540. u16 old_band_5ghz;
  4541. u32 tmp32;
  4542. old_band_5ghz =
  4543. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  4544. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  4545. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4546. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4547. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  4548. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4549. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  4550. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  4551. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  4552. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4553. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4554. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  4555. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4556. }
  4557. b43_chantab_phy_upload(dev, e);
  4558. if (new_channel->hw_value == 14) {
  4559. b43_nphy_classifier(dev, 2, 0);
  4560. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  4561. } else {
  4562. b43_nphy_classifier(dev, 2, 2);
  4563. if (new_channel->band == IEEE80211_BAND_2GHZ)
  4564. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  4565. }
  4566. if (!nphy->txpwrctrl)
  4567. b43_nphy_tx_power_fix(dev);
  4568. if (dev->phy.rev < 3)
  4569. b43_nphy_adjust_lna_gain_table(dev);
  4570. b43_nphy_tx_lp_fbw(dev);
  4571. if (dev->phy.rev >= 3 &&
  4572. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  4573. bool avoid = false;
  4574. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  4575. avoid = true;
  4576. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  4577. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  4578. avoid = true;
  4579. } else { /* 40MHz */
  4580. if (nphy->aband_spurwar_en &&
  4581. (ch == 38 || ch == 102 || ch == 118))
  4582. avoid = dev->dev->chip_id == 0x4716;
  4583. }
  4584. b43_nphy_pmu_spur_avoid(dev, avoid);
  4585. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  4586. dev->dev->chip_id == 43225) {
  4587. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  4588. avoid ? 0x5341 : 0x8889);
  4589. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  4590. }
  4591. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  4592. ; /* TODO: reset PLL */
  4593. if (avoid)
  4594. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  4595. else
  4596. b43_phy_mask(dev, B43_NPHY_BBCFG,
  4597. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  4598. b43_nphy_reset_cca(dev);
  4599. /* wl sets useless phy_isspuravoid here */
  4600. }
  4601. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  4602. if (phy->rev >= 3)
  4603. b43_nphy_spur_workaround(dev);
  4604. }
  4605. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  4606. static int b43_nphy_set_channel(struct b43_wldev *dev,
  4607. struct ieee80211_channel *channel,
  4608. enum nl80211_channel_type channel_type)
  4609. {
  4610. struct b43_phy *phy = &dev->phy;
  4611. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  4612. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  4613. u8 tmp;
  4614. if (dev->phy.rev >= 3) {
  4615. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  4616. channel->center_freq);
  4617. if (!tabent_r3)
  4618. return -ESRCH;
  4619. } else {
  4620. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  4621. channel->hw_value);
  4622. if (!tabent_r2)
  4623. return -ESRCH;
  4624. }
  4625. /* Channel is set later in common code, but we need to set it on our
  4626. own to let this function's subcalls work properly. */
  4627. phy->channel = channel->hw_value;
  4628. phy->channel_freq = channel->center_freq;
  4629. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  4630. b43_channel_type_is_40mhz(channel_type))
  4631. ; /* TODO: BMAC BW Set (channel_type) */
  4632. if (channel_type == NL80211_CHAN_HT40PLUS)
  4633. b43_phy_set(dev, B43_NPHY_RXCTL,
  4634. B43_NPHY_RXCTL_BSELU20);
  4635. else if (channel_type == NL80211_CHAN_HT40MINUS)
  4636. b43_phy_mask(dev, B43_NPHY_RXCTL,
  4637. ~B43_NPHY_RXCTL_BSELU20);
  4638. if (dev->phy.rev >= 3) {
  4639. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  4640. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  4641. b43_radio_2056_setup(dev, tabent_r3);
  4642. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  4643. } else {
  4644. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  4645. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  4646. b43_radio_2055_setup(dev, tabent_r2);
  4647. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  4648. }
  4649. return 0;
  4650. }
  4651. /**************************************************
  4652. * Basic PHY ops.
  4653. **************************************************/
  4654. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  4655. {
  4656. struct b43_phy_n *nphy;
  4657. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  4658. if (!nphy)
  4659. return -ENOMEM;
  4660. dev->phy.n = nphy;
  4661. return 0;
  4662. }
  4663. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  4664. {
  4665. struct b43_phy *phy = &dev->phy;
  4666. struct b43_phy_n *nphy = phy->n;
  4667. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4668. memset(nphy, 0, sizeof(*nphy));
  4669. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  4670. nphy->spur_avoid = (phy->rev >= 3) ?
  4671. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  4672. nphy->init_por = true;
  4673. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  4674. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  4675. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  4676. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  4677. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  4678. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  4679. nphy->tx_pwr_idx[0] = 128;
  4680. nphy->tx_pwr_idx[1] = 128;
  4681. /* Hardware TX power control and 5GHz power gain */
  4682. nphy->txpwrctrl = false;
  4683. nphy->pwg_gain_5ghz = false;
  4684. if (dev->phy.rev >= 3 ||
  4685. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4686. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  4687. nphy->txpwrctrl = true;
  4688. nphy->pwg_gain_5ghz = true;
  4689. } else if (sprom->revision >= 4) {
  4690. if (dev->phy.rev >= 2 &&
  4691. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  4692. nphy->txpwrctrl = true;
  4693. #ifdef CONFIG_B43_SSB
  4694. if (dev->dev->bus_type == B43_BUS_SSB &&
  4695. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  4696. struct pci_dev *pdev =
  4697. dev->dev->sdev->bus->host_pci;
  4698. if (pdev->device == 0x4328 ||
  4699. pdev->device == 0x432a)
  4700. nphy->pwg_gain_5ghz = true;
  4701. }
  4702. #endif
  4703. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  4704. nphy->pwg_gain_5ghz = true;
  4705. }
  4706. }
  4707. if (dev->phy.rev >= 3) {
  4708. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  4709. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  4710. }
  4711. nphy->init_por = true;
  4712. }
  4713. static void b43_nphy_op_free(struct b43_wldev *dev)
  4714. {
  4715. struct b43_phy *phy = &dev->phy;
  4716. struct b43_phy_n *nphy = phy->n;
  4717. kfree(nphy);
  4718. phy->n = NULL;
  4719. }
  4720. static int b43_nphy_op_init(struct b43_wldev *dev)
  4721. {
  4722. return b43_phy_initn(dev);
  4723. }
  4724. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  4725. {
  4726. #if B43_DEBUG
  4727. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  4728. /* OFDM registers are onnly available on A/G-PHYs */
  4729. b43err(dev->wl, "Invalid OFDM PHY access at "
  4730. "0x%04X on N-PHY\n", offset);
  4731. dump_stack();
  4732. }
  4733. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  4734. /* Ext-G registers are only available on G-PHYs */
  4735. b43err(dev->wl, "Invalid EXT-G PHY access at "
  4736. "0x%04X on N-PHY\n", offset);
  4737. dump_stack();
  4738. }
  4739. #endif /* B43_DEBUG */
  4740. }
  4741. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  4742. {
  4743. check_phyreg(dev, reg);
  4744. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4745. return b43_read16(dev, B43_MMIO_PHY_DATA);
  4746. }
  4747. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  4748. {
  4749. check_phyreg(dev, reg);
  4750. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4751. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  4752. }
  4753. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  4754. u16 set)
  4755. {
  4756. check_phyreg(dev, reg);
  4757. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4758. b43_maskset16(dev, B43_MMIO_PHY_DATA, mask, set);
  4759. }
  4760. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  4761. {
  4762. /* Register 1 is a 32-bit register. */
  4763. B43_WARN_ON(reg == 1);
  4764. /* N-PHY needs 0x100 for read access */
  4765. reg |= 0x100;
  4766. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4767. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4768. }
  4769. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  4770. {
  4771. /* Register 1 is a 32-bit register. */
  4772. B43_WARN_ON(reg == 1);
  4773. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4774. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  4775. }
  4776. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  4777. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  4778. bool blocked)
  4779. {
  4780. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  4781. b43err(dev->wl, "MAC not suspended\n");
  4782. if (blocked) {
  4783. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  4784. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  4785. if (dev->phy.rev >= 7) {
  4786. /* TODO */
  4787. } else if (dev->phy.rev >= 3) {
  4788. b43_radio_mask(dev, 0x09, ~0x2);
  4789. b43_radio_write(dev, 0x204D, 0);
  4790. b43_radio_write(dev, 0x2053, 0);
  4791. b43_radio_write(dev, 0x2058, 0);
  4792. b43_radio_write(dev, 0x205E, 0);
  4793. b43_radio_mask(dev, 0x2062, ~0xF0);
  4794. b43_radio_write(dev, 0x2064, 0);
  4795. b43_radio_write(dev, 0x304D, 0);
  4796. b43_radio_write(dev, 0x3053, 0);
  4797. b43_radio_write(dev, 0x3058, 0);
  4798. b43_radio_write(dev, 0x305E, 0);
  4799. b43_radio_mask(dev, 0x3062, ~0xF0);
  4800. b43_radio_write(dev, 0x3064, 0);
  4801. }
  4802. } else {
  4803. if (dev->phy.rev >= 7) {
  4804. b43_radio_2057_init(dev);
  4805. b43_switch_channel(dev, dev->phy.channel);
  4806. } else if (dev->phy.rev >= 3) {
  4807. b43_radio_init2056(dev);
  4808. b43_switch_channel(dev, dev->phy.channel);
  4809. } else {
  4810. b43_radio_init2055(dev);
  4811. }
  4812. }
  4813. }
  4814. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  4815. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  4816. {
  4817. u16 override = on ? 0x0 : 0x7FFF;
  4818. u16 core = on ? 0xD : 0x00FD;
  4819. if (dev->phy.rev >= 3) {
  4820. if (on) {
  4821. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4822. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4823. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4824. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4825. } else {
  4826. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4827. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4828. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4829. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4830. }
  4831. } else {
  4832. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4833. }
  4834. }
  4835. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  4836. unsigned int new_channel)
  4837. {
  4838. struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
  4839. enum nl80211_channel_type channel_type =
  4840. cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
  4841. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  4842. if ((new_channel < 1) || (new_channel > 14))
  4843. return -EINVAL;
  4844. } else {
  4845. if (new_channel > 200)
  4846. return -EINVAL;
  4847. }
  4848. return b43_nphy_set_channel(dev, channel, channel_type);
  4849. }
  4850. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  4851. {
  4852. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4853. return 1;
  4854. return 36;
  4855. }
  4856. const struct b43_phy_operations b43_phyops_n = {
  4857. .allocate = b43_nphy_op_allocate,
  4858. .free = b43_nphy_op_free,
  4859. .prepare_structs = b43_nphy_op_prepare_structs,
  4860. .init = b43_nphy_op_init,
  4861. .phy_read = b43_nphy_op_read,
  4862. .phy_write = b43_nphy_op_write,
  4863. .phy_maskset = b43_nphy_op_maskset,
  4864. .radio_read = b43_nphy_op_radio_read,
  4865. .radio_write = b43_nphy_op_radio_write,
  4866. .software_rfkill = b43_nphy_op_software_rfkill,
  4867. .switch_analog = b43_nphy_op_switch_analog,
  4868. .switch_channel = b43_nphy_op_switch_channel,
  4869. .get_default_chan = b43_nphy_op_get_default_chan,
  4870. .recalc_txpower = b43_nphy_op_recalc_txpower,
  4871. .adjust_txpower = b43_nphy_op_adjust_txpower,
  4872. };