bgmac.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <bcm47xx_nvram.h>
  18. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  21. BCMA_CORETABLE_END
  22. };
  23. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  24. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  25. u32 value, int timeout)
  26. {
  27. u32 val;
  28. int i;
  29. for (i = 0; i < timeout / 10; i++) {
  30. val = bcma_read32(core, reg);
  31. if ((val & mask) == value)
  32. return true;
  33. udelay(10);
  34. }
  35. pr_err("Timeout waiting for reg 0x%X\n", reg);
  36. return false;
  37. }
  38. /**************************************************
  39. * DMA
  40. **************************************************/
  41. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  42. {
  43. u32 val;
  44. int i;
  45. if (!ring->mmio_base)
  46. return;
  47. /* Suspend DMA TX ring first.
  48. * bgmac_wait_value doesn't support waiting for any of few values, so
  49. * implement whole loop here.
  50. */
  51. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  52. BGMAC_DMA_TX_SUSPEND);
  53. for (i = 0; i < 10000 / 10; i++) {
  54. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  55. val &= BGMAC_DMA_TX_STAT;
  56. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  57. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  58. val == BGMAC_DMA_TX_STAT_STOPPED) {
  59. i = 0;
  60. break;
  61. }
  62. udelay(10);
  63. }
  64. if (i)
  65. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  66. ring->mmio_base, val);
  67. /* Remove SUSPEND bit */
  68. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  69. if (!bgmac_wait_value(bgmac->core,
  70. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  71. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  72. 10000)) {
  73. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  74. ring->mmio_base);
  75. udelay(300);
  76. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  77. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  78. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  79. ring->mmio_base);
  80. }
  81. }
  82. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  83. struct bgmac_dma_ring *ring)
  84. {
  85. u32 ctl;
  86. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  87. ctl |= BGMAC_DMA_TX_ENABLE;
  88. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  89. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  90. }
  91. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  92. struct bgmac_dma_ring *ring,
  93. struct sk_buff *skb)
  94. {
  95. struct device *dma_dev = bgmac->core->dma_dev;
  96. struct net_device *net_dev = bgmac->net_dev;
  97. struct bgmac_dma_desc *dma_desc;
  98. struct bgmac_slot_info *slot;
  99. u32 ctl0, ctl1;
  100. int free_slots;
  101. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  102. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  103. goto err_stop_drop;
  104. }
  105. if (ring->start <= ring->end)
  106. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  107. else
  108. free_slots = ring->start - ring->end;
  109. if (free_slots == 1) {
  110. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  111. netif_stop_queue(net_dev);
  112. return NETDEV_TX_BUSY;
  113. }
  114. slot = &ring->slots[ring->end];
  115. slot->skb = skb;
  116. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  117. DMA_TO_DEVICE);
  118. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  119. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  120. ring->mmio_base);
  121. goto err_stop_drop;
  122. }
  123. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  124. if (ring->end == ring->num_slots - 1)
  125. ctl0 |= BGMAC_DESC_CTL0_EOT;
  126. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  127. dma_desc = ring->cpu_base;
  128. dma_desc += ring->end;
  129. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  130. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  131. dma_desc->ctl0 = cpu_to_le32(ctl0);
  132. dma_desc->ctl1 = cpu_to_le32(ctl1);
  133. netdev_sent_queue(net_dev, skb->len);
  134. wmb();
  135. /* Increase ring->end to point empty slot. We tell hardware the first
  136. * slot it should *not* read.
  137. */
  138. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  139. ring->end = 0;
  140. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  141. ring->index_base +
  142. ring->end * sizeof(struct bgmac_dma_desc));
  143. /* Always keep one slot free to allow detecting bugged calls. */
  144. if (--free_slots == 1)
  145. netif_stop_queue(net_dev);
  146. return NETDEV_TX_OK;
  147. err_stop_drop:
  148. netif_stop_queue(net_dev);
  149. dev_kfree_skb(skb);
  150. return NETDEV_TX_OK;
  151. }
  152. /* Free transmitted packets */
  153. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  154. {
  155. struct device *dma_dev = bgmac->core->dma_dev;
  156. int empty_slot;
  157. bool freed = false;
  158. unsigned bytes_compl = 0, pkts_compl = 0;
  159. /* The last slot that hardware didn't consume yet */
  160. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  161. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  162. empty_slot -= ring->index_base;
  163. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  164. empty_slot /= sizeof(struct bgmac_dma_desc);
  165. while (ring->start != empty_slot) {
  166. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  167. if (slot->skb) {
  168. /* Unmap no longer used buffer */
  169. dma_unmap_single(dma_dev, slot->dma_addr,
  170. slot->skb->len, DMA_TO_DEVICE);
  171. slot->dma_addr = 0;
  172. bytes_compl += slot->skb->len;
  173. pkts_compl++;
  174. /* Free memory! :) */
  175. dev_kfree_skb(slot->skb);
  176. slot->skb = NULL;
  177. } else {
  178. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  179. ring->start, ring->end);
  180. }
  181. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  182. ring->start = 0;
  183. freed = true;
  184. }
  185. netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
  186. if (freed && netif_queue_stopped(bgmac->net_dev))
  187. netif_wake_queue(bgmac->net_dev);
  188. }
  189. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  190. {
  191. if (!ring->mmio_base)
  192. return;
  193. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  194. if (!bgmac_wait_value(bgmac->core,
  195. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  196. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  197. 10000))
  198. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  199. ring->mmio_base);
  200. }
  201. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  202. struct bgmac_dma_ring *ring)
  203. {
  204. u32 ctl;
  205. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  206. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  207. ctl |= BGMAC_DMA_RX_ENABLE;
  208. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  209. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  210. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  211. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  212. }
  213. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  214. struct bgmac_slot_info *slot)
  215. {
  216. struct device *dma_dev = bgmac->core->dma_dev;
  217. struct sk_buff *skb;
  218. dma_addr_t dma_addr;
  219. struct bgmac_rx_header *rx;
  220. /* Alloc skb */
  221. skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  222. if (!skb)
  223. return -ENOMEM;
  224. /* Poison - if everything goes fine, hardware will overwrite it */
  225. rx = (struct bgmac_rx_header *)skb->data;
  226. rx->len = cpu_to_le16(0xdead);
  227. rx->flags = cpu_to_le16(0xbeef);
  228. /* Map skb for the DMA */
  229. dma_addr = dma_map_single(dma_dev, skb->data,
  230. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  231. if (dma_mapping_error(dma_dev, dma_addr)) {
  232. bgmac_err(bgmac, "DMA mapping error\n");
  233. dev_kfree_skb(skb);
  234. return -ENOMEM;
  235. }
  236. /* Update the slot */
  237. slot->skb = skb;
  238. slot->dma_addr = dma_addr;
  239. if (slot->dma_addr & 0xC0000000)
  240. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  241. return 0;
  242. }
  243. static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
  244. struct bgmac_dma_ring *ring, int desc_idx)
  245. {
  246. struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
  247. u32 ctl0 = 0, ctl1 = 0;
  248. if (desc_idx == ring->num_slots - 1)
  249. ctl0 |= BGMAC_DESC_CTL0_EOT;
  250. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  251. /* Is there any BGMAC device that requires extension? */
  252. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  253. * B43_DMA64_DCTL1_ADDREXT_MASK;
  254. */
  255. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
  256. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
  257. dma_desc->ctl0 = cpu_to_le32(ctl0);
  258. dma_desc->ctl1 = cpu_to_le32(ctl1);
  259. }
  260. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  261. int weight)
  262. {
  263. u32 end_slot;
  264. int handled = 0;
  265. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  266. end_slot &= BGMAC_DMA_RX_STATDPTR;
  267. end_slot -= ring->index_base;
  268. end_slot &= BGMAC_DMA_RX_STATDPTR;
  269. end_slot /= sizeof(struct bgmac_dma_desc);
  270. ring->end = end_slot;
  271. while (ring->start != ring->end) {
  272. struct device *dma_dev = bgmac->core->dma_dev;
  273. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  274. struct sk_buff *skb = slot->skb;
  275. struct bgmac_rx_header *rx;
  276. u16 len, flags;
  277. /* Unmap buffer to make it accessible to the CPU */
  278. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  279. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  280. /* Get info from the header */
  281. rx = (struct bgmac_rx_header *)skb->data;
  282. len = le16_to_cpu(rx->len);
  283. flags = le16_to_cpu(rx->flags);
  284. do {
  285. dma_addr_t old_dma_addr = slot->dma_addr;
  286. int err;
  287. /* Check for poison and drop or pass the packet */
  288. if (len == 0xdead && flags == 0xbeef) {
  289. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  290. ring->start);
  291. dma_sync_single_for_device(dma_dev,
  292. slot->dma_addr,
  293. BGMAC_RX_BUF_SIZE,
  294. DMA_FROM_DEVICE);
  295. break;
  296. }
  297. /* Omit CRC. */
  298. len -= ETH_FCS_LEN;
  299. /* Prepare new skb as replacement */
  300. err = bgmac_dma_rx_skb_for_slot(bgmac, slot);
  301. if (err) {
  302. /* Poison the old skb */
  303. rx->len = cpu_to_le16(0xdead);
  304. rx->flags = cpu_to_le16(0xbeef);
  305. dma_sync_single_for_device(dma_dev,
  306. slot->dma_addr,
  307. BGMAC_RX_BUF_SIZE,
  308. DMA_FROM_DEVICE);
  309. break;
  310. }
  311. bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
  312. /* Unmap old skb, we'll pass it to the netfif */
  313. dma_unmap_single(dma_dev, old_dma_addr,
  314. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  315. skb_put(skb, BGMAC_RX_FRAME_OFFSET + len);
  316. skb_pull(skb, BGMAC_RX_FRAME_OFFSET);
  317. skb_checksum_none_assert(skb);
  318. skb->protocol = eth_type_trans(skb, bgmac->net_dev);
  319. netif_receive_skb(skb);
  320. handled++;
  321. } while (0);
  322. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  323. ring->start = 0;
  324. if (handled >= weight) /* Should never be greater */
  325. break;
  326. }
  327. return handled;
  328. }
  329. /* Does ring support unaligned addressing? */
  330. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  331. struct bgmac_dma_ring *ring,
  332. enum bgmac_dma_ring_type ring_type)
  333. {
  334. switch (ring_type) {
  335. case BGMAC_DMA_RING_TX:
  336. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  337. 0xff0);
  338. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  339. return true;
  340. break;
  341. case BGMAC_DMA_RING_RX:
  342. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  343. 0xff0);
  344. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  345. return true;
  346. break;
  347. }
  348. return false;
  349. }
  350. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  351. struct bgmac_dma_ring *ring)
  352. {
  353. struct device *dma_dev = bgmac->core->dma_dev;
  354. struct bgmac_slot_info *slot;
  355. int size;
  356. int i;
  357. for (i = 0; i < ring->num_slots; i++) {
  358. slot = &ring->slots[i];
  359. if (slot->skb) {
  360. if (slot->dma_addr)
  361. dma_unmap_single(dma_dev, slot->dma_addr,
  362. slot->skb->len, DMA_TO_DEVICE);
  363. dev_kfree_skb(slot->skb);
  364. }
  365. }
  366. if (ring->cpu_base) {
  367. /* Free ring of descriptors */
  368. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  369. dma_free_coherent(dma_dev, size, ring->cpu_base,
  370. ring->dma_base);
  371. }
  372. }
  373. static void bgmac_dma_free(struct bgmac *bgmac)
  374. {
  375. int i;
  376. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  377. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  378. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  379. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  380. }
  381. static int bgmac_dma_alloc(struct bgmac *bgmac)
  382. {
  383. struct device *dma_dev = bgmac->core->dma_dev;
  384. struct bgmac_dma_ring *ring;
  385. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  386. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  387. int size; /* ring size: different for Tx and Rx */
  388. int err;
  389. int i;
  390. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  391. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  392. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  393. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  394. return -ENOTSUPP;
  395. }
  396. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  397. ring = &bgmac->tx_ring[i];
  398. ring->num_slots = BGMAC_TX_RING_SLOTS;
  399. ring->mmio_base = ring_base[i];
  400. /* Alloc ring of descriptors */
  401. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  402. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  403. &ring->dma_base,
  404. GFP_KERNEL);
  405. if (!ring->cpu_base) {
  406. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  407. ring->mmio_base);
  408. goto err_dma_free;
  409. }
  410. if (ring->dma_base & 0xC0000000)
  411. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  412. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  413. BGMAC_DMA_RING_TX);
  414. if (ring->unaligned)
  415. ring->index_base = lower_32_bits(ring->dma_base);
  416. else
  417. ring->index_base = 0;
  418. /* No need to alloc TX slots yet */
  419. }
  420. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  421. int j;
  422. ring = &bgmac->rx_ring[i];
  423. ring->num_slots = BGMAC_RX_RING_SLOTS;
  424. ring->mmio_base = ring_base[i];
  425. /* Alloc ring of descriptors */
  426. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  427. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  428. &ring->dma_base,
  429. GFP_KERNEL);
  430. if (!ring->cpu_base) {
  431. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  432. ring->mmio_base);
  433. err = -ENOMEM;
  434. goto err_dma_free;
  435. }
  436. if (ring->dma_base & 0xC0000000)
  437. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  438. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  439. BGMAC_DMA_RING_RX);
  440. if (ring->unaligned)
  441. ring->index_base = lower_32_bits(ring->dma_base);
  442. else
  443. ring->index_base = 0;
  444. /* Alloc RX slots */
  445. for (j = 0; j < ring->num_slots; j++) {
  446. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  447. if (err) {
  448. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  449. goto err_dma_free;
  450. }
  451. }
  452. }
  453. return 0;
  454. err_dma_free:
  455. bgmac_dma_free(bgmac);
  456. return -ENOMEM;
  457. }
  458. static void bgmac_dma_init(struct bgmac *bgmac)
  459. {
  460. struct bgmac_dma_ring *ring;
  461. int i;
  462. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  463. ring = &bgmac->tx_ring[i];
  464. if (!ring->unaligned)
  465. bgmac_dma_tx_enable(bgmac, ring);
  466. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  467. lower_32_bits(ring->dma_base));
  468. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  469. upper_32_bits(ring->dma_base));
  470. if (ring->unaligned)
  471. bgmac_dma_tx_enable(bgmac, ring);
  472. ring->start = 0;
  473. ring->end = 0; /* Points the slot that should *not* be read */
  474. }
  475. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  476. int j;
  477. ring = &bgmac->rx_ring[i];
  478. if (!ring->unaligned)
  479. bgmac_dma_rx_enable(bgmac, ring);
  480. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  481. lower_32_bits(ring->dma_base));
  482. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  483. upper_32_bits(ring->dma_base));
  484. if (ring->unaligned)
  485. bgmac_dma_rx_enable(bgmac, ring);
  486. for (j = 0; j < ring->num_slots; j++)
  487. bgmac_dma_rx_setup_desc(bgmac, ring, j);
  488. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  489. ring->index_base +
  490. ring->num_slots * sizeof(struct bgmac_dma_desc));
  491. ring->start = 0;
  492. ring->end = 0;
  493. }
  494. }
  495. /**************************************************
  496. * PHY ops
  497. **************************************************/
  498. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  499. {
  500. struct bcma_device *core;
  501. u16 phy_access_addr;
  502. u16 phy_ctl_addr;
  503. u32 tmp;
  504. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  505. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  506. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  507. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  508. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  509. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  510. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  511. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  512. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  513. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  514. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  515. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  516. core = bgmac->core->bus->drv_gmac_cmn.core;
  517. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  518. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  519. } else {
  520. core = bgmac->core;
  521. phy_access_addr = BGMAC_PHY_ACCESS;
  522. phy_ctl_addr = BGMAC_PHY_CNTL;
  523. }
  524. tmp = bcma_read32(core, phy_ctl_addr);
  525. tmp &= ~BGMAC_PC_EPA_MASK;
  526. tmp |= phyaddr;
  527. bcma_write32(core, phy_ctl_addr, tmp);
  528. tmp = BGMAC_PA_START;
  529. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  530. tmp |= reg << BGMAC_PA_REG_SHIFT;
  531. bcma_write32(core, phy_access_addr, tmp);
  532. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  533. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  534. phyaddr, reg);
  535. return 0xffff;
  536. }
  537. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  538. }
  539. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  540. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  541. {
  542. struct bcma_device *core;
  543. u16 phy_access_addr;
  544. u16 phy_ctl_addr;
  545. u32 tmp;
  546. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  547. core = bgmac->core->bus->drv_gmac_cmn.core;
  548. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  549. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  550. } else {
  551. core = bgmac->core;
  552. phy_access_addr = BGMAC_PHY_ACCESS;
  553. phy_ctl_addr = BGMAC_PHY_CNTL;
  554. }
  555. tmp = bcma_read32(core, phy_ctl_addr);
  556. tmp &= ~BGMAC_PC_EPA_MASK;
  557. tmp |= phyaddr;
  558. bcma_write32(core, phy_ctl_addr, tmp);
  559. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  560. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  561. bgmac_warn(bgmac, "Error setting MDIO int\n");
  562. tmp = BGMAC_PA_START;
  563. tmp |= BGMAC_PA_WRITE;
  564. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  565. tmp |= reg << BGMAC_PA_REG_SHIFT;
  566. tmp |= value;
  567. bcma_write32(core, phy_access_addr, tmp);
  568. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  569. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  570. phyaddr, reg);
  571. return -ETIMEDOUT;
  572. }
  573. return 0;
  574. }
  575. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyforce */
  576. static void bgmac_phy_force(struct bgmac *bgmac)
  577. {
  578. u16 ctl;
  579. u16 mask = ~(BGMAC_PHY_CTL_SPEED | BGMAC_PHY_CTL_SPEED_MSB |
  580. BGMAC_PHY_CTL_ANENAB | BGMAC_PHY_CTL_DUPLEX);
  581. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  582. return;
  583. if (bgmac->autoneg)
  584. return;
  585. ctl = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL);
  586. ctl &= mask;
  587. if (bgmac->full_duplex)
  588. ctl |= BGMAC_PHY_CTL_DUPLEX;
  589. if (bgmac->speed == BGMAC_SPEED_100)
  590. ctl |= BGMAC_PHY_CTL_SPEED_100;
  591. else if (bgmac->speed == BGMAC_SPEED_1000)
  592. ctl |= BGMAC_PHY_CTL_SPEED_1000;
  593. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL, ctl);
  594. }
  595. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyadvertise */
  596. static void bgmac_phy_advertise(struct bgmac *bgmac)
  597. {
  598. u16 adv;
  599. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  600. return;
  601. if (!bgmac->autoneg)
  602. return;
  603. /* Adv selected 10/100 speeds */
  604. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV);
  605. adv &= ~(BGMAC_PHY_ADV_10HALF | BGMAC_PHY_ADV_10FULL |
  606. BGMAC_PHY_ADV_100HALF | BGMAC_PHY_ADV_100FULL);
  607. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  608. adv |= BGMAC_PHY_ADV_10HALF;
  609. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  610. adv |= BGMAC_PHY_ADV_100HALF;
  611. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  612. adv |= BGMAC_PHY_ADV_10FULL;
  613. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  614. adv |= BGMAC_PHY_ADV_100FULL;
  615. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV, adv);
  616. /* Adv selected 1000 speeds */
  617. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2);
  618. adv &= ~(BGMAC_PHY_ADV2_1000HALF | BGMAC_PHY_ADV2_1000FULL);
  619. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  620. adv |= BGMAC_PHY_ADV2_1000HALF;
  621. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  622. adv |= BGMAC_PHY_ADV2_1000FULL;
  623. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2, adv);
  624. /* Restart */
  625. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  626. bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) |
  627. BGMAC_PHY_CTL_RESTART);
  628. }
  629. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  630. static void bgmac_phy_init(struct bgmac *bgmac)
  631. {
  632. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  633. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  634. u8 i;
  635. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  636. for (i = 0; i < 5; i++) {
  637. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  638. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  639. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  640. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  641. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  642. }
  643. }
  644. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  645. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  646. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  647. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  648. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  649. for (i = 0; i < 5; i++) {
  650. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  651. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  652. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  653. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  654. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  655. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  656. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  657. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  658. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  659. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  660. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  661. }
  662. }
  663. }
  664. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  665. static void bgmac_phy_reset(struct bgmac *bgmac)
  666. {
  667. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  668. return;
  669. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  670. BGMAC_PHY_CTL_RESET);
  671. udelay(100);
  672. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  673. BGMAC_PHY_CTL_RESET)
  674. bgmac_err(bgmac, "PHY reset failed\n");
  675. bgmac_phy_init(bgmac);
  676. }
  677. /**************************************************
  678. * Chip ops
  679. **************************************************/
  680. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  681. * nothing to change? Try if after stabilizng driver.
  682. */
  683. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  684. bool force)
  685. {
  686. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  687. u32 new_val = (cmdcfg & mask) | set;
  688. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  689. udelay(2);
  690. if (new_val != cmdcfg || force)
  691. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  692. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  693. udelay(2);
  694. }
  695. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  696. {
  697. u32 tmp;
  698. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  699. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  700. tmp = (addr[4] << 8) | addr[5];
  701. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  702. }
  703. static void bgmac_set_rx_mode(struct net_device *net_dev)
  704. {
  705. struct bgmac *bgmac = netdev_priv(net_dev);
  706. if (net_dev->flags & IFF_PROMISC)
  707. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  708. else
  709. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  710. }
  711. #if 0 /* We don't use that regs yet */
  712. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  713. {
  714. int i;
  715. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  716. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  717. bgmac->mib_tx_regs[i] =
  718. bgmac_read(bgmac,
  719. BGMAC_TX_GOOD_OCTETS + (i * 4));
  720. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  721. bgmac->mib_rx_regs[i] =
  722. bgmac_read(bgmac,
  723. BGMAC_RX_GOOD_OCTETS + (i * 4));
  724. }
  725. /* TODO: what else? how to handle BCM4706? Specs are needed */
  726. }
  727. #endif
  728. static void bgmac_clear_mib(struct bgmac *bgmac)
  729. {
  730. int i;
  731. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  732. return;
  733. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  734. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  735. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  736. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  737. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  738. }
  739. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  740. static void bgmac_speed(struct bgmac *bgmac, int speed)
  741. {
  742. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  743. u32 set = 0;
  744. if (speed & BGMAC_SPEED_10)
  745. set |= BGMAC_CMDCFG_ES_10;
  746. if (speed & BGMAC_SPEED_100)
  747. set |= BGMAC_CMDCFG_ES_100;
  748. if (speed & BGMAC_SPEED_1000)
  749. set |= BGMAC_CMDCFG_ES_1000;
  750. if (!bgmac->full_duplex)
  751. set |= BGMAC_CMDCFG_HD;
  752. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  753. }
  754. static void bgmac_miiconfig(struct bgmac *bgmac)
  755. {
  756. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  757. BGMAC_DS_MM_SHIFT;
  758. if (imode == 0 || imode == 1) {
  759. if (bgmac->autoneg)
  760. bgmac_speed(bgmac, BGMAC_SPEED_100);
  761. else
  762. bgmac_speed(bgmac, bgmac->speed);
  763. }
  764. }
  765. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  766. static void bgmac_chip_reset(struct bgmac *bgmac)
  767. {
  768. struct bcma_device *core = bgmac->core;
  769. struct bcma_bus *bus = core->bus;
  770. struct bcma_chipinfo *ci = &bus->chipinfo;
  771. u32 flags = 0;
  772. u32 iost;
  773. int i;
  774. if (bcma_core_is_enabled(core)) {
  775. if (!bgmac->stats_grabbed) {
  776. /* bgmac_chip_stats_update(bgmac); */
  777. bgmac->stats_grabbed = true;
  778. }
  779. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  780. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  781. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  782. udelay(1);
  783. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  784. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  785. /* TODO: Clear software multicast filter list */
  786. }
  787. iost = bcma_aread32(core, BCMA_IOST);
  788. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 10) ||
  789. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  790. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9))
  791. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  792. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  793. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  794. if (!bgmac->has_robosw)
  795. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  796. }
  797. bcma_core_enable(core, flags);
  798. if (core->id.rev > 2) {
  799. bgmac_set(bgmac, BCMA_CLKCTLST, 1 << 8);
  800. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST, 1 << 24, 1 << 24,
  801. 1000);
  802. }
  803. if (ci->id == BCMA_CHIP_ID_BCM5357 || ci->id == BCMA_CHIP_ID_BCM4749 ||
  804. ci->id == BCMA_CHIP_ID_BCM53572) {
  805. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  806. u8 et_swtype = 0;
  807. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  808. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  809. char buf[4];
  810. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  811. if (kstrtou8(buf, 0, &et_swtype))
  812. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  813. buf);
  814. et_swtype &= 0x0f;
  815. et_swtype <<= 4;
  816. sw_type = et_swtype;
  817. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 9) {
  818. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  819. } else if ((ci->id != BCMA_CHIP_ID_BCM53572 && ci->pkg == 10) ||
  820. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9)) {
  821. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  822. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  823. }
  824. bcma_chipco_chipctl_maskset(cc, 1,
  825. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  826. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  827. sw_type);
  828. }
  829. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  830. bcma_awrite32(core, BCMA_IOCTL,
  831. bcma_aread32(core, BCMA_IOCTL) &
  832. ~BGMAC_BCMA_IOCTL_SW_RESET);
  833. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  834. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  835. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  836. * be keps until taking MAC out of the reset.
  837. */
  838. bgmac_cmdcfg_maskset(bgmac,
  839. ~(BGMAC_CMDCFG_TE |
  840. BGMAC_CMDCFG_RE |
  841. BGMAC_CMDCFG_RPI |
  842. BGMAC_CMDCFG_TAI |
  843. BGMAC_CMDCFG_HD |
  844. BGMAC_CMDCFG_ML |
  845. BGMAC_CMDCFG_CFE |
  846. BGMAC_CMDCFG_RL |
  847. BGMAC_CMDCFG_RED |
  848. BGMAC_CMDCFG_PE |
  849. BGMAC_CMDCFG_TPI |
  850. BGMAC_CMDCFG_PAD_EN |
  851. BGMAC_CMDCFG_PF),
  852. BGMAC_CMDCFG_PROM |
  853. BGMAC_CMDCFG_NLC |
  854. BGMAC_CMDCFG_CFE |
  855. BGMAC_CMDCFG_SR,
  856. false);
  857. bgmac_clear_mib(bgmac);
  858. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  859. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  860. BCMA_GMAC_CMN_PC_MTE);
  861. else
  862. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  863. bgmac_miiconfig(bgmac);
  864. bgmac_phy_init(bgmac);
  865. netdev_reset_queue(bgmac->net_dev);
  866. bgmac->int_status = 0;
  867. }
  868. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  869. {
  870. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  871. }
  872. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  873. {
  874. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  875. bgmac_read(bgmac, BGMAC_INT_MASK);
  876. }
  877. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  878. static void bgmac_enable(struct bgmac *bgmac)
  879. {
  880. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  881. u32 cmdcfg;
  882. u32 mode;
  883. u32 rxq_ctl;
  884. u32 fl_ctl;
  885. u16 bp_clk;
  886. u8 mdp;
  887. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  888. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  889. BGMAC_CMDCFG_SR, true);
  890. udelay(2);
  891. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  892. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  893. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  894. BGMAC_DS_MM_SHIFT;
  895. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  896. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  897. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  898. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  899. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  900. switch (ci->id) {
  901. case BCMA_CHIP_ID_BCM5357:
  902. case BCMA_CHIP_ID_BCM4749:
  903. case BCMA_CHIP_ID_BCM53572:
  904. case BCMA_CHIP_ID_BCM4716:
  905. case BCMA_CHIP_ID_BCM47162:
  906. fl_ctl = 0x03cb04cb;
  907. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  908. ci->id == BCMA_CHIP_ID_BCM4749 ||
  909. ci->id == BCMA_CHIP_ID_BCM53572)
  910. fl_ctl = 0x2300e1;
  911. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  912. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  913. break;
  914. }
  915. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  916. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  917. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  918. mdp = (bp_clk * 128 / 1000) - 3;
  919. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  920. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  921. }
  922. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  923. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  924. {
  925. struct bgmac_dma_ring *ring;
  926. int i;
  927. /* 1 interrupt per received frame */
  928. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  929. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  930. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  931. bgmac_set_rx_mode(bgmac->net_dev);
  932. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  933. if (bgmac->loopback)
  934. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  935. else
  936. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  937. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  938. if (!bgmac->autoneg) {
  939. bgmac_speed(bgmac, bgmac->speed);
  940. bgmac_phy_force(bgmac);
  941. } else if (bgmac->speed) { /* if there is anything to adv */
  942. bgmac_phy_advertise(bgmac);
  943. }
  944. if (full_init) {
  945. bgmac_dma_init(bgmac);
  946. if (1) /* FIXME: is there any case we don't want IRQs? */
  947. bgmac_chip_intrs_on(bgmac);
  948. } else {
  949. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  950. ring = &bgmac->rx_ring[i];
  951. bgmac_dma_rx_enable(bgmac, ring);
  952. }
  953. }
  954. bgmac_enable(bgmac);
  955. }
  956. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  957. {
  958. struct bgmac *bgmac = netdev_priv(dev_id);
  959. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  960. int_status &= bgmac->int_mask;
  961. if (!int_status)
  962. return IRQ_NONE;
  963. /* Ack */
  964. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  965. /* Disable new interrupts until handling existing ones */
  966. bgmac_chip_intrs_off(bgmac);
  967. bgmac->int_status = int_status;
  968. napi_schedule(&bgmac->napi);
  969. return IRQ_HANDLED;
  970. }
  971. static int bgmac_poll(struct napi_struct *napi, int weight)
  972. {
  973. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  974. struct bgmac_dma_ring *ring;
  975. int handled = 0;
  976. if (bgmac->int_status & BGMAC_IS_TX0) {
  977. ring = &bgmac->tx_ring[0];
  978. bgmac_dma_tx_free(bgmac, ring);
  979. bgmac->int_status &= ~BGMAC_IS_TX0;
  980. }
  981. if (bgmac->int_status & BGMAC_IS_RX) {
  982. ring = &bgmac->rx_ring[0];
  983. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  984. bgmac->int_status &= ~BGMAC_IS_RX;
  985. }
  986. if (bgmac->int_status) {
  987. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  988. bgmac->int_status = 0;
  989. }
  990. if (handled < weight)
  991. napi_complete(napi);
  992. bgmac_chip_intrs_on(bgmac);
  993. return handled;
  994. }
  995. /**************************************************
  996. * net_device_ops
  997. **************************************************/
  998. static int bgmac_open(struct net_device *net_dev)
  999. {
  1000. struct bgmac *bgmac = netdev_priv(net_dev);
  1001. int err = 0;
  1002. bgmac_chip_reset(bgmac);
  1003. /* Specs say about reclaiming rings here, but we do that in DMA init */
  1004. bgmac_chip_init(bgmac, true);
  1005. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  1006. KBUILD_MODNAME, net_dev);
  1007. if (err < 0) {
  1008. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  1009. goto err_out;
  1010. }
  1011. napi_enable(&bgmac->napi);
  1012. netif_carrier_on(net_dev);
  1013. err_out:
  1014. return err;
  1015. }
  1016. static int bgmac_stop(struct net_device *net_dev)
  1017. {
  1018. struct bgmac *bgmac = netdev_priv(net_dev);
  1019. netif_carrier_off(net_dev);
  1020. napi_disable(&bgmac->napi);
  1021. bgmac_chip_intrs_off(bgmac);
  1022. free_irq(bgmac->core->irq, net_dev);
  1023. bgmac_chip_reset(bgmac);
  1024. return 0;
  1025. }
  1026. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  1027. struct net_device *net_dev)
  1028. {
  1029. struct bgmac *bgmac = netdev_priv(net_dev);
  1030. struct bgmac_dma_ring *ring;
  1031. /* No QOS support yet */
  1032. ring = &bgmac->tx_ring[0];
  1033. return bgmac_dma_tx_add(bgmac, ring, skb);
  1034. }
  1035. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  1036. {
  1037. struct bgmac *bgmac = netdev_priv(net_dev);
  1038. int ret;
  1039. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1040. if (ret < 0)
  1041. return ret;
  1042. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1043. eth_commit_mac_addr_change(net_dev, addr);
  1044. return 0;
  1045. }
  1046. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1047. {
  1048. struct bgmac *bgmac = netdev_priv(net_dev);
  1049. struct mii_ioctl_data *data = if_mii(ifr);
  1050. switch (cmd) {
  1051. case SIOCGMIIPHY:
  1052. data->phy_id = bgmac->phyaddr;
  1053. /* fallthru */
  1054. case SIOCGMIIREG:
  1055. if (!netif_running(net_dev))
  1056. return -EAGAIN;
  1057. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  1058. data->reg_num & 0x1f);
  1059. return 0;
  1060. case SIOCSMIIREG:
  1061. if (!netif_running(net_dev))
  1062. return -EAGAIN;
  1063. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  1064. data->val_in);
  1065. return 0;
  1066. default:
  1067. return -EOPNOTSUPP;
  1068. }
  1069. }
  1070. static const struct net_device_ops bgmac_netdev_ops = {
  1071. .ndo_open = bgmac_open,
  1072. .ndo_stop = bgmac_stop,
  1073. .ndo_start_xmit = bgmac_start_xmit,
  1074. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1075. .ndo_set_mac_address = bgmac_set_mac_address,
  1076. .ndo_validate_addr = eth_validate_addr,
  1077. .ndo_do_ioctl = bgmac_ioctl,
  1078. };
  1079. /**************************************************
  1080. * ethtool_ops
  1081. **************************************************/
  1082. static int bgmac_get_settings(struct net_device *net_dev,
  1083. struct ethtool_cmd *cmd)
  1084. {
  1085. struct bgmac *bgmac = netdev_priv(net_dev);
  1086. cmd->supported = SUPPORTED_10baseT_Half |
  1087. SUPPORTED_10baseT_Full |
  1088. SUPPORTED_100baseT_Half |
  1089. SUPPORTED_100baseT_Full |
  1090. SUPPORTED_1000baseT_Half |
  1091. SUPPORTED_1000baseT_Full |
  1092. SUPPORTED_Autoneg;
  1093. if (bgmac->autoneg) {
  1094. WARN_ON(cmd->advertising);
  1095. if (bgmac->full_duplex) {
  1096. if (bgmac->speed & BGMAC_SPEED_10)
  1097. cmd->advertising |= ADVERTISED_10baseT_Full;
  1098. if (bgmac->speed & BGMAC_SPEED_100)
  1099. cmd->advertising |= ADVERTISED_100baseT_Full;
  1100. if (bgmac->speed & BGMAC_SPEED_1000)
  1101. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1102. } else {
  1103. if (bgmac->speed & BGMAC_SPEED_10)
  1104. cmd->advertising |= ADVERTISED_10baseT_Half;
  1105. if (bgmac->speed & BGMAC_SPEED_100)
  1106. cmd->advertising |= ADVERTISED_100baseT_Half;
  1107. if (bgmac->speed & BGMAC_SPEED_1000)
  1108. cmd->advertising |= ADVERTISED_1000baseT_Half;
  1109. }
  1110. } else {
  1111. switch (bgmac->speed) {
  1112. case BGMAC_SPEED_10:
  1113. ethtool_cmd_speed_set(cmd, SPEED_10);
  1114. break;
  1115. case BGMAC_SPEED_100:
  1116. ethtool_cmd_speed_set(cmd, SPEED_100);
  1117. break;
  1118. case BGMAC_SPEED_1000:
  1119. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1120. break;
  1121. }
  1122. }
  1123. cmd->duplex = bgmac->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1124. cmd->autoneg = bgmac->autoneg;
  1125. return 0;
  1126. }
  1127. #if 0
  1128. static int bgmac_set_settings(struct net_device *net_dev,
  1129. struct ethtool_cmd *cmd)
  1130. {
  1131. struct bgmac *bgmac = netdev_priv(net_dev);
  1132. return -1;
  1133. }
  1134. #endif
  1135. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1136. struct ethtool_drvinfo *info)
  1137. {
  1138. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1139. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1140. }
  1141. static const struct ethtool_ops bgmac_ethtool_ops = {
  1142. .get_settings = bgmac_get_settings,
  1143. .get_drvinfo = bgmac_get_drvinfo,
  1144. };
  1145. /**************************************************
  1146. * MII
  1147. **************************************************/
  1148. static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
  1149. {
  1150. return bgmac_phy_read(bus->priv, mii_id, regnum);
  1151. }
  1152. static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
  1153. u16 value)
  1154. {
  1155. return bgmac_phy_write(bus->priv, mii_id, regnum, value);
  1156. }
  1157. static int bgmac_mii_register(struct bgmac *bgmac)
  1158. {
  1159. struct mii_bus *mii_bus;
  1160. int i, err = 0;
  1161. mii_bus = mdiobus_alloc();
  1162. if (!mii_bus)
  1163. return -ENOMEM;
  1164. mii_bus->name = "bgmac mii bus";
  1165. sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
  1166. bgmac->core->core_unit);
  1167. mii_bus->priv = bgmac;
  1168. mii_bus->read = bgmac_mii_read;
  1169. mii_bus->write = bgmac_mii_write;
  1170. mii_bus->parent = &bgmac->core->dev;
  1171. mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
  1172. mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1173. if (!mii_bus->irq) {
  1174. err = -ENOMEM;
  1175. goto err_free_bus;
  1176. }
  1177. for (i = 0; i < PHY_MAX_ADDR; i++)
  1178. mii_bus->irq[i] = PHY_POLL;
  1179. err = mdiobus_register(mii_bus);
  1180. if (err) {
  1181. bgmac_err(bgmac, "Registration of mii bus failed\n");
  1182. goto err_free_irq;
  1183. }
  1184. bgmac->mii_bus = mii_bus;
  1185. return err;
  1186. err_free_irq:
  1187. kfree(mii_bus->irq);
  1188. err_free_bus:
  1189. mdiobus_free(mii_bus);
  1190. return err;
  1191. }
  1192. static void bgmac_mii_unregister(struct bgmac *bgmac)
  1193. {
  1194. struct mii_bus *mii_bus = bgmac->mii_bus;
  1195. mdiobus_unregister(mii_bus);
  1196. kfree(mii_bus->irq);
  1197. mdiobus_free(mii_bus);
  1198. }
  1199. /**************************************************
  1200. * BCMA bus ops
  1201. **************************************************/
  1202. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1203. static int bgmac_probe(struct bcma_device *core)
  1204. {
  1205. struct net_device *net_dev;
  1206. struct bgmac *bgmac;
  1207. struct ssb_sprom *sprom = &core->bus->sprom;
  1208. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1209. int err;
  1210. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1211. if (core->core_unit > 1) {
  1212. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1213. return -ENOTSUPP;
  1214. }
  1215. if (!is_valid_ether_addr(mac)) {
  1216. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1217. eth_random_addr(mac);
  1218. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1219. }
  1220. /* Allocation and references */
  1221. net_dev = alloc_etherdev(sizeof(*bgmac));
  1222. if (!net_dev)
  1223. return -ENOMEM;
  1224. net_dev->netdev_ops = &bgmac_netdev_ops;
  1225. net_dev->irq = core->irq;
  1226. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1227. bgmac = netdev_priv(net_dev);
  1228. bgmac->net_dev = net_dev;
  1229. bgmac->core = core;
  1230. bcma_set_drvdata(core, bgmac);
  1231. /* Defaults */
  1232. bgmac->autoneg = true;
  1233. bgmac->full_duplex = true;
  1234. bgmac->speed = BGMAC_SPEED_10 | BGMAC_SPEED_100 | BGMAC_SPEED_1000;
  1235. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1236. /* On BCM4706 we need common core to access PHY */
  1237. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1238. !core->bus->drv_gmac_cmn.core) {
  1239. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1240. err = -ENODEV;
  1241. goto err_netdev_free;
  1242. }
  1243. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1244. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1245. sprom->et0phyaddr;
  1246. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1247. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1248. bgmac_err(bgmac, "No PHY found\n");
  1249. err = -ENODEV;
  1250. goto err_netdev_free;
  1251. }
  1252. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1253. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1254. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1255. bgmac_err(bgmac, "PCI setup not implemented\n");
  1256. err = -ENOTSUPP;
  1257. goto err_netdev_free;
  1258. }
  1259. bgmac_chip_reset(bgmac);
  1260. err = bgmac_dma_alloc(bgmac);
  1261. if (err) {
  1262. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1263. goto err_netdev_free;
  1264. }
  1265. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1266. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1267. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1268. /* TODO: reset the external phy. Specs are needed */
  1269. bgmac_phy_reset(bgmac);
  1270. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1271. BGMAC_BFL_ENETROBO);
  1272. if (bgmac->has_robosw)
  1273. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1274. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1275. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1276. err = bgmac_mii_register(bgmac);
  1277. if (err) {
  1278. bgmac_err(bgmac, "Cannot register MDIO\n");
  1279. err = -ENOTSUPP;
  1280. goto err_dma_free;
  1281. }
  1282. err = register_netdev(bgmac->net_dev);
  1283. if (err) {
  1284. bgmac_err(bgmac, "Cannot register net device\n");
  1285. err = -ENOTSUPP;
  1286. goto err_mii_unregister;
  1287. }
  1288. netif_carrier_off(net_dev);
  1289. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1290. return 0;
  1291. err_mii_unregister:
  1292. bgmac_mii_unregister(bgmac);
  1293. err_dma_free:
  1294. bgmac_dma_free(bgmac);
  1295. err_netdev_free:
  1296. bcma_set_drvdata(core, NULL);
  1297. free_netdev(net_dev);
  1298. return err;
  1299. }
  1300. static void bgmac_remove(struct bcma_device *core)
  1301. {
  1302. struct bgmac *bgmac = bcma_get_drvdata(core);
  1303. netif_napi_del(&bgmac->napi);
  1304. unregister_netdev(bgmac->net_dev);
  1305. bgmac_mii_unregister(bgmac);
  1306. bgmac_dma_free(bgmac);
  1307. bcma_set_drvdata(core, NULL);
  1308. free_netdev(bgmac->net_dev);
  1309. }
  1310. static struct bcma_driver bgmac_bcma_driver = {
  1311. .name = KBUILD_MODNAME,
  1312. .id_table = bgmac_bcma_tbl,
  1313. .probe = bgmac_probe,
  1314. .remove = bgmac_remove,
  1315. };
  1316. static int __init bgmac_init(void)
  1317. {
  1318. int err;
  1319. err = bcma_driver_register(&bgmac_bcma_driver);
  1320. if (err)
  1321. return err;
  1322. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1323. return 0;
  1324. }
  1325. static void __exit bgmac_exit(void)
  1326. {
  1327. bcma_driver_unregister(&bgmac_bcma_driver);
  1328. }
  1329. module_init(bgmac_init)
  1330. module_exit(bgmac_exit)
  1331. MODULE_AUTHOR("Rafał Miłecki");
  1332. MODULE_LICENSE("GPL");