intel-agp.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  12. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  14. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  15. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  16. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  17. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  18. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  19. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  20. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  21. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  22. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  23. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  24. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  25. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB)
  26. extern int agp_memory_reserved;
  27. /* Intel 815 register */
  28. #define INTEL_815_APCONT 0x51
  29. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  30. /* Intel i820 registers */
  31. #define INTEL_I820_RDCR 0x51
  32. #define INTEL_I820_ERRSTS 0xc8
  33. /* Intel i840 registers */
  34. #define INTEL_I840_MCHCFG 0x50
  35. #define INTEL_I840_ERRSTS 0xc8
  36. /* Intel i850 registers */
  37. #define INTEL_I850_MCHCFG 0x50
  38. #define INTEL_I850_ERRSTS 0xc8
  39. /* intel 915G registers */
  40. #define I915_GMADDR 0x18
  41. #define I915_MMADDR 0x10
  42. #define I915_PTEADDR 0x1C
  43. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  44. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  45. /* Intel 965G registers */
  46. #define I965_MSAC 0x62
  47. /* Intel 7505 registers */
  48. #define INTEL_I7505_APSIZE 0x74
  49. #define INTEL_I7505_NCAPID 0x60
  50. #define INTEL_I7505_NISTAT 0x6c
  51. #define INTEL_I7505_ATTBASE 0x78
  52. #define INTEL_I7505_ERRSTS 0x42
  53. #define INTEL_I7505_AGPCTRL 0x70
  54. #define INTEL_I7505_MCHCFG 0x50
  55. static const struct aper_size_info_fixed intel_i810_sizes[] =
  56. {
  57. {64, 16384, 4},
  58. /* The 32M mode still requires a 64k gatt */
  59. {32, 8192, 4}
  60. };
  61. #define AGP_DCACHE_MEMORY 1
  62. #define AGP_PHYS_MEMORY 2
  63. #define INTEL_AGP_CACHED_MEMORY 3
  64. static struct gatt_mask intel_i810_masks[] =
  65. {
  66. {.mask = I810_PTE_VALID, .type = 0},
  67. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  68. {.mask = I810_PTE_VALID, .type = 0},
  69. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  70. .type = INTEL_AGP_CACHED_MEMORY}
  71. };
  72. static struct _intel_i810_private {
  73. struct pci_dev *i810_dev; /* device one */
  74. volatile u8 __iomem *registers;
  75. int num_dcache_entries;
  76. } intel_i810_private;
  77. static int intel_i810_fetch_size(void)
  78. {
  79. u32 smram_miscc;
  80. struct aper_size_info_fixed *values;
  81. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  82. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  83. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  84. printk(KERN_WARNING PFX "i810 is disabled\n");
  85. return 0;
  86. }
  87. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  88. agp_bridge->previous_size =
  89. agp_bridge->current_size = (void *) (values + 1);
  90. agp_bridge->aperture_size_idx = 1;
  91. return values[1].size;
  92. } else {
  93. agp_bridge->previous_size =
  94. agp_bridge->current_size = (void *) (values);
  95. agp_bridge->aperture_size_idx = 0;
  96. return values[0].size;
  97. }
  98. return 0;
  99. }
  100. static int intel_i810_configure(void)
  101. {
  102. struct aper_size_info_fixed *current_size;
  103. u32 temp;
  104. int i;
  105. current_size = A_SIZE_FIX(agp_bridge->current_size);
  106. if (!intel_i810_private.registers) {
  107. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  108. temp &= 0xfff80000;
  109. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  110. if (!intel_i810_private.registers) {
  111. printk(KERN_ERR PFX "Unable to remap memory.\n");
  112. return -ENOMEM;
  113. }
  114. }
  115. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  116. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  117. /* This will need to be dynamically assigned */
  118. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  119. intel_i810_private.num_dcache_entries = 1024;
  120. }
  121. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  122. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  123. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  124. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  125. if (agp_bridge->driver->needs_scratch_page) {
  126. for (i = 0; i < current_size->num_entries; i++) {
  127. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  128. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  129. }
  130. }
  131. global_cache_flush();
  132. return 0;
  133. }
  134. static void intel_i810_cleanup(void)
  135. {
  136. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  137. readl(intel_i810_private.registers); /* PCI Posting. */
  138. iounmap(intel_i810_private.registers);
  139. }
  140. static void intel_i810_tlbflush(struct agp_memory *mem)
  141. {
  142. return;
  143. }
  144. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  145. {
  146. return;
  147. }
  148. /* Exists to support ARGB cursors */
  149. static void *i8xx_alloc_pages(void)
  150. {
  151. struct page * page;
  152. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  153. if (page == NULL)
  154. return NULL;
  155. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  156. global_flush_tlb();
  157. __free_page(page);
  158. return NULL;
  159. }
  160. global_flush_tlb();
  161. get_page(page);
  162. SetPageLocked(page);
  163. atomic_inc(&agp_bridge->current_memory_agp);
  164. return page_address(page);
  165. }
  166. static void i8xx_destroy_pages(void *addr)
  167. {
  168. struct page *page;
  169. if (addr == NULL)
  170. return;
  171. page = virt_to_page(addr);
  172. change_page_attr(page, 4, PAGE_KERNEL);
  173. global_flush_tlb();
  174. put_page(page);
  175. unlock_page(page);
  176. free_pages((unsigned long)addr, 2);
  177. atomic_dec(&agp_bridge->current_memory_agp);
  178. }
  179. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  180. int type)
  181. {
  182. if (type < AGP_USER_TYPES)
  183. return type;
  184. else if (type == AGP_USER_CACHED_MEMORY)
  185. return INTEL_AGP_CACHED_MEMORY;
  186. else
  187. return 0;
  188. }
  189. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  190. int type)
  191. {
  192. int i, j, num_entries;
  193. void *temp;
  194. int ret = -EINVAL;
  195. int mask_type;
  196. if (mem->page_count == 0)
  197. goto out;
  198. temp = agp_bridge->current_size;
  199. num_entries = A_SIZE_FIX(temp)->num_entries;
  200. if ((pg_start + mem->page_count) > num_entries)
  201. goto out_err;
  202. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  203. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  204. ret = -EBUSY;
  205. goto out_err;
  206. }
  207. }
  208. if (type != mem->type)
  209. goto out_err;
  210. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  211. switch (mask_type) {
  212. case AGP_DCACHE_MEMORY:
  213. if (!mem->is_flushed)
  214. global_cache_flush();
  215. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  216. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  217. intel_i810_private.registers+I810_PTE_BASE+(i*4));
  218. }
  219. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  220. break;
  221. case AGP_PHYS_MEMORY:
  222. case AGP_NORMAL_MEMORY:
  223. if (!mem->is_flushed)
  224. global_cache_flush();
  225. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  226. writel(agp_bridge->driver->mask_memory(agp_bridge,
  227. mem->memory[i],
  228. mask_type),
  229. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  230. }
  231. readl(intel_i810_private.registers+I810_PTE_BASE+((j-1)*4));
  232. break;
  233. default:
  234. goto out_err;
  235. }
  236. agp_bridge->driver->tlb_flush(mem);
  237. out:
  238. ret = 0;
  239. out_err:
  240. mem->is_flushed = 1;
  241. return ret;
  242. }
  243. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  244. int type)
  245. {
  246. int i;
  247. if (mem->page_count == 0)
  248. return 0;
  249. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  250. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  251. }
  252. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  253. agp_bridge->driver->tlb_flush(mem);
  254. return 0;
  255. }
  256. /*
  257. * The i810/i830 requires a physical address to program its mouse
  258. * pointer into hardware.
  259. * However the Xserver still writes to it through the agp aperture.
  260. */
  261. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  262. {
  263. struct agp_memory *new;
  264. void *addr;
  265. if (pg_count != 1 && pg_count != 4)
  266. return NULL;
  267. switch (pg_count) {
  268. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  269. global_flush_tlb();
  270. break;
  271. case 4:
  272. /* kludge to get 4 physical pages for ARGB cursor */
  273. addr = i8xx_alloc_pages();
  274. break;
  275. default:
  276. return NULL;
  277. }
  278. if (addr == NULL)
  279. return NULL;
  280. new = agp_create_memory(pg_count);
  281. if (new == NULL)
  282. return NULL;
  283. new->memory[0] = virt_to_gart(addr);
  284. if (pg_count == 4) {
  285. /* kludge to get 4 physical pages for ARGB cursor */
  286. new->memory[1] = new->memory[0] + PAGE_SIZE;
  287. new->memory[2] = new->memory[1] + PAGE_SIZE;
  288. new->memory[3] = new->memory[2] + PAGE_SIZE;
  289. }
  290. new->page_count = pg_count;
  291. new->num_scratch_pages = pg_count;
  292. new->type = AGP_PHYS_MEMORY;
  293. new->physical = new->memory[0];
  294. return new;
  295. }
  296. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  297. {
  298. struct agp_memory *new;
  299. if (type == AGP_DCACHE_MEMORY) {
  300. if (pg_count != intel_i810_private.num_dcache_entries)
  301. return NULL;
  302. new = agp_create_memory(1);
  303. if (new == NULL)
  304. return NULL;
  305. new->type = AGP_DCACHE_MEMORY;
  306. new->page_count = pg_count;
  307. new->num_scratch_pages = 0;
  308. agp_free_page_array(new);
  309. return new;
  310. }
  311. if (type == AGP_PHYS_MEMORY)
  312. return alloc_agpphysmem_i8xx(pg_count, type);
  313. return NULL;
  314. }
  315. static void intel_i810_free_by_type(struct agp_memory *curr)
  316. {
  317. agp_free_key(curr->key);
  318. if (curr->type == AGP_PHYS_MEMORY) {
  319. if (curr->page_count == 4)
  320. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  321. else {
  322. agp_bridge->driver->agp_destroy_page(
  323. gart_to_virt(curr->memory[0]));
  324. global_flush_tlb();
  325. }
  326. agp_free_page_array(curr);
  327. }
  328. kfree(curr);
  329. }
  330. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  331. unsigned long addr, int type)
  332. {
  333. /* Type checking must be done elsewhere */
  334. return addr | bridge->driver->masks[type].mask;
  335. }
  336. static struct aper_size_info_fixed intel_i830_sizes[] =
  337. {
  338. {128, 32768, 5},
  339. /* The 64M mode still requires a 128k gatt */
  340. {64, 16384, 5},
  341. {256, 65536, 6},
  342. {512, 131072, 7},
  343. };
  344. static struct _intel_i830_private {
  345. struct pci_dev *i830_dev; /* device one */
  346. volatile u8 __iomem *registers;
  347. volatile u32 __iomem *gtt; /* I915G */
  348. /* gtt_entries is the number of gtt entries that are already mapped
  349. * to stolen memory. Stolen memory is larger than the memory mapped
  350. * through gtt_entries, as it includes some reserved space for the BIOS
  351. * popup and for the GTT.
  352. */
  353. int gtt_entries;
  354. } intel_i830_private;
  355. static void intel_i830_init_gtt_entries(void)
  356. {
  357. u16 gmch_ctrl;
  358. int gtt_entries;
  359. u8 rdct;
  360. int local = 0;
  361. static const int ddt[4] = { 0, 16, 32, 64 };
  362. int size; /* reserved space (in kb) at the top of stolen memory */
  363. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  364. if (IS_I965) {
  365. u32 pgetbl_ctl;
  366. pgetbl_ctl = readl(intel_i830_private.registers+I810_PGETBL_CTL);
  367. /* The 965 has a field telling us the size of the GTT,
  368. * which may be larger than what is necessary to map the
  369. * aperture.
  370. */
  371. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  372. case I965_PGETBL_SIZE_128KB:
  373. size = 128;
  374. break;
  375. case I965_PGETBL_SIZE_256KB:
  376. size = 256;
  377. break;
  378. case I965_PGETBL_SIZE_512KB:
  379. size = 512;
  380. break;
  381. default:
  382. printk(KERN_INFO PFX "Unknown page table size, "
  383. "assuming 512KB\n");
  384. size = 512;
  385. }
  386. size += 4; /* add in BIOS popup space */
  387. } else {
  388. /* On previous hardware, the GTT size was just what was
  389. * required to map the aperture.
  390. */
  391. size = agp_bridge->driver->fetch_size() + 4;
  392. }
  393. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  394. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  395. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  396. case I830_GMCH_GMS_STOLEN_512:
  397. gtt_entries = KB(512) - KB(size);
  398. break;
  399. case I830_GMCH_GMS_STOLEN_1024:
  400. gtt_entries = MB(1) - KB(size);
  401. break;
  402. case I830_GMCH_GMS_STOLEN_8192:
  403. gtt_entries = MB(8) - KB(size);
  404. break;
  405. case I830_GMCH_GMS_LOCAL:
  406. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  407. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  408. MB(ddt[I830_RDRAM_DDT(rdct)]);
  409. local = 1;
  410. break;
  411. default:
  412. gtt_entries = 0;
  413. break;
  414. }
  415. } else {
  416. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  417. case I855_GMCH_GMS_STOLEN_1M:
  418. gtt_entries = MB(1) - KB(size);
  419. break;
  420. case I855_GMCH_GMS_STOLEN_4M:
  421. gtt_entries = MB(4) - KB(size);
  422. break;
  423. case I855_GMCH_GMS_STOLEN_8M:
  424. gtt_entries = MB(8) - KB(size);
  425. break;
  426. case I855_GMCH_GMS_STOLEN_16M:
  427. gtt_entries = MB(16) - KB(size);
  428. break;
  429. case I855_GMCH_GMS_STOLEN_32M:
  430. gtt_entries = MB(32) - KB(size);
  431. break;
  432. case I915_GMCH_GMS_STOLEN_48M:
  433. /* Check it's really I915G */
  434. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  435. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  436. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  437. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965 )
  438. gtt_entries = MB(48) - KB(size);
  439. else
  440. gtt_entries = 0;
  441. break;
  442. case I915_GMCH_GMS_STOLEN_64M:
  443. /* Check it's really I915G */
  444. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  445. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  446. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  447. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965)
  448. gtt_entries = MB(64) - KB(size);
  449. else
  450. gtt_entries = 0;
  451. default:
  452. gtt_entries = 0;
  453. break;
  454. }
  455. }
  456. if (gtt_entries > 0)
  457. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  458. gtt_entries / KB(1), local ? "local" : "stolen");
  459. else
  460. printk(KERN_INFO PFX
  461. "No pre-allocated video memory detected.\n");
  462. gtt_entries /= KB(4);
  463. intel_i830_private.gtt_entries = gtt_entries;
  464. }
  465. /* The intel i830 automatically initializes the agp aperture during POST.
  466. * Use the memory already set aside for in the GTT.
  467. */
  468. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  469. {
  470. int page_order;
  471. struct aper_size_info_fixed *size;
  472. int num_entries;
  473. u32 temp;
  474. size = agp_bridge->current_size;
  475. page_order = size->page_order;
  476. num_entries = size->num_entries;
  477. agp_bridge->gatt_table_real = NULL;
  478. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  479. temp &= 0xfff80000;
  480. intel_i830_private.registers = ioremap(temp,128 * 4096);
  481. if (!intel_i830_private.registers)
  482. return -ENOMEM;
  483. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  484. global_cache_flush(); /* FIXME: ?? */
  485. /* we have to call this as early as possible after the MMIO base address is known */
  486. intel_i830_init_gtt_entries();
  487. agp_bridge->gatt_table = NULL;
  488. agp_bridge->gatt_bus_addr = temp;
  489. return 0;
  490. }
  491. /* Return the gatt table to a sane state. Use the top of stolen
  492. * memory for the GTT.
  493. */
  494. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  495. {
  496. return 0;
  497. }
  498. static int intel_i830_fetch_size(void)
  499. {
  500. u16 gmch_ctrl;
  501. struct aper_size_info_fixed *values;
  502. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  503. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  504. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  505. /* 855GM/852GM/865G has 128MB aperture size */
  506. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  507. agp_bridge->aperture_size_idx = 0;
  508. return values[0].size;
  509. }
  510. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  511. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  512. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  513. agp_bridge->aperture_size_idx = 0;
  514. return values[0].size;
  515. } else {
  516. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  517. agp_bridge->aperture_size_idx = 1;
  518. return values[1].size;
  519. }
  520. return 0;
  521. }
  522. static int intel_i830_configure(void)
  523. {
  524. struct aper_size_info_fixed *current_size;
  525. u32 temp;
  526. u16 gmch_ctrl;
  527. int i;
  528. current_size = A_SIZE_FIX(agp_bridge->current_size);
  529. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  530. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  531. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  532. gmch_ctrl |= I830_GMCH_ENABLED;
  533. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  534. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  535. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  536. if (agp_bridge->driver->needs_scratch_page) {
  537. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  538. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  539. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  540. }
  541. }
  542. global_cache_flush();
  543. return 0;
  544. }
  545. static void intel_i830_cleanup(void)
  546. {
  547. iounmap(intel_i830_private.registers);
  548. }
  549. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  550. {
  551. int i,j,num_entries;
  552. void *temp;
  553. int ret = -EINVAL;
  554. int mask_type;
  555. if (mem->page_count == 0)
  556. goto out;
  557. temp = agp_bridge->current_size;
  558. num_entries = A_SIZE_FIX(temp)->num_entries;
  559. if (pg_start < intel_i830_private.gtt_entries) {
  560. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  561. pg_start,intel_i830_private.gtt_entries);
  562. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  563. goto out_err;
  564. }
  565. if ((pg_start + mem->page_count) > num_entries)
  566. goto out_err;
  567. /* The i830 can't check the GTT for entries since its read only,
  568. * depend on the caller to make the correct offset decisions.
  569. */
  570. if (type != mem->type)
  571. goto out_err;
  572. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  573. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  574. mask_type != INTEL_AGP_CACHED_MEMORY)
  575. goto out_err;
  576. if (!mem->is_flushed)
  577. global_cache_flush();
  578. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  579. writel(agp_bridge->driver->mask_memory(agp_bridge,
  580. mem->memory[i], mask_type),
  581. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  582. }
  583. readl(intel_i830_private.registers+I810_PTE_BASE+((j-1)*4));
  584. agp_bridge->driver->tlb_flush(mem);
  585. out:
  586. ret = 0;
  587. out_err:
  588. mem->is_flushed = 1;
  589. return ret;
  590. }
  591. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  592. int type)
  593. {
  594. int i;
  595. if (mem->page_count == 0)
  596. return 0;
  597. if (pg_start < intel_i830_private.gtt_entries) {
  598. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  599. return -EINVAL;
  600. }
  601. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  602. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  603. }
  604. readl(intel_i830_private.registers+I810_PTE_BASE+((i-1)*4));
  605. agp_bridge->driver->tlb_flush(mem);
  606. return 0;
  607. }
  608. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  609. {
  610. if (type == AGP_PHYS_MEMORY)
  611. return alloc_agpphysmem_i8xx(pg_count, type);
  612. /* always return NULL for other allocation types for now */
  613. return NULL;
  614. }
  615. static int intel_i915_configure(void)
  616. {
  617. struct aper_size_info_fixed *current_size;
  618. u32 temp;
  619. u16 gmch_ctrl;
  620. int i;
  621. current_size = A_SIZE_FIX(agp_bridge->current_size);
  622. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  623. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  624. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  625. gmch_ctrl |= I830_GMCH_ENABLED;
  626. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  627. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  628. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  629. if (agp_bridge->driver->needs_scratch_page) {
  630. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  631. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  632. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  633. }
  634. }
  635. global_cache_flush();
  636. return 0;
  637. }
  638. static void intel_i915_cleanup(void)
  639. {
  640. iounmap(intel_i830_private.gtt);
  641. iounmap(intel_i830_private.registers);
  642. }
  643. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  644. int type)
  645. {
  646. int i,j,num_entries;
  647. void *temp;
  648. int ret = -EINVAL;
  649. int mask_type;
  650. if (mem->page_count == 0)
  651. goto out;
  652. temp = agp_bridge->current_size;
  653. num_entries = A_SIZE_FIX(temp)->num_entries;
  654. if (pg_start < intel_i830_private.gtt_entries) {
  655. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  656. pg_start,intel_i830_private.gtt_entries);
  657. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  658. goto out_err;
  659. }
  660. if ((pg_start + mem->page_count) > num_entries)
  661. goto out_err;
  662. /* The i915 can't check the GTT for entries since its read only,
  663. * depend on the caller to make the correct offset decisions.
  664. */
  665. if (type != mem->type)
  666. goto out_err;
  667. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  668. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  669. mask_type != INTEL_AGP_CACHED_MEMORY)
  670. goto out_err;
  671. if (!mem->is_flushed)
  672. global_cache_flush();
  673. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  674. writel(agp_bridge->driver->mask_memory(agp_bridge,
  675. mem->memory[i], mask_type), intel_i830_private.gtt+j);
  676. }
  677. readl(intel_i830_private.gtt+j-1);
  678. agp_bridge->driver->tlb_flush(mem);
  679. out:
  680. ret = 0;
  681. out_err:
  682. mem->is_flushed = 1;
  683. return ret;
  684. }
  685. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  686. int type)
  687. {
  688. int i;
  689. if (mem->page_count == 0)
  690. return 0;
  691. if (pg_start < intel_i830_private.gtt_entries) {
  692. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  693. return -EINVAL;
  694. }
  695. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  696. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  697. }
  698. readl(intel_i830_private.gtt+i-1);
  699. agp_bridge->driver->tlb_flush(mem);
  700. return 0;
  701. }
  702. /* Return the aperture size by just checking the resource length. The effect
  703. * described in the spec of the MSAC registers is just changing of the
  704. * resource size.
  705. */
  706. static int intel_i9xx_fetch_size(void)
  707. {
  708. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  709. int aper_size; /* size in megabytes */
  710. int i;
  711. aper_size = pci_resource_len(intel_i830_private.i830_dev, 2) / MB(1);
  712. for (i = 0; i < num_sizes; i++) {
  713. if (aper_size == intel_i830_sizes[i].size) {
  714. agp_bridge->current_size = intel_i830_sizes + i;
  715. agp_bridge->previous_size = agp_bridge->current_size;
  716. return aper_size;
  717. }
  718. }
  719. return 0;
  720. }
  721. /* The intel i915 automatically initializes the agp aperture during POST.
  722. * Use the memory already set aside for in the GTT.
  723. */
  724. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  725. {
  726. int page_order;
  727. struct aper_size_info_fixed *size;
  728. int num_entries;
  729. u32 temp, temp2;
  730. size = agp_bridge->current_size;
  731. page_order = size->page_order;
  732. num_entries = size->num_entries;
  733. agp_bridge->gatt_table_real = NULL;
  734. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  735. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  736. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  737. if (!intel_i830_private.gtt)
  738. return -ENOMEM;
  739. temp &= 0xfff80000;
  740. intel_i830_private.registers = ioremap(temp,128 * 4096);
  741. if (!intel_i830_private.registers)
  742. return -ENOMEM;
  743. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  744. global_cache_flush(); /* FIXME: ? */
  745. /* we have to call this as early as possible after the MMIO base address is known */
  746. intel_i830_init_gtt_entries();
  747. agp_bridge->gatt_table = NULL;
  748. agp_bridge->gatt_bus_addr = temp;
  749. return 0;
  750. }
  751. /*
  752. * The i965 supports 36-bit physical addresses, but to keep
  753. * the format of the GTT the same, the bits that don't fit
  754. * in a 32-bit word are shifted down to bits 4..7.
  755. *
  756. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  757. * is always zero on 32-bit architectures, so no need to make
  758. * this conditional.
  759. */
  760. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  761. unsigned long addr, int type)
  762. {
  763. /* Shift high bits down */
  764. addr |= (addr >> 28) & 0xf0;
  765. /* Type checking must be done elsewhere */
  766. return addr | bridge->driver->masks[type].mask;
  767. }
  768. /* The intel i965 automatically initializes the agp aperture during POST.
  769. * Use the memory already set aside for in the GTT.
  770. */
  771. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  772. {
  773. int page_order;
  774. struct aper_size_info_fixed *size;
  775. int num_entries;
  776. u32 temp;
  777. size = agp_bridge->current_size;
  778. page_order = size->page_order;
  779. num_entries = size->num_entries;
  780. agp_bridge->gatt_table_real = NULL;
  781. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  782. temp &= 0xfff00000;
  783. intel_i830_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  784. if (!intel_i830_private.gtt)
  785. return -ENOMEM;
  786. intel_i830_private.registers = ioremap(temp,128 * 4096);
  787. if (!intel_i830_private.registers)
  788. return -ENOMEM;
  789. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  790. global_cache_flush(); /* FIXME: ? */
  791. /* we have to call this as early as possible after the MMIO base address is known */
  792. intel_i830_init_gtt_entries();
  793. agp_bridge->gatt_table = NULL;
  794. agp_bridge->gatt_bus_addr = temp;
  795. return 0;
  796. }
  797. static int intel_fetch_size(void)
  798. {
  799. int i;
  800. u16 temp;
  801. struct aper_size_info_16 *values;
  802. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  803. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  804. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  805. if (temp == values[i].size_value) {
  806. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  807. agp_bridge->aperture_size_idx = i;
  808. return values[i].size;
  809. }
  810. }
  811. return 0;
  812. }
  813. static int __intel_8xx_fetch_size(u8 temp)
  814. {
  815. int i;
  816. struct aper_size_info_8 *values;
  817. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  818. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  819. if (temp == values[i].size_value) {
  820. agp_bridge->previous_size =
  821. agp_bridge->current_size = (void *) (values + i);
  822. agp_bridge->aperture_size_idx = i;
  823. return values[i].size;
  824. }
  825. }
  826. return 0;
  827. }
  828. static int intel_8xx_fetch_size(void)
  829. {
  830. u8 temp;
  831. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  832. return __intel_8xx_fetch_size(temp);
  833. }
  834. static int intel_815_fetch_size(void)
  835. {
  836. u8 temp;
  837. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  838. * one non-reserved bit, so mask the others out ... */
  839. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  840. temp &= (1 << 3);
  841. return __intel_8xx_fetch_size(temp);
  842. }
  843. static void intel_tlbflush(struct agp_memory *mem)
  844. {
  845. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  846. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  847. }
  848. static void intel_8xx_tlbflush(struct agp_memory *mem)
  849. {
  850. u32 temp;
  851. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  852. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  853. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  854. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  855. }
  856. static void intel_cleanup(void)
  857. {
  858. u16 temp;
  859. struct aper_size_info_16 *previous_size;
  860. previous_size = A_SIZE_16(agp_bridge->previous_size);
  861. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  862. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  863. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  864. }
  865. static void intel_8xx_cleanup(void)
  866. {
  867. u16 temp;
  868. struct aper_size_info_8 *previous_size;
  869. previous_size = A_SIZE_8(agp_bridge->previous_size);
  870. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  871. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  872. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  873. }
  874. static int intel_configure(void)
  875. {
  876. u32 temp;
  877. u16 temp2;
  878. struct aper_size_info_16 *current_size;
  879. current_size = A_SIZE_16(agp_bridge->current_size);
  880. /* aperture size */
  881. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  882. /* address to map to */
  883. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  884. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  885. /* attbase - aperture base */
  886. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  887. /* agpctrl */
  888. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  889. /* paccfg/nbxcfg */
  890. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  891. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  892. (temp2 & ~(1 << 10)) | (1 << 9));
  893. /* clear any possible error conditions */
  894. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  895. return 0;
  896. }
  897. static int intel_815_configure(void)
  898. {
  899. u32 temp, addr;
  900. u8 temp2;
  901. struct aper_size_info_8 *current_size;
  902. /* attbase - aperture base */
  903. /* the Intel 815 chipset spec. says that bits 29-31 in the
  904. * ATTBASE register are reserved -> try not to write them */
  905. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  906. printk (KERN_EMERG PFX "gatt bus addr too high");
  907. return -EINVAL;
  908. }
  909. current_size = A_SIZE_8(agp_bridge->current_size);
  910. /* aperture size */
  911. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  912. current_size->size_value);
  913. /* address to map to */
  914. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  915. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  916. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  917. addr &= INTEL_815_ATTBASE_MASK;
  918. addr |= agp_bridge->gatt_bus_addr;
  919. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  920. /* agpctrl */
  921. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  922. /* apcont */
  923. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  924. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  925. /* clear any possible error conditions */
  926. /* Oddness : this chipset seems to have no ERRSTS register ! */
  927. return 0;
  928. }
  929. static void intel_820_tlbflush(struct agp_memory *mem)
  930. {
  931. return;
  932. }
  933. static void intel_820_cleanup(void)
  934. {
  935. u8 temp;
  936. struct aper_size_info_8 *previous_size;
  937. previous_size = A_SIZE_8(agp_bridge->previous_size);
  938. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  939. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  940. temp & ~(1 << 1));
  941. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  942. previous_size->size_value);
  943. }
  944. static int intel_820_configure(void)
  945. {
  946. u32 temp;
  947. u8 temp2;
  948. struct aper_size_info_8 *current_size;
  949. current_size = A_SIZE_8(agp_bridge->current_size);
  950. /* aperture size */
  951. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  952. /* address to map to */
  953. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  954. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  955. /* attbase - aperture base */
  956. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  957. /* agpctrl */
  958. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  959. /* global enable aperture access */
  960. /* This flag is not accessed through MCHCFG register as in */
  961. /* i850 chipset. */
  962. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  963. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  964. /* clear any possible AGP-related error conditions */
  965. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  966. return 0;
  967. }
  968. static int intel_840_configure(void)
  969. {
  970. u32 temp;
  971. u16 temp2;
  972. struct aper_size_info_8 *current_size;
  973. current_size = A_SIZE_8(agp_bridge->current_size);
  974. /* aperture size */
  975. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  976. /* address to map to */
  977. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  978. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  979. /* attbase - aperture base */
  980. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  981. /* agpctrl */
  982. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  983. /* mcgcfg */
  984. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  985. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  986. /* clear any possible error conditions */
  987. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  988. return 0;
  989. }
  990. static int intel_845_configure(void)
  991. {
  992. u32 temp;
  993. u8 temp2;
  994. struct aper_size_info_8 *current_size;
  995. current_size = A_SIZE_8(agp_bridge->current_size);
  996. /* aperture size */
  997. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  998. if (agp_bridge->apbase_config != 0) {
  999. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1000. agp_bridge->apbase_config);
  1001. } else {
  1002. /* address to map to */
  1003. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1004. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1005. agp_bridge->apbase_config = temp;
  1006. }
  1007. /* attbase - aperture base */
  1008. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1009. /* agpctrl */
  1010. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1011. /* agpm */
  1012. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1013. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1014. /* clear any possible error conditions */
  1015. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1016. return 0;
  1017. }
  1018. static int intel_850_configure(void)
  1019. {
  1020. u32 temp;
  1021. u16 temp2;
  1022. struct aper_size_info_8 *current_size;
  1023. current_size = A_SIZE_8(agp_bridge->current_size);
  1024. /* aperture size */
  1025. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1026. /* address to map to */
  1027. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1028. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1029. /* attbase - aperture base */
  1030. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1031. /* agpctrl */
  1032. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1033. /* mcgcfg */
  1034. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1035. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1036. /* clear any possible AGP-related error conditions */
  1037. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1038. return 0;
  1039. }
  1040. static int intel_860_configure(void)
  1041. {
  1042. u32 temp;
  1043. u16 temp2;
  1044. struct aper_size_info_8 *current_size;
  1045. current_size = A_SIZE_8(agp_bridge->current_size);
  1046. /* aperture size */
  1047. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1048. /* address to map to */
  1049. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1050. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1051. /* attbase - aperture base */
  1052. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1053. /* agpctrl */
  1054. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1055. /* mcgcfg */
  1056. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1057. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1058. /* clear any possible AGP-related error conditions */
  1059. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1060. return 0;
  1061. }
  1062. static int intel_830mp_configure(void)
  1063. {
  1064. u32 temp;
  1065. u16 temp2;
  1066. struct aper_size_info_8 *current_size;
  1067. current_size = A_SIZE_8(agp_bridge->current_size);
  1068. /* aperture size */
  1069. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1070. /* address to map to */
  1071. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1072. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1073. /* attbase - aperture base */
  1074. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1075. /* agpctrl */
  1076. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1077. /* gmch */
  1078. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1079. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1080. /* clear any possible AGP-related error conditions */
  1081. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1082. return 0;
  1083. }
  1084. static int intel_7505_configure(void)
  1085. {
  1086. u32 temp;
  1087. u16 temp2;
  1088. struct aper_size_info_8 *current_size;
  1089. current_size = A_SIZE_8(agp_bridge->current_size);
  1090. /* aperture size */
  1091. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1092. /* address to map to */
  1093. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1094. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1095. /* attbase - aperture base */
  1096. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1097. /* agpctrl */
  1098. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1099. /* mchcfg */
  1100. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1101. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1102. return 0;
  1103. }
  1104. /* Setup function */
  1105. static const struct gatt_mask intel_generic_masks[] =
  1106. {
  1107. {.mask = 0x00000017, .type = 0}
  1108. };
  1109. static const struct aper_size_info_8 intel_815_sizes[2] =
  1110. {
  1111. {64, 16384, 4, 0},
  1112. {32, 8192, 3, 8},
  1113. };
  1114. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1115. {
  1116. {256, 65536, 6, 0},
  1117. {128, 32768, 5, 32},
  1118. {64, 16384, 4, 48},
  1119. {32, 8192, 3, 56},
  1120. {16, 4096, 2, 60},
  1121. {8, 2048, 1, 62},
  1122. {4, 1024, 0, 63}
  1123. };
  1124. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1125. {
  1126. {256, 65536, 6, 0},
  1127. {128, 32768, 5, 32},
  1128. {64, 16384, 4, 48},
  1129. {32, 8192, 3, 56},
  1130. {16, 4096, 2, 60},
  1131. {8, 2048, 1, 62},
  1132. {4, 1024, 0, 63}
  1133. };
  1134. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1135. {
  1136. {256, 65536, 6, 0},
  1137. {128, 32768, 5, 32},
  1138. {64, 16384, 4, 48},
  1139. {32, 8192, 3, 56}
  1140. };
  1141. static const struct agp_bridge_driver intel_generic_driver = {
  1142. .owner = THIS_MODULE,
  1143. .aperture_sizes = intel_generic_sizes,
  1144. .size_type = U16_APER_SIZE,
  1145. .num_aperture_sizes = 7,
  1146. .configure = intel_configure,
  1147. .fetch_size = intel_fetch_size,
  1148. .cleanup = intel_cleanup,
  1149. .tlb_flush = intel_tlbflush,
  1150. .mask_memory = agp_generic_mask_memory,
  1151. .masks = intel_generic_masks,
  1152. .agp_enable = agp_generic_enable,
  1153. .cache_flush = global_cache_flush,
  1154. .create_gatt_table = agp_generic_create_gatt_table,
  1155. .free_gatt_table = agp_generic_free_gatt_table,
  1156. .insert_memory = agp_generic_insert_memory,
  1157. .remove_memory = agp_generic_remove_memory,
  1158. .alloc_by_type = agp_generic_alloc_by_type,
  1159. .free_by_type = agp_generic_free_by_type,
  1160. .agp_alloc_page = agp_generic_alloc_page,
  1161. .agp_destroy_page = agp_generic_destroy_page,
  1162. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1163. };
  1164. static const struct agp_bridge_driver intel_810_driver = {
  1165. .owner = THIS_MODULE,
  1166. .aperture_sizes = intel_i810_sizes,
  1167. .size_type = FIXED_APER_SIZE,
  1168. .num_aperture_sizes = 2,
  1169. .needs_scratch_page = TRUE,
  1170. .configure = intel_i810_configure,
  1171. .fetch_size = intel_i810_fetch_size,
  1172. .cleanup = intel_i810_cleanup,
  1173. .tlb_flush = intel_i810_tlbflush,
  1174. .mask_memory = intel_i810_mask_memory,
  1175. .masks = intel_i810_masks,
  1176. .agp_enable = intel_i810_agp_enable,
  1177. .cache_flush = global_cache_flush,
  1178. .create_gatt_table = agp_generic_create_gatt_table,
  1179. .free_gatt_table = agp_generic_free_gatt_table,
  1180. .insert_memory = intel_i810_insert_entries,
  1181. .remove_memory = intel_i810_remove_entries,
  1182. .alloc_by_type = intel_i810_alloc_by_type,
  1183. .free_by_type = intel_i810_free_by_type,
  1184. .agp_alloc_page = agp_generic_alloc_page,
  1185. .agp_destroy_page = agp_generic_destroy_page,
  1186. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1187. };
  1188. static const struct agp_bridge_driver intel_815_driver = {
  1189. .owner = THIS_MODULE,
  1190. .aperture_sizes = intel_815_sizes,
  1191. .size_type = U8_APER_SIZE,
  1192. .num_aperture_sizes = 2,
  1193. .configure = intel_815_configure,
  1194. .fetch_size = intel_815_fetch_size,
  1195. .cleanup = intel_8xx_cleanup,
  1196. .tlb_flush = intel_8xx_tlbflush,
  1197. .mask_memory = agp_generic_mask_memory,
  1198. .masks = intel_generic_masks,
  1199. .agp_enable = agp_generic_enable,
  1200. .cache_flush = global_cache_flush,
  1201. .create_gatt_table = agp_generic_create_gatt_table,
  1202. .free_gatt_table = agp_generic_free_gatt_table,
  1203. .insert_memory = agp_generic_insert_memory,
  1204. .remove_memory = agp_generic_remove_memory,
  1205. .alloc_by_type = agp_generic_alloc_by_type,
  1206. .free_by_type = agp_generic_free_by_type,
  1207. .agp_alloc_page = agp_generic_alloc_page,
  1208. .agp_destroy_page = agp_generic_destroy_page,
  1209. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1210. };
  1211. static const struct agp_bridge_driver intel_830_driver = {
  1212. .owner = THIS_MODULE,
  1213. .aperture_sizes = intel_i830_sizes,
  1214. .size_type = FIXED_APER_SIZE,
  1215. .num_aperture_sizes = 4,
  1216. .needs_scratch_page = TRUE,
  1217. .configure = intel_i830_configure,
  1218. .fetch_size = intel_i830_fetch_size,
  1219. .cleanup = intel_i830_cleanup,
  1220. .tlb_flush = intel_i810_tlbflush,
  1221. .mask_memory = intel_i810_mask_memory,
  1222. .masks = intel_i810_masks,
  1223. .agp_enable = intel_i810_agp_enable,
  1224. .cache_flush = global_cache_flush,
  1225. .create_gatt_table = intel_i830_create_gatt_table,
  1226. .free_gatt_table = intel_i830_free_gatt_table,
  1227. .insert_memory = intel_i830_insert_entries,
  1228. .remove_memory = intel_i830_remove_entries,
  1229. .alloc_by_type = intel_i830_alloc_by_type,
  1230. .free_by_type = intel_i810_free_by_type,
  1231. .agp_alloc_page = agp_generic_alloc_page,
  1232. .agp_destroy_page = agp_generic_destroy_page,
  1233. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1234. };
  1235. static const struct agp_bridge_driver intel_820_driver = {
  1236. .owner = THIS_MODULE,
  1237. .aperture_sizes = intel_8xx_sizes,
  1238. .size_type = U8_APER_SIZE,
  1239. .num_aperture_sizes = 7,
  1240. .configure = intel_820_configure,
  1241. .fetch_size = intel_8xx_fetch_size,
  1242. .cleanup = intel_820_cleanup,
  1243. .tlb_flush = intel_820_tlbflush,
  1244. .mask_memory = agp_generic_mask_memory,
  1245. .masks = intel_generic_masks,
  1246. .agp_enable = agp_generic_enable,
  1247. .cache_flush = global_cache_flush,
  1248. .create_gatt_table = agp_generic_create_gatt_table,
  1249. .free_gatt_table = agp_generic_free_gatt_table,
  1250. .insert_memory = agp_generic_insert_memory,
  1251. .remove_memory = agp_generic_remove_memory,
  1252. .alloc_by_type = agp_generic_alloc_by_type,
  1253. .free_by_type = agp_generic_free_by_type,
  1254. .agp_alloc_page = agp_generic_alloc_page,
  1255. .agp_destroy_page = agp_generic_destroy_page,
  1256. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1257. };
  1258. static const struct agp_bridge_driver intel_830mp_driver = {
  1259. .owner = THIS_MODULE,
  1260. .aperture_sizes = intel_830mp_sizes,
  1261. .size_type = U8_APER_SIZE,
  1262. .num_aperture_sizes = 4,
  1263. .configure = intel_830mp_configure,
  1264. .fetch_size = intel_8xx_fetch_size,
  1265. .cleanup = intel_8xx_cleanup,
  1266. .tlb_flush = intel_8xx_tlbflush,
  1267. .mask_memory = agp_generic_mask_memory,
  1268. .masks = intel_generic_masks,
  1269. .agp_enable = agp_generic_enable,
  1270. .cache_flush = global_cache_flush,
  1271. .create_gatt_table = agp_generic_create_gatt_table,
  1272. .free_gatt_table = agp_generic_free_gatt_table,
  1273. .insert_memory = agp_generic_insert_memory,
  1274. .remove_memory = agp_generic_remove_memory,
  1275. .alloc_by_type = agp_generic_alloc_by_type,
  1276. .free_by_type = agp_generic_free_by_type,
  1277. .agp_alloc_page = agp_generic_alloc_page,
  1278. .agp_destroy_page = agp_generic_destroy_page,
  1279. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1280. };
  1281. static const struct agp_bridge_driver intel_840_driver = {
  1282. .owner = THIS_MODULE,
  1283. .aperture_sizes = intel_8xx_sizes,
  1284. .size_type = U8_APER_SIZE,
  1285. .num_aperture_sizes = 7,
  1286. .configure = intel_840_configure,
  1287. .fetch_size = intel_8xx_fetch_size,
  1288. .cleanup = intel_8xx_cleanup,
  1289. .tlb_flush = intel_8xx_tlbflush,
  1290. .mask_memory = agp_generic_mask_memory,
  1291. .masks = intel_generic_masks,
  1292. .agp_enable = agp_generic_enable,
  1293. .cache_flush = global_cache_flush,
  1294. .create_gatt_table = agp_generic_create_gatt_table,
  1295. .free_gatt_table = agp_generic_free_gatt_table,
  1296. .insert_memory = agp_generic_insert_memory,
  1297. .remove_memory = agp_generic_remove_memory,
  1298. .alloc_by_type = agp_generic_alloc_by_type,
  1299. .free_by_type = agp_generic_free_by_type,
  1300. .agp_alloc_page = agp_generic_alloc_page,
  1301. .agp_destroy_page = agp_generic_destroy_page,
  1302. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1303. };
  1304. static const struct agp_bridge_driver intel_845_driver = {
  1305. .owner = THIS_MODULE,
  1306. .aperture_sizes = intel_8xx_sizes,
  1307. .size_type = U8_APER_SIZE,
  1308. .num_aperture_sizes = 7,
  1309. .configure = intel_845_configure,
  1310. .fetch_size = intel_8xx_fetch_size,
  1311. .cleanup = intel_8xx_cleanup,
  1312. .tlb_flush = intel_8xx_tlbflush,
  1313. .mask_memory = agp_generic_mask_memory,
  1314. .masks = intel_generic_masks,
  1315. .agp_enable = agp_generic_enable,
  1316. .cache_flush = global_cache_flush,
  1317. .create_gatt_table = agp_generic_create_gatt_table,
  1318. .free_gatt_table = agp_generic_free_gatt_table,
  1319. .insert_memory = agp_generic_insert_memory,
  1320. .remove_memory = agp_generic_remove_memory,
  1321. .alloc_by_type = agp_generic_alloc_by_type,
  1322. .free_by_type = agp_generic_free_by_type,
  1323. .agp_alloc_page = agp_generic_alloc_page,
  1324. .agp_destroy_page = agp_generic_destroy_page,
  1325. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1326. };
  1327. static const struct agp_bridge_driver intel_850_driver = {
  1328. .owner = THIS_MODULE,
  1329. .aperture_sizes = intel_8xx_sizes,
  1330. .size_type = U8_APER_SIZE,
  1331. .num_aperture_sizes = 7,
  1332. .configure = intel_850_configure,
  1333. .fetch_size = intel_8xx_fetch_size,
  1334. .cleanup = intel_8xx_cleanup,
  1335. .tlb_flush = intel_8xx_tlbflush,
  1336. .mask_memory = agp_generic_mask_memory,
  1337. .masks = intel_generic_masks,
  1338. .agp_enable = agp_generic_enable,
  1339. .cache_flush = global_cache_flush,
  1340. .create_gatt_table = agp_generic_create_gatt_table,
  1341. .free_gatt_table = agp_generic_free_gatt_table,
  1342. .insert_memory = agp_generic_insert_memory,
  1343. .remove_memory = agp_generic_remove_memory,
  1344. .alloc_by_type = agp_generic_alloc_by_type,
  1345. .free_by_type = agp_generic_free_by_type,
  1346. .agp_alloc_page = agp_generic_alloc_page,
  1347. .agp_destroy_page = agp_generic_destroy_page,
  1348. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1349. };
  1350. static const struct agp_bridge_driver intel_860_driver = {
  1351. .owner = THIS_MODULE,
  1352. .aperture_sizes = intel_8xx_sizes,
  1353. .size_type = U8_APER_SIZE,
  1354. .num_aperture_sizes = 7,
  1355. .configure = intel_860_configure,
  1356. .fetch_size = intel_8xx_fetch_size,
  1357. .cleanup = intel_8xx_cleanup,
  1358. .tlb_flush = intel_8xx_tlbflush,
  1359. .mask_memory = agp_generic_mask_memory,
  1360. .masks = intel_generic_masks,
  1361. .agp_enable = agp_generic_enable,
  1362. .cache_flush = global_cache_flush,
  1363. .create_gatt_table = agp_generic_create_gatt_table,
  1364. .free_gatt_table = agp_generic_free_gatt_table,
  1365. .insert_memory = agp_generic_insert_memory,
  1366. .remove_memory = agp_generic_remove_memory,
  1367. .alloc_by_type = agp_generic_alloc_by_type,
  1368. .free_by_type = agp_generic_free_by_type,
  1369. .agp_alloc_page = agp_generic_alloc_page,
  1370. .agp_destroy_page = agp_generic_destroy_page,
  1371. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1372. };
  1373. static const struct agp_bridge_driver intel_915_driver = {
  1374. .owner = THIS_MODULE,
  1375. .aperture_sizes = intel_i830_sizes,
  1376. .size_type = FIXED_APER_SIZE,
  1377. .num_aperture_sizes = 4,
  1378. .needs_scratch_page = TRUE,
  1379. .configure = intel_i915_configure,
  1380. .fetch_size = intel_i9xx_fetch_size,
  1381. .cleanup = intel_i915_cleanup,
  1382. .tlb_flush = intel_i810_tlbflush,
  1383. .mask_memory = intel_i810_mask_memory,
  1384. .masks = intel_i810_masks,
  1385. .agp_enable = intel_i810_agp_enable,
  1386. .cache_flush = global_cache_flush,
  1387. .create_gatt_table = intel_i915_create_gatt_table,
  1388. .free_gatt_table = intel_i830_free_gatt_table,
  1389. .insert_memory = intel_i915_insert_entries,
  1390. .remove_memory = intel_i915_remove_entries,
  1391. .alloc_by_type = intel_i830_alloc_by_type,
  1392. .free_by_type = intel_i810_free_by_type,
  1393. .agp_alloc_page = agp_generic_alloc_page,
  1394. .agp_destroy_page = agp_generic_destroy_page,
  1395. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1396. };
  1397. static const struct agp_bridge_driver intel_i965_driver = {
  1398. .owner = THIS_MODULE,
  1399. .aperture_sizes = intel_i830_sizes,
  1400. .size_type = FIXED_APER_SIZE,
  1401. .num_aperture_sizes = 4,
  1402. .needs_scratch_page = TRUE,
  1403. .configure = intel_i915_configure,
  1404. .fetch_size = intel_i9xx_fetch_size,
  1405. .cleanup = intel_i915_cleanup,
  1406. .tlb_flush = intel_i810_tlbflush,
  1407. .mask_memory = intel_i965_mask_memory,
  1408. .masks = intel_i810_masks,
  1409. .agp_enable = intel_i810_agp_enable,
  1410. .cache_flush = global_cache_flush,
  1411. .create_gatt_table = intel_i965_create_gatt_table,
  1412. .free_gatt_table = intel_i830_free_gatt_table,
  1413. .insert_memory = intel_i915_insert_entries,
  1414. .remove_memory = intel_i915_remove_entries,
  1415. .alloc_by_type = intel_i830_alloc_by_type,
  1416. .free_by_type = intel_i810_free_by_type,
  1417. .agp_alloc_page = agp_generic_alloc_page,
  1418. .agp_destroy_page = agp_generic_destroy_page,
  1419. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1420. };
  1421. static const struct agp_bridge_driver intel_7505_driver = {
  1422. .owner = THIS_MODULE,
  1423. .aperture_sizes = intel_8xx_sizes,
  1424. .size_type = U8_APER_SIZE,
  1425. .num_aperture_sizes = 7,
  1426. .configure = intel_7505_configure,
  1427. .fetch_size = intel_8xx_fetch_size,
  1428. .cleanup = intel_8xx_cleanup,
  1429. .tlb_flush = intel_8xx_tlbflush,
  1430. .mask_memory = agp_generic_mask_memory,
  1431. .masks = intel_generic_masks,
  1432. .agp_enable = agp_generic_enable,
  1433. .cache_flush = global_cache_flush,
  1434. .create_gatt_table = agp_generic_create_gatt_table,
  1435. .free_gatt_table = agp_generic_free_gatt_table,
  1436. .insert_memory = agp_generic_insert_memory,
  1437. .remove_memory = agp_generic_remove_memory,
  1438. .alloc_by_type = agp_generic_alloc_by_type,
  1439. .free_by_type = agp_generic_free_by_type,
  1440. .agp_alloc_page = agp_generic_alloc_page,
  1441. .agp_destroy_page = agp_generic_destroy_page,
  1442. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1443. };
  1444. static int find_i810(u16 device)
  1445. {
  1446. struct pci_dev *i810_dev;
  1447. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1448. if (!i810_dev)
  1449. return 0;
  1450. intel_i810_private.i810_dev = i810_dev;
  1451. return 1;
  1452. }
  1453. static int find_i830(u16 device)
  1454. {
  1455. struct pci_dev *i830_dev;
  1456. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1457. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1458. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1459. device, i830_dev);
  1460. }
  1461. if (!i830_dev)
  1462. return 0;
  1463. intel_i830_private.i830_dev = i830_dev;
  1464. return 1;
  1465. }
  1466. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1467. const struct pci_device_id *ent)
  1468. {
  1469. struct agp_bridge_data *bridge;
  1470. char *name = "(unknown)";
  1471. u8 cap_ptr = 0;
  1472. struct resource *r;
  1473. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1474. bridge = agp_alloc_bridge();
  1475. if (!bridge)
  1476. return -ENOMEM;
  1477. switch (pdev->device) {
  1478. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1479. bridge->driver = &intel_generic_driver;
  1480. name = "440LX";
  1481. break;
  1482. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1483. bridge->driver = &intel_generic_driver;
  1484. name = "440BX";
  1485. break;
  1486. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1487. bridge->driver = &intel_generic_driver;
  1488. name = "440GX";
  1489. break;
  1490. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1491. name = "i810";
  1492. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1493. goto fail;
  1494. bridge->driver = &intel_810_driver;
  1495. break;
  1496. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1497. name = "i810 DC100";
  1498. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1499. goto fail;
  1500. bridge->driver = &intel_810_driver;
  1501. break;
  1502. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1503. name = "i810 E";
  1504. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1505. goto fail;
  1506. bridge->driver = &intel_810_driver;
  1507. break;
  1508. case PCI_DEVICE_ID_INTEL_82815_MC:
  1509. /*
  1510. * The i815 can operate either as an i810 style
  1511. * integrated device, or as an AGP4X motherboard.
  1512. */
  1513. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1514. bridge->driver = &intel_810_driver;
  1515. else
  1516. bridge->driver = &intel_815_driver;
  1517. name = "i815";
  1518. break;
  1519. case PCI_DEVICE_ID_INTEL_82820_HB:
  1520. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1521. bridge->driver = &intel_820_driver;
  1522. name = "i820";
  1523. break;
  1524. case PCI_DEVICE_ID_INTEL_82830_HB:
  1525. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1526. bridge->driver = &intel_830_driver;
  1527. else
  1528. bridge->driver = &intel_830mp_driver;
  1529. name = "830M";
  1530. break;
  1531. case PCI_DEVICE_ID_INTEL_82840_HB:
  1532. bridge->driver = &intel_840_driver;
  1533. name = "i840";
  1534. break;
  1535. case PCI_DEVICE_ID_INTEL_82845_HB:
  1536. bridge->driver = &intel_845_driver;
  1537. name = "i845";
  1538. break;
  1539. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1540. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1541. bridge->driver = &intel_830_driver;
  1542. else
  1543. bridge->driver = &intel_845_driver;
  1544. name = "845G";
  1545. break;
  1546. case PCI_DEVICE_ID_INTEL_82850_HB:
  1547. bridge->driver = &intel_850_driver;
  1548. name = "i850";
  1549. break;
  1550. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1551. bridge->driver = &intel_845_driver;
  1552. name = "855PM";
  1553. break;
  1554. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1555. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1556. bridge->driver = &intel_830_driver;
  1557. name = "855";
  1558. } else {
  1559. bridge->driver = &intel_845_driver;
  1560. name = "855GM";
  1561. }
  1562. break;
  1563. case PCI_DEVICE_ID_INTEL_82860_HB:
  1564. bridge->driver = &intel_860_driver;
  1565. name = "i860";
  1566. break;
  1567. case PCI_DEVICE_ID_INTEL_82865_HB:
  1568. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1569. bridge->driver = &intel_830_driver;
  1570. else
  1571. bridge->driver = &intel_845_driver;
  1572. name = "865";
  1573. break;
  1574. case PCI_DEVICE_ID_INTEL_82875_HB:
  1575. bridge->driver = &intel_845_driver;
  1576. name = "i875";
  1577. break;
  1578. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1579. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1580. bridge->driver = &intel_915_driver;
  1581. else
  1582. bridge->driver = &intel_845_driver;
  1583. name = "915G";
  1584. break;
  1585. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1586. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1587. bridge->driver = &intel_915_driver;
  1588. else
  1589. bridge->driver = &intel_845_driver;
  1590. name = "915GM";
  1591. break;
  1592. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1593. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1594. bridge->driver = &intel_915_driver;
  1595. else
  1596. bridge->driver = &intel_845_driver;
  1597. name = "945G";
  1598. break;
  1599. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1600. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1601. bridge->driver = &intel_915_driver;
  1602. else
  1603. bridge->driver = &intel_845_driver;
  1604. name = "945GM";
  1605. break;
  1606. case PCI_DEVICE_ID_INTEL_82946GZ_HB:
  1607. if (find_i830(PCI_DEVICE_ID_INTEL_82946GZ_IG))
  1608. bridge->driver = &intel_i965_driver;
  1609. else
  1610. bridge->driver = &intel_845_driver;
  1611. name = "946GZ";
  1612. break;
  1613. case PCI_DEVICE_ID_INTEL_82965G_1_HB:
  1614. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_1_IG))
  1615. bridge->driver = &intel_i965_driver;
  1616. else
  1617. bridge->driver = &intel_845_driver;
  1618. name = "965G";
  1619. break;
  1620. case PCI_DEVICE_ID_INTEL_82965Q_HB:
  1621. if (find_i830(PCI_DEVICE_ID_INTEL_82965Q_IG))
  1622. bridge->driver = &intel_i965_driver;
  1623. else
  1624. bridge->driver = &intel_845_driver;
  1625. name = "965Q";
  1626. break;
  1627. case PCI_DEVICE_ID_INTEL_82965G_HB:
  1628. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_IG))
  1629. bridge->driver = &intel_i965_driver;
  1630. else
  1631. bridge->driver = &intel_845_driver;
  1632. name = "965G";
  1633. break;
  1634. case PCI_DEVICE_ID_INTEL_82965GM_HB:
  1635. if (find_i830(PCI_DEVICE_ID_INTEL_82965GM_IG))
  1636. bridge->driver = &intel_i965_driver;
  1637. else
  1638. bridge->driver = &intel_845_driver;
  1639. name = "965GM";
  1640. break;
  1641. case PCI_DEVICE_ID_INTEL_7505_0:
  1642. bridge->driver = &intel_7505_driver;
  1643. name = "E7505";
  1644. break;
  1645. case PCI_DEVICE_ID_INTEL_7205_0:
  1646. bridge->driver = &intel_7505_driver;
  1647. name = "E7205";
  1648. break;
  1649. default:
  1650. if (cap_ptr)
  1651. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1652. pdev->device);
  1653. agp_put_bridge(bridge);
  1654. return -ENODEV;
  1655. };
  1656. bridge->dev = pdev;
  1657. bridge->capndx = cap_ptr;
  1658. if (bridge->driver == &intel_810_driver)
  1659. bridge->dev_private_data = &intel_i810_private;
  1660. else if (bridge->driver == &intel_830_driver)
  1661. bridge->dev_private_data = &intel_i830_private;
  1662. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1663. /*
  1664. * The following fixes the case where the BIOS has "forgotten" to
  1665. * provide an address range for the GART.
  1666. * 20030610 - hamish@zot.org
  1667. */
  1668. r = &pdev->resource[0];
  1669. if (!r->start && r->end) {
  1670. if (pci_assign_resource(pdev, 0)) {
  1671. printk(KERN_ERR PFX "could not assign resource 0\n");
  1672. agp_put_bridge(bridge);
  1673. return -ENODEV;
  1674. }
  1675. }
  1676. /*
  1677. * If the device has not been properly setup, the following will catch
  1678. * the problem and should stop the system from crashing.
  1679. * 20030610 - hamish@zot.org
  1680. */
  1681. if (pci_enable_device(pdev)) {
  1682. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1683. agp_put_bridge(bridge);
  1684. return -ENODEV;
  1685. }
  1686. /* Fill in the mode register */
  1687. if (cap_ptr) {
  1688. pci_read_config_dword(pdev,
  1689. bridge->capndx+PCI_AGP_STATUS,
  1690. &bridge->mode);
  1691. }
  1692. pci_set_drvdata(pdev, bridge);
  1693. return agp_add_bridge(bridge);
  1694. fail:
  1695. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1696. "but could not find the secondary device.\n", name);
  1697. agp_put_bridge(bridge);
  1698. return -ENODEV;
  1699. }
  1700. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1701. {
  1702. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1703. agp_remove_bridge(bridge);
  1704. if (intel_i810_private.i810_dev)
  1705. pci_dev_put(intel_i810_private.i810_dev);
  1706. if (intel_i830_private.i830_dev)
  1707. pci_dev_put(intel_i830_private.i830_dev);
  1708. agp_put_bridge(bridge);
  1709. }
  1710. #ifdef CONFIG_PM
  1711. static int agp_intel_resume(struct pci_dev *pdev)
  1712. {
  1713. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1714. pci_restore_state(pdev);
  1715. /* We should restore our graphics device's config space,
  1716. * as host bridge (00:00) resumes before graphics device (02:00),
  1717. * then our access to its pci space can work right.
  1718. */
  1719. if (intel_i810_private.i810_dev)
  1720. pci_restore_state(intel_i810_private.i810_dev);
  1721. if (intel_i830_private.i830_dev)
  1722. pci_restore_state(intel_i830_private.i830_dev);
  1723. if (bridge->driver == &intel_generic_driver)
  1724. intel_configure();
  1725. else if (bridge->driver == &intel_850_driver)
  1726. intel_850_configure();
  1727. else if (bridge->driver == &intel_845_driver)
  1728. intel_845_configure();
  1729. else if (bridge->driver == &intel_830mp_driver)
  1730. intel_830mp_configure();
  1731. else if (bridge->driver == &intel_915_driver)
  1732. intel_i915_configure();
  1733. else if (bridge->driver == &intel_830_driver)
  1734. intel_i830_configure();
  1735. else if (bridge->driver == &intel_810_driver)
  1736. intel_i810_configure();
  1737. else if (bridge->driver == &intel_i965_driver)
  1738. intel_i915_configure();
  1739. return 0;
  1740. }
  1741. #endif
  1742. static struct pci_device_id agp_intel_pci_table[] = {
  1743. #define ID(x) \
  1744. { \
  1745. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1746. .class_mask = ~0, \
  1747. .vendor = PCI_VENDOR_ID_INTEL, \
  1748. .device = x, \
  1749. .subvendor = PCI_ANY_ID, \
  1750. .subdevice = PCI_ANY_ID, \
  1751. }
  1752. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1753. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1754. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1755. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1756. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1757. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1758. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1759. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1760. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1761. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1762. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1763. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1764. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1765. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1766. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1767. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1768. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1769. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1770. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1771. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1772. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1773. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1774. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1775. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1776. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1777. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1778. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1779. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1780. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1781. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1782. { }
  1783. };
  1784. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1785. static struct pci_driver agp_intel_pci_driver = {
  1786. .name = "agpgart-intel",
  1787. .id_table = agp_intel_pci_table,
  1788. .probe = agp_intel_probe,
  1789. .remove = __devexit_p(agp_intel_remove),
  1790. #ifdef CONFIG_PM
  1791. .resume = agp_intel_resume,
  1792. #endif
  1793. };
  1794. static int __init agp_intel_init(void)
  1795. {
  1796. if (agp_off)
  1797. return -EINVAL;
  1798. return pci_register_driver(&agp_intel_pci_driver);
  1799. }
  1800. static void __exit agp_intel_cleanup(void)
  1801. {
  1802. pci_unregister_driver(&agp_intel_pci_driver);
  1803. }
  1804. module_init(agp_intel_init);
  1805. module_exit(agp_intel_cleanup);
  1806. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1807. MODULE_LICENSE("GPL and additional rights");