wm8350.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764
  1. /*
  2. * wm8350.c -- WM8350 ALSA SoC audio driver
  3. *
  4. * Copyright (C) 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/mfd/wm8350/audio.h>
  19. #include <linux/mfd/wm8350/core.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include "wm8350.h"
  29. #define WM8350_OUTn_0dB 0x39
  30. #define WM8350_RAMP_NONE 0
  31. #define WM8350_RAMP_UP 1
  32. #define WM8350_RAMP_DOWN 2
  33. /* We only include the analogue supplies here; the digital supplies
  34. * need to be available well before this driver can be probed.
  35. */
  36. static const char *supply_names[] = {
  37. "AVDD",
  38. "HPVDD",
  39. };
  40. struct wm8350_output {
  41. u16 active;
  42. u16 left_vol;
  43. u16 right_vol;
  44. u16 ramp;
  45. u16 mute;
  46. };
  47. struct wm8350_jack_data {
  48. struct snd_soc_jack *jack;
  49. int report;
  50. int short_report;
  51. };
  52. struct wm8350_data {
  53. struct snd_soc_codec codec;
  54. struct wm8350_output out1;
  55. struct wm8350_output out2;
  56. struct wm8350_jack_data hpl;
  57. struct wm8350_jack_data hpr;
  58. struct wm8350_jack_data mic;
  59. struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
  60. int fll_freq_out;
  61. int fll_freq_in;
  62. };
  63. static unsigned int wm8350_codec_cache_read(struct snd_soc_codec *codec,
  64. unsigned int reg)
  65. {
  66. struct wm8350 *wm8350 = codec->control_data;
  67. return wm8350->reg_cache[reg];
  68. }
  69. static unsigned int wm8350_codec_read(struct snd_soc_codec *codec,
  70. unsigned int reg)
  71. {
  72. struct wm8350 *wm8350 = codec->control_data;
  73. return wm8350_reg_read(wm8350, reg);
  74. }
  75. static int wm8350_codec_write(struct snd_soc_codec *codec, unsigned int reg,
  76. unsigned int value)
  77. {
  78. struct wm8350 *wm8350 = codec->control_data;
  79. return wm8350_reg_write(wm8350, reg, value);
  80. }
  81. /*
  82. * Ramp OUT1 PGA volume to minimise pops at stream startup and shutdown.
  83. */
  84. static inline int wm8350_out1_ramp_step(struct snd_soc_codec *codec)
  85. {
  86. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  87. struct wm8350_output *out1 = &wm8350_data->out1;
  88. struct wm8350 *wm8350 = codec->control_data;
  89. int left_complete = 0, right_complete = 0;
  90. u16 reg, val;
  91. /* left channel */
  92. reg = wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME);
  93. val = (reg & WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  94. if (out1->ramp == WM8350_RAMP_UP) {
  95. /* ramp step up */
  96. if (val < out1->left_vol) {
  97. val++;
  98. reg &= ~WM8350_OUT1L_VOL_MASK;
  99. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  100. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  101. } else
  102. left_complete = 1;
  103. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  104. /* ramp step down */
  105. if (val > 0) {
  106. val--;
  107. reg &= ~WM8350_OUT1L_VOL_MASK;
  108. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME,
  109. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  110. } else
  111. left_complete = 1;
  112. } else
  113. return 1;
  114. /* right channel */
  115. reg = wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME);
  116. val = (reg & WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  117. if (out1->ramp == WM8350_RAMP_UP) {
  118. /* ramp step up */
  119. if (val < out1->right_vol) {
  120. val++;
  121. reg &= ~WM8350_OUT1R_VOL_MASK;
  122. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  123. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  124. } else
  125. right_complete = 1;
  126. } else if (out1->ramp == WM8350_RAMP_DOWN) {
  127. /* ramp step down */
  128. if (val > 0) {
  129. val--;
  130. reg &= ~WM8350_OUT1R_VOL_MASK;
  131. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME,
  132. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  133. } else
  134. right_complete = 1;
  135. }
  136. /* only hit the update bit if either volume has changed this step */
  137. if (!left_complete || !right_complete)
  138. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME, WM8350_OUT1_VU);
  139. return left_complete & right_complete;
  140. }
  141. /*
  142. * Ramp OUT2 PGA volume to minimise pops at stream startup and shutdown.
  143. */
  144. static inline int wm8350_out2_ramp_step(struct snd_soc_codec *codec)
  145. {
  146. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  147. struct wm8350_output *out2 = &wm8350_data->out2;
  148. struct wm8350 *wm8350 = codec->control_data;
  149. int left_complete = 0, right_complete = 0;
  150. u16 reg, val;
  151. /* left channel */
  152. reg = wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME);
  153. val = (reg & WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  154. if (out2->ramp == WM8350_RAMP_UP) {
  155. /* ramp step up */
  156. if (val < out2->left_vol) {
  157. val++;
  158. reg &= ~WM8350_OUT2L_VOL_MASK;
  159. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  160. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  161. } else
  162. left_complete = 1;
  163. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  164. /* ramp step down */
  165. if (val > 0) {
  166. val--;
  167. reg &= ~WM8350_OUT2L_VOL_MASK;
  168. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME,
  169. reg | (val << WM8350_OUT1L_VOL_SHIFT));
  170. } else
  171. left_complete = 1;
  172. } else
  173. return 1;
  174. /* right channel */
  175. reg = wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME);
  176. val = (reg & WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  177. if (out2->ramp == WM8350_RAMP_UP) {
  178. /* ramp step up */
  179. if (val < out2->right_vol) {
  180. val++;
  181. reg &= ~WM8350_OUT2R_VOL_MASK;
  182. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  183. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  184. } else
  185. right_complete = 1;
  186. } else if (out2->ramp == WM8350_RAMP_DOWN) {
  187. /* ramp step down */
  188. if (val > 0) {
  189. val--;
  190. reg &= ~WM8350_OUT2R_VOL_MASK;
  191. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME,
  192. reg | (val << WM8350_OUT1R_VOL_SHIFT));
  193. } else
  194. right_complete = 1;
  195. }
  196. /* only hit the update bit if either volume has changed this step */
  197. if (!left_complete || !right_complete)
  198. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME, WM8350_OUT2_VU);
  199. return left_complete & right_complete;
  200. }
  201. /*
  202. * This work ramps both output PGAs at stream start/stop time to
  203. * minimise pop associated with DAPM power switching.
  204. * It's best to enable Zero Cross when ramping occurs to minimise any
  205. * zipper noises.
  206. */
  207. static void wm8350_pga_work(struct work_struct *work)
  208. {
  209. struct snd_soc_codec *codec =
  210. container_of(work, struct snd_soc_codec, delayed_work.work);
  211. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  212. struct wm8350_output *out1 = &wm8350_data->out1,
  213. *out2 = &wm8350_data->out2;
  214. int i, out1_complete, out2_complete;
  215. /* do we need to ramp at all ? */
  216. if (out1->ramp == WM8350_RAMP_NONE && out2->ramp == WM8350_RAMP_NONE)
  217. return;
  218. /* PGA volumes have 6 bits of resolution to ramp */
  219. for (i = 0; i <= 63; i++) {
  220. out1_complete = 1, out2_complete = 1;
  221. if (out1->ramp != WM8350_RAMP_NONE)
  222. out1_complete = wm8350_out1_ramp_step(codec);
  223. if (out2->ramp != WM8350_RAMP_NONE)
  224. out2_complete = wm8350_out2_ramp_step(codec);
  225. /* ramp finished ? */
  226. if (out1_complete && out2_complete)
  227. break;
  228. /* we need to delay longer on the up ramp */
  229. if (out1->ramp == WM8350_RAMP_UP ||
  230. out2->ramp == WM8350_RAMP_UP) {
  231. /* delay is longer over 0dB as increases are larger */
  232. if (i >= WM8350_OUTn_0dB)
  233. schedule_timeout_interruptible(msecs_to_jiffies
  234. (2));
  235. else
  236. schedule_timeout_interruptible(msecs_to_jiffies
  237. (1));
  238. } else
  239. udelay(50); /* doesn't matter if we delay longer */
  240. }
  241. out1->ramp = WM8350_RAMP_NONE;
  242. out2->ramp = WM8350_RAMP_NONE;
  243. }
  244. /*
  245. * WM8350 Controls
  246. */
  247. static int pga_event(struct snd_soc_dapm_widget *w,
  248. struct snd_kcontrol *kcontrol, int event)
  249. {
  250. struct snd_soc_codec *codec = w->codec;
  251. struct wm8350_data *wm8350_data = snd_soc_codec_get_drvdata(codec);
  252. struct wm8350_output *out;
  253. switch (w->shift) {
  254. case 0:
  255. case 1:
  256. out = &wm8350_data->out1;
  257. break;
  258. case 2:
  259. case 3:
  260. out = &wm8350_data->out2;
  261. break;
  262. default:
  263. BUG();
  264. return -1;
  265. }
  266. switch (event) {
  267. case SND_SOC_DAPM_POST_PMU:
  268. out->ramp = WM8350_RAMP_UP;
  269. out->active = 1;
  270. if (!delayed_work_pending(&codec->delayed_work))
  271. schedule_delayed_work(&codec->delayed_work,
  272. msecs_to_jiffies(1));
  273. break;
  274. case SND_SOC_DAPM_PRE_PMD:
  275. out->ramp = WM8350_RAMP_DOWN;
  276. out->active = 0;
  277. if (!delayed_work_pending(&codec->delayed_work))
  278. schedule_delayed_work(&codec->delayed_work,
  279. msecs_to_jiffies(1));
  280. break;
  281. }
  282. return 0;
  283. }
  284. static int wm8350_put_volsw_2r_vu(struct snd_kcontrol *kcontrol,
  285. struct snd_ctl_elem_value *ucontrol)
  286. {
  287. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  288. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  289. struct wm8350_output *out = NULL;
  290. struct soc_mixer_control *mc =
  291. (struct soc_mixer_control *)kcontrol->private_value;
  292. int ret;
  293. unsigned int reg = mc->reg;
  294. u16 val;
  295. /* For OUT1 and OUT2 we shadow the values and only actually write
  296. * them out when active in order to ensure the amplifier comes on
  297. * as quietly as possible. */
  298. switch (reg) {
  299. case WM8350_LOUT1_VOLUME:
  300. out = &wm8350_priv->out1;
  301. break;
  302. case WM8350_LOUT2_VOLUME:
  303. out = &wm8350_priv->out2;
  304. break;
  305. default:
  306. break;
  307. }
  308. if (out) {
  309. out->left_vol = ucontrol->value.integer.value[0];
  310. out->right_vol = ucontrol->value.integer.value[1];
  311. if (!out->active)
  312. return 1;
  313. }
  314. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  315. if (ret < 0)
  316. return ret;
  317. /* now hit the volume update bits (always bit 8) */
  318. val = wm8350_codec_read(codec, reg);
  319. wm8350_codec_write(codec, reg, val | WM8350_OUT1_VU);
  320. return 1;
  321. }
  322. static int wm8350_get_volsw_2r(struct snd_kcontrol *kcontrol,
  323. struct snd_ctl_elem_value *ucontrol)
  324. {
  325. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  326. struct wm8350_data *wm8350_priv = snd_soc_codec_get_drvdata(codec);
  327. struct wm8350_output *out1 = &wm8350_priv->out1;
  328. struct wm8350_output *out2 = &wm8350_priv->out2;
  329. struct soc_mixer_control *mc =
  330. (struct soc_mixer_control *)kcontrol->private_value;
  331. unsigned int reg = mc->reg;
  332. /* If these are cached registers use the cache */
  333. switch (reg) {
  334. case WM8350_LOUT1_VOLUME:
  335. ucontrol->value.integer.value[0] = out1->left_vol;
  336. ucontrol->value.integer.value[1] = out1->right_vol;
  337. return 0;
  338. case WM8350_LOUT2_VOLUME:
  339. ucontrol->value.integer.value[0] = out2->left_vol;
  340. ucontrol->value.integer.value[1] = out2->right_vol;
  341. return 0;
  342. default:
  343. break;
  344. }
  345. return snd_soc_get_volsw_2r(kcontrol, ucontrol);
  346. }
  347. /* double control with volume update */
  348. #define SOC_WM8350_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  349. xinvert, tlv_array) \
  350. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  351. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  352. SNDRV_CTL_ELEM_ACCESS_READWRITE | \
  353. SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
  354. .tlv.p = (tlv_array), \
  355. .info = snd_soc_info_volsw_2r, \
  356. .get = wm8350_get_volsw_2r, .put = wm8350_put_volsw_2r_vu, \
  357. .private_value = (unsigned long)&(struct soc_mixer_control) \
  358. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  359. .rshift = xshift, .max = xmax, .invert = xinvert}, }
  360. static const char *wm8350_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
  361. static const char *wm8350_pol[] = { "Normal", "Inv R", "Inv L", "Inv L & R" };
  362. static const char *wm8350_dacmutem[] = { "Normal", "Soft" };
  363. static const char *wm8350_dacmutes[] = { "Fast", "Slow" };
  364. static const char *wm8350_adcfilter[] = { "None", "High Pass" };
  365. static const char *wm8350_adchp[] = { "44.1kHz", "8kHz", "16kHz", "32kHz" };
  366. static const char *wm8350_lr[] = { "Left", "Right" };
  367. static const struct soc_enum wm8350_enum[] = {
  368. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 4, 4, wm8350_deemp),
  369. SOC_ENUM_SINGLE(WM8350_DAC_CONTROL, 0, 4, wm8350_pol),
  370. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 14, 2, wm8350_dacmutem),
  371. SOC_ENUM_SINGLE(WM8350_DAC_MUTE_VOLUME, 13, 2, wm8350_dacmutes),
  372. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 15, 2, wm8350_adcfilter),
  373. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 8, 4, wm8350_adchp),
  374. SOC_ENUM_SINGLE(WM8350_ADC_CONTROL, 0, 4, wm8350_pol),
  375. SOC_ENUM_SINGLE(WM8350_INPUT_MIXER_VOLUME, 15, 2, wm8350_lr),
  376. };
  377. static DECLARE_TLV_DB_SCALE(pre_amp_tlv, -1200, 3525, 0);
  378. static DECLARE_TLV_DB_SCALE(out_pga_tlv, -5700, 600, 0);
  379. static DECLARE_TLV_DB_SCALE(dac_pcm_tlv, -7163, 36, 1);
  380. static DECLARE_TLV_DB_SCALE(adc_pcm_tlv, -12700, 50, 1);
  381. static DECLARE_TLV_DB_SCALE(out_mix_tlv, -1500, 300, 1);
  382. static const unsigned int capture_sd_tlv[] = {
  383. TLV_DB_RANGE_HEAD(2),
  384. 0, 12, TLV_DB_SCALE_ITEM(-3600, 300, 1),
  385. 13, 15, TLV_DB_SCALE_ITEM(0, 0, 0),
  386. };
  387. static const struct snd_kcontrol_new wm8350_snd_controls[] = {
  388. SOC_ENUM("Playback Deemphasis", wm8350_enum[0]),
  389. SOC_ENUM("Playback DAC Inversion", wm8350_enum[1]),
  390. SOC_WM8350_DOUBLE_R_TLV("Playback PCM Volume",
  391. WM8350_DAC_DIGITAL_VOLUME_L,
  392. WM8350_DAC_DIGITAL_VOLUME_R,
  393. 0, 255, 0, dac_pcm_tlv),
  394. SOC_ENUM("Playback PCM Mute Function", wm8350_enum[2]),
  395. SOC_ENUM("Playback PCM Mute Speed", wm8350_enum[3]),
  396. SOC_ENUM("Capture PCM Filter", wm8350_enum[4]),
  397. SOC_ENUM("Capture PCM HP Filter", wm8350_enum[5]),
  398. SOC_ENUM("Capture ADC Inversion", wm8350_enum[6]),
  399. SOC_WM8350_DOUBLE_R_TLV("Capture PCM Volume",
  400. WM8350_ADC_DIGITAL_VOLUME_L,
  401. WM8350_ADC_DIGITAL_VOLUME_R,
  402. 0, 255, 0, adc_pcm_tlv),
  403. SOC_DOUBLE_TLV("Capture Sidetone Volume",
  404. WM8350_ADC_DIVIDER,
  405. 8, 4, 15, 1, capture_sd_tlv),
  406. SOC_WM8350_DOUBLE_R_TLV("Capture Volume",
  407. WM8350_LEFT_INPUT_VOLUME,
  408. WM8350_RIGHT_INPUT_VOLUME,
  409. 2, 63, 0, pre_amp_tlv),
  410. SOC_DOUBLE_R("Capture ZC Switch",
  411. WM8350_LEFT_INPUT_VOLUME,
  412. WM8350_RIGHT_INPUT_VOLUME, 13, 1, 0),
  413. SOC_SINGLE_TLV("Left Input Left Sidetone Volume",
  414. WM8350_OUTPUT_LEFT_MIXER_VOLUME, 1, 7, 0, out_mix_tlv),
  415. SOC_SINGLE_TLV("Left Input Right Sidetone Volume",
  416. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  417. 5, 7, 0, out_mix_tlv),
  418. SOC_SINGLE_TLV("Left Input Bypass Volume",
  419. WM8350_OUTPUT_LEFT_MIXER_VOLUME,
  420. 9, 7, 0, out_mix_tlv),
  421. SOC_SINGLE_TLV("Right Input Left Sidetone Volume",
  422. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  423. 1, 7, 0, out_mix_tlv),
  424. SOC_SINGLE_TLV("Right Input Right Sidetone Volume",
  425. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  426. 5, 7, 0, out_mix_tlv),
  427. SOC_SINGLE_TLV("Right Input Bypass Volume",
  428. WM8350_OUTPUT_RIGHT_MIXER_VOLUME,
  429. 13, 7, 0, out_mix_tlv),
  430. SOC_SINGLE("Left Input Mixer +20dB Switch",
  431. WM8350_INPUT_MIXER_VOLUME_L, 0, 1, 0),
  432. SOC_SINGLE("Right Input Mixer +20dB Switch",
  433. WM8350_INPUT_MIXER_VOLUME_R, 0, 1, 0),
  434. SOC_SINGLE_TLV("Out4 Capture Volume",
  435. WM8350_INPUT_MIXER_VOLUME,
  436. 1, 7, 0, out_mix_tlv),
  437. SOC_WM8350_DOUBLE_R_TLV("Out1 Playback Volume",
  438. WM8350_LOUT1_VOLUME,
  439. WM8350_ROUT1_VOLUME,
  440. 2, 63, 0, out_pga_tlv),
  441. SOC_DOUBLE_R("Out1 Playback ZC Switch",
  442. WM8350_LOUT1_VOLUME,
  443. WM8350_ROUT1_VOLUME, 13, 1, 0),
  444. SOC_WM8350_DOUBLE_R_TLV("Out2 Playback Volume",
  445. WM8350_LOUT2_VOLUME,
  446. WM8350_ROUT2_VOLUME,
  447. 2, 63, 0, out_pga_tlv),
  448. SOC_DOUBLE_R("Out2 Playback ZC Switch", WM8350_LOUT2_VOLUME,
  449. WM8350_ROUT2_VOLUME, 13, 1, 0),
  450. SOC_SINGLE("Out2 Right Invert Switch", WM8350_ROUT2_VOLUME, 10, 1, 0),
  451. SOC_SINGLE_TLV("Out2 Beep Volume", WM8350_BEEP_VOLUME,
  452. 5, 7, 0, out_mix_tlv),
  453. SOC_DOUBLE_R("Out1 Playback Switch",
  454. WM8350_LOUT1_VOLUME,
  455. WM8350_ROUT1_VOLUME,
  456. 14, 1, 1),
  457. SOC_DOUBLE_R("Out2 Playback Switch",
  458. WM8350_LOUT2_VOLUME,
  459. WM8350_ROUT2_VOLUME,
  460. 14, 1, 1),
  461. };
  462. /*
  463. * DAPM Controls
  464. */
  465. /* Left Playback Mixer */
  466. static const struct snd_kcontrol_new wm8350_left_play_mixer_controls[] = {
  467. SOC_DAPM_SINGLE("Playback Switch",
  468. WM8350_LEFT_MIXER_CONTROL, 11, 1, 0),
  469. SOC_DAPM_SINGLE("Left Bypass Switch",
  470. WM8350_LEFT_MIXER_CONTROL, 2, 1, 0),
  471. SOC_DAPM_SINGLE("Right Playback Switch",
  472. WM8350_LEFT_MIXER_CONTROL, 12, 1, 0),
  473. SOC_DAPM_SINGLE("Left Sidetone Switch",
  474. WM8350_LEFT_MIXER_CONTROL, 0, 1, 0),
  475. SOC_DAPM_SINGLE("Right Sidetone Switch",
  476. WM8350_LEFT_MIXER_CONTROL, 1, 1, 0),
  477. };
  478. /* Right Playback Mixer */
  479. static const struct snd_kcontrol_new wm8350_right_play_mixer_controls[] = {
  480. SOC_DAPM_SINGLE("Playback Switch",
  481. WM8350_RIGHT_MIXER_CONTROL, 12, 1, 0),
  482. SOC_DAPM_SINGLE("Right Bypass Switch",
  483. WM8350_RIGHT_MIXER_CONTROL, 3, 1, 0),
  484. SOC_DAPM_SINGLE("Left Playback Switch",
  485. WM8350_RIGHT_MIXER_CONTROL, 11, 1, 0),
  486. SOC_DAPM_SINGLE("Left Sidetone Switch",
  487. WM8350_RIGHT_MIXER_CONTROL, 0, 1, 0),
  488. SOC_DAPM_SINGLE("Right Sidetone Switch",
  489. WM8350_RIGHT_MIXER_CONTROL, 1, 1, 0),
  490. };
  491. /* Out4 Mixer */
  492. static const struct snd_kcontrol_new wm8350_out4_mixer_controls[] = {
  493. SOC_DAPM_SINGLE("Right Playback Switch",
  494. WM8350_OUT4_MIXER_CONTROL, 12, 1, 0),
  495. SOC_DAPM_SINGLE("Left Playback Switch",
  496. WM8350_OUT4_MIXER_CONTROL, 11, 1, 0),
  497. SOC_DAPM_SINGLE("Right Capture Switch",
  498. WM8350_OUT4_MIXER_CONTROL, 9, 1, 0),
  499. SOC_DAPM_SINGLE("Out3 Playback Switch",
  500. WM8350_OUT4_MIXER_CONTROL, 2, 1, 0),
  501. SOC_DAPM_SINGLE("Right Mixer Switch",
  502. WM8350_OUT4_MIXER_CONTROL, 1, 1, 0),
  503. SOC_DAPM_SINGLE("Left Mixer Switch",
  504. WM8350_OUT4_MIXER_CONTROL, 0, 1, 0),
  505. };
  506. /* Out3 Mixer */
  507. static const struct snd_kcontrol_new wm8350_out3_mixer_controls[] = {
  508. SOC_DAPM_SINGLE("Left Playback Switch",
  509. WM8350_OUT3_MIXER_CONTROL, 11, 1, 0),
  510. SOC_DAPM_SINGLE("Left Capture Switch",
  511. WM8350_OUT3_MIXER_CONTROL, 8, 1, 0),
  512. SOC_DAPM_SINGLE("Out4 Playback Switch",
  513. WM8350_OUT3_MIXER_CONTROL, 3, 1, 0),
  514. SOC_DAPM_SINGLE("Left Mixer Switch",
  515. WM8350_OUT3_MIXER_CONTROL, 0, 1, 0),
  516. };
  517. /* Left Input Mixer */
  518. static const struct snd_kcontrol_new wm8350_left_capt_mixer_controls[] = {
  519. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  520. WM8350_INPUT_MIXER_VOLUME_L, 1, 7, 0, out_mix_tlv),
  521. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  522. WM8350_INPUT_MIXER_VOLUME_L, 9, 7, 0, out_mix_tlv),
  523. SOC_DAPM_SINGLE("PGA Capture Switch",
  524. WM8350_LEFT_INPUT_VOLUME, 14, 1, 1),
  525. };
  526. /* Right Input Mixer */
  527. static const struct snd_kcontrol_new wm8350_right_capt_mixer_controls[] = {
  528. SOC_DAPM_SINGLE_TLV("L2 Capture Volume",
  529. WM8350_INPUT_MIXER_VOLUME_R, 5, 7, 0, out_mix_tlv),
  530. SOC_DAPM_SINGLE_TLV("L3 Capture Volume",
  531. WM8350_INPUT_MIXER_VOLUME_R, 13, 7, 0, out_mix_tlv),
  532. SOC_DAPM_SINGLE("PGA Capture Switch",
  533. WM8350_RIGHT_INPUT_VOLUME, 14, 1, 1),
  534. };
  535. /* Left Mic Mixer */
  536. static const struct snd_kcontrol_new wm8350_left_mic_mixer_controls[] = {
  537. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 1, 1, 0),
  538. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 0, 1, 0),
  539. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 2, 1, 0),
  540. };
  541. /* Right Mic Mixer */
  542. static const struct snd_kcontrol_new wm8350_right_mic_mixer_controls[] = {
  543. SOC_DAPM_SINGLE("INN Capture Switch", WM8350_INPUT_CONTROL, 9, 1, 0),
  544. SOC_DAPM_SINGLE("INP Capture Switch", WM8350_INPUT_CONTROL, 8, 1, 0),
  545. SOC_DAPM_SINGLE("IN2 Capture Switch", WM8350_INPUT_CONTROL, 10, 1, 0),
  546. };
  547. /* Beep Switch */
  548. static const struct snd_kcontrol_new wm8350_beep_switch_controls =
  549. SOC_DAPM_SINGLE("Switch", WM8350_BEEP_VOLUME, 15, 1, 1);
  550. /* Out4 Capture Mux */
  551. static const struct snd_kcontrol_new wm8350_out4_capture_controls =
  552. SOC_DAPM_ENUM("Route", wm8350_enum[7]);
  553. static const struct snd_soc_dapm_widget wm8350_dapm_widgets[] = {
  554. SND_SOC_DAPM_PGA("IN3R PGA", WM8350_POWER_MGMT_2, 11, 0, NULL, 0),
  555. SND_SOC_DAPM_PGA("IN3L PGA", WM8350_POWER_MGMT_2, 10, 0, NULL, 0),
  556. SND_SOC_DAPM_PGA_E("Right Out2 PGA", WM8350_POWER_MGMT_3, 3, 0, NULL,
  557. 0, pga_event,
  558. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  559. SND_SOC_DAPM_PGA_E("Left Out2 PGA", WM8350_POWER_MGMT_3, 2, 0, NULL, 0,
  560. pga_event,
  561. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  562. SND_SOC_DAPM_PGA_E("Right Out1 PGA", WM8350_POWER_MGMT_3, 1, 0, NULL,
  563. 0, pga_event,
  564. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  565. SND_SOC_DAPM_PGA_E("Left Out1 PGA", WM8350_POWER_MGMT_3, 0, 0, NULL, 0,
  566. pga_event,
  567. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  568. SND_SOC_DAPM_MIXER("Right Capture Mixer", WM8350_POWER_MGMT_2,
  569. 7, 0, &wm8350_right_capt_mixer_controls[0],
  570. ARRAY_SIZE(wm8350_right_capt_mixer_controls)),
  571. SND_SOC_DAPM_MIXER("Left Capture Mixer", WM8350_POWER_MGMT_2,
  572. 6, 0, &wm8350_left_capt_mixer_controls[0],
  573. ARRAY_SIZE(wm8350_left_capt_mixer_controls)),
  574. SND_SOC_DAPM_MIXER("Out4 Mixer", WM8350_POWER_MGMT_2, 5, 0,
  575. &wm8350_out4_mixer_controls[0],
  576. ARRAY_SIZE(wm8350_out4_mixer_controls)),
  577. SND_SOC_DAPM_MIXER("Out3 Mixer", WM8350_POWER_MGMT_2, 4, 0,
  578. &wm8350_out3_mixer_controls[0],
  579. ARRAY_SIZE(wm8350_out3_mixer_controls)),
  580. SND_SOC_DAPM_MIXER("Right Playback Mixer", WM8350_POWER_MGMT_2, 1, 0,
  581. &wm8350_right_play_mixer_controls[0],
  582. ARRAY_SIZE(wm8350_right_play_mixer_controls)),
  583. SND_SOC_DAPM_MIXER("Left Playback Mixer", WM8350_POWER_MGMT_2, 0, 0,
  584. &wm8350_left_play_mixer_controls[0],
  585. ARRAY_SIZE(wm8350_left_play_mixer_controls)),
  586. SND_SOC_DAPM_MIXER("Left Mic Mixer", WM8350_POWER_MGMT_2, 8, 0,
  587. &wm8350_left_mic_mixer_controls[0],
  588. ARRAY_SIZE(wm8350_left_mic_mixer_controls)),
  589. SND_SOC_DAPM_MIXER("Right Mic Mixer", WM8350_POWER_MGMT_2, 9, 0,
  590. &wm8350_right_mic_mixer_controls[0],
  591. ARRAY_SIZE(wm8350_right_mic_mixer_controls)),
  592. /* virtual mixer for Beep and Out2R */
  593. SND_SOC_DAPM_MIXER("Out2 Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  594. SND_SOC_DAPM_SWITCH("Beep", WM8350_POWER_MGMT_3, 7, 0,
  595. &wm8350_beep_switch_controls),
  596. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  597. WM8350_POWER_MGMT_4, 3, 0),
  598. SND_SOC_DAPM_ADC("Left ADC", "Left Capture",
  599. WM8350_POWER_MGMT_4, 2, 0),
  600. SND_SOC_DAPM_DAC("Right DAC", "Right Playback",
  601. WM8350_POWER_MGMT_4, 5, 0),
  602. SND_SOC_DAPM_DAC("Left DAC", "Left Playback",
  603. WM8350_POWER_MGMT_4, 4, 0),
  604. SND_SOC_DAPM_MICBIAS("Mic Bias", WM8350_POWER_MGMT_1, 4, 0),
  605. SND_SOC_DAPM_MUX("Out4 Capture Channel", SND_SOC_NOPM, 0, 0,
  606. &wm8350_out4_capture_controls),
  607. SND_SOC_DAPM_OUTPUT("OUT1R"),
  608. SND_SOC_DAPM_OUTPUT("OUT1L"),
  609. SND_SOC_DAPM_OUTPUT("OUT2R"),
  610. SND_SOC_DAPM_OUTPUT("OUT2L"),
  611. SND_SOC_DAPM_OUTPUT("OUT3"),
  612. SND_SOC_DAPM_OUTPUT("OUT4"),
  613. SND_SOC_DAPM_INPUT("IN1RN"),
  614. SND_SOC_DAPM_INPUT("IN1RP"),
  615. SND_SOC_DAPM_INPUT("IN2R"),
  616. SND_SOC_DAPM_INPUT("IN1LP"),
  617. SND_SOC_DAPM_INPUT("IN1LN"),
  618. SND_SOC_DAPM_INPUT("IN2L"),
  619. SND_SOC_DAPM_INPUT("IN3R"),
  620. SND_SOC_DAPM_INPUT("IN3L"),
  621. };
  622. static const struct snd_soc_dapm_route audio_map[] = {
  623. /* left playback mixer */
  624. {"Left Playback Mixer", "Playback Switch", "Left DAC"},
  625. {"Left Playback Mixer", "Left Bypass Switch", "IN3L PGA"},
  626. {"Left Playback Mixer", "Right Playback Switch", "Right DAC"},
  627. {"Left Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  628. {"Left Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  629. /* right playback mixer */
  630. {"Right Playback Mixer", "Playback Switch", "Right DAC"},
  631. {"Right Playback Mixer", "Right Bypass Switch", "IN3R PGA"},
  632. {"Right Playback Mixer", "Left Playback Switch", "Left DAC"},
  633. {"Right Playback Mixer", "Left Sidetone Switch", "Left Mic Mixer"},
  634. {"Right Playback Mixer", "Right Sidetone Switch", "Right Mic Mixer"},
  635. /* out4 playback mixer */
  636. {"Out4 Mixer", "Right Playback Switch", "Right DAC"},
  637. {"Out4 Mixer", "Left Playback Switch", "Left DAC"},
  638. {"Out4 Mixer", "Right Capture Switch", "Right Capture Mixer"},
  639. {"Out4 Mixer", "Out3 Playback Switch", "Out3 Mixer"},
  640. {"Out4 Mixer", "Right Mixer Switch", "Right Playback Mixer"},
  641. {"Out4 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  642. {"OUT4", NULL, "Out4 Mixer"},
  643. /* out3 playback mixer */
  644. {"Out3 Mixer", "Left Playback Switch", "Left DAC"},
  645. {"Out3 Mixer", "Left Capture Switch", "Left Capture Mixer"},
  646. {"Out3 Mixer", "Left Mixer Switch", "Left Playback Mixer"},
  647. {"Out3 Mixer", "Out4 Playback Switch", "Out4 Mixer"},
  648. {"OUT3", NULL, "Out3 Mixer"},
  649. /* out2 */
  650. {"Right Out2 PGA", NULL, "Right Playback Mixer"},
  651. {"Left Out2 PGA", NULL, "Left Playback Mixer"},
  652. {"OUT2L", NULL, "Left Out2 PGA"},
  653. {"OUT2R", NULL, "Right Out2 PGA"},
  654. /* out1 */
  655. {"Right Out1 PGA", NULL, "Right Playback Mixer"},
  656. {"Left Out1 PGA", NULL, "Left Playback Mixer"},
  657. {"OUT1L", NULL, "Left Out1 PGA"},
  658. {"OUT1R", NULL, "Right Out1 PGA"},
  659. /* ADCs */
  660. {"Left ADC", NULL, "Left Capture Mixer"},
  661. {"Right ADC", NULL, "Right Capture Mixer"},
  662. /* Left capture mixer */
  663. {"Left Capture Mixer", "L2 Capture Volume", "IN2L"},
  664. {"Left Capture Mixer", "L3 Capture Volume", "IN3L PGA"},
  665. {"Left Capture Mixer", "PGA Capture Switch", "Left Mic Mixer"},
  666. {"Left Capture Mixer", NULL, "Out4 Capture Channel"},
  667. /* Right capture mixer */
  668. {"Right Capture Mixer", "L2 Capture Volume", "IN2R"},
  669. {"Right Capture Mixer", "L3 Capture Volume", "IN3R PGA"},
  670. {"Right Capture Mixer", "PGA Capture Switch", "Right Mic Mixer"},
  671. {"Right Capture Mixer", NULL, "Out4 Capture Channel"},
  672. /* L3 Inputs */
  673. {"IN3L PGA", NULL, "IN3L"},
  674. {"IN3R PGA", NULL, "IN3R"},
  675. /* Left Mic mixer */
  676. {"Left Mic Mixer", "INN Capture Switch", "IN1LN"},
  677. {"Left Mic Mixer", "INP Capture Switch", "IN1LP"},
  678. {"Left Mic Mixer", "IN2 Capture Switch", "IN2L"},
  679. /* Right Mic mixer */
  680. {"Right Mic Mixer", "INN Capture Switch", "IN1RN"},
  681. {"Right Mic Mixer", "INP Capture Switch", "IN1RP"},
  682. {"Right Mic Mixer", "IN2 Capture Switch", "IN2R"},
  683. /* out 4 capture */
  684. {"Out4 Capture Channel", NULL, "Out4 Mixer"},
  685. /* Beep */
  686. {"Beep", NULL, "IN3R PGA"},
  687. };
  688. static int wm8350_add_widgets(struct snd_soc_codec *codec)
  689. {
  690. int ret;
  691. ret = snd_soc_dapm_new_controls(codec,
  692. wm8350_dapm_widgets,
  693. ARRAY_SIZE(wm8350_dapm_widgets));
  694. if (ret != 0) {
  695. dev_err(codec->dev, "dapm control register failed\n");
  696. return ret;
  697. }
  698. /* set up audio paths */
  699. ret = snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  700. if (ret != 0) {
  701. dev_err(codec->dev, "DAPM route register failed\n");
  702. return ret;
  703. }
  704. return 0;
  705. }
  706. static int wm8350_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  707. int clk_id, unsigned int freq, int dir)
  708. {
  709. struct snd_soc_codec *codec = codec_dai->codec;
  710. struct wm8350 *wm8350 = codec->control_data;
  711. u16 fll_4;
  712. switch (clk_id) {
  713. case WM8350_MCLK_SEL_MCLK:
  714. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  715. WM8350_MCLK_SEL);
  716. break;
  717. case WM8350_MCLK_SEL_PLL_MCLK:
  718. case WM8350_MCLK_SEL_PLL_DAC:
  719. case WM8350_MCLK_SEL_PLL_ADC:
  720. case WM8350_MCLK_SEL_PLL_32K:
  721. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_1,
  722. WM8350_MCLK_SEL);
  723. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  724. ~WM8350_FLL_CLK_SRC_MASK;
  725. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4, fll_4 | clk_id);
  726. break;
  727. }
  728. /* MCLK direction */
  729. if (dir == WM8350_MCLK_DIR_OUT)
  730. wm8350_set_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  731. WM8350_MCLK_DIR);
  732. else
  733. wm8350_clear_bits(wm8350, WM8350_CLOCK_CONTROL_2,
  734. WM8350_MCLK_DIR);
  735. return 0;
  736. }
  737. static int wm8350_set_clkdiv(struct snd_soc_dai *codec_dai, int div_id, int div)
  738. {
  739. struct snd_soc_codec *codec = codec_dai->codec;
  740. u16 val;
  741. switch (div_id) {
  742. case WM8350_ADC_CLKDIV:
  743. val = wm8350_codec_read(codec, WM8350_ADC_DIVIDER) &
  744. ~WM8350_ADC_CLKDIV_MASK;
  745. wm8350_codec_write(codec, WM8350_ADC_DIVIDER, val | div);
  746. break;
  747. case WM8350_DAC_CLKDIV:
  748. val = wm8350_codec_read(codec, WM8350_DAC_CLOCK_CONTROL) &
  749. ~WM8350_DAC_CLKDIV_MASK;
  750. wm8350_codec_write(codec, WM8350_DAC_CLOCK_CONTROL, val | div);
  751. break;
  752. case WM8350_BCLK_CLKDIV:
  753. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  754. ~WM8350_BCLK_DIV_MASK;
  755. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  756. break;
  757. case WM8350_OPCLK_CLKDIV:
  758. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  759. ~WM8350_OPCLK_DIV_MASK;
  760. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  761. break;
  762. case WM8350_SYS_CLKDIV:
  763. val = wm8350_codec_read(codec, WM8350_CLOCK_CONTROL_1) &
  764. ~WM8350_MCLK_DIV_MASK;
  765. wm8350_codec_write(codec, WM8350_CLOCK_CONTROL_1, val | div);
  766. break;
  767. case WM8350_DACLR_CLKDIV:
  768. val = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  769. ~WM8350_DACLRC_RATE_MASK;
  770. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, val | div);
  771. break;
  772. case WM8350_ADCLR_CLKDIV:
  773. val = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  774. ~WM8350_ADCLRC_RATE_MASK;
  775. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, val | div);
  776. break;
  777. default:
  778. return -EINVAL;
  779. }
  780. return 0;
  781. }
  782. static int wm8350_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  783. {
  784. struct snd_soc_codec *codec = codec_dai->codec;
  785. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  786. ~(WM8350_AIF_BCLK_INV | WM8350_AIF_LRCLK_INV | WM8350_AIF_FMT_MASK);
  787. u16 master = wm8350_codec_read(codec, WM8350_AI_DAC_CONTROL) &
  788. ~WM8350_BCLK_MSTR;
  789. u16 dac_lrc = wm8350_codec_read(codec, WM8350_DAC_LR_RATE) &
  790. ~WM8350_DACLRC_ENA;
  791. u16 adc_lrc = wm8350_codec_read(codec, WM8350_ADC_LR_RATE) &
  792. ~WM8350_ADCLRC_ENA;
  793. /* set master/slave audio interface */
  794. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  795. case SND_SOC_DAIFMT_CBM_CFM:
  796. master |= WM8350_BCLK_MSTR;
  797. dac_lrc |= WM8350_DACLRC_ENA;
  798. adc_lrc |= WM8350_ADCLRC_ENA;
  799. break;
  800. case SND_SOC_DAIFMT_CBS_CFS:
  801. break;
  802. default:
  803. return -EINVAL;
  804. }
  805. /* interface format */
  806. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  807. case SND_SOC_DAIFMT_I2S:
  808. iface |= 0x2 << 8;
  809. break;
  810. case SND_SOC_DAIFMT_RIGHT_J:
  811. break;
  812. case SND_SOC_DAIFMT_LEFT_J:
  813. iface |= 0x1 << 8;
  814. break;
  815. case SND_SOC_DAIFMT_DSP_A:
  816. iface |= 0x3 << 8;
  817. break;
  818. case SND_SOC_DAIFMT_DSP_B:
  819. iface |= 0x3 << 8 | WM8350_AIF_LRCLK_INV;
  820. break;
  821. default:
  822. return -EINVAL;
  823. }
  824. /* clock inversion */
  825. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  826. case SND_SOC_DAIFMT_NB_NF:
  827. break;
  828. case SND_SOC_DAIFMT_IB_IF:
  829. iface |= WM8350_AIF_LRCLK_INV | WM8350_AIF_BCLK_INV;
  830. break;
  831. case SND_SOC_DAIFMT_IB_NF:
  832. iface |= WM8350_AIF_BCLK_INV;
  833. break;
  834. case SND_SOC_DAIFMT_NB_IF:
  835. iface |= WM8350_AIF_LRCLK_INV;
  836. break;
  837. default:
  838. return -EINVAL;
  839. }
  840. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  841. wm8350_codec_write(codec, WM8350_AI_DAC_CONTROL, master);
  842. wm8350_codec_write(codec, WM8350_DAC_LR_RATE, dac_lrc);
  843. wm8350_codec_write(codec, WM8350_ADC_LR_RATE, adc_lrc);
  844. return 0;
  845. }
  846. static int wm8350_pcm_trigger(struct snd_pcm_substream *substream,
  847. int cmd, struct snd_soc_dai *codec_dai)
  848. {
  849. struct snd_soc_codec *codec = codec_dai->codec;
  850. int master = wm8350_codec_cache_read(codec, WM8350_AI_DAC_CONTROL) &
  851. WM8350_BCLK_MSTR;
  852. int enabled = 0;
  853. /* Check that the DACs or ADCs are enabled since they are
  854. * required for LRC in master mode. The DACs or ADCs need a
  855. * valid audio path i.e. pin -> ADC or DAC -> pin before
  856. * the LRC will be enabled in master mode. */
  857. if (!master || cmd != SNDRV_PCM_TRIGGER_START)
  858. return 0;
  859. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  860. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  861. (WM8350_ADCR_ENA | WM8350_ADCL_ENA);
  862. } else {
  863. enabled = wm8350_codec_cache_read(codec, WM8350_POWER_MGMT_4) &
  864. (WM8350_DACR_ENA | WM8350_DACL_ENA);
  865. }
  866. if (!enabled) {
  867. dev_err(codec->dev,
  868. "%s: invalid audio path - no clocks available\n",
  869. __func__);
  870. return -EINVAL;
  871. }
  872. return 0;
  873. }
  874. static int wm8350_pcm_hw_params(struct snd_pcm_substream *substream,
  875. struct snd_pcm_hw_params *params,
  876. struct snd_soc_dai *codec_dai)
  877. {
  878. struct snd_soc_codec *codec = codec_dai->codec;
  879. struct wm8350 *wm8350 = codec->control_data;
  880. u16 iface = wm8350_codec_read(codec, WM8350_AI_FORMATING) &
  881. ~WM8350_AIF_WL_MASK;
  882. /* bit size */
  883. switch (params_format(params)) {
  884. case SNDRV_PCM_FORMAT_S16_LE:
  885. break;
  886. case SNDRV_PCM_FORMAT_S20_3LE:
  887. iface |= 0x1 << 10;
  888. break;
  889. case SNDRV_PCM_FORMAT_S24_LE:
  890. iface |= 0x2 << 10;
  891. break;
  892. case SNDRV_PCM_FORMAT_S32_LE:
  893. iface |= 0x3 << 10;
  894. break;
  895. }
  896. wm8350_codec_write(codec, WM8350_AI_FORMATING, iface);
  897. /* The sloping stopband filter is recommended for use with
  898. * lower sample rates to improve performance.
  899. */
  900. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  901. if (params_rate(params) < 24000)
  902. wm8350_set_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  903. WM8350_DAC_SB_FILT);
  904. else
  905. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE_VOLUME,
  906. WM8350_DAC_SB_FILT);
  907. }
  908. return 0;
  909. }
  910. static int wm8350_mute(struct snd_soc_dai *dai, int mute)
  911. {
  912. struct snd_soc_codec *codec = dai->codec;
  913. struct wm8350 *wm8350 = codec->control_data;
  914. if (mute)
  915. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  916. else
  917. wm8350_clear_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  918. return 0;
  919. }
  920. /* FLL divisors */
  921. struct _fll_div {
  922. int div; /* FLL_OUTDIV */
  923. int n;
  924. int k;
  925. int ratio; /* FLL_FRATIO */
  926. };
  927. /* The size in bits of the fll divide multiplied by 10
  928. * to allow rounding later */
  929. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  930. static inline int fll_factors(struct _fll_div *fll_div, unsigned int input,
  931. unsigned int output)
  932. {
  933. u64 Kpart;
  934. unsigned int t1, t2, K, Nmod;
  935. if (output >= 2815250 && output <= 3125000)
  936. fll_div->div = 0x4;
  937. else if (output >= 5625000 && output <= 6250000)
  938. fll_div->div = 0x3;
  939. else if (output >= 11250000 && output <= 12500000)
  940. fll_div->div = 0x2;
  941. else if (output >= 22500000 && output <= 25000000)
  942. fll_div->div = 0x1;
  943. else {
  944. printk(KERN_ERR "wm8350: fll freq %d out of range\n", output);
  945. return -EINVAL;
  946. }
  947. if (input > 48000)
  948. fll_div->ratio = 1;
  949. else
  950. fll_div->ratio = 8;
  951. t1 = output * (1 << (fll_div->div + 1));
  952. t2 = input * fll_div->ratio;
  953. fll_div->n = t1 / t2;
  954. Nmod = t1 % t2;
  955. if (Nmod) {
  956. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  957. do_div(Kpart, t2);
  958. K = Kpart & 0xFFFFFFFF;
  959. /* Check if we need to round */
  960. if ((K % 10) >= 5)
  961. K += 5;
  962. /* Move down to proper range now rounding is done */
  963. K /= 10;
  964. fll_div->k = K;
  965. } else
  966. fll_div->k = 0;
  967. return 0;
  968. }
  969. static int wm8350_set_fll(struct snd_soc_dai *codec_dai,
  970. int pll_id, int source, unsigned int freq_in,
  971. unsigned int freq_out)
  972. {
  973. struct snd_soc_codec *codec = codec_dai->codec;
  974. struct wm8350 *wm8350 = codec->control_data;
  975. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  976. struct _fll_div fll_div;
  977. int ret = 0;
  978. u16 fll_1, fll_4;
  979. if (freq_in == priv->fll_freq_in && freq_out == priv->fll_freq_out)
  980. return 0;
  981. /* power down FLL - we need to do this for reconfiguration */
  982. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  983. WM8350_FLL_ENA | WM8350_FLL_OSC_ENA);
  984. if (freq_out == 0 || freq_in == 0)
  985. return ret;
  986. ret = fll_factors(&fll_div, freq_in, freq_out);
  987. if (ret < 0)
  988. return ret;
  989. dev_dbg(wm8350->dev,
  990. "FLL in %u FLL out %u N 0x%x K 0x%x div %d ratio %d",
  991. freq_in, freq_out, fll_div.n, fll_div.k, fll_div.div,
  992. fll_div.ratio);
  993. /* set up N.K & dividers */
  994. fll_1 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_1) &
  995. ~(WM8350_FLL_OUTDIV_MASK | WM8350_FLL_RSP_RATE_MASK | 0xc000);
  996. wm8350_codec_write(codec, WM8350_FLL_CONTROL_1,
  997. fll_1 | (fll_div.div << 8) | 0x50);
  998. wm8350_codec_write(codec, WM8350_FLL_CONTROL_2,
  999. (fll_div.ratio << 11) | (fll_div.
  1000. n & WM8350_FLL_N_MASK));
  1001. wm8350_codec_write(codec, WM8350_FLL_CONTROL_3, fll_div.k);
  1002. fll_4 = wm8350_codec_read(codec, WM8350_FLL_CONTROL_4) &
  1003. ~(WM8350_FLL_FRAC | WM8350_FLL_SLOW_LOCK_REF);
  1004. wm8350_codec_write(codec, WM8350_FLL_CONTROL_4,
  1005. fll_4 | (fll_div.k ? WM8350_FLL_FRAC : 0) |
  1006. (fll_div.ratio == 8 ? WM8350_FLL_SLOW_LOCK_REF : 0));
  1007. /* power FLL on */
  1008. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_OSC_ENA);
  1009. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_FLL_ENA);
  1010. priv->fll_freq_out = freq_out;
  1011. priv->fll_freq_in = freq_in;
  1012. return 0;
  1013. }
  1014. static int wm8350_set_bias_level(struct snd_soc_codec *codec,
  1015. enum snd_soc_bias_level level)
  1016. {
  1017. struct wm8350 *wm8350 = codec->control_data;
  1018. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1019. struct wm8350_audio_platform_data *platform =
  1020. wm8350->codec.platform_data;
  1021. u16 pm1;
  1022. int ret;
  1023. switch (level) {
  1024. case SND_SOC_BIAS_ON:
  1025. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1026. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1027. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1028. pm1 | WM8350_VMID_50K |
  1029. platform->codec_current_on << 14);
  1030. break;
  1031. case SND_SOC_BIAS_PREPARE:
  1032. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1);
  1033. pm1 &= ~WM8350_VMID_MASK;
  1034. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1035. pm1 | WM8350_VMID_50K);
  1036. break;
  1037. case SND_SOC_BIAS_STANDBY:
  1038. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1039. ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
  1040. priv->supplies);
  1041. if (ret != 0)
  1042. return ret;
  1043. /* Enable the system clock */
  1044. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4,
  1045. WM8350_SYSCLK_ENA);
  1046. /* mute DAC & outputs */
  1047. wm8350_set_bits(wm8350, WM8350_DAC_MUTE,
  1048. WM8350_DAC_MUTE_ENA);
  1049. /* discharge cap memory */
  1050. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1051. platform->dis_out1 |
  1052. (platform->dis_out2 << 2) |
  1053. (platform->dis_out3 << 4) |
  1054. (platform->dis_out4 << 6));
  1055. /* wait for discharge */
  1056. schedule_timeout_interruptible(msecs_to_jiffies
  1057. (platform->
  1058. cap_discharge_msecs));
  1059. /* enable antipop */
  1060. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1061. (platform->vmid_s_curve << 8));
  1062. /* ramp up vmid */
  1063. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1064. (platform->
  1065. codec_current_charge << 14) |
  1066. WM8350_VMID_5K | WM8350_VMIDEN |
  1067. WM8350_VBUFEN);
  1068. /* wait for vmid */
  1069. schedule_timeout_interruptible(msecs_to_jiffies
  1070. (platform->
  1071. vmid_charge_msecs));
  1072. /* turn on vmid 300k */
  1073. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1074. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1075. pm1 |= WM8350_VMID_300K |
  1076. (platform->codec_current_standby << 14);
  1077. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1078. pm1);
  1079. /* enable analogue bias */
  1080. pm1 |= WM8350_BIASEN;
  1081. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1082. /* disable antipop */
  1083. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1084. } else {
  1085. /* turn on vmid 300k and reduce current */
  1086. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1087. ~(WM8350_VMID_MASK | WM8350_CODEC_ISEL_MASK);
  1088. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1089. pm1 | WM8350_VMID_300K |
  1090. (platform->
  1091. codec_current_standby << 14));
  1092. }
  1093. break;
  1094. case SND_SOC_BIAS_OFF:
  1095. /* mute DAC & enable outputs */
  1096. wm8350_set_bits(wm8350, WM8350_DAC_MUTE, WM8350_DAC_MUTE_ENA);
  1097. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_3,
  1098. WM8350_OUT1L_ENA | WM8350_OUT1R_ENA |
  1099. WM8350_OUT2L_ENA | WM8350_OUT2R_ENA);
  1100. /* enable anti pop S curve */
  1101. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1102. (platform->vmid_s_curve << 8));
  1103. /* turn off vmid */
  1104. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1105. ~WM8350_VMIDEN;
  1106. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1107. /* wait */
  1108. schedule_timeout_interruptible(msecs_to_jiffies
  1109. (platform->
  1110. vmid_discharge_msecs));
  1111. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL,
  1112. (platform->vmid_s_curve << 8) |
  1113. platform->dis_out1 |
  1114. (platform->dis_out2 << 2) |
  1115. (platform->dis_out3 << 4) |
  1116. (platform->dis_out4 << 6));
  1117. /* turn off VBuf and drain */
  1118. pm1 = wm8350_reg_read(wm8350, WM8350_POWER_MGMT_1) &
  1119. ~(WM8350_VBUFEN | WM8350_VMID_MASK);
  1120. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1,
  1121. pm1 | WM8350_OUTPUT_DRAIN_EN);
  1122. /* wait */
  1123. schedule_timeout_interruptible(msecs_to_jiffies
  1124. (platform->drain_msecs));
  1125. pm1 &= ~WM8350_BIASEN;
  1126. wm8350_reg_write(wm8350, WM8350_POWER_MGMT_1, pm1);
  1127. /* disable anti-pop */
  1128. wm8350_reg_write(wm8350, WM8350_ANTI_POP_CONTROL, 0);
  1129. wm8350_clear_bits(wm8350, WM8350_LOUT1_VOLUME,
  1130. WM8350_OUT1L_ENA);
  1131. wm8350_clear_bits(wm8350, WM8350_ROUT1_VOLUME,
  1132. WM8350_OUT1R_ENA);
  1133. wm8350_clear_bits(wm8350, WM8350_LOUT2_VOLUME,
  1134. WM8350_OUT2L_ENA);
  1135. wm8350_clear_bits(wm8350, WM8350_ROUT2_VOLUME,
  1136. WM8350_OUT2R_ENA);
  1137. /* disable clock gen */
  1138. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4,
  1139. WM8350_SYSCLK_ENA);
  1140. regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
  1141. priv->supplies);
  1142. break;
  1143. }
  1144. codec->bias_level = level;
  1145. return 0;
  1146. }
  1147. static int wm8350_suspend(struct platform_device *pdev, pm_message_t state)
  1148. {
  1149. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1150. struct snd_soc_codec *codec = socdev->card->codec;
  1151. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1152. return 0;
  1153. }
  1154. static int wm8350_resume(struct platform_device *pdev)
  1155. {
  1156. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1157. struct snd_soc_codec *codec = socdev->card->codec;
  1158. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1159. return 0;
  1160. }
  1161. static irqreturn_t wm8350_hp_jack_handler(int irq, void *data)
  1162. {
  1163. struct wm8350_data *priv = data;
  1164. struct wm8350 *wm8350 = priv->codec.control_data;
  1165. u16 reg;
  1166. int report;
  1167. int mask;
  1168. struct wm8350_jack_data *jack = NULL;
  1169. switch (irq - wm8350->irq_base) {
  1170. case WM8350_IRQ_CODEC_JCK_DET_L:
  1171. jack = &priv->hpl;
  1172. mask = WM8350_JACK_L_LVL;
  1173. break;
  1174. case WM8350_IRQ_CODEC_JCK_DET_R:
  1175. jack = &priv->hpr;
  1176. mask = WM8350_JACK_R_LVL;
  1177. break;
  1178. default:
  1179. BUG();
  1180. }
  1181. if (!jack->jack) {
  1182. dev_warn(wm8350->dev, "Jack interrupt called with no jack\n");
  1183. return IRQ_NONE;
  1184. }
  1185. /* Debounce */
  1186. msleep(200);
  1187. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1188. if (reg & mask)
  1189. report = jack->report;
  1190. else
  1191. report = 0;
  1192. snd_soc_jack_report(jack->jack, report, jack->report);
  1193. return IRQ_HANDLED;
  1194. }
  1195. /**
  1196. * wm8350_hp_jack_detect - Enable headphone jack detection.
  1197. *
  1198. * @codec: WM8350 codec
  1199. * @which: left or right jack detect signal
  1200. * @jack: jack to report detection events on
  1201. * @report: value to report
  1202. *
  1203. * Enables the headphone jack detection of the WM8350. If no report
  1204. * is specified then detection is disabled.
  1205. */
  1206. int wm8350_hp_jack_detect(struct snd_soc_codec *codec, enum wm8350_jack which,
  1207. struct snd_soc_jack *jack, int report)
  1208. {
  1209. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1210. struct wm8350 *wm8350 = codec->control_data;
  1211. int irq;
  1212. int ena;
  1213. switch (which) {
  1214. case WM8350_JDL:
  1215. priv->hpl.jack = jack;
  1216. priv->hpl.report = report;
  1217. irq = WM8350_IRQ_CODEC_JCK_DET_L;
  1218. ena = WM8350_JDL_ENA;
  1219. break;
  1220. case WM8350_JDR:
  1221. priv->hpr.jack = jack;
  1222. priv->hpr.report = report;
  1223. irq = WM8350_IRQ_CODEC_JCK_DET_R;
  1224. ena = WM8350_JDR_ENA;
  1225. break;
  1226. default:
  1227. return -EINVAL;
  1228. }
  1229. if (report) {
  1230. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1231. wm8350_set_bits(wm8350, WM8350_JACK_DETECT, ena);
  1232. } else {
  1233. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT, ena);
  1234. }
  1235. /* Sync status */
  1236. wm8350_hp_jack_handler(irq + wm8350->irq_base, priv);
  1237. return 0;
  1238. }
  1239. EXPORT_SYMBOL_GPL(wm8350_hp_jack_detect);
  1240. static irqreturn_t wm8350_mic_handler(int irq, void *data)
  1241. {
  1242. struct wm8350_data *priv = data;
  1243. struct wm8350 *wm8350 = priv->codec.control_data;
  1244. u16 reg;
  1245. int report = 0;
  1246. reg = wm8350_reg_read(wm8350, WM8350_JACK_PIN_STATUS);
  1247. if (reg & WM8350_JACK_MICSCD_LVL)
  1248. report |= priv->mic.short_report;
  1249. if (reg & WM8350_JACK_MICSD_LVL)
  1250. report |= priv->mic.report;
  1251. snd_soc_jack_report(priv->mic.jack, report,
  1252. priv->mic.report | priv->mic.short_report);
  1253. return IRQ_HANDLED;
  1254. }
  1255. /**
  1256. * wm8350_mic_jack_detect - Enable microphone jack detection.
  1257. *
  1258. * @codec: WM8350 codec
  1259. * @jack: jack to report detection events on
  1260. * @detect_report: value to report when presence detected
  1261. * @short_report: value to report when microphone short detected
  1262. *
  1263. * Enables the microphone jack detection of the WM8350. If both reports
  1264. * are specified as zero then detection is disabled.
  1265. */
  1266. int wm8350_mic_jack_detect(struct snd_soc_codec *codec,
  1267. struct snd_soc_jack *jack,
  1268. int detect_report, int short_report)
  1269. {
  1270. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1271. struct wm8350 *wm8350 = codec->control_data;
  1272. priv->mic.jack = jack;
  1273. priv->mic.report = detect_report;
  1274. priv->mic.short_report = short_report;
  1275. if (detect_report || short_report) {
  1276. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1277. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_1,
  1278. WM8350_MIC_DET_ENA);
  1279. } else {
  1280. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_1,
  1281. WM8350_MIC_DET_ENA);
  1282. }
  1283. return 0;
  1284. }
  1285. EXPORT_SYMBOL_GPL(wm8350_mic_jack_detect);
  1286. static struct snd_soc_codec *wm8350_codec;
  1287. static int wm8350_probe(struct platform_device *pdev)
  1288. {
  1289. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1290. struct snd_soc_codec *codec;
  1291. struct wm8350 *wm8350;
  1292. struct wm8350_data *priv;
  1293. int ret;
  1294. struct wm8350_output *out1;
  1295. struct wm8350_output *out2;
  1296. BUG_ON(!wm8350_codec);
  1297. socdev->card->codec = wm8350_codec;
  1298. codec = socdev->card->codec;
  1299. wm8350 = codec->control_data;
  1300. priv = snd_soc_codec_get_drvdata(codec);
  1301. /* Enable the codec */
  1302. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1303. /* Enable robust clocking mode in ADC */
  1304. wm8350_codec_write(codec, WM8350_SECURITY, 0xa7);
  1305. wm8350_codec_write(codec, 0xde, 0x13);
  1306. wm8350_codec_write(codec, WM8350_SECURITY, 0);
  1307. /* read OUT1 & OUT2 volumes */
  1308. out1 = &priv->out1;
  1309. out2 = &priv->out2;
  1310. out1->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT1_VOLUME) &
  1311. WM8350_OUT1L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1312. out1->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT1_VOLUME) &
  1313. WM8350_OUT1R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1314. out2->left_vol = (wm8350_reg_read(wm8350, WM8350_LOUT2_VOLUME) &
  1315. WM8350_OUT2L_VOL_MASK) >> WM8350_OUT1L_VOL_SHIFT;
  1316. out2->right_vol = (wm8350_reg_read(wm8350, WM8350_ROUT2_VOLUME) &
  1317. WM8350_OUT2R_VOL_MASK) >> WM8350_OUT1R_VOL_SHIFT;
  1318. wm8350_reg_write(wm8350, WM8350_LOUT1_VOLUME, 0);
  1319. wm8350_reg_write(wm8350, WM8350_ROUT1_VOLUME, 0);
  1320. wm8350_reg_write(wm8350, WM8350_LOUT2_VOLUME, 0);
  1321. wm8350_reg_write(wm8350, WM8350_ROUT2_VOLUME, 0);
  1322. /* Latch VU bits & mute */
  1323. wm8350_set_bits(wm8350, WM8350_LOUT1_VOLUME,
  1324. WM8350_OUT1_VU | WM8350_OUT1L_MUTE);
  1325. wm8350_set_bits(wm8350, WM8350_LOUT2_VOLUME,
  1326. WM8350_OUT2_VU | WM8350_OUT2L_MUTE);
  1327. wm8350_set_bits(wm8350, WM8350_ROUT1_VOLUME,
  1328. WM8350_OUT1_VU | WM8350_OUT1R_MUTE);
  1329. wm8350_set_bits(wm8350, WM8350_ROUT2_VOLUME,
  1330. WM8350_OUT2_VU | WM8350_OUT2R_MUTE);
  1331. /* Make sure jack detect is disabled to start off with */
  1332. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1333. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1334. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L,
  1335. wm8350_hp_jack_handler, 0, "Left jack detect",
  1336. priv);
  1337. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R,
  1338. wm8350_hp_jack_handler, 0, "Right jack detect",
  1339. priv);
  1340. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICSCD,
  1341. wm8350_mic_handler, 0, "Microphone short", priv);
  1342. wm8350_register_irq(wm8350, WM8350_IRQ_CODEC_MICD,
  1343. wm8350_mic_handler, 0, "Microphone detect", priv);
  1344. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1345. if (ret < 0) {
  1346. dev_err(&pdev->dev, "failed to create pcms\n");
  1347. return ret;
  1348. }
  1349. snd_soc_add_controls(codec, wm8350_snd_controls,
  1350. ARRAY_SIZE(wm8350_snd_controls));
  1351. wm8350_add_widgets(codec);
  1352. wm8350_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1353. return 0;
  1354. }
  1355. static int wm8350_remove(struct platform_device *pdev)
  1356. {
  1357. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1358. struct snd_soc_codec *codec = socdev->card->codec;
  1359. struct wm8350 *wm8350 = codec->control_data;
  1360. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1361. int ret;
  1362. wm8350_clear_bits(wm8350, WM8350_JACK_DETECT,
  1363. WM8350_JDL_ENA | WM8350_JDR_ENA);
  1364. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_4, WM8350_TOCLK_ENA);
  1365. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICD, priv);
  1366. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_MICSCD, priv);
  1367. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_L, priv);
  1368. wm8350_free_irq(wm8350, WM8350_IRQ_CODEC_JCK_DET_R, priv);
  1369. priv->hpl.jack = NULL;
  1370. priv->hpr.jack = NULL;
  1371. priv->mic.jack = NULL;
  1372. /* cancel any work waiting to be queued. */
  1373. ret = cancel_delayed_work(&codec->delayed_work);
  1374. /* if there was any work waiting then we run it now and
  1375. * wait for its completion */
  1376. if (ret) {
  1377. schedule_delayed_work(&codec->delayed_work, 0);
  1378. flush_scheduled_work();
  1379. }
  1380. wm8350_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1381. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1382. return 0;
  1383. }
  1384. #define WM8350_RATES (SNDRV_PCM_RATE_8000_96000)
  1385. #define WM8350_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  1386. SNDRV_PCM_FMTBIT_S20_3LE |\
  1387. SNDRV_PCM_FMTBIT_S24_LE)
  1388. static struct snd_soc_dai_ops wm8350_dai_ops = {
  1389. .hw_params = wm8350_pcm_hw_params,
  1390. .digital_mute = wm8350_mute,
  1391. .trigger = wm8350_pcm_trigger,
  1392. .set_fmt = wm8350_set_dai_fmt,
  1393. .set_sysclk = wm8350_set_dai_sysclk,
  1394. .set_pll = wm8350_set_fll,
  1395. .set_clkdiv = wm8350_set_clkdiv,
  1396. };
  1397. struct snd_soc_dai wm8350_dai = {
  1398. .name = "WM8350",
  1399. .playback = {
  1400. .stream_name = "Playback",
  1401. .channels_min = 1,
  1402. .channels_max = 2,
  1403. .rates = WM8350_RATES,
  1404. .formats = WM8350_FORMATS,
  1405. },
  1406. .capture = {
  1407. .stream_name = "Capture",
  1408. .channels_min = 1,
  1409. .channels_max = 2,
  1410. .rates = WM8350_RATES,
  1411. .formats = WM8350_FORMATS,
  1412. },
  1413. .ops = &wm8350_dai_ops,
  1414. };
  1415. EXPORT_SYMBOL_GPL(wm8350_dai);
  1416. struct snd_soc_codec_device soc_codec_dev_wm8350 = {
  1417. .probe = wm8350_probe,
  1418. .remove = wm8350_remove,
  1419. .suspend = wm8350_suspend,
  1420. .resume = wm8350_resume,
  1421. };
  1422. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8350);
  1423. static __devinit int wm8350_codec_probe(struct platform_device *pdev)
  1424. {
  1425. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1426. struct wm8350_data *priv;
  1427. struct snd_soc_codec *codec;
  1428. int ret, i;
  1429. if (wm8350->codec.platform_data == NULL) {
  1430. dev_err(&pdev->dev, "No audio platform data supplied\n");
  1431. return -EINVAL;
  1432. }
  1433. priv = kzalloc(sizeof(struct wm8350_data), GFP_KERNEL);
  1434. if (priv == NULL)
  1435. return -ENOMEM;
  1436. for (i = 0; i < ARRAY_SIZE(supply_names); i++)
  1437. priv->supplies[i].supply = supply_names[i];
  1438. ret = regulator_bulk_get(wm8350->dev, ARRAY_SIZE(priv->supplies),
  1439. priv->supplies);
  1440. if (ret != 0)
  1441. goto err_priv;
  1442. codec = &priv->codec;
  1443. wm8350->codec.codec = codec;
  1444. wm8350_dai.dev = &pdev->dev;
  1445. mutex_init(&codec->mutex);
  1446. INIT_LIST_HEAD(&codec->dapm_widgets);
  1447. INIT_LIST_HEAD(&codec->dapm_paths);
  1448. codec->dev = &pdev->dev;
  1449. codec->name = "WM8350";
  1450. codec->owner = THIS_MODULE;
  1451. codec->read = wm8350_codec_read;
  1452. codec->write = wm8350_codec_write;
  1453. codec->bias_level = SND_SOC_BIAS_OFF;
  1454. codec->set_bias_level = wm8350_set_bias_level;
  1455. codec->dai = &wm8350_dai;
  1456. codec->num_dai = 1;
  1457. codec->reg_cache_size = WM8350_MAX_REGISTER;
  1458. snd_soc_codec_set_drvdata(codec, priv);
  1459. codec->control_data = wm8350;
  1460. /* Put the codec into reset if it wasn't already */
  1461. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_5, WM8350_CODEC_ENA);
  1462. INIT_DELAYED_WORK(&codec->delayed_work, wm8350_pga_work);
  1463. ret = snd_soc_register_codec(codec);
  1464. if (ret != 0)
  1465. goto err_supply;
  1466. wm8350_codec = codec;
  1467. ret = snd_soc_register_dai(&wm8350_dai);
  1468. if (ret != 0)
  1469. goto err_codec;
  1470. return 0;
  1471. err_codec:
  1472. snd_soc_unregister_codec(codec);
  1473. err_supply:
  1474. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1475. err_priv:
  1476. kfree(priv);
  1477. wm8350_codec = NULL;
  1478. return ret;
  1479. }
  1480. static int __devexit wm8350_codec_remove(struct platform_device *pdev)
  1481. {
  1482. struct wm8350 *wm8350 = platform_get_drvdata(pdev);
  1483. struct snd_soc_codec *codec = wm8350->codec.codec;
  1484. struct wm8350_data *priv = snd_soc_codec_get_drvdata(codec);
  1485. snd_soc_unregister_dai(&wm8350_dai);
  1486. snd_soc_unregister_codec(codec);
  1487. regulator_bulk_free(ARRAY_SIZE(priv->supplies), priv->supplies);
  1488. kfree(priv);
  1489. wm8350_codec = NULL;
  1490. return 0;
  1491. }
  1492. static struct platform_driver wm8350_codec_driver = {
  1493. .driver = {
  1494. .name = "wm8350-codec",
  1495. .owner = THIS_MODULE,
  1496. },
  1497. .probe = wm8350_codec_probe,
  1498. .remove = __devexit_p(wm8350_codec_remove),
  1499. };
  1500. static __init int wm8350_init(void)
  1501. {
  1502. return platform_driver_register(&wm8350_codec_driver);
  1503. }
  1504. module_init(wm8350_init);
  1505. static __exit void wm8350_exit(void)
  1506. {
  1507. platform_driver_unregister(&wm8350_codec_driver);
  1508. }
  1509. module_exit(wm8350_exit);
  1510. MODULE_DESCRIPTION("ASoC WM8350 driver");
  1511. MODULE_AUTHOR("Liam Girdwood");
  1512. MODULE_LICENSE("GPL");
  1513. MODULE_ALIAS("platform:wm8350-codec");