spi-bfin5xx.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482
  1. /*
  2. * Blackfin On-Chip SPI Driver
  3. *
  4. * Copyright 2004-2010 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/delay.h>
  13. #include <linux/device.h>
  14. #include <linux/slab.h>
  15. #include <linux/io.h>
  16. #include <linux/ioport.h>
  17. #include <linux/irq.h>
  18. #include <linux/errno.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/workqueue.h>
  24. #include <asm/dma.h>
  25. #include <asm/portmux.h>
  26. #include <asm/bfin5xx_spi.h>
  27. #include <asm/cacheflush.h>
  28. #define DRV_NAME "bfin-spi"
  29. #define DRV_AUTHOR "Bryan Wu, Luke Yang"
  30. #define DRV_DESC "Blackfin on-chip SPI Controller Driver"
  31. #define DRV_VERSION "1.0"
  32. MODULE_AUTHOR(DRV_AUTHOR);
  33. MODULE_DESCRIPTION(DRV_DESC);
  34. MODULE_LICENSE("GPL");
  35. #define START_STATE ((void *)0)
  36. #define RUNNING_STATE ((void *)1)
  37. #define DONE_STATE ((void *)2)
  38. #define ERROR_STATE ((void *)-1)
  39. struct bfin_spi_master_data;
  40. struct bfin_spi_transfer_ops {
  41. void (*write) (struct bfin_spi_master_data *);
  42. void (*read) (struct bfin_spi_master_data *);
  43. void (*duplex) (struct bfin_spi_master_data *);
  44. };
  45. struct bfin_spi_master_data {
  46. /* Driver model hookup */
  47. struct platform_device *pdev;
  48. /* SPI framework hookup */
  49. struct spi_master *master;
  50. /* Regs base of SPI controller */
  51. struct bfin_spi_regs __iomem *regs;
  52. /* Pin request list */
  53. u16 *pin_req;
  54. /* BFIN hookup */
  55. struct bfin5xx_spi_master *master_info;
  56. /* Driver message queue */
  57. struct workqueue_struct *workqueue;
  58. struct work_struct pump_messages;
  59. spinlock_t lock;
  60. struct list_head queue;
  61. int busy;
  62. bool running;
  63. /* Message Transfer pump */
  64. struct tasklet_struct pump_transfers;
  65. /* Current message transfer state info */
  66. struct spi_message *cur_msg;
  67. struct spi_transfer *cur_transfer;
  68. struct bfin_spi_slave_data *cur_chip;
  69. size_t len_in_bytes;
  70. size_t len;
  71. void *tx;
  72. void *tx_end;
  73. void *rx;
  74. void *rx_end;
  75. /* DMA stuffs */
  76. int dma_channel;
  77. int dma_mapped;
  78. int dma_requested;
  79. dma_addr_t rx_dma;
  80. dma_addr_t tx_dma;
  81. int irq_requested;
  82. int spi_irq;
  83. size_t rx_map_len;
  84. size_t tx_map_len;
  85. u8 n_bytes;
  86. u16 ctrl_reg;
  87. u16 flag_reg;
  88. int cs_change;
  89. const struct bfin_spi_transfer_ops *ops;
  90. };
  91. struct bfin_spi_slave_data {
  92. u16 ctl_reg;
  93. u16 baud;
  94. u16 flag;
  95. u8 chip_select_num;
  96. u8 enable_dma;
  97. u16 cs_chg_udelay; /* Some devices require > 255usec delay */
  98. u32 cs_gpio;
  99. u16 idle_tx_val;
  100. u8 pio_interrupt; /* use spi data irq */
  101. const struct bfin_spi_transfer_ops *ops;
  102. };
  103. static void bfin_spi_enable(struct bfin_spi_master_data *drv_data)
  104. {
  105. bfin_write_or(&drv_data->regs->ctl, BIT_CTL_ENABLE);
  106. }
  107. static void bfin_spi_disable(struct bfin_spi_master_data *drv_data)
  108. {
  109. bfin_write_and(&drv_data->regs->ctl, ~BIT_CTL_ENABLE);
  110. }
  111. /* Caculate the SPI_BAUD register value based on input HZ */
  112. static u16 hz_to_spi_baud(u32 speed_hz)
  113. {
  114. u_long sclk = get_sclk();
  115. u16 spi_baud = (sclk / (2 * speed_hz));
  116. if ((sclk % (2 * speed_hz)) > 0)
  117. spi_baud++;
  118. if (spi_baud < MIN_SPI_BAUD_VAL)
  119. spi_baud = MIN_SPI_BAUD_VAL;
  120. return spi_baud;
  121. }
  122. static int bfin_spi_flush(struct bfin_spi_master_data *drv_data)
  123. {
  124. unsigned long limit = loops_per_jiffy << 1;
  125. /* wait for stop and clear stat */
  126. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF) && --limit)
  127. cpu_relax();
  128. bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
  129. return limit;
  130. }
  131. /* Chip select operation functions for cs_change flag */
  132. static void bfin_spi_cs_active(struct bfin_spi_master_data *drv_data, struct bfin_spi_slave_data *chip)
  133. {
  134. if (likely(chip->chip_select_num < MAX_CTRL_CS))
  135. bfin_write_and(&drv_data->regs->flg, ~chip->flag);
  136. else
  137. gpio_set_value(chip->cs_gpio, 0);
  138. }
  139. static void bfin_spi_cs_deactive(struct bfin_spi_master_data *drv_data,
  140. struct bfin_spi_slave_data *chip)
  141. {
  142. if (likely(chip->chip_select_num < MAX_CTRL_CS))
  143. bfin_write_or(&drv_data->regs->flg, chip->flag);
  144. else
  145. gpio_set_value(chip->cs_gpio, 1);
  146. /* Move delay here for consistency */
  147. if (chip->cs_chg_udelay)
  148. udelay(chip->cs_chg_udelay);
  149. }
  150. /* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
  151. static inline void bfin_spi_cs_enable(struct bfin_spi_master_data *drv_data,
  152. struct bfin_spi_slave_data *chip)
  153. {
  154. if (chip->chip_select_num < MAX_CTRL_CS)
  155. bfin_write_or(&drv_data->regs->flg, chip->flag >> 8);
  156. }
  157. static inline void bfin_spi_cs_disable(struct bfin_spi_master_data *drv_data,
  158. struct bfin_spi_slave_data *chip)
  159. {
  160. if (chip->chip_select_num < MAX_CTRL_CS)
  161. bfin_write_and(&drv_data->regs->flg, ~(chip->flag >> 8));
  162. }
  163. /* stop controller and re-config current chip*/
  164. static void bfin_spi_restore_state(struct bfin_spi_master_data *drv_data)
  165. {
  166. struct bfin_spi_slave_data *chip = drv_data->cur_chip;
  167. /* Clear status and disable clock */
  168. bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
  169. bfin_spi_disable(drv_data);
  170. dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
  171. SSYNC();
  172. /* Load the registers */
  173. bfin_write(&drv_data->regs->ctl, chip->ctl_reg);
  174. bfin_write(&drv_data->regs->baud, chip->baud);
  175. bfin_spi_enable(drv_data);
  176. bfin_spi_cs_active(drv_data, chip);
  177. }
  178. /* used to kick off transfer in rx mode and read unwanted RX data */
  179. static inline void bfin_spi_dummy_read(struct bfin_spi_master_data *drv_data)
  180. {
  181. (void) bfin_read(&drv_data->regs->rdbr);
  182. }
  183. static void bfin_spi_u8_writer(struct bfin_spi_master_data *drv_data)
  184. {
  185. /* clear RXS (we check for RXS inside the loop) */
  186. bfin_spi_dummy_read(drv_data);
  187. while (drv_data->tx < drv_data->tx_end) {
  188. bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
  189. /* wait until transfer finished.
  190. checking SPIF or TXS may not guarantee transfer completion */
  191. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
  192. cpu_relax();
  193. /* discard RX data and clear RXS */
  194. bfin_spi_dummy_read(drv_data);
  195. }
  196. }
  197. static void bfin_spi_u8_reader(struct bfin_spi_master_data *drv_data)
  198. {
  199. u16 tx_val = drv_data->cur_chip->idle_tx_val;
  200. /* discard old RX data and clear RXS */
  201. bfin_spi_dummy_read(drv_data);
  202. while (drv_data->rx < drv_data->rx_end) {
  203. bfin_write(&drv_data->regs->tdbr, tx_val);
  204. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
  205. cpu_relax();
  206. *(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
  207. }
  208. }
  209. static void bfin_spi_u8_duplex(struct bfin_spi_master_data *drv_data)
  210. {
  211. /* discard old RX data and clear RXS */
  212. bfin_spi_dummy_read(drv_data);
  213. while (drv_data->rx < drv_data->rx_end) {
  214. bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
  215. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
  216. cpu_relax();
  217. *(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
  218. }
  219. }
  220. static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u8 = {
  221. .write = bfin_spi_u8_writer,
  222. .read = bfin_spi_u8_reader,
  223. .duplex = bfin_spi_u8_duplex,
  224. };
  225. static void bfin_spi_u16_writer(struct bfin_spi_master_data *drv_data)
  226. {
  227. /* clear RXS (we check for RXS inside the loop) */
  228. bfin_spi_dummy_read(drv_data);
  229. while (drv_data->tx < drv_data->tx_end) {
  230. bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
  231. drv_data->tx += 2;
  232. /* wait until transfer finished.
  233. checking SPIF or TXS may not guarantee transfer completion */
  234. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
  235. cpu_relax();
  236. /* discard RX data and clear RXS */
  237. bfin_spi_dummy_read(drv_data);
  238. }
  239. }
  240. static void bfin_spi_u16_reader(struct bfin_spi_master_data *drv_data)
  241. {
  242. u16 tx_val = drv_data->cur_chip->idle_tx_val;
  243. /* discard old RX data and clear RXS */
  244. bfin_spi_dummy_read(drv_data);
  245. while (drv_data->rx < drv_data->rx_end) {
  246. bfin_write(&drv_data->regs->tdbr, tx_val);
  247. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
  248. cpu_relax();
  249. *(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
  250. drv_data->rx += 2;
  251. }
  252. }
  253. static void bfin_spi_u16_duplex(struct bfin_spi_master_data *drv_data)
  254. {
  255. /* discard old RX data and clear RXS */
  256. bfin_spi_dummy_read(drv_data);
  257. while (drv_data->rx < drv_data->rx_end) {
  258. bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
  259. drv_data->tx += 2;
  260. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
  261. cpu_relax();
  262. *(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
  263. drv_data->rx += 2;
  264. }
  265. }
  266. static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u16 = {
  267. .write = bfin_spi_u16_writer,
  268. .read = bfin_spi_u16_reader,
  269. .duplex = bfin_spi_u16_duplex,
  270. };
  271. /* test if there is more transfer to be done */
  272. static void *bfin_spi_next_transfer(struct bfin_spi_master_data *drv_data)
  273. {
  274. struct spi_message *msg = drv_data->cur_msg;
  275. struct spi_transfer *trans = drv_data->cur_transfer;
  276. /* Move to next transfer */
  277. if (trans->transfer_list.next != &msg->transfers) {
  278. drv_data->cur_transfer =
  279. list_entry(trans->transfer_list.next,
  280. struct spi_transfer, transfer_list);
  281. return RUNNING_STATE;
  282. } else
  283. return DONE_STATE;
  284. }
  285. /*
  286. * caller already set message->status;
  287. * dma and pio irqs are blocked give finished message back
  288. */
  289. static void bfin_spi_giveback(struct bfin_spi_master_data *drv_data)
  290. {
  291. struct bfin_spi_slave_data *chip = drv_data->cur_chip;
  292. struct spi_transfer *last_transfer;
  293. unsigned long flags;
  294. struct spi_message *msg;
  295. spin_lock_irqsave(&drv_data->lock, flags);
  296. msg = drv_data->cur_msg;
  297. drv_data->cur_msg = NULL;
  298. drv_data->cur_transfer = NULL;
  299. drv_data->cur_chip = NULL;
  300. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  301. spin_unlock_irqrestore(&drv_data->lock, flags);
  302. last_transfer = list_entry(msg->transfers.prev,
  303. struct spi_transfer, transfer_list);
  304. msg->state = NULL;
  305. if (!drv_data->cs_change)
  306. bfin_spi_cs_deactive(drv_data, chip);
  307. /* Not stop spi in autobuffer mode */
  308. if (drv_data->tx_dma != 0xFFFF)
  309. bfin_spi_disable(drv_data);
  310. if (msg->complete)
  311. msg->complete(msg->context);
  312. }
  313. /* spi data irq handler */
  314. static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
  315. {
  316. struct bfin_spi_master_data *drv_data = dev_id;
  317. struct bfin_spi_slave_data *chip = drv_data->cur_chip;
  318. struct spi_message *msg = drv_data->cur_msg;
  319. int n_bytes = drv_data->n_bytes;
  320. int loop = 0;
  321. /* wait until transfer finished. */
  322. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
  323. cpu_relax();
  324. if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
  325. (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
  326. /* last read */
  327. if (drv_data->rx) {
  328. dev_dbg(&drv_data->pdev->dev, "last read\n");
  329. if (!(n_bytes % 2)) {
  330. u16 *buf = (u16 *)drv_data->rx;
  331. for (loop = 0; loop < n_bytes / 2; loop++)
  332. *buf++ = bfin_read(&drv_data->regs->rdbr);
  333. } else {
  334. u8 *buf = (u8 *)drv_data->rx;
  335. for (loop = 0; loop < n_bytes; loop++)
  336. *buf++ = bfin_read(&drv_data->regs->rdbr);
  337. }
  338. drv_data->rx += n_bytes;
  339. }
  340. msg->actual_length += drv_data->len_in_bytes;
  341. if (drv_data->cs_change)
  342. bfin_spi_cs_deactive(drv_data, chip);
  343. /* Move to next transfer */
  344. msg->state = bfin_spi_next_transfer(drv_data);
  345. disable_irq_nosync(drv_data->spi_irq);
  346. /* Schedule transfer tasklet */
  347. tasklet_schedule(&drv_data->pump_transfers);
  348. return IRQ_HANDLED;
  349. }
  350. if (drv_data->rx && drv_data->tx) {
  351. /* duplex */
  352. dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
  353. if (!(n_bytes % 2)) {
  354. u16 *buf = (u16 *)drv_data->rx;
  355. u16 *buf2 = (u16 *)drv_data->tx;
  356. for (loop = 0; loop < n_bytes / 2; loop++) {
  357. *buf++ = bfin_read(&drv_data->regs->rdbr);
  358. bfin_write(&drv_data->regs->tdbr, *buf2++);
  359. }
  360. } else {
  361. u8 *buf = (u8 *)drv_data->rx;
  362. u8 *buf2 = (u8 *)drv_data->tx;
  363. for (loop = 0; loop < n_bytes; loop++) {
  364. *buf++ = bfin_read(&drv_data->regs->rdbr);
  365. bfin_write(&drv_data->regs->tdbr, *buf2++);
  366. }
  367. }
  368. } else if (drv_data->rx) {
  369. /* read */
  370. dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
  371. if (!(n_bytes % 2)) {
  372. u16 *buf = (u16 *)drv_data->rx;
  373. for (loop = 0; loop < n_bytes / 2; loop++) {
  374. *buf++ = bfin_read(&drv_data->regs->rdbr);
  375. bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
  376. }
  377. } else {
  378. u8 *buf = (u8 *)drv_data->rx;
  379. for (loop = 0; loop < n_bytes; loop++) {
  380. *buf++ = bfin_read(&drv_data->regs->rdbr);
  381. bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
  382. }
  383. }
  384. } else if (drv_data->tx) {
  385. /* write */
  386. dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
  387. if (!(n_bytes % 2)) {
  388. u16 *buf = (u16 *)drv_data->tx;
  389. for (loop = 0; loop < n_bytes / 2; loop++) {
  390. bfin_read(&drv_data->regs->rdbr);
  391. bfin_write(&drv_data->regs->tdbr, *buf++);
  392. }
  393. } else {
  394. u8 *buf = (u8 *)drv_data->tx;
  395. for (loop = 0; loop < n_bytes; loop++) {
  396. bfin_read(&drv_data->regs->rdbr);
  397. bfin_write(&drv_data->regs->tdbr, *buf++);
  398. }
  399. }
  400. }
  401. if (drv_data->tx)
  402. drv_data->tx += n_bytes;
  403. if (drv_data->rx)
  404. drv_data->rx += n_bytes;
  405. return IRQ_HANDLED;
  406. }
  407. static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
  408. {
  409. struct bfin_spi_master_data *drv_data = dev_id;
  410. struct bfin_spi_slave_data *chip = drv_data->cur_chip;
  411. struct spi_message *msg = drv_data->cur_msg;
  412. unsigned long timeout;
  413. unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
  414. u16 spistat = bfin_read(&drv_data->regs->stat);
  415. dev_dbg(&drv_data->pdev->dev,
  416. "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
  417. dmastat, spistat);
  418. if (drv_data->rx != NULL) {
  419. u16 cr = bfin_read(&drv_data->regs->ctl);
  420. /* discard old RX data and clear RXS */
  421. bfin_spi_dummy_read(drv_data);
  422. bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_ENABLE); /* Disable SPI */
  423. bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_TIMOD); /* Restore State */
  424. bfin_write(&drv_data->regs->stat, BIT_STAT_CLR); /* Clear Status */
  425. }
  426. clear_dma_irqstat(drv_data->dma_channel);
  427. /*
  428. * wait for the last transaction shifted out. HRM states:
  429. * at this point there may still be data in the SPI DMA FIFO waiting
  430. * to be transmitted ... software needs to poll TXS in the SPI_STAT
  431. * register until it goes low for 2 successive reads
  432. */
  433. if (drv_data->tx != NULL) {
  434. while ((bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS) ||
  435. (bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS))
  436. cpu_relax();
  437. }
  438. dev_dbg(&drv_data->pdev->dev,
  439. "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
  440. dmastat, bfin_read(&drv_data->regs->stat));
  441. timeout = jiffies + HZ;
  442. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
  443. if (!time_before(jiffies, timeout)) {
  444. dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF\n");
  445. break;
  446. } else
  447. cpu_relax();
  448. if ((dmastat & DMA_ERR) && (spistat & BIT_STAT_RBSY)) {
  449. msg->state = ERROR_STATE;
  450. dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
  451. } else {
  452. msg->actual_length += drv_data->len_in_bytes;
  453. if (drv_data->cs_change)
  454. bfin_spi_cs_deactive(drv_data, chip);
  455. /* Move to next transfer */
  456. msg->state = bfin_spi_next_transfer(drv_data);
  457. }
  458. /* Schedule transfer tasklet */
  459. tasklet_schedule(&drv_data->pump_transfers);
  460. /* free the irq handler before next transfer */
  461. dev_dbg(&drv_data->pdev->dev,
  462. "disable dma channel irq%d\n",
  463. drv_data->dma_channel);
  464. dma_disable_irq_nosync(drv_data->dma_channel);
  465. return IRQ_HANDLED;
  466. }
  467. static void bfin_spi_pump_transfers(unsigned long data)
  468. {
  469. struct bfin_spi_master_data *drv_data = (struct bfin_spi_master_data *)data;
  470. struct spi_message *message = NULL;
  471. struct spi_transfer *transfer = NULL;
  472. struct spi_transfer *previous = NULL;
  473. struct bfin_spi_slave_data *chip = NULL;
  474. unsigned int bits_per_word;
  475. u16 cr, cr_width, dma_width, dma_config;
  476. u32 tranf_success = 1;
  477. u8 full_duplex = 0;
  478. /* Get current state information */
  479. message = drv_data->cur_msg;
  480. transfer = drv_data->cur_transfer;
  481. chip = drv_data->cur_chip;
  482. /*
  483. * if msg is error or done, report it back using complete() callback
  484. */
  485. /* Handle for abort */
  486. if (message->state == ERROR_STATE) {
  487. dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
  488. message->status = -EIO;
  489. bfin_spi_giveback(drv_data);
  490. return;
  491. }
  492. /* Handle end of message */
  493. if (message->state == DONE_STATE) {
  494. dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
  495. message->status = 0;
  496. bfin_spi_flush(drv_data);
  497. bfin_spi_giveback(drv_data);
  498. return;
  499. }
  500. /* Delay if requested at end of transfer */
  501. if (message->state == RUNNING_STATE) {
  502. dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
  503. previous = list_entry(transfer->transfer_list.prev,
  504. struct spi_transfer, transfer_list);
  505. if (previous->delay_usecs)
  506. udelay(previous->delay_usecs);
  507. }
  508. /* Flush any existing transfers that may be sitting in the hardware */
  509. if (bfin_spi_flush(drv_data) == 0) {
  510. dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
  511. message->status = -EIO;
  512. bfin_spi_giveback(drv_data);
  513. return;
  514. }
  515. if (transfer->len == 0) {
  516. /* Move to next transfer of this msg */
  517. message->state = bfin_spi_next_transfer(drv_data);
  518. /* Schedule next transfer tasklet */
  519. tasklet_schedule(&drv_data->pump_transfers);
  520. return;
  521. }
  522. if (transfer->tx_buf != NULL) {
  523. drv_data->tx = (void *)transfer->tx_buf;
  524. drv_data->tx_end = drv_data->tx + transfer->len;
  525. dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
  526. transfer->tx_buf, drv_data->tx_end);
  527. } else {
  528. drv_data->tx = NULL;
  529. }
  530. if (transfer->rx_buf != NULL) {
  531. full_duplex = transfer->tx_buf != NULL;
  532. drv_data->rx = transfer->rx_buf;
  533. drv_data->rx_end = drv_data->rx + transfer->len;
  534. dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
  535. transfer->rx_buf, drv_data->rx_end);
  536. } else {
  537. drv_data->rx = NULL;
  538. }
  539. drv_data->rx_dma = transfer->rx_dma;
  540. drv_data->tx_dma = transfer->tx_dma;
  541. drv_data->len_in_bytes = transfer->len;
  542. drv_data->cs_change = transfer->cs_change;
  543. /* Bits per word setup */
  544. bits_per_word = transfer->bits_per_word;
  545. if (bits_per_word == 16) {
  546. drv_data->n_bytes = bits_per_word/8;
  547. drv_data->len = (transfer->len) >> 1;
  548. cr_width = BIT_CTL_WORDSIZE;
  549. drv_data->ops = &bfin_bfin_spi_transfer_ops_u16;
  550. } else if (bits_per_word == 8) {
  551. drv_data->n_bytes = bits_per_word/8;
  552. drv_data->len = transfer->len;
  553. cr_width = 0;
  554. drv_data->ops = &bfin_bfin_spi_transfer_ops_u8;
  555. }
  556. cr = bfin_read(&drv_data->regs->ctl) & ~(BIT_CTL_TIMOD | BIT_CTL_WORDSIZE);
  557. cr |= cr_width;
  558. bfin_write(&drv_data->regs->ctl, cr);
  559. dev_dbg(&drv_data->pdev->dev,
  560. "transfer: drv_data->ops is %p, chip->ops is %p, u8_ops is %p\n",
  561. drv_data->ops, chip->ops, &bfin_bfin_spi_transfer_ops_u8);
  562. message->state = RUNNING_STATE;
  563. dma_config = 0;
  564. /* Speed setup (surely valid because already checked) */
  565. if (transfer->speed_hz)
  566. bfin_write(&drv_data->regs->baud, hz_to_spi_baud(transfer->speed_hz));
  567. else
  568. bfin_write(&drv_data->regs->baud, chip->baud);
  569. bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
  570. bfin_spi_cs_active(drv_data, chip);
  571. dev_dbg(&drv_data->pdev->dev,
  572. "now pumping a transfer: width is %d, len is %d\n",
  573. cr_width, transfer->len);
  574. /*
  575. * Try to map dma buffer and do a dma transfer. If successful use,
  576. * different way to r/w according to the enable_dma settings and if
  577. * we are not doing a full duplex transfer (since the hardware does
  578. * not support full duplex DMA transfers).
  579. */
  580. if (!full_duplex && drv_data->cur_chip->enable_dma
  581. && drv_data->len > 6) {
  582. unsigned long dma_start_addr, flags;
  583. disable_dma(drv_data->dma_channel);
  584. clear_dma_irqstat(drv_data->dma_channel);
  585. /* config dma channel */
  586. dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
  587. set_dma_x_count(drv_data->dma_channel, drv_data->len);
  588. if (cr_width == BIT_CTL_WORDSIZE) {
  589. set_dma_x_modify(drv_data->dma_channel, 2);
  590. dma_width = WDSIZE_16;
  591. } else {
  592. set_dma_x_modify(drv_data->dma_channel, 1);
  593. dma_width = WDSIZE_8;
  594. }
  595. /* poll for SPI completion before start */
  596. while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
  597. cpu_relax();
  598. /* dirty hack for autobuffer DMA mode */
  599. if (drv_data->tx_dma == 0xFFFF) {
  600. dev_dbg(&drv_data->pdev->dev,
  601. "doing autobuffer DMA out.\n");
  602. /* no irq in autobuffer mode */
  603. dma_config =
  604. (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
  605. set_dma_config(drv_data->dma_channel, dma_config);
  606. set_dma_start_addr(drv_data->dma_channel,
  607. (unsigned long)drv_data->tx);
  608. enable_dma(drv_data->dma_channel);
  609. /* start SPI transfer */
  610. bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TIMOD_DMA_TX);
  611. /* just return here, there can only be one transfer
  612. * in this mode
  613. */
  614. message->status = 0;
  615. bfin_spi_giveback(drv_data);
  616. return;
  617. }
  618. /* In dma mode, rx or tx must be NULL in one transfer */
  619. dma_config = (RESTART | dma_width | DI_EN);
  620. if (drv_data->rx != NULL) {
  621. /* set transfer mode, and enable SPI */
  622. dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
  623. drv_data->rx, drv_data->len_in_bytes);
  624. /* invalidate caches, if needed */
  625. if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
  626. invalidate_dcache_range((unsigned long) drv_data->rx,
  627. (unsigned long) (drv_data->rx +
  628. drv_data->len_in_bytes));
  629. dma_config |= WNR;
  630. dma_start_addr = (unsigned long)drv_data->rx;
  631. cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
  632. } else if (drv_data->tx != NULL) {
  633. dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
  634. /* flush caches, if needed */
  635. if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
  636. flush_dcache_range((unsigned long) drv_data->tx,
  637. (unsigned long) (drv_data->tx +
  638. drv_data->len_in_bytes));
  639. dma_start_addr = (unsigned long)drv_data->tx;
  640. cr |= BIT_CTL_TIMOD_DMA_TX;
  641. } else
  642. BUG();
  643. /* oh man, here there be monsters ... and i dont mean the
  644. * fluffy cute ones from pixar, i mean the kind that'll eat
  645. * your data, kick your dog, and love it all. do *not* try
  646. * and change these lines unless you (1) heavily test DMA
  647. * with SPI flashes on a loaded system (e.g. ping floods),
  648. * (2) know just how broken the DMA engine interaction with
  649. * the SPI peripheral is, and (3) have someone else to blame
  650. * when you screw it all up anyways.
  651. */
  652. set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
  653. set_dma_config(drv_data->dma_channel, dma_config);
  654. local_irq_save(flags);
  655. SSYNC();
  656. bfin_write(&drv_data->regs->ctl, cr);
  657. enable_dma(drv_data->dma_channel);
  658. dma_enable_irq(drv_data->dma_channel);
  659. local_irq_restore(flags);
  660. return;
  661. }
  662. /*
  663. * We always use SPI_WRITE mode (transfer starts with TDBR write).
  664. * SPI_READ mode (transfer starts with RDBR read) seems to have
  665. * problems with setting up the output value in TDBR prior to the
  666. * start of the transfer.
  667. */
  668. bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TXMOD);
  669. if (chip->pio_interrupt) {
  670. /* SPI irq should have been disabled by now */
  671. /* discard old RX data and clear RXS */
  672. bfin_spi_dummy_read(drv_data);
  673. /* start transfer */
  674. if (drv_data->tx == NULL)
  675. bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
  676. else {
  677. int loop;
  678. if (bits_per_word == 16) {
  679. u16 *buf = (u16 *)drv_data->tx;
  680. for (loop = 0; loop < bits_per_word / 16;
  681. loop++) {
  682. bfin_write(&drv_data->regs->tdbr, *buf++);
  683. }
  684. } else if (bits_per_word == 8) {
  685. u8 *buf = (u8 *)drv_data->tx;
  686. for (loop = 0; loop < bits_per_word / 8; loop++)
  687. bfin_write(&drv_data->regs->tdbr, *buf++);
  688. }
  689. drv_data->tx += drv_data->n_bytes;
  690. }
  691. /* once TDBR is empty, interrupt is triggered */
  692. enable_irq(drv_data->spi_irq);
  693. return;
  694. }
  695. /* IO mode */
  696. dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
  697. if (full_duplex) {
  698. /* full duplex mode */
  699. BUG_ON((drv_data->tx_end - drv_data->tx) !=
  700. (drv_data->rx_end - drv_data->rx));
  701. dev_dbg(&drv_data->pdev->dev,
  702. "IO duplex: cr is 0x%x\n", cr);
  703. drv_data->ops->duplex(drv_data);
  704. if (drv_data->tx != drv_data->tx_end)
  705. tranf_success = 0;
  706. } else if (drv_data->tx != NULL) {
  707. /* write only half duplex */
  708. dev_dbg(&drv_data->pdev->dev,
  709. "IO write: cr is 0x%x\n", cr);
  710. drv_data->ops->write(drv_data);
  711. if (drv_data->tx != drv_data->tx_end)
  712. tranf_success = 0;
  713. } else if (drv_data->rx != NULL) {
  714. /* read only half duplex */
  715. dev_dbg(&drv_data->pdev->dev,
  716. "IO read: cr is 0x%x\n", cr);
  717. drv_data->ops->read(drv_data);
  718. if (drv_data->rx != drv_data->rx_end)
  719. tranf_success = 0;
  720. }
  721. if (!tranf_success) {
  722. dev_dbg(&drv_data->pdev->dev,
  723. "IO write error!\n");
  724. message->state = ERROR_STATE;
  725. } else {
  726. /* Update total byte transferred */
  727. message->actual_length += drv_data->len_in_bytes;
  728. /* Move to next transfer of this msg */
  729. message->state = bfin_spi_next_transfer(drv_data);
  730. if (drv_data->cs_change && message->state != DONE_STATE) {
  731. bfin_spi_flush(drv_data);
  732. bfin_spi_cs_deactive(drv_data, chip);
  733. }
  734. }
  735. /* Schedule next transfer tasklet */
  736. tasklet_schedule(&drv_data->pump_transfers);
  737. }
  738. /* pop a msg from queue and kick off real transfer */
  739. static void bfin_spi_pump_messages(struct work_struct *work)
  740. {
  741. struct bfin_spi_master_data *drv_data;
  742. unsigned long flags;
  743. drv_data = container_of(work, struct bfin_spi_master_data, pump_messages);
  744. /* Lock queue and check for queue work */
  745. spin_lock_irqsave(&drv_data->lock, flags);
  746. if (list_empty(&drv_data->queue) || !drv_data->running) {
  747. /* pumper kicked off but no work to do */
  748. drv_data->busy = 0;
  749. spin_unlock_irqrestore(&drv_data->lock, flags);
  750. return;
  751. }
  752. /* Make sure we are not already running a message */
  753. if (drv_data->cur_msg) {
  754. spin_unlock_irqrestore(&drv_data->lock, flags);
  755. return;
  756. }
  757. /* Extract head of queue */
  758. drv_data->cur_msg = list_entry(drv_data->queue.next,
  759. struct spi_message, queue);
  760. /* Setup the SSP using the per chip configuration */
  761. drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
  762. bfin_spi_restore_state(drv_data);
  763. list_del_init(&drv_data->cur_msg->queue);
  764. /* Initial message state */
  765. drv_data->cur_msg->state = START_STATE;
  766. drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
  767. struct spi_transfer, transfer_list);
  768. dev_dbg(&drv_data->pdev->dev,
  769. "got a message to pump, state is set to: baud "
  770. "%d, flag 0x%x, ctl 0x%x\n",
  771. drv_data->cur_chip->baud, drv_data->cur_chip->flag,
  772. drv_data->cur_chip->ctl_reg);
  773. dev_dbg(&drv_data->pdev->dev,
  774. "the first transfer len is %d\n",
  775. drv_data->cur_transfer->len);
  776. /* Mark as busy and launch transfers */
  777. tasklet_schedule(&drv_data->pump_transfers);
  778. drv_data->busy = 1;
  779. spin_unlock_irqrestore(&drv_data->lock, flags);
  780. }
  781. /*
  782. * got a msg to transfer, queue it in drv_data->queue.
  783. * And kick off message pumper
  784. */
  785. static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
  786. {
  787. struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
  788. unsigned long flags;
  789. spin_lock_irqsave(&drv_data->lock, flags);
  790. if (!drv_data->running) {
  791. spin_unlock_irqrestore(&drv_data->lock, flags);
  792. return -ESHUTDOWN;
  793. }
  794. msg->actual_length = 0;
  795. msg->status = -EINPROGRESS;
  796. msg->state = START_STATE;
  797. dev_dbg(&spi->dev, "adding an msg in transfer() \n");
  798. list_add_tail(&msg->queue, &drv_data->queue);
  799. if (drv_data->running && !drv_data->busy)
  800. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  801. spin_unlock_irqrestore(&drv_data->lock, flags);
  802. return 0;
  803. }
  804. #define MAX_SPI_SSEL 7
  805. static const u16 ssel[][MAX_SPI_SSEL] = {
  806. {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
  807. P_SPI0_SSEL4, P_SPI0_SSEL5,
  808. P_SPI0_SSEL6, P_SPI0_SSEL7},
  809. {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
  810. P_SPI1_SSEL4, P_SPI1_SSEL5,
  811. P_SPI1_SSEL6, P_SPI1_SSEL7},
  812. {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
  813. P_SPI2_SSEL4, P_SPI2_SSEL5,
  814. P_SPI2_SSEL6, P_SPI2_SSEL7},
  815. };
  816. /* setup for devices (may be called multiple times -- not just first setup) */
  817. static int bfin_spi_setup(struct spi_device *spi)
  818. {
  819. struct bfin5xx_spi_chip *chip_info;
  820. struct bfin_spi_slave_data *chip = NULL;
  821. struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
  822. u16 bfin_ctl_reg;
  823. int ret = -EINVAL;
  824. /* Only alloc (or use chip_info) on first setup */
  825. chip_info = NULL;
  826. chip = spi_get_ctldata(spi);
  827. if (chip == NULL) {
  828. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  829. if (!chip) {
  830. dev_err(&spi->dev, "cannot allocate chip data\n");
  831. ret = -ENOMEM;
  832. goto error;
  833. }
  834. chip->enable_dma = 0;
  835. chip_info = spi->controller_data;
  836. }
  837. /* Let people set non-standard bits directly */
  838. bfin_ctl_reg = BIT_CTL_OPENDRAIN | BIT_CTL_EMISO |
  839. BIT_CTL_PSSE | BIT_CTL_GM | BIT_CTL_SZ;
  840. /* chip_info isn't always needed */
  841. if (chip_info) {
  842. /* Make sure people stop trying to set fields via ctl_reg
  843. * when they should actually be using common SPI framework.
  844. * Currently we let through: WOM EMISO PSSE GM SZ.
  845. * Not sure if a user actually needs/uses any of these,
  846. * but let's assume (for now) they do.
  847. */
  848. if (chip_info->ctl_reg & ~bfin_ctl_reg) {
  849. dev_err(&spi->dev,
  850. "do not set bits in ctl_reg that the SPI framework manages\n");
  851. goto error;
  852. }
  853. chip->enable_dma = chip_info->enable_dma != 0
  854. && drv_data->master_info->enable_dma;
  855. chip->ctl_reg = chip_info->ctl_reg;
  856. chip->cs_chg_udelay = chip_info->cs_chg_udelay;
  857. chip->idle_tx_val = chip_info->idle_tx_val;
  858. chip->pio_interrupt = chip_info->pio_interrupt;
  859. } else {
  860. /* force a default base state */
  861. chip->ctl_reg &= bfin_ctl_reg;
  862. }
  863. /* translate common spi framework into our register */
  864. if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
  865. dev_err(&spi->dev, "unsupported spi modes detected\n");
  866. goto error;
  867. }
  868. if (spi->mode & SPI_CPOL)
  869. chip->ctl_reg |= BIT_CTL_CPOL;
  870. if (spi->mode & SPI_CPHA)
  871. chip->ctl_reg |= BIT_CTL_CPHA;
  872. if (spi->mode & SPI_LSB_FIRST)
  873. chip->ctl_reg |= BIT_CTL_LSBF;
  874. /* we dont support running in slave mode (yet?) */
  875. chip->ctl_reg |= BIT_CTL_MASTER;
  876. /*
  877. * Notice: for blackfin, the speed_hz is the value of register
  878. * SPI_BAUD, not the real baudrate
  879. */
  880. chip->baud = hz_to_spi_baud(spi->max_speed_hz);
  881. chip->chip_select_num = spi->chip_select;
  882. if (chip->chip_select_num < MAX_CTRL_CS) {
  883. if (!(spi->mode & SPI_CPHA))
  884. dev_warn(&spi->dev,
  885. "Warning: SPI CPHA not set: Slave Select not under software control!\n"
  886. "See Documentation/blackfin/bfin-spi-notes.txt\n");
  887. chip->flag = (1 << spi->chip_select) << 8;
  888. } else
  889. chip->cs_gpio = chip->chip_select_num - MAX_CTRL_CS;
  890. if (chip->enable_dma && chip->pio_interrupt) {
  891. dev_err(&spi->dev,
  892. "enable_dma is set, do not set pio_interrupt\n");
  893. goto error;
  894. }
  895. /*
  896. * if any one SPI chip is registered and wants DMA, request the
  897. * DMA channel for it
  898. */
  899. if (chip->enable_dma && !drv_data->dma_requested) {
  900. /* register dma irq handler */
  901. ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
  902. if (ret) {
  903. dev_err(&spi->dev,
  904. "Unable to request BlackFin SPI DMA channel\n");
  905. goto error;
  906. }
  907. drv_data->dma_requested = 1;
  908. ret = set_dma_callback(drv_data->dma_channel,
  909. bfin_spi_dma_irq_handler, drv_data);
  910. if (ret) {
  911. dev_err(&spi->dev, "Unable to set dma callback\n");
  912. goto error;
  913. }
  914. dma_disable_irq(drv_data->dma_channel);
  915. }
  916. if (chip->pio_interrupt && !drv_data->irq_requested) {
  917. ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
  918. 0, "BFIN_SPI", drv_data);
  919. if (ret) {
  920. dev_err(&spi->dev, "Unable to register spi IRQ\n");
  921. goto error;
  922. }
  923. drv_data->irq_requested = 1;
  924. /* we use write mode, spi irq has to be disabled here */
  925. disable_irq(drv_data->spi_irq);
  926. }
  927. if (chip->chip_select_num >= MAX_CTRL_CS) {
  928. /* Only request on first setup */
  929. if (spi_get_ctldata(spi) == NULL) {
  930. ret = gpio_request(chip->cs_gpio, spi->modalias);
  931. if (ret) {
  932. dev_err(&spi->dev, "gpio_request() error\n");
  933. goto pin_error;
  934. }
  935. gpio_direction_output(chip->cs_gpio, 1);
  936. }
  937. }
  938. dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
  939. spi->modalias, spi->bits_per_word, chip->enable_dma);
  940. dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
  941. chip->ctl_reg, chip->flag);
  942. spi_set_ctldata(spi, chip);
  943. dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
  944. if (chip->chip_select_num < MAX_CTRL_CS) {
  945. ret = peripheral_request(ssel[spi->master->bus_num]
  946. [chip->chip_select_num-1], spi->modalias);
  947. if (ret) {
  948. dev_err(&spi->dev, "peripheral_request() error\n");
  949. goto pin_error;
  950. }
  951. }
  952. bfin_spi_cs_enable(drv_data, chip);
  953. bfin_spi_cs_deactive(drv_data, chip);
  954. return 0;
  955. pin_error:
  956. if (chip->chip_select_num >= MAX_CTRL_CS)
  957. gpio_free(chip->cs_gpio);
  958. else
  959. peripheral_free(ssel[spi->master->bus_num]
  960. [chip->chip_select_num - 1]);
  961. error:
  962. if (chip) {
  963. if (drv_data->dma_requested)
  964. free_dma(drv_data->dma_channel);
  965. drv_data->dma_requested = 0;
  966. kfree(chip);
  967. /* prevent free 'chip' twice */
  968. spi_set_ctldata(spi, NULL);
  969. }
  970. return ret;
  971. }
  972. /*
  973. * callback for spi framework.
  974. * clean driver specific data
  975. */
  976. static void bfin_spi_cleanup(struct spi_device *spi)
  977. {
  978. struct bfin_spi_slave_data *chip = spi_get_ctldata(spi);
  979. struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
  980. if (!chip)
  981. return;
  982. if (chip->chip_select_num < MAX_CTRL_CS) {
  983. peripheral_free(ssel[spi->master->bus_num]
  984. [chip->chip_select_num-1]);
  985. bfin_spi_cs_disable(drv_data, chip);
  986. } else
  987. gpio_free(chip->cs_gpio);
  988. kfree(chip);
  989. /* prevent free 'chip' twice */
  990. spi_set_ctldata(spi, NULL);
  991. }
  992. static int bfin_spi_init_queue(struct bfin_spi_master_data *drv_data)
  993. {
  994. INIT_LIST_HEAD(&drv_data->queue);
  995. spin_lock_init(&drv_data->lock);
  996. drv_data->running = false;
  997. drv_data->busy = 0;
  998. /* init transfer tasklet */
  999. tasklet_init(&drv_data->pump_transfers,
  1000. bfin_spi_pump_transfers, (unsigned long)drv_data);
  1001. /* init messages workqueue */
  1002. INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
  1003. drv_data->workqueue = create_singlethread_workqueue(
  1004. dev_name(drv_data->master->dev.parent));
  1005. if (drv_data->workqueue == NULL)
  1006. return -EBUSY;
  1007. return 0;
  1008. }
  1009. static int bfin_spi_start_queue(struct bfin_spi_master_data *drv_data)
  1010. {
  1011. unsigned long flags;
  1012. spin_lock_irqsave(&drv_data->lock, flags);
  1013. if (drv_data->running || drv_data->busy) {
  1014. spin_unlock_irqrestore(&drv_data->lock, flags);
  1015. return -EBUSY;
  1016. }
  1017. drv_data->running = true;
  1018. drv_data->cur_msg = NULL;
  1019. drv_data->cur_transfer = NULL;
  1020. drv_data->cur_chip = NULL;
  1021. spin_unlock_irqrestore(&drv_data->lock, flags);
  1022. queue_work(drv_data->workqueue, &drv_data->pump_messages);
  1023. return 0;
  1024. }
  1025. static int bfin_spi_stop_queue(struct bfin_spi_master_data *drv_data)
  1026. {
  1027. unsigned long flags;
  1028. unsigned limit = 500;
  1029. int status = 0;
  1030. spin_lock_irqsave(&drv_data->lock, flags);
  1031. /*
  1032. * This is a bit lame, but is optimized for the common execution path.
  1033. * A wait_queue on the drv_data->busy could be used, but then the common
  1034. * execution path (pump_messages) would be required to call wake_up or
  1035. * friends on every SPI message. Do this instead
  1036. */
  1037. drv_data->running = false;
  1038. while ((!list_empty(&drv_data->queue) || drv_data->busy) && limit--) {
  1039. spin_unlock_irqrestore(&drv_data->lock, flags);
  1040. msleep(10);
  1041. spin_lock_irqsave(&drv_data->lock, flags);
  1042. }
  1043. if (!list_empty(&drv_data->queue) || drv_data->busy)
  1044. status = -EBUSY;
  1045. spin_unlock_irqrestore(&drv_data->lock, flags);
  1046. return status;
  1047. }
  1048. static int bfin_spi_destroy_queue(struct bfin_spi_master_data *drv_data)
  1049. {
  1050. int status;
  1051. status = bfin_spi_stop_queue(drv_data);
  1052. if (status != 0)
  1053. return status;
  1054. destroy_workqueue(drv_data->workqueue);
  1055. return 0;
  1056. }
  1057. static int bfin_spi_probe(struct platform_device *pdev)
  1058. {
  1059. struct device *dev = &pdev->dev;
  1060. struct bfin5xx_spi_master *platform_info;
  1061. struct spi_master *master;
  1062. struct bfin_spi_master_data *drv_data;
  1063. struct resource *res;
  1064. int status = 0;
  1065. platform_info = dev_get_platdata(dev);
  1066. /* Allocate master with space for drv_data */
  1067. master = spi_alloc_master(dev, sizeof(*drv_data));
  1068. if (!master) {
  1069. dev_err(&pdev->dev, "can not alloc spi_master\n");
  1070. return -ENOMEM;
  1071. }
  1072. drv_data = spi_master_get_devdata(master);
  1073. drv_data->master = master;
  1074. drv_data->master_info = platform_info;
  1075. drv_data->pdev = pdev;
  1076. drv_data->pin_req = platform_info->pin_req;
  1077. /* the spi->mode bits supported by this driver: */
  1078. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
  1079. master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
  1080. master->bus_num = pdev->id;
  1081. master->num_chipselect = platform_info->num_chipselect;
  1082. master->cleanup = bfin_spi_cleanup;
  1083. master->setup = bfin_spi_setup;
  1084. master->transfer = bfin_spi_transfer;
  1085. /* Find and map our resources */
  1086. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1087. if (res == NULL) {
  1088. dev_err(dev, "Cannot get IORESOURCE_MEM\n");
  1089. status = -ENOENT;
  1090. goto out_error_get_res;
  1091. }
  1092. drv_data->regs = ioremap(res->start, resource_size(res));
  1093. if (drv_data->regs == NULL) {
  1094. dev_err(dev, "Cannot map IO\n");
  1095. status = -ENXIO;
  1096. goto out_error_ioremap;
  1097. }
  1098. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1099. if (res == NULL) {
  1100. dev_err(dev, "No DMA channel specified\n");
  1101. status = -ENOENT;
  1102. goto out_error_free_io;
  1103. }
  1104. drv_data->dma_channel = res->start;
  1105. drv_data->spi_irq = platform_get_irq(pdev, 0);
  1106. if (drv_data->spi_irq < 0) {
  1107. dev_err(dev, "No spi pio irq specified\n");
  1108. status = -ENOENT;
  1109. goto out_error_free_io;
  1110. }
  1111. /* Initial and start queue */
  1112. status = bfin_spi_init_queue(drv_data);
  1113. if (status != 0) {
  1114. dev_err(dev, "problem initializing queue\n");
  1115. goto out_error_queue_alloc;
  1116. }
  1117. status = bfin_spi_start_queue(drv_data);
  1118. if (status != 0) {
  1119. dev_err(dev, "problem starting queue\n");
  1120. goto out_error_queue_alloc;
  1121. }
  1122. status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
  1123. if (status != 0) {
  1124. dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
  1125. goto out_error_queue_alloc;
  1126. }
  1127. /* Reset SPI registers. If these registers were used by the boot loader,
  1128. * the sky may fall on your head if you enable the dma controller.
  1129. */
  1130. bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
  1131. bfin_write(&drv_data->regs->flg, 0xFF00);
  1132. /* Register with the SPI framework */
  1133. platform_set_drvdata(pdev, drv_data);
  1134. status = spi_register_master(master);
  1135. if (status != 0) {
  1136. dev_err(dev, "problem registering spi master\n");
  1137. goto out_error_queue_alloc;
  1138. }
  1139. dev_info(dev, "%s, Version %s, regs@%p, dma channel@%d\n",
  1140. DRV_DESC, DRV_VERSION, drv_data->regs,
  1141. drv_data->dma_channel);
  1142. return status;
  1143. out_error_queue_alloc:
  1144. bfin_spi_destroy_queue(drv_data);
  1145. out_error_free_io:
  1146. iounmap(drv_data->regs);
  1147. out_error_ioremap:
  1148. out_error_get_res:
  1149. spi_master_put(master);
  1150. return status;
  1151. }
  1152. /* stop hardware and remove the driver */
  1153. static int bfin_spi_remove(struct platform_device *pdev)
  1154. {
  1155. struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
  1156. int status = 0;
  1157. if (!drv_data)
  1158. return 0;
  1159. /* Remove the queue */
  1160. status = bfin_spi_destroy_queue(drv_data);
  1161. if (status != 0)
  1162. return status;
  1163. /* Disable the SSP at the peripheral and SOC level */
  1164. bfin_spi_disable(drv_data);
  1165. /* Release DMA */
  1166. if (drv_data->master_info->enable_dma) {
  1167. if (dma_channel_active(drv_data->dma_channel))
  1168. free_dma(drv_data->dma_channel);
  1169. }
  1170. if (drv_data->irq_requested) {
  1171. free_irq(drv_data->spi_irq, drv_data);
  1172. drv_data->irq_requested = 0;
  1173. }
  1174. /* Disconnect from the SPI framework */
  1175. spi_unregister_master(drv_data->master);
  1176. peripheral_free_list(drv_data->pin_req);
  1177. return 0;
  1178. }
  1179. #ifdef CONFIG_PM_SLEEP
  1180. static int bfin_spi_suspend(struct device *dev)
  1181. {
  1182. struct bfin_spi_master_data *drv_data = dev_get_drvdata(dev);
  1183. int status = 0;
  1184. status = bfin_spi_stop_queue(drv_data);
  1185. if (status != 0)
  1186. return status;
  1187. drv_data->ctrl_reg = bfin_read(&drv_data->regs->ctl);
  1188. drv_data->flag_reg = bfin_read(&drv_data->regs->flg);
  1189. /*
  1190. * reset SPI_CTL and SPI_FLG registers
  1191. */
  1192. bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
  1193. bfin_write(&drv_data->regs->flg, 0xFF00);
  1194. return 0;
  1195. }
  1196. static int bfin_spi_resume(struct device *dev)
  1197. {
  1198. struct bfin_spi_master_data *drv_data = dev_get_drvdata(dev);
  1199. int status = 0;
  1200. bfin_write(&drv_data->regs->ctl, drv_data->ctrl_reg);
  1201. bfin_write(&drv_data->regs->flg, drv_data->flag_reg);
  1202. /* Start the queue running */
  1203. status = bfin_spi_start_queue(drv_data);
  1204. if (status != 0) {
  1205. dev_err(dev, "problem starting queue (%d)\n", status);
  1206. return status;
  1207. }
  1208. return 0;
  1209. }
  1210. static SIMPLE_DEV_PM_OPS(bfin_spi_pm_ops, bfin_spi_suspend, bfin_spi_resume);
  1211. #define BFIN_SPI_PM_OPS (&bfin_spi_pm_ops)
  1212. #else
  1213. #define BFIN_SPI_PM_OPS NULL
  1214. #endif
  1215. MODULE_ALIAS("platform:bfin-spi");
  1216. static struct platform_driver bfin_spi_driver = {
  1217. .driver = {
  1218. .name = DRV_NAME,
  1219. .owner = THIS_MODULE,
  1220. .pm = BFIN_SPI_PM_OPS,
  1221. },
  1222. .probe = bfin_spi_probe,
  1223. .remove = bfin_spi_remove,
  1224. };
  1225. static int __init bfin_spi_init(void)
  1226. {
  1227. return platform_driver_register(&bfin_spi_driver);
  1228. }
  1229. subsys_initcall(bfin_spi_init);
  1230. static void __exit bfin_spi_exit(void)
  1231. {
  1232. platform_driver_unregister(&bfin_spi_driver);
  1233. }
  1234. module_exit(bfin_spi_exit);