lpfc_hw4.h 100 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_le32(name, ptr) \
  44. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get(name, ptr) \
  46. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  47. #define bf_set_le32(name, ptr, value) \
  48. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  49. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  50. ~(name##_MASK << name##_SHIFT)))))
  51. #define bf_set(name, ptr, value) \
  52. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  53. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  54. struct dma_address {
  55. uint32_t addr_lo;
  56. uint32_t addr_hi;
  57. };
  58. struct lpfc_sli_intf {
  59. uint32_t word0;
  60. #define lpfc_sli_intf_valid_SHIFT 29
  61. #define lpfc_sli_intf_valid_MASK 0x00000007
  62. #define lpfc_sli_intf_valid_WORD word0
  63. #define LPFC_SLI_INTF_VALID 6
  64. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  65. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  66. #define lpfc_sli_intf_sli_hint2_WORD word0
  67. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  68. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  69. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  70. #define lpfc_sli_intf_sli_hint1_WORD word0
  71. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  72. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  73. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  74. #define lpfc_sli_intf_if_type_SHIFT 12
  75. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  76. #define lpfc_sli_intf_if_type_WORD word0
  77. #define LPFC_SLI_INTF_IF_TYPE_0 0
  78. #define LPFC_SLI_INTF_IF_TYPE_1 1
  79. #define LPFC_SLI_INTF_IF_TYPE_2 2
  80. #define lpfc_sli_intf_sli_family_SHIFT 8
  81. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  82. #define lpfc_sli_intf_sli_family_WORD word0
  83. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  84. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  85. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  86. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  87. #define lpfc_sli_intf_slirev_SHIFT 4
  88. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  89. #define lpfc_sli_intf_slirev_WORD word0
  90. #define LPFC_SLI_INTF_REV_SLI3 3
  91. #define LPFC_SLI_INTF_REV_SLI4 4
  92. #define lpfc_sli_intf_func_type_SHIFT 0
  93. #define lpfc_sli_intf_func_type_MASK 0x00000001
  94. #define lpfc_sli_intf_func_type_WORD word0
  95. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  96. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  97. };
  98. #define LPFC_SLI4_MBX_EMBED true
  99. #define LPFC_SLI4_MBX_NEMBED false
  100. #define LPFC_SLI4_MB_WORD_COUNT 64
  101. #define LPFC_MAX_MQ_PAGE 8
  102. #define LPFC_MAX_WQ_PAGE 8
  103. #define LPFC_MAX_CQ_PAGE 4
  104. #define LPFC_MAX_EQ_PAGE 8
  105. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  106. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  107. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  108. /* Define SLI4 Alignment requirements. */
  109. #define LPFC_ALIGN_16_BYTE 16
  110. #define LPFC_ALIGN_64_BYTE 64
  111. /* Define SLI4 specific definitions. */
  112. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  113. #define LPFC_MBX_CMD_HDR_LENGTH 16
  114. #define LPFC_MBX_ERROR_RANGE 0x4000
  115. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  116. #define LPFC_BMBX_BIT1_ADDR_LO 0
  117. #define LPFC_RPI_HDR_COUNT 64
  118. #define LPFC_HDR_TEMPLATE_SIZE 4096
  119. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  120. #define LPFC_FCF_RECORD_WD_CNT 132
  121. #define LPFC_ENTIRE_FCF_DATABASE 0
  122. #define LPFC_DFLT_FCF_INDEX 0
  123. /* Virtual function numbers */
  124. #define LPFC_VF0 0
  125. #define LPFC_VF1 1
  126. #define LPFC_VF2 2
  127. #define LPFC_VF3 3
  128. #define LPFC_VF4 4
  129. #define LPFC_VF5 5
  130. #define LPFC_VF6 6
  131. #define LPFC_VF7 7
  132. #define LPFC_VF8 8
  133. #define LPFC_VF9 9
  134. #define LPFC_VF10 10
  135. #define LPFC_VF11 11
  136. #define LPFC_VF12 12
  137. #define LPFC_VF13 13
  138. #define LPFC_VF14 14
  139. #define LPFC_VF15 15
  140. #define LPFC_VF16 16
  141. #define LPFC_VF17 17
  142. #define LPFC_VF18 18
  143. #define LPFC_VF19 19
  144. #define LPFC_VF20 20
  145. #define LPFC_VF21 21
  146. #define LPFC_VF22 22
  147. #define LPFC_VF23 23
  148. #define LPFC_VF24 24
  149. #define LPFC_VF25 25
  150. #define LPFC_VF26 26
  151. #define LPFC_VF27 27
  152. #define LPFC_VF28 28
  153. #define LPFC_VF29 29
  154. #define LPFC_VF30 30
  155. #define LPFC_VF31 31
  156. /* PCI function numbers */
  157. #define LPFC_PCI_FUNC0 0
  158. #define LPFC_PCI_FUNC1 1
  159. #define LPFC_PCI_FUNC2 2
  160. #define LPFC_PCI_FUNC3 3
  161. #define LPFC_PCI_FUNC4 4
  162. /* SLI4 interface type-2 control register offsets */
  163. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  164. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  165. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  166. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  167. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  168. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  169. /* Some SLI4 interface type-2 PDEV_CTL register bits */
  170. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  171. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  172. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  173. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  174. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  175. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  176. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  177. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  178. /* Active interrupt test count */
  179. #define LPFC_ACT_INTR_CNT 4
  180. /* Delay Multiplier constant */
  181. #define LPFC_DMULT_CONST 651042
  182. #define LPFC_MIM_IMAX 636
  183. #define LPFC_FP_DEF_IMAX 10000
  184. #define LPFC_SP_DEF_IMAX 10000
  185. /* PORT_CAPABILITIES constants. */
  186. #define LPFC_MAX_SUPPORTED_PAGES 8
  187. struct ulp_bde64 {
  188. union ULP_BDE_TUS {
  189. uint32_t w;
  190. struct {
  191. #ifdef __BIG_ENDIAN_BITFIELD
  192. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  193. VALUE !! */
  194. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  195. #else /* __LITTLE_ENDIAN_BITFIELD */
  196. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  197. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  198. VALUE !! */
  199. #endif
  200. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  201. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  202. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  203. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  204. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  205. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  206. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  207. } f;
  208. } tus;
  209. uint32_t addrLow;
  210. uint32_t addrHigh;
  211. };
  212. struct lpfc_sli4_flags {
  213. uint32_t word0;
  214. #define lpfc_fip_flag_SHIFT 0
  215. #define lpfc_fip_flag_MASK 0x00000001
  216. #define lpfc_fip_flag_WORD word0
  217. };
  218. struct sli4_bls_rsp {
  219. uint32_t word0_rsvd; /* Word0 must be reserved */
  220. uint32_t word1;
  221. #define lpfc_abts_orig_SHIFT 0
  222. #define lpfc_abts_orig_MASK 0x00000001
  223. #define lpfc_abts_orig_WORD word1
  224. #define LPFC_ABTS_UNSOL_RSP 1
  225. #define LPFC_ABTS_UNSOL_INT 0
  226. uint32_t word2;
  227. #define lpfc_abts_rxid_SHIFT 0
  228. #define lpfc_abts_rxid_MASK 0x0000FFFF
  229. #define lpfc_abts_rxid_WORD word2
  230. #define lpfc_abts_oxid_SHIFT 16
  231. #define lpfc_abts_oxid_MASK 0x0000FFFF
  232. #define lpfc_abts_oxid_WORD word2
  233. uint32_t word3;
  234. #define lpfc_vndr_code_SHIFT 0
  235. #define lpfc_vndr_code_MASK 0x000000FF
  236. #define lpfc_vndr_code_WORD word3
  237. #define lpfc_rsn_expln_SHIFT 8
  238. #define lpfc_rsn_expln_MASK 0x000000FF
  239. #define lpfc_rsn_expln_WORD word3
  240. #define lpfc_rsn_code_SHIFT 16
  241. #define lpfc_rsn_code_MASK 0x000000FF
  242. #define lpfc_rsn_code_WORD word3
  243. uint32_t word4;
  244. uint32_t word5_rsvd; /* Word5 must be reserved */
  245. };
  246. /* event queue entry structure */
  247. struct lpfc_eqe {
  248. uint32_t word0;
  249. #define lpfc_eqe_resource_id_SHIFT 16
  250. #define lpfc_eqe_resource_id_MASK 0x000000FF
  251. #define lpfc_eqe_resource_id_WORD word0
  252. #define lpfc_eqe_minor_code_SHIFT 4
  253. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  254. #define lpfc_eqe_minor_code_WORD word0
  255. #define lpfc_eqe_major_code_SHIFT 1
  256. #define lpfc_eqe_major_code_MASK 0x00000007
  257. #define lpfc_eqe_major_code_WORD word0
  258. #define lpfc_eqe_valid_SHIFT 0
  259. #define lpfc_eqe_valid_MASK 0x00000001
  260. #define lpfc_eqe_valid_WORD word0
  261. };
  262. /* completion queue entry structure (common fields for all cqe types) */
  263. struct lpfc_cqe {
  264. uint32_t reserved0;
  265. uint32_t reserved1;
  266. uint32_t reserved2;
  267. uint32_t word3;
  268. #define lpfc_cqe_valid_SHIFT 31
  269. #define lpfc_cqe_valid_MASK 0x00000001
  270. #define lpfc_cqe_valid_WORD word3
  271. #define lpfc_cqe_code_SHIFT 16
  272. #define lpfc_cqe_code_MASK 0x000000FF
  273. #define lpfc_cqe_code_WORD word3
  274. };
  275. /* Completion Queue Entry Status Codes */
  276. #define CQE_STATUS_SUCCESS 0x0
  277. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  278. #define CQE_STATUS_REMOTE_STOP 0x2
  279. #define CQE_STATUS_LOCAL_REJECT 0x3
  280. #define CQE_STATUS_NPORT_RJT 0x4
  281. #define CQE_STATUS_FABRIC_RJT 0x5
  282. #define CQE_STATUS_NPORT_BSY 0x6
  283. #define CQE_STATUS_FABRIC_BSY 0x7
  284. #define CQE_STATUS_INTERMED_RSP 0x8
  285. #define CQE_STATUS_LS_RJT 0x9
  286. #define CQE_STATUS_CMD_REJECT 0xb
  287. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  288. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  289. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  290. #define CQE_HW_STATUS_NO_ERR 0x0
  291. #define CQE_HW_STATUS_UNDERRUN 0x1
  292. #define CQE_HW_STATUS_OVERRUN 0x2
  293. /* Completion Queue Entry Codes */
  294. #define CQE_CODE_COMPL_WQE 0x1
  295. #define CQE_CODE_RELEASE_WQE 0x2
  296. #define CQE_CODE_RECEIVE 0x4
  297. #define CQE_CODE_XRI_ABORTED 0x5
  298. /* completion queue entry for wqe completions */
  299. struct lpfc_wcqe_complete {
  300. uint32_t word0;
  301. #define lpfc_wcqe_c_request_tag_SHIFT 16
  302. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  303. #define lpfc_wcqe_c_request_tag_WORD word0
  304. #define lpfc_wcqe_c_status_SHIFT 8
  305. #define lpfc_wcqe_c_status_MASK 0x000000FF
  306. #define lpfc_wcqe_c_status_WORD word0
  307. #define lpfc_wcqe_c_hw_status_SHIFT 0
  308. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  309. #define lpfc_wcqe_c_hw_status_WORD word0
  310. uint32_t total_data_placed;
  311. uint32_t parameter;
  312. uint32_t word3;
  313. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  314. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  315. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  316. #define lpfc_wcqe_c_xb_SHIFT 28
  317. #define lpfc_wcqe_c_xb_MASK 0x00000001
  318. #define lpfc_wcqe_c_xb_WORD word3
  319. #define lpfc_wcqe_c_pv_SHIFT 27
  320. #define lpfc_wcqe_c_pv_MASK 0x00000001
  321. #define lpfc_wcqe_c_pv_WORD word3
  322. #define lpfc_wcqe_c_priority_SHIFT 24
  323. #define lpfc_wcqe_c_priority_MASK 0x00000007
  324. #define lpfc_wcqe_c_priority_WORD word3
  325. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  326. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  327. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  328. };
  329. /* completion queue entry for wqe release */
  330. struct lpfc_wcqe_release {
  331. uint32_t reserved0;
  332. uint32_t reserved1;
  333. uint32_t word2;
  334. #define lpfc_wcqe_r_wq_id_SHIFT 16
  335. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  336. #define lpfc_wcqe_r_wq_id_WORD word2
  337. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  338. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  339. #define lpfc_wcqe_r_wqe_index_WORD word2
  340. uint32_t word3;
  341. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  342. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  343. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  344. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  345. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  346. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  347. };
  348. struct sli4_wcqe_xri_aborted {
  349. uint32_t word0;
  350. #define lpfc_wcqe_xa_status_SHIFT 8
  351. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  352. #define lpfc_wcqe_xa_status_WORD word0
  353. uint32_t parameter;
  354. uint32_t word2;
  355. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  356. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  357. #define lpfc_wcqe_xa_remote_xid_WORD word2
  358. #define lpfc_wcqe_xa_xri_SHIFT 0
  359. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  360. #define lpfc_wcqe_xa_xri_WORD word2
  361. uint32_t word3;
  362. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  363. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  364. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  365. #define lpfc_wcqe_xa_ia_SHIFT 30
  366. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  367. #define lpfc_wcqe_xa_ia_WORD word3
  368. #define CQE_XRI_ABORTED_IA_REMOTE 0
  369. #define CQE_XRI_ABORTED_IA_LOCAL 1
  370. #define lpfc_wcqe_xa_br_SHIFT 29
  371. #define lpfc_wcqe_xa_br_MASK 0x00000001
  372. #define lpfc_wcqe_xa_br_WORD word3
  373. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  374. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  375. #define lpfc_wcqe_xa_eo_SHIFT 28
  376. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  377. #define lpfc_wcqe_xa_eo_WORD word3
  378. #define CQE_XRI_ABORTED_EO_REMOTE 0
  379. #define CQE_XRI_ABORTED_EO_LOCAL 1
  380. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  381. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  382. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  383. };
  384. /* completion queue entry structure for rqe completion */
  385. struct lpfc_rcqe {
  386. uint32_t word0;
  387. #define lpfc_rcqe_bindex_SHIFT 16
  388. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  389. #define lpfc_rcqe_bindex_WORD word0
  390. #define lpfc_rcqe_status_SHIFT 8
  391. #define lpfc_rcqe_status_MASK 0x000000FF
  392. #define lpfc_rcqe_status_WORD word0
  393. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  394. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  395. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  396. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  397. uint32_t reserved1;
  398. uint32_t word2;
  399. #define lpfc_rcqe_length_SHIFT 16
  400. #define lpfc_rcqe_length_MASK 0x0000FFFF
  401. #define lpfc_rcqe_length_WORD word2
  402. #define lpfc_rcqe_rq_id_SHIFT 6
  403. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  404. #define lpfc_rcqe_rq_id_WORD word2
  405. #define lpfc_rcqe_fcf_id_SHIFT 0
  406. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  407. #define lpfc_rcqe_fcf_id_WORD word2
  408. uint32_t word3;
  409. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  410. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  411. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  412. #define lpfc_rcqe_port_SHIFT 30
  413. #define lpfc_rcqe_port_MASK 0x00000001
  414. #define lpfc_rcqe_port_WORD word3
  415. #define lpfc_rcqe_hdr_length_SHIFT 24
  416. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  417. #define lpfc_rcqe_hdr_length_WORD word3
  418. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  419. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  420. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  421. #define lpfc_rcqe_eof_SHIFT 8
  422. #define lpfc_rcqe_eof_MASK 0x000000FF
  423. #define lpfc_rcqe_eof_WORD word3
  424. #define FCOE_EOFn 0x41
  425. #define FCOE_EOFt 0x42
  426. #define FCOE_EOFni 0x49
  427. #define FCOE_EOFa 0x50
  428. #define lpfc_rcqe_sof_SHIFT 0
  429. #define lpfc_rcqe_sof_MASK 0x000000FF
  430. #define lpfc_rcqe_sof_WORD word3
  431. #define FCOE_SOFi2 0x2d
  432. #define FCOE_SOFi3 0x2e
  433. #define FCOE_SOFn2 0x35
  434. #define FCOE_SOFn3 0x36
  435. };
  436. struct lpfc_rqe {
  437. uint32_t address_hi;
  438. uint32_t address_lo;
  439. };
  440. /* buffer descriptors */
  441. struct lpfc_bde4 {
  442. uint32_t addr_hi;
  443. uint32_t addr_lo;
  444. uint32_t word2;
  445. #define lpfc_bde4_last_SHIFT 31
  446. #define lpfc_bde4_last_MASK 0x00000001
  447. #define lpfc_bde4_last_WORD word2
  448. #define lpfc_bde4_sge_offset_SHIFT 0
  449. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  450. #define lpfc_bde4_sge_offset_WORD word2
  451. uint32_t word3;
  452. #define lpfc_bde4_length_SHIFT 0
  453. #define lpfc_bde4_length_MASK 0x000000FF
  454. #define lpfc_bde4_length_WORD word3
  455. };
  456. struct lpfc_register {
  457. uint32_t word0;
  458. };
  459. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  460. #define LPFC_UERR_STATUS_HI 0x00A4
  461. #define LPFC_UERR_STATUS_LO 0x00A0
  462. #define LPFC_UE_MASK_HI 0x00AC
  463. #define LPFC_UE_MASK_LO 0x00A8
  464. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  465. #define LPFC_SLI_INTF 0x0058
  466. #define LPFC_SLIPORT_IF2_SMPHR 0x0400
  467. #define lpfc_port_smphr_perr_SHIFT 31
  468. #define lpfc_port_smphr_perr_MASK 0x1
  469. #define lpfc_port_smphr_perr_WORD word0
  470. #define lpfc_port_smphr_sfi_SHIFT 30
  471. #define lpfc_port_smphr_sfi_MASK 0x1
  472. #define lpfc_port_smphr_sfi_WORD word0
  473. #define lpfc_port_smphr_nip_SHIFT 29
  474. #define lpfc_port_smphr_nip_MASK 0x1
  475. #define lpfc_port_smphr_nip_WORD word0
  476. #define lpfc_port_smphr_ipc_SHIFT 28
  477. #define lpfc_port_smphr_ipc_MASK 0x1
  478. #define lpfc_port_smphr_ipc_WORD word0
  479. #define lpfc_port_smphr_scr1_SHIFT 27
  480. #define lpfc_port_smphr_scr1_MASK 0x1
  481. #define lpfc_port_smphr_scr1_WORD word0
  482. #define lpfc_port_smphr_scr2_SHIFT 26
  483. #define lpfc_port_smphr_scr2_MASK 0x1
  484. #define lpfc_port_smphr_scr2_WORD word0
  485. #define lpfc_port_smphr_host_scratch_SHIFT 16
  486. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  487. #define lpfc_port_smphr_host_scratch_WORD word0
  488. #define lpfc_port_smphr_port_status_SHIFT 0
  489. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  490. #define lpfc_port_smphr_port_status_WORD word0
  491. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  492. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  493. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  494. #define LPFC_POST_STAGE_BE_RESET 0x0003
  495. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  496. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  497. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  498. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  499. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  500. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  501. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  502. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  503. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  504. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  505. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  506. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  507. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  508. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  509. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  510. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  511. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  512. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  513. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  514. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  515. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  516. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  517. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  518. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  519. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  520. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  521. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  522. #define LPFC_POST_STAGE_PORT_READY 0xC000
  523. #define LPFC_POST_STAGE_PORT_UE 0xF000
  524. #define LPFC_SLIPORT_STATUS 0x0404
  525. #define lpfc_sliport_status_err_SHIFT 31
  526. #define lpfc_sliport_status_err_MASK 0x1
  527. #define lpfc_sliport_status_err_WORD word0
  528. #define lpfc_sliport_status_end_SHIFT 30
  529. #define lpfc_sliport_status_end_MASK 0x1
  530. #define lpfc_sliport_status_end_WORD word0
  531. #define lpfc_sliport_status_oti_SHIFT 29
  532. #define lpfc_sliport_status_oti_MASK 0x1
  533. #define lpfc_sliport_status_oti_WORD word0
  534. #define lpfc_sliport_status_rn_SHIFT 24
  535. #define lpfc_sliport_status_rn_MASK 0x1
  536. #define lpfc_sliport_status_rn_WORD word0
  537. #define lpfc_sliport_status_rdy_SHIFT 23
  538. #define lpfc_sliport_status_rdy_MASK 0x1
  539. #define lpfc_sliport_status_rdy_WORD word0
  540. #define MAX_IF_TYPE_2_RESETS 1000
  541. #define LPFC_SLIPORT_CNTRL 0x0408
  542. #define lpfc_sliport_ctrl_end_SHIFT 30
  543. #define lpfc_sliport_ctrl_end_MASK 0x1
  544. #define lpfc_sliport_ctrl_end_WORD word0
  545. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  546. #define LPFC_SLIPORT_BIG_ENDIAN 1
  547. #define lpfc_sliport_ctrl_ip_SHIFT 27
  548. #define lpfc_sliport_ctrl_ip_MASK 0x1
  549. #define lpfc_sliport_ctrl_ip_WORD word0
  550. #define LPFC_SLIPORT_INIT_PORT 1
  551. #define LPFC_SLIPORT_ERR_1 0x040C
  552. #define LPFC_SLIPORT_ERR_2 0x0410
  553. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  554. * reside in BAR 2.
  555. */
  556. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  557. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  558. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  559. #define LPFC_HST_ISR0 0x0C18
  560. #define LPFC_HST_ISR1 0x0C1C
  561. #define LPFC_HST_ISR2 0x0C20
  562. #define LPFC_HST_ISR3 0x0C24
  563. #define LPFC_HST_ISR4 0x0C28
  564. #define LPFC_HST_IMR0 0x0C48
  565. #define LPFC_HST_IMR1 0x0C4C
  566. #define LPFC_HST_IMR2 0x0C50
  567. #define LPFC_HST_IMR3 0x0C54
  568. #define LPFC_HST_IMR4 0x0C58
  569. #define LPFC_HST_ISCR0 0x0C78
  570. #define LPFC_HST_ISCR1 0x0C7C
  571. #define LPFC_HST_ISCR2 0x0C80
  572. #define LPFC_HST_ISCR3 0x0C84
  573. #define LPFC_HST_ISCR4 0x0C88
  574. #define LPFC_SLI4_INTR0 BIT0
  575. #define LPFC_SLI4_INTR1 BIT1
  576. #define LPFC_SLI4_INTR2 BIT2
  577. #define LPFC_SLI4_INTR3 BIT3
  578. #define LPFC_SLI4_INTR4 BIT4
  579. #define LPFC_SLI4_INTR5 BIT5
  580. #define LPFC_SLI4_INTR6 BIT6
  581. #define LPFC_SLI4_INTR7 BIT7
  582. #define LPFC_SLI4_INTR8 BIT8
  583. #define LPFC_SLI4_INTR9 BIT9
  584. #define LPFC_SLI4_INTR10 BIT10
  585. #define LPFC_SLI4_INTR11 BIT11
  586. #define LPFC_SLI4_INTR12 BIT12
  587. #define LPFC_SLI4_INTR13 BIT13
  588. #define LPFC_SLI4_INTR14 BIT14
  589. #define LPFC_SLI4_INTR15 BIT15
  590. #define LPFC_SLI4_INTR16 BIT16
  591. #define LPFC_SLI4_INTR17 BIT17
  592. #define LPFC_SLI4_INTR18 BIT18
  593. #define LPFC_SLI4_INTR19 BIT19
  594. #define LPFC_SLI4_INTR20 BIT20
  595. #define LPFC_SLI4_INTR21 BIT21
  596. #define LPFC_SLI4_INTR22 BIT22
  597. #define LPFC_SLI4_INTR23 BIT23
  598. #define LPFC_SLI4_INTR24 BIT24
  599. #define LPFC_SLI4_INTR25 BIT25
  600. #define LPFC_SLI4_INTR26 BIT26
  601. #define LPFC_SLI4_INTR27 BIT27
  602. #define LPFC_SLI4_INTR28 BIT28
  603. #define LPFC_SLI4_INTR29 BIT29
  604. #define LPFC_SLI4_INTR30 BIT30
  605. #define LPFC_SLI4_INTR31 BIT31
  606. /*
  607. * The Doorbell registers defined here exist in different BAR
  608. * register sets depending on the UCNA Port's reported if_type
  609. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  610. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  611. * BAR0. The offsets are the same so the driver must account for
  612. * any base address difference.
  613. */
  614. #define LPFC_RQ_DOORBELL 0x00A0
  615. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  616. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  617. #define lpfc_rq_doorbell_num_posted_WORD word0
  618. #define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
  619. #define lpfc_rq_doorbell_id_SHIFT 0
  620. #define lpfc_rq_doorbell_id_MASK 0xFFFF
  621. #define lpfc_rq_doorbell_id_WORD word0
  622. #define LPFC_WQ_DOORBELL 0x0040
  623. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  624. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  625. #define lpfc_wq_doorbell_num_posted_WORD word0
  626. #define lpfc_wq_doorbell_index_SHIFT 16
  627. #define lpfc_wq_doorbell_index_MASK 0x00FF
  628. #define lpfc_wq_doorbell_index_WORD word0
  629. #define lpfc_wq_doorbell_id_SHIFT 0
  630. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  631. #define lpfc_wq_doorbell_id_WORD word0
  632. #define LPFC_EQCQ_DOORBELL 0x0120
  633. #define lpfc_eqcq_doorbell_se_SHIFT 31
  634. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  635. #define lpfc_eqcq_doorbell_se_WORD word0
  636. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  637. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  638. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  639. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  640. #define lpfc_eqcq_doorbell_arm_WORD word0
  641. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  642. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  643. #define lpfc_eqcq_doorbell_num_released_WORD word0
  644. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  645. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  646. #define lpfc_eqcq_doorbell_qt_WORD word0
  647. #define LPFC_QUEUE_TYPE_COMPLETION 0
  648. #define LPFC_QUEUE_TYPE_EVENT 1
  649. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  650. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  651. #define lpfc_eqcq_doorbell_eqci_WORD word0
  652. #define lpfc_eqcq_doorbell_cqid_SHIFT 0
  653. #define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
  654. #define lpfc_eqcq_doorbell_cqid_WORD word0
  655. #define lpfc_eqcq_doorbell_eqid_SHIFT 0
  656. #define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
  657. #define lpfc_eqcq_doorbell_eqid_WORD word0
  658. #define LPFC_BMBX 0x0160
  659. #define lpfc_bmbx_addr_SHIFT 2
  660. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  661. #define lpfc_bmbx_addr_WORD word0
  662. #define lpfc_bmbx_hi_SHIFT 1
  663. #define lpfc_bmbx_hi_MASK 0x0001
  664. #define lpfc_bmbx_hi_WORD word0
  665. #define lpfc_bmbx_rdy_SHIFT 0
  666. #define lpfc_bmbx_rdy_MASK 0x0001
  667. #define lpfc_bmbx_rdy_WORD word0
  668. #define LPFC_MQ_DOORBELL 0x0140
  669. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  670. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  671. #define lpfc_mq_doorbell_num_posted_WORD word0
  672. #define lpfc_mq_doorbell_id_SHIFT 0
  673. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  674. #define lpfc_mq_doorbell_id_WORD word0
  675. struct lpfc_sli4_cfg_mhdr {
  676. uint32_t word1;
  677. #define lpfc_mbox_hdr_emb_SHIFT 0
  678. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  679. #define lpfc_mbox_hdr_emb_WORD word1
  680. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  681. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  682. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  683. uint32_t payload_length;
  684. uint32_t tag_lo;
  685. uint32_t tag_hi;
  686. uint32_t reserved5;
  687. };
  688. union lpfc_sli4_cfg_shdr {
  689. struct {
  690. uint32_t word6;
  691. #define lpfc_mbox_hdr_opcode_SHIFT 0
  692. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  693. #define lpfc_mbox_hdr_opcode_WORD word6
  694. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  695. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  696. #define lpfc_mbox_hdr_subsystem_WORD word6
  697. #define lpfc_mbox_hdr_port_number_SHIFT 16
  698. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  699. #define lpfc_mbox_hdr_port_number_WORD word6
  700. #define lpfc_mbox_hdr_domain_SHIFT 24
  701. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  702. #define lpfc_mbox_hdr_domain_WORD word6
  703. uint32_t timeout;
  704. uint32_t request_length;
  705. uint32_t word9;
  706. #define lpfc_mbox_hdr_version_SHIFT 0
  707. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  708. #define lpfc_mbox_hdr_version_WORD word9
  709. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  710. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  711. #define lpfc_mbox_hdr_pf_num_WORD word9
  712. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  713. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  714. #define lpfc_mbox_hdr_vh_num_WORD word9
  715. #define LPFC_Q_CREATE_VERSION_2 2
  716. #define LPFC_Q_CREATE_VERSION_1 1
  717. #define LPFC_Q_CREATE_VERSION_0 0
  718. } request;
  719. struct {
  720. uint32_t word6;
  721. #define lpfc_mbox_hdr_opcode_SHIFT 0
  722. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  723. #define lpfc_mbox_hdr_opcode_WORD word6
  724. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  725. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  726. #define lpfc_mbox_hdr_subsystem_WORD word6
  727. #define lpfc_mbox_hdr_domain_SHIFT 24
  728. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  729. #define lpfc_mbox_hdr_domain_WORD word6
  730. uint32_t word7;
  731. #define lpfc_mbox_hdr_status_SHIFT 0
  732. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  733. #define lpfc_mbox_hdr_status_WORD word7
  734. #define lpfc_mbox_hdr_add_status_SHIFT 8
  735. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  736. #define lpfc_mbox_hdr_add_status_WORD word7
  737. uint32_t response_length;
  738. uint32_t actual_response_length;
  739. } response;
  740. };
  741. /* Mailbox structures */
  742. struct mbox_header {
  743. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  744. union lpfc_sli4_cfg_shdr cfg_shdr;
  745. };
  746. /* Subsystem Definitions */
  747. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  748. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  749. /* Device Specific Definitions */
  750. /* The HOST ENDIAN defines are in Big Endian format. */
  751. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  752. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  753. /* Common Opcodes */
  754. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  755. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  756. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  757. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  758. #define LPFC_MBOX_OPCODE_NOP 0x21
  759. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  760. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  761. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  762. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  763. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  764. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  765. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  766. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  767. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  768. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  769. /* FCoE Opcodes */
  770. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  771. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  772. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  773. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  774. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  775. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  776. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  777. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  778. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  779. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  780. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  781. /* Mailbox command structures */
  782. struct eq_context {
  783. uint32_t word0;
  784. #define lpfc_eq_context_size_SHIFT 31
  785. #define lpfc_eq_context_size_MASK 0x00000001
  786. #define lpfc_eq_context_size_WORD word0
  787. #define LPFC_EQE_SIZE_4 0x0
  788. #define LPFC_EQE_SIZE_16 0x1
  789. #define lpfc_eq_context_valid_SHIFT 29
  790. #define lpfc_eq_context_valid_MASK 0x00000001
  791. #define lpfc_eq_context_valid_WORD word0
  792. uint32_t word1;
  793. #define lpfc_eq_context_count_SHIFT 26
  794. #define lpfc_eq_context_count_MASK 0x00000003
  795. #define lpfc_eq_context_count_WORD word1
  796. #define LPFC_EQ_CNT_256 0x0
  797. #define LPFC_EQ_CNT_512 0x1
  798. #define LPFC_EQ_CNT_1024 0x2
  799. #define LPFC_EQ_CNT_2048 0x3
  800. #define LPFC_EQ_CNT_4096 0x4
  801. uint32_t word2;
  802. #define lpfc_eq_context_delay_multi_SHIFT 13
  803. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  804. #define lpfc_eq_context_delay_multi_WORD word2
  805. uint32_t reserved3;
  806. };
  807. struct sgl_page_pairs {
  808. uint32_t sgl_pg0_addr_lo;
  809. uint32_t sgl_pg0_addr_hi;
  810. uint32_t sgl_pg1_addr_lo;
  811. uint32_t sgl_pg1_addr_hi;
  812. };
  813. struct lpfc_mbx_post_sgl_pages {
  814. struct mbox_header header;
  815. uint32_t word0;
  816. #define lpfc_post_sgl_pages_xri_SHIFT 0
  817. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  818. #define lpfc_post_sgl_pages_xri_WORD word0
  819. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  820. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  821. #define lpfc_post_sgl_pages_xricnt_WORD word0
  822. struct sgl_page_pairs sgl_pg_pairs[1];
  823. };
  824. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  825. struct lpfc_mbx_post_uembed_sgl_page1 {
  826. union lpfc_sli4_cfg_shdr cfg_shdr;
  827. uint32_t word0;
  828. struct sgl_page_pairs sgl_pg_pairs;
  829. };
  830. struct lpfc_mbx_sge {
  831. uint32_t pa_lo;
  832. uint32_t pa_hi;
  833. uint32_t length;
  834. };
  835. struct lpfc_mbx_nembed_cmd {
  836. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  837. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  838. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  839. };
  840. struct lpfc_mbx_nembed_sge_virt {
  841. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  842. };
  843. struct lpfc_mbx_eq_create {
  844. struct mbox_header header;
  845. union {
  846. struct {
  847. uint32_t word0;
  848. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  849. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  850. #define lpfc_mbx_eq_create_num_pages_WORD word0
  851. struct eq_context context;
  852. struct dma_address page[LPFC_MAX_EQ_PAGE];
  853. } request;
  854. struct {
  855. uint32_t word0;
  856. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  857. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  858. #define lpfc_mbx_eq_create_q_id_WORD word0
  859. } response;
  860. } u;
  861. };
  862. struct lpfc_mbx_eq_destroy {
  863. struct mbox_header header;
  864. union {
  865. struct {
  866. uint32_t word0;
  867. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  868. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  869. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  870. } request;
  871. struct {
  872. uint32_t word0;
  873. } response;
  874. } u;
  875. };
  876. struct lpfc_mbx_nop {
  877. struct mbox_header header;
  878. uint32_t context[2];
  879. };
  880. struct cq_context {
  881. uint32_t word0;
  882. #define lpfc_cq_context_event_SHIFT 31
  883. #define lpfc_cq_context_event_MASK 0x00000001
  884. #define lpfc_cq_context_event_WORD word0
  885. #define lpfc_cq_context_valid_SHIFT 29
  886. #define lpfc_cq_context_valid_MASK 0x00000001
  887. #define lpfc_cq_context_valid_WORD word0
  888. #define lpfc_cq_context_count_SHIFT 27
  889. #define lpfc_cq_context_count_MASK 0x00000003
  890. #define lpfc_cq_context_count_WORD word0
  891. #define LPFC_CQ_CNT_256 0x0
  892. #define LPFC_CQ_CNT_512 0x1
  893. #define LPFC_CQ_CNT_1024 0x2
  894. uint32_t word1;
  895. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  896. #define lpfc_cq_eq_id_MASK 0x000000FF
  897. #define lpfc_cq_eq_id_WORD word1
  898. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  899. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  900. #define lpfc_cq_eq_id_2_WORD word1
  901. uint32_t reserved0;
  902. uint32_t reserved1;
  903. };
  904. struct lpfc_mbx_cq_create {
  905. struct mbox_header header;
  906. union {
  907. struct {
  908. uint32_t word0;
  909. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  910. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  911. #define lpfc_mbx_cq_create_page_size_WORD word0
  912. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  913. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  914. #define lpfc_mbx_cq_create_num_pages_WORD word0
  915. struct cq_context context;
  916. struct dma_address page[LPFC_MAX_CQ_PAGE];
  917. } request;
  918. struct {
  919. uint32_t word0;
  920. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  921. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  922. #define lpfc_mbx_cq_create_q_id_WORD word0
  923. } response;
  924. } u;
  925. };
  926. struct lpfc_mbx_cq_destroy {
  927. struct mbox_header header;
  928. union {
  929. struct {
  930. uint32_t word0;
  931. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  932. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  933. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  934. } request;
  935. struct {
  936. uint32_t word0;
  937. } response;
  938. } u;
  939. };
  940. struct wq_context {
  941. uint32_t reserved0;
  942. uint32_t reserved1;
  943. uint32_t reserved2;
  944. uint32_t reserved3;
  945. };
  946. struct lpfc_mbx_wq_create {
  947. struct mbox_header header;
  948. union {
  949. struct { /* Version 0 Request */
  950. uint32_t word0;
  951. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  952. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  953. #define lpfc_mbx_wq_create_num_pages_WORD word0
  954. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  955. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  956. #define lpfc_mbx_wq_create_cq_id_WORD word0
  957. struct dma_address page[LPFC_MAX_WQ_PAGE];
  958. } request;
  959. struct { /* Version 1 Request */
  960. uint32_t word0; /* Word 0 is the same as in v0 */
  961. uint32_t word1;
  962. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  963. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  964. #define lpfc_mbx_wq_create_page_size_WORD word1
  965. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  966. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  967. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  968. #define LPFC_WQ_WQE_SIZE_64 0x5
  969. #define LPFC_WQ_WQE_SIZE_128 0x6
  970. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  971. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  972. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  973. uint32_t word2;
  974. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  975. } request_1;
  976. struct {
  977. uint32_t word0;
  978. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  979. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  980. #define lpfc_mbx_wq_create_q_id_WORD word0
  981. } response;
  982. } u;
  983. };
  984. struct lpfc_mbx_wq_destroy {
  985. struct mbox_header header;
  986. union {
  987. struct {
  988. uint32_t word0;
  989. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  990. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  991. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  992. } request;
  993. struct {
  994. uint32_t word0;
  995. } response;
  996. } u;
  997. };
  998. #define LPFC_HDR_BUF_SIZE 128
  999. #define LPFC_DATA_BUF_SIZE 2048
  1000. struct rq_context {
  1001. uint32_t word0;
  1002. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1003. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1004. #define lpfc_rq_context_rqe_count_WORD word0
  1005. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1006. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1007. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1008. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1009. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
  1010. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1011. #define lpfc_rq_context_rqe_count_1_WORD word0
  1012. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
  1013. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1014. #define lpfc_rq_context_rqe_size_WORD word0
  1015. #define LPFC_RQE_SIZE_8 2
  1016. #define LPFC_RQE_SIZE_16 3
  1017. #define LPFC_RQE_SIZE_32 4
  1018. #define LPFC_RQE_SIZE_64 5
  1019. #define LPFC_RQE_SIZE_128 6
  1020. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1021. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1022. #define lpfc_rq_context_page_size_WORD word0
  1023. uint32_t reserved1;
  1024. uint32_t word2;
  1025. #define lpfc_rq_context_cq_id_SHIFT 16
  1026. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  1027. #define lpfc_rq_context_cq_id_WORD word2
  1028. #define lpfc_rq_context_buf_size_SHIFT 0
  1029. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1030. #define lpfc_rq_context_buf_size_WORD word2
  1031. uint32_t buffer_size; /* Version 1 Only */
  1032. };
  1033. struct lpfc_mbx_rq_create {
  1034. struct mbox_header header;
  1035. union {
  1036. struct {
  1037. uint32_t word0;
  1038. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1039. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1040. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1041. struct rq_context context;
  1042. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1043. } request;
  1044. struct {
  1045. uint32_t word0;
  1046. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1047. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1048. #define lpfc_mbx_rq_create_q_id_WORD word0
  1049. } response;
  1050. } u;
  1051. };
  1052. struct lpfc_mbx_rq_destroy {
  1053. struct mbox_header header;
  1054. union {
  1055. struct {
  1056. uint32_t word0;
  1057. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1058. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1059. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1060. } request;
  1061. struct {
  1062. uint32_t word0;
  1063. } response;
  1064. } u;
  1065. };
  1066. struct mq_context {
  1067. uint32_t word0;
  1068. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1069. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1070. #define lpfc_mq_context_cq_id_WORD word0
  1071. #define lpfc_mq_context_ring_size_SHIFT 16
  1072. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1073. #define lpfc_mq_context_ring_size_WORD word0
  1074. #define LPFC_MQ_RING_SIZE_16 0x5
  1075. #define LPFC_MQ_RING_SIZE_32 0x6
  1076. #define LPFC_MQ_RING_SIZE_64 0x7
  1077. #define LPFC_MQ_RING_SIZE_128 0x8
  1078. uint32_t word1;
  1079. #define lpfc_mq_context_valid_SHIFT 31
  1080. #define lpfc_mq_context_valid_MASK 0x00000001
  1081. #define lpfc_mq_context_valid_WORD word1
  1082. uint32_t reserved2;
  1083. uint32_t reserved3;
  1084. };
  1085. struct lpfc_mbx_mq_create {
  1086. struct mbox_header header;
  1087. union {
  1088. struct {
  1089. uint32_t word0;
  1090. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1091. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1092. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1093. struct mq_context context;
  1094. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1095. } request;
  1096. struct {
  1097. uint32_t word0;
  1098. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1099. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1100. #define lpfc_mbx_mq_create_q_id_WORD word0
  1101. } response;
  1102. } u;
  1103. };
  1104. struct lpfc_mbx_mq_create_ext {
  1105. struct mbox_header header;
  1106. union {
  1107. struct {
  1108. uint32_t word0;
  1109. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1110. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1111. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1112. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1113. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1114. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1115. uint32_t async_evt_bmap;
  1116. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1117. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1118. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1119. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1120. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1121. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1122. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1123. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1124. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1125. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1126. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1127. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1128. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1129. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1130. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1131. struct mq_context context;
  1132. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1133. } request;
  1134. struct {
  1135. uint32_t word0;
  1136. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1137. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1138. #define lpfc_mbx_mq_create_q_id_WORD word0
  1139. } response;
  1140. } u;
  1141. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1142. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1143. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1144. };
  1145. struct lpfc_mbx_mq_destroy {
  1146. struct mbox_header header;
  1147. union {
  1148. struct {
  1149. uint32_t word0;
  1150. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1151. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1152. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1153. } request;
  1154. struct {
  1155. uint32_t word0;
  1156. } response;
  1157. } u;
  1158. };
  1159. struct lpfc_mbx_post_hdr_tmpl {
  1160. struct mbox_header header;
  1161. uint32_t word10;
  1162. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1163. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1164. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1165. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1166. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1167. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1168. uint32_t rpi_paddr_lo;
  1169. uint32_t rpi_paddr_hi;
  1170. };
  1171. struct sli4_sge { /* SLI-4 */
  1172. uint32_t addr_hi;
  1173. uint32_t addr_lo;
  1174. uint32_t word2;
  1175. #define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
  1176. #define lpfc_sli4_sge_offset_MASK 0x1FFFFFFF
  1177. #define lpfc_sli4_sge_offset_WORD word2
  1178. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
  1179. this flag !! */
  1180. #define lpfc_sli4_sge_last_MASK 0x00000001
  1181. #define lpfc_sli4_sge_last_WORD word2
  1182. uint32_t sge_len;
  1183. };
  1184. struct fcf_record {
  1185. uint32_t max_rcv_size;
  1186. uint32_t fka_adv_period;
  1187. uint32_t fip_priority;
  1188. uint32_t word3;
  1189. #define lpfc_fcf_record_mac_0_SHIFT 0
  1190. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1191. #define lpfc_fcf_record_mac_0_WORD word3
  1192. #define lpfc_fcf_record_mac_1_SHIFT 8
  1193. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1194. #define lpfc_fcf_record_mac_1_WORD word3
  1195. #define lpfc_fcf_record_mac_2_SHIFT 16
  1196. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1197. #define lpfc_fcf_record_mac_2_WORD word3
  1198. #define lpfc_fcf_record_mac_3_SHIFT 24
  1199. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1200. #define lpfc_fcf_record_mac_3_WORD word3
  1201. uint32_t word4;
  1202. #define lpfc_fcf_record_mac_4_SHIFT 0
  1203. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1204. #define lpfc_fcf_record_mac_4_WORD word4
  1205. #define lpfc_fcf_record_mac_5_SHIFT 8
  1206. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1207. #define lpfc_fcf_record_mac_5_WORD word4
  1208. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1209. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1210. #define lpfc_fcf_record_fcf_avail_WORD word4
  1211. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1212. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1213. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1214. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1215. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1216. uint32_t word5;
  1217. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1218. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1219. #define lpfc_fcf_record_fab_name_0_WORD word5
  1220. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1221. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1222. #define lpfc_fcf_record_fab_name_1_WORD word5
  1223. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1224. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1225. #define lpfc_fcf_record_fab_name_2_WORD word5
  1226. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1227. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1228. #define lpfc_fcf_record_fab_name_3_WORD word5
  1229. uint32_t word6;
  1230. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1231. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1232. #define lpfc_fcf_record_fab_name_4_WORD word6
  1233. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1234. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1235. #define lpfc_fcf_record_fab_name_5_WORD word6
  1236. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1237. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1238. #define lpfc_fcf_record_fab_name_6_WORD word6
  1239. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1240. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1241. #define lpfc_fcf_record_fab_name_7_WORD word6
  1242. uint32_t word7;
  1243. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1244. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1245. #define lpfc_fcf_record_fc_map_0_WORD word7
  1246. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1247. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1248. #define lpfc_fcf_record_fc_map_1_WORD word7
  1249. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1250. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1251. #define lpfc_fcf_record_fc_map_2_WORD word7
  1252. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1253. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1254. #define lpfc_fcf_record_fcf_valid_WORD word7
  1255. uint32_t word8;
  1256. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1257. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1258. #define lpfc_fcf_record_fcf_index_WORD word8
  1259. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1260. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1261. #define lpfc_fcf_record_fcf_state_WORD word8
  1262. uint8_t vlan_bitmap[512];
  1263. uint32_t word137;
  1264. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1265. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1266. #define lpfc_fcf_record_switch_name_0_WORD word137
  1267. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1268. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1269. #define lpfc_fcf_record_switch_name_1_WORD word137
  1270. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1271. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1272. #define lpfc_fcf_record_switch_name_2_WORD word137
  1273. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1274. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1275. #define lpfc_fcf_record_switch_name_3_WORD word137
  1276. uint32_t word138;
  1277. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1278. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1279. #define lpfc_fcf_record_switch_name_4_WORD word138
  1280. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1281. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1282. #define lpfc_fcf_record_switch_name_5_WORD word138
  1283. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1284. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1285. #define lpfc_fcf_record_switch_name_6_WORD word138
  1286. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1287. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1288. #define lpfc_fcf_record_switch_name_7_WORD word138
  1289. };
  1290. struct lpfc_mbx_read_fcf_tbl {
  1291. union lpfc_sli4_cfg_shdr cfg_shdr;
  1292. union {
  1293. struct {
  1294. uint32_t word10;
  1295. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1296. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1297. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1298. } request;
  1299. struct {
  1300. uint32_t eventag;
  1301. } response;
  1302. } u;
  1303. uint32_t word11;
  1304. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1305. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1306. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1307. };
  1308. struct lpfc_mbx_add_fcf_tbl_entry {
  1309. union lpfc_sli4_cfg_shdr cfg_shdr;
  1310. uint32_t word10;
  1311. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1312. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1313. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1314. struct lpfc_mbx_sge fcf_sge;
  1315. };
  1316. struct lpfc_mbx_del_fcf_tbl_entry {
  1317. struct mbox_header header;
  1318. uint32_t word10;
  1319. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1320. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1321. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1322. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1323. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1324. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1325. };
  1326. struct lpfc_mbx_redisc_fcf_tbl {
  1327. struct mbox_header header;
  1328. uint32_t word10;
  1329. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1330. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1331. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1332. uint32_t resvd;
  1333. uint32_t word12;
  1334. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1335. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1336. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1337. };
  1338. struct lpfc_mbx_query_fw_cfg {
  1339. struct mbox_header header;
  1340. uint32_t config_number;
  1341. uint32_t asic_rev;
  1342. uint32_t phys_port;
  1343. uint32_t function_mode;
  1344. /* firmware Function Mode */
  1345. #define lpfc_function_mode_toe_SHIFT 0
  1346. #define lpfc_function_mode_toe_MASK 0x00000001
  1347. #define lpfc_function_mode_toe_WORD function_mode
  1348. #define lpfc_function_mode_nic_SHIFT 1
  1349. #define lpfc_function_mode_nic_MASK 0x00000001
  1350. #define lpfc_function_mode_nic_WORD function_mode
  1351. #define lpfc_function_mode_rdma_SHIFT 2
  1352. #define lpfc_function_mode_rdma_MASK 0x00000001
  1353. #define lpfc_function_mode_rdma_WORD function_mode
  1354. #define lpfc_function_mode_vm_SHIFT 3
  1355. #define lpfc_function_mode_vm_MASK 0x00000001
  1356. #define lpfc_function_mode_vm_WORD function_mode
  1357. #define lpfc_function_mode_iscsi_i_SHIFT 4
  1358. #define lpfc_function_mode_iscsi_i_MASK 0x00000001
  1359. #define lpfc_function_mode_iscsi_i_WORD function_mode
  1360. #define lpfc_function_mode_iscsi_t_SHIFT 5
  1361. #define lpfc_function_mode_iscsi_t_MASK 0x00000001
  1362. #define lpfc_function_mode_iscsi_t_WORD function_mode
  1363. #define lpfc_function_mode_fcoe_i_SHIFT 6
  1364. #define lpfc_function_mode_fcoe_i_MASK 0x00000001
  1365. #define lpfc_function_mode_fcoe_i_WORD function_mode
  1366. #define lpfc_function_mode_fcoe_t_SHIFT 7
  1367. #define lpfc_function_mode_fcoe_t_MASK 0x00000001
  1368. #define lpfc_function_mode_fcoe_t_WORD function_mode
  1369. #define lpfc_function_mode_dal_SHIFT 8
  1370. #define lpfc_function_mode_dal_MASK 0x00000001
  1371. #define lpfc_function_mode_dal_WORD function_mode
  1372. #define lpfc_function_mode_lro_SHIFT 9
  1373. #define lpfc_function_mode_lro_MASK 0x00000001
  1374. #define lpfc_function_mode_lro_WORD function_mode
  1375. #define lpfc_function_mode_flex10_SHIFT 10
  1376. #define lpfc_function_mode_flex10_MASK 0x00000001
  1377. #define lpfc_function_mode_flex10_WORD function_mode
  1378. #define lpfc_function_mode_ncsi_SHIFT 11
  1379. #define lpfc_function_mode_ncsi_MASK 0x00000001
  1380. #define lpfc_function_mode_ncsi_WORD function_mode
  1381. };
  1382. /* Status field for embedded SLI_CONFIG mailbox command */
  1383. #define STATUS_SUCCESS 0x0
  1384. #define STATUS_FAILED 0x1
  1385. #define STATUS_ILLEGAL_REQUEST 0x2
  1386. #define STATUS_ILLEGAL_FIELD 0x3
  1387. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1388. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1389. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1390. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1391. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1392. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1393. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1394. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1395. #define STATUS_ASSERT_FAILED 0x1e
  1396. #define STATUS_INVALID_SESSION 0x1f
  1397. #define STATUS_INVALID_CONNECTION 0x20
  1398. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1399. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1400. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1401. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1402. #define STATUS_FLASHROM_READ_FAILED 0x27
  1403. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1404. #define STATUS_ERROR_ACITMAIN 0x2a
  1405. #define STATUS_REBOOT_REQUIRED 0x2c
  1406. #define STATUS_FCF_IN_USE 0x3a
  1407. #define STATUS_FCF_TABLE_EMPTY 0x43
  1408. struct lpfc_mbx_sli4_config {
  1409. struct mbox_header header;
  1410. };
  1411. struct lpfc_mbx_init_vfi {
  1412. uint32_t word1;
  1413. #define lpfc_init_vfi_vr_SHIFT 31
  1414. #define lpfc_init_vfi_vr_MASK 0x00000001
  1415. #define lpfc_init_vfi_vr_WORD word1
  1416. #define lpfc_init_vfi_vt_SHIFT 30
  1417. #define lpfc_init_vfi_vt_MASK 0x00000001
  1418. #define lpfc_init_vfi_vt_WORD word1
  1419. #define lpfc_init_vfi_vf_SHIFT 29
  1420. #define lpfc_init_vfi_vf_MASK 0x00000001
  1421. #define lpfc_init_vfi_vf_WORD word1
  1422. #define lpfc_init_vfi_vp_SHIFT 28
  1423. #define lpfc_init_vfi_vp_MASK 0x00000001
  1424. #define lpfc_init_vfi_vp_WORD word1
  1425. #define lpfc_init_vfi_vfi_SHIFT 0
  1426. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1427. #define lpfc_init_vfi_vfi_WORD word1
  1428. uint32_t word2;
  1429. #define lpfc_init_vfi_vpi_SHIFT 16
  1430. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  1431. #define lpfc_init_vfi_vpi_WORD word2
  1432. #define lpfc_init_vfi_fcfi_SHIFT 0
  1433. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1434. #define lpfc_init_vfi_fcfi_WORD word2
  1435. uint32_t word3;
  1436. #define lpfc_init_vfi_pri_SHIFT 13
  1437. #define lpfc_init_vfi_pri_MASK 0x00000007
  1438. #define lpfc_init_vfi_pri_WORD word3
  1439. #define lpfc_init_vfi_vf_id_SHIFT 1
  1440. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1441. #define lpfc_init_vfi_vf_id_WORD word3
  1442. uint32_t word4;
  1443. #define lpfc_init_vfi_hop_count_SHIFT 24
  1444. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1445. #define lpfc_init_vfi_hop_count_WORD word4
  1446. };
  1447. struct lpfc_mbx_reg_vfi {
  1448. uint32_t word1;
  1449. #define lpfc_reg_vfi_vp_SHIFT 28
  1450. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1451. #define lpfc_reg_vfi_vp_WORD word1
  1452. #define lpfc_reg_vfi_vfi_SHIFT 0
  1453. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1454. #define lpfc_reg_vfi_vfi_WORD word1
  1455. uint32_t word2;
  1456. #define lpfc_reg_vfi_vpi_SHIFT 16
  1457. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1458. #define lpfc_reg_vfi_vpi_WORD word2
  1459. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1460. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1461. #define lpfc_reg_vfi_fcfi_WORD word2
  1462. uint32_t wwn[2];
  1463. struct ulp_bde64 bde;
  1464. uint32_t e_d_tov;
  1465. uint32_t r_a_tov;
  1466. uint32_t word10;
  1467. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1468. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1469. #define lpfc_reg_vfi_nport_id_WORD word10
  1470. };
  1471. struct lpfc_mbx_init_vpi {
  1472. uint32_t word1;
  1473. #define lpfc_init_vpi_vfi_SHIFT 16
  1474. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1475. #define lpfc_init_vpi_vfi_WORD word1
  1476. #define lpfc_init_vpi_vpi_SHIFT 0
  1477. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1478. #define lpfc_init_vpi_vpi_WORD word1
  1479. };
  1480. struct lpfc_mbx_read_vpi {
  1481. uint32_t word1_rsvd;
  1482. uint32_t word2;
  1483. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1484. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1485. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1486. uint32_t word3_rsvd;
  1487. uint32_t word4;
  1488. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1489. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1490. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1491. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1492. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1493. #define lpfc_mbx_read_vpi_pb_WORD word4
  1494. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1495. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1496. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1497. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1498. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1499. #define lpfc_mbx_read_vpi_ns_WORD word4
  1500. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1501. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1502. #define lpfc_mbx_read_vpi_hl_WORD word4
  1503. uint32_t word5_rsvd;
  1504. uint32_t word6;
  1505. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1506. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1507. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1508. uint32_t word7;
  1509. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1510. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1511. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1512. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1513. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1514. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1515. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1516. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1517. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1518. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1519. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1520. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1521. uint32_t word8;
  1522. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1523. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1524. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1525. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1526. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1527. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1528. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1529. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1530. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1531. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1532. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1533. #define lpfc_mbx_read_vpi_vv_WORD word8
  1534. };
  1535. struct lpfc_mbx_unreg_vfi {
  1536. uint32_t word1_rsvd;
  1537. uint32_t word2;
  1538. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1539. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1540. #define lpfc_unreg_vfi_vfi_WORD word2
  1541. };
  1542. struct lpfc_mbx_resume_rpi {
  1543. uint32_t word1;
  1544. #define lpfc_resume_rpi_index_SHIFT 0
  1545. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1546. #define lpfc_resume_rpi_index_WORD word1
  1547. #define lpfc_resume_rpi_ii_SHIFT 30
  1548. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1549. #define lpfc_resume_rpi_ii_WORD word1
  1550. #define RESUME_INDEX_RPI 0
  1551. #define RESUME_INDEX_VPI 1
  1552. #define RESUME_INDEX_VFI 2
  1553. #define RESUME_INDEX_FCFI 3
  1554. uint32_t event_tag;
  1555. };
  1556. #define REG_FCF_INVALID_QID 0xFFFF
  1557. struct lpfc_mbx_reg_fcfi {
  1558. uint32_t word1;
  1559. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1560. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1561. #define lpfc_reg_fcfi_info_index_WORD word1
  1562. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1563. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1564. #define lpfc_reg_fcfi_fcfi_WORD word1
  1565. uint32_t word2;
  1566. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1567. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1568. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1569. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1570. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1571. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1572. uint32_t word3;
  1573. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1574. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1575. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1576. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1577. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1578. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1579. uint32_t word4;
  1580. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1581. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1582. #define lpfc_reg_fcfi_type_match0_WORD word4
  1583. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1584. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1585. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1586. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1587. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1588. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1589. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1590. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1591. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1592. uint32_t word5;
  1593. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1594. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1595. #define lpfc_reg_fcfi_type_match1_WORD word5
  1596. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1597. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1598. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1599. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1600. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1601. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1602. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1603. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1604. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1605. uint32_t word6;
  1606. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1607. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1608. #define lpfc_reg_fcfi_type_match2_WORD word6
  1609. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1610. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1611. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1612. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1613. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1614. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1615. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1616. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1617. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1618. uint32_t word7;
  1619. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1620. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1621. #define lpfc_reg_fcfi_type_match3_WORD word7
  1622. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1623. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1624. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1625. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1626. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1627. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1628. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1629. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1630. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1631. uint32_t word8;
  1632. #define lpfc_reg_fcfi_mam_SHIFT 13
  1633. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1634. #define lpfc_reg_fcfi_mam_WORD word8
  1635. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1636. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1637. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1638. #define lpfc_reg_fcfi_vv_SHIFT 12
  1639. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1640. #define lpfc_reg_fcfi_vv_WORD word8
  1641. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1642. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1643. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1644. };
  1645. struct lpfc_mbx_unreg_fcfi {
  1646. uint32_t word1_rsv;
  1647. uint32_t word2;
  1648. #define lpfc_unreg_fcfi_SHIFT 0
  1649. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1650. #define lpfc_unreg_fcfi_WORD word2
  1651. };
  1652. struct lpfc_mbx_read_rev {
  1653. uint32_t word1;
  1654. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1655. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1656. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1657. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1658. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1659. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1660. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  1661. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  1662. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  1663. #define LPFC_PREDCBX_CEE_MODE 0
  1664. #define LPFC_DCBX_CEE_MODE 1
  1665. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1666. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1667. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1668. uint32_t first_hw_rev;
  1669. uint32_t second_hw_rev;
  1670. uint32_t word4_rsvd;
  1671. uint32_t third_hw_rev;
  1672. uint32_t word6;
  1673. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1674. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1675. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1676. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1677. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1678. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1679. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1680. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1681. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1682. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1683. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1684. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1685. uint32_t word7_rsvd;
  1686. uint32_t fw_id_rev;
  1687. uint8_t fw_name[16];
  1688. uint32_t ulp_fw_id_rev;
  1689. uint8_t ulp_fw_name[16];
  1690. uint32_t word18_47_rsvd[30];
  1691. uint32_t word48;
  1692. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  1693. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  1694. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  1695. uint32_t vpd_paddr_low;
  1696. uint32_t vpd_paddr_high;
  1697. uint32_t avail_vpd_len;
  1698. uint32_t rsvd_52_63[12];
  1699. };
  1700. struct lpfc_mbx_read_config {
  1701. uint32_t word1;
  1702. #define lpfc_mbx_rd_conf_max_bbc_SHIFT 0
  1703. #define lpfc_mbx_rd_conf_max_bbc_MASK 0x000000FF
  1704. #define lpfc_mbx_rd_conf_max_bbc_WORD word1
  1705. #define lpfc_mbx_rd_conf_init_bbc_SHIFT 8
  1706. #define lpfc_mbx_rd_conf_init_bbc_MASK 0x000000FF
  1707. #define lpfc_mbx_rd_conf_init_bbc_WORD word1
  1708. uint32_t word2;
  1709. #define lpfc_mbx_rd_conf_nport_did_SHIFT 0
  1710. #define lpfc_mbx_rd_conf_nport_did_MASK 0x00FFFFFF
  1711. #define lpfc_mbx_rd_conf_nport_did_WORD word2
  1712. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  1713. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  1714. #define lpfc_mbx_rd_conf_topology_WORD word2
  1715. uint32_t word3;
  1716. #define lpfc_mbx_rd_conf_ao_SHIFT 0
  1717. #define lpfc_mbx_rd_conf_ao_MASK 0x00000001
  1718. #define lpfc_mbx_rd_conf_ao_WORD word3
  1719. #define lpfc_mbx_rd_conf_bb_scn_SHIFT 8
  1720. #define lpfc_mbx_rd_conf_bb_scn_MASK 0x0000000F
  1721. #define lpfc_mbx_rd_conf_bb_scn_WORD word3
  1722. #define lpfc_mbx_rd_conf_cbb_scn_SHIFT 12
  1723. #define lpfc_mbx_rd_conf_cbb_scn_MASK 0x0000000F
  1724. #define lpfc_mbx_rd_conf_cbb_scn_WORD word3
  1725. #define lpfc_mbx_rd_conf_mc_SHIFT 29
  1726. #define lpfc_mbx_rd_conf_mc_MASK 0x00000001
  1727. #define lpfc_mbx_rd_conf_mc_WORD word3
  1728. uint32_t word4;
  1729. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  1730. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  1731. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  1732. uint32_t word5;
  1733. #define lpfc_mbx_rd_conf_lp_tov_SHIFT 0
  1734. #define lpfc_mbx_rd_conf_lp_tov_MASK 0x0000FFFF
  1735. #define lpfc_mbx_rd_conf_lp_tov_WORD word5
  1736. uint32_t word6;
  1737. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  1738. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  1739. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  1740. uint32_t word7;
  1741. #define lpfc_mbx_rd_conf_r_t_tov_SHIFT 0
  1742. #define lpfc_mbx_rd_conf_r_t_tov_MASK 0x000000FF
  1743. #define lpfc_mbx_rd_conf_r_t_tov_WORD word7
  1744. uint32_t word8;
  1745. #define lpfc_mbx_rd_conf_al_tov_SHIFT 0
  1746. #define lpfc_mbx_rd_conf_al_tov_MASK 0x0000000F
  1747. #define lpfc_mbx_rd_conf_al_tov_WORD word8
  1748. uint32_t word9;
  1749. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  1750. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  1751. #define lpfc_mbx_rd_conf_lmt_WORD word9
  1752. uint32_t word10;
  1753. #define lpfc_mbx_rd_conf_max_alpa_SHIFT 0
  1754. #define lpfc_mbx_rd_conf_max_alpa_MASK 0x000000FF
  1755. #define lpfc_mbx_rd_conf_max_alpa_WORD word10
  1756. uint32_t word11_rsvd;
  1757. uint32_t word12;
  1758. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  1759. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  1760. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  1761. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  1762. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  1763. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  1764. uint32_t word13;
  1765. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  1766. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  1767. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  1768. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  1769. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  1770. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  1771. uint32_t word14;
  1772. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  1773. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  1774. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  1775. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  1776. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  1777. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  1778. uint32_t word15;
  1779. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  1780. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  1781. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  1782. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  1783. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  1784. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  1785. uint32_t word16;
  1786. #define lpfc_mbx_rd_conf_fcfi_base_SHIFT 0
  1787. #define lpfc_mbx_rd_conf_fcfi_base_MASK 0x0000FFFF
  1788. #define lpfc_mbx_rd_conf_fcfi_base_WORD word16
  1789. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  1790. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  1791. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  1792. uint32_t word17;
  1793. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  1794. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  1795. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  1796. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  1797. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  1798. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  1799. uint32_t word18;
  1800. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  1801. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  1802. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  1803. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  1804. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  1805. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  1806. };
  1807. struct lpfc_mbx_request_features {
  1808. uint32_t word1;
  1809. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  1810. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  1811. #define lpfc_mbx_rq_ftr_qry_WORD word1
  1812. uint32_t word2;
  1813. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  1814. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  1815. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  1816. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  1817. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  1818. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  1819. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  1820. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  1821. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  1822. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  1823. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  1824. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  1825. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  1826. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  1827. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  1828. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  1829. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  1830. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  1831. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  1832. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  1833. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  1834. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  1835. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  1836. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  1837. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  1838. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  1839. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  1840. uint32_t word3;
  1841. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  1842. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  1843. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  1844. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  1845. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  1846. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  1847. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  1848. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  1849. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  1850. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  1851. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  1852. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  1853. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  1854. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  1855. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  1856. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  1857. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  1858. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  1859. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  1860. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  1861. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  1862. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  1863. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  1864. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  1865. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  1866. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  1867. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  1868. };
  1869. struct lpfc_mbx_supp_pages {
  1870. uint32_t word1;
  1871. #define qs_SHIFT 0
  1872. #define qs_MASK 0x00000001
  1873. #define qs_WORD word1
  1874. #define wr_SHIFT 1
  1875. #define wr_MASK 0x00000001
  1876. #define wr_WORD word1
  1877. #define pf_SHIFT 8
  1878. #define pf_MASK 0x000000ff
  1879. #define pf_WORD word1
  1880. #define cpn_SHIFT 16
  1881. #define cpn_MASK 0x000000ff
  1882. #define cpn_WORD word1
  1883. uint32_t word2;
  1884. #define list_offset_SHIFT 0
  1885. #define list_offset_MASK 0x000000ff
  1886. #define list_offset_WORD word2
  1887. #define next_offset_SHIFT 8
  1888. #define next_offset_MASK 0x000000ff
  1889. #define next_offset_WORD word2
  1890. #define elem_cnt_SHIFT 16
  1891. #define elem_cnt_MASK 0x000000ff
  1892. #define elem_cnt_WORD word2
  1893. uint32_t word3;
  1894. #define pn_0_SHIFT 24
  1895. #define pn_0_MASK 0x000000ff
  1896. #define pn_0_WORD word3
  1897. #define pn_1_SHIFT 16
  1898. #define pn_1_MASK 0x000000ff
  1899. #define pn_1_WORD word3
  1900. #define pn_2_SHIFT 8
  1901. #define pn_2_MASK 0x000000ff
  1902. #define pn_2_WORD word3
  1903. #define pn_3_SHIFT 0
  1904. #define pn_3_MASK 0x000000ff
  1905. #define pn_3_WORD word3
  1906. uint32_t word4;
  1907. #define pn_4_SHIFT 24
  1908. #define pn_4_MASK 0x000000ff
  1909. #define pn_4_WORD word4
  1910. #define pn_5_SHIFT 16
  1911. #define pn_5_MASK 0x000000ff
  1912. #define pn_5_WORD word4
  1913. #define pn_6_SHIFT 8
  1914. #define pn_6_MASK 0x000000ff
  1915. #define pn_6_WORD word4
  1916. #define pn_7_SHIFT 0
  1917. #define pn_7_MASK 0x000000ff
  1918. #define pn_7_WORD word4
  1919. uint32_t rsvd[27];
  1920. #define LPFC_SUPP_PAGES 0
  1921. #define LPFC_BLOCK_GUARD_PROFILES 1
  1922. #define LPFC_SLI4_PARAMETERS 2
  1923. };
  1924. struct lpfc_mbx_pc_sli4_params {
  1925. uint32_t word1;
  1926. #define qs_SHIFT 0
  1927. #define qs_MASK 0x00000001
  1928. #define qs_WORD word1
  1929. #define wr_SHIFT 1
  1930. #define wr_MASK 0x00000001
  1931. #define wr_WORD word1
  1932. #define pf_SHIFT 8
  1933. #define pf_MASK 0x000000ff
  1934. #define pf_WORD word1
  1935. #define cpn_SHIFT 16
  1936. #define cpn_MASK 0x000000ff
  1937. #define cpn_WORD word1
  1938. uint32_t word2;
  1939. #define if_type_SHIFT 0
  1940. #define if_type_MASK 0x00000007
  1941. #define if_type_WORD word2
  1942. #define sli_rev_SHIFT 4
  1943. #define sli_rev_MASK 0x0000000f
  1944. #define sli_rev_WORD word2
  1945. #define sli_family_SHIFT 8
  1946. #define sli_family_MASK 0x000000ff
  1947. #define sli_family_WORD word2
  1948. #define featurelevel_1_SHIFT 16
  1949. #define featurelevel_1_MASK 0x000000ff
  1950. #define featurelevel_1_WORD word2
  1951. #define featurelevel_2_SHIFT 24
  1952. #define featurelevel_2_MASK 0x0000001f
  1953. #define featurelevel_2_WORD word2
  1954. uint32_t word3;
  1955. #define fcoe_SHIFT 0
  1956. #define fcoe_MASK 0x00000001
  1957. #define fcoe_WORD word3
  1958. #define fc_SHIFT 1
  1959. #define fc_MASK 0x00000001
  1960. #define fc_WORD word3
  1961. #define nic_SHIFT 2
  1962. #define nic_MASK 0x00000001
  1963. #define nic_WORD word3
  1964. #define iscsi_SHIFT 3
  1965. #define iscsi_MASK 0x00000001
  1966. #define iscsi_WORD word3
  1967. #define rdma_SHIFT 4
  1968. #define rdma_MASK 0x00000001
  1969. #define rdma_WORD word3
  1970. uint32_t sge_supp_len;
  1971. #define SLI4_PAGE_SIZE 4096
  1972. uint32_t word5;
  1973. #define if_page_sz_SHIFT 0
  1974. #define if_page_sz_MASK 0x0000ffff
  1975. #define if_page_sz_WORD word5
  1976. #define loopbk_scope_SHIFT 24
  1977. #define loopbk_scope_MASK 0x0000000f
  1978. #define loopbk_scope_WORD word5
  1979. #define rq_db_window_SHIFT 28
  1980. #define rq_db_window_MASK 0x0000000f
  1981. #define rq_db_window_WORD word5
  1982. uint32_t word6;
  1983. #define eq_pages_SHIFT 0
  1984. #define eq_pages_MASK 0x0000000f
  1985. #define eq_pages_WORD word6
  1986. #define eqe_size_SHIFT 8
  1987. #define eqe_size_MASK 0x000000ff
  1988. #define eqe_size_WORD word6
  1989. uint32_t word7;
  1990. #define cq_pages_SHIFT 0
  1991. #define cq_pages_MASK 0x0000000f
  1992. #define cq_pages_WORD word7
  1993. #define cqe_size_SHIFT 8
  1994. #define cqe_size_MASK 0x000000ff
  1995. #define cqe_size_WORD word7
  1996. uint32_t word8;
  1997. #define mq_pages_SHIFT 0
  1998. #define mq_pages_MASK 0x0000000f
  1999. #define mq_pages_WORD word8
  2000. #define mqe_size_SHIFT 8
  2001. #define mqe_size_MASK 0x000000ff
  2002. #define mqe_size_WORD word8
  2003. #define mq_elem_cnt_SHIFT 16
  2004. #define mq_elem_cnt_MASK 0x000000ff
  2005. #define mq_elem_cnt_WORD word8
  2006. uint32_t word9;
  2007. #define wq_pages_SHIFT 0
  2008. #define wq_pages_MASK 0x0000ffff
  2009. #define wq_pages_WORD word9
  2010. #define wqe_size_SHIFT 8
  2011. #define wqe_size_MASK 0x000000ff
  2012. #define wqe_size_WORD word9
  2013. uint32_t word10;
  2014. #define rq_pages_SHIFT 0
  2015. #define rq_pages_MASK 0x0000ffff
  2016. #define rq_pages_WORD word10
  2017. #define rqe_size_SHIFT 8
  2018. #define rqe_size_MASK 0x000000ff
  2019. #define rqe_size_WORD word10
  2020. uint32_t word11;
  2021. #define hdr_pages_SHIFT 0
  2022. #define hdr_pages_MASK 0x0000000f
  2023. #define hdr_pages_WORD word11
  2024. #define hdr_size_SHIFT 8
  2025. #define hdr_size_MASK 0x0000000f
  2026. #define hdr_size_WORD word11
  2027. #define hdr_pp_align_SHIFT 16
  2028. #define hdr_pp_align_MASK 0x0000ffff
  2029. #define hdr_pp_align_WORD word11
  2030. uint32_t word12;
  2031. #define sgl_pages_SHIFT 0
  2032. #define sgl_pages_MASK 0x0000000f
  2033. #define sgl_pages_WORD word12
  2034. #define sgl_pp_align_SHIFT 16
  2035. #define sgl_pp_align_MASK 0x0000ffff
  2036. #define sgl_pp_align_WORD word12
  2037. uint32_t rsvd_13_63[51];
  2038. };
  2039. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  2040. &(~((SLI4_PAGE_SIZE)-1)))
  2041. struct lpfc_sli4_parameters {
  2042. uint32_t word0;
  2043. #define cfg_prot_type_SHIFT 0
  2044. #define cfg_prot_type_MASK 0x000000FF
  2045. #define cfg_prot_type_WORD word0
  2046. uint32_t word1;
  2047. #define cfg_ft_SHIFT 0
  2048. #define cfg_ft_MASK 0x00000001
  2049. #define cfg_ft_WORD word1
  2050. #define cfg_sli_rev_SHIFT 4
  2051. #define cfg_sli_rev_MASK 0x0000000f
  2052. #define cfg_sli_rev_WORD word1
  2053. #define cfg_sli_family_SHIFT 8
  2054. #define cfg_sli_family_MASK 0x0000000f
  2055. #define cfg_sli_family_WORD word1
  2056. #define cfg_if_type_SHIFT 12
  2057. #define cfg_if_type_MASK 0x0000000f
  2058. #define cfg_if_type_WORD word1
  2059. #define cfg_sli_hint_1_SHIFT 16
  2060. #define cfg_sli_hint_1_MASK 0x000000ff
  2061. #define cfg_sli_hint_1_WORD word1
  2062. #define cfg_sli_hint_2_SHIFT 24
  2063. #define cfg_sli_hint_2_MASK 0x0000001f
  2064. #define cfg_sli_hint_2_WORD word1
  2065. uint32_t word2;
  2066. uint32_t word3;
  2067. uint32_t word4;
  2068. #define cfg_cqv_SHIFT 14
  2069. #define cfg_cqv_MASK 0x00000003
  2070. #define cfg_cqv_WORD word4
  2071. uint32_t word5;
  2072. uint32_t word6;
  2073. #define cfg_mqv_SHIFT 14
  2074. #define cfg_mqv_MASK 0x00000003
  2075. #define cfg_mqv_WORD word6
  2076. uint32_t word7;
  2077. uint32_t word8;
  2078. #define cfg_wqv_SHIFT 14
  2079. #define cfg_wqv_MASK 0x00000003
  2080. #define cfg_wqv_WORD word8
  2081. uint32_t word9;
  2082. uint32_t word10;
  2083. #define cfg_rqv_SHIFT 14
  2084. #define cfg_rqv_MASK 0x00000003
  2085. #define cfg_rqv_WORD word10
  2086. uint32_t word11;
  2087. #define cfg_rq_db_window_SHIFT 28
  2088. #define cfg_rq_db_window_MASK 0x0000000f
  2089. #define cfg_rq_db_window_WORD word11
  2090. uint32_t word12;
  2091. #define cfg_fcoe_SHIFT 0
  2092. #define cfg_fcoe_MASK 0x00000001
  2093. #define cfg_fcoe_WORD word12
  2094. #define cfg_phwq_SHIFT 15
  2095. #define cfg_phwq_MASK 0x00000001
  2096. #define cfg_phwq_WORD word12
  2097. #define cfg_loopbk_scope_SHIFT 28
  2098. #define cfg_loopbk_scope_MASK 0x0000000f
  2099. #define cfg_loopbk_scope_WORD word12
  2100. uint32_t sge_supp_len;
  2101. uint32_t word14;
  2102. #define cfg_sgl_page_cnt_SHIFT 0
  2103. #define cfg_sgl_page_cnt_MASK 0x0000000f
  2104. #define cfg_sgl_page_cnt_WORD word14
  2105. #define cfg_sgl_page_size_SHIFT 8
  2106. #define cfg_sgl_page_size_MASK 0x000000ff
  2107. #define cfg_sgl_page_size_WORD word14
  2108. #define cfg_sgl_pp_align_SHIFT 16
  2109. #define cfg_sgl_pp_align_MASK 0x000000ff
  2110. #define cfg_sgl_pp_align_WORD word14
  2111. uint32_t word15;
  2112. uint32_t word16;
  2113. uint32_t word17;
  2114. uint32_t word18;
  2115. uint32_t word19;
  2116. };
  2117. struct lpfc_mbx_get_sli4_parameters {
  2118. struct mbox_header header;
  2119. struct lpfc_sli4_parameters sli4_parameters;
  2120. };
  2121. struct lpfc_rscr_desc_generic {
  2122. #define LPFC_RSRC_DESC_WSIZE 18
  2123. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  2124. };
  2125. struct lpfc_rsrc_desc_pcie {
  2126. uint32_t word0;
  2127. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  2128. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  2129. #define lpfc_rsrc_desc_pcie_type_WORD word0
  2130. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  2131. uint32_t word1;
  2132. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  2133. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  2134. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  2135. uint32_t reserved;
  2136. uint32_t word3;
  2137. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  2138. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  2139. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  2140. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  2141. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  2142. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  2143. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  2144. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  2145. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  2146. uint32_t word4;
  2147. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  2148. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  2149. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  2150. };
  2151. struct lpfc_rsrc_desc_fcfcoe {
  2152. uint32_t word0;
  2153. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  2154. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  2155. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  2156. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  2157. uint32_t word1;
  2158. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  2159. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  2160. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  2161. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  2162. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  2163. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  2164. uint32_t word2;
  2165. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  2166. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  2167. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  2168. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  2169. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  2170. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  2171. uint32_t word3;
  2172. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  2173. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  2174. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  2175. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  2176. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  2177. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  2178. uint32_t word4;
  2179. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  2180. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  2181. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  2182. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  2183. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  2184. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  2185. uint32_t word5;
  2186. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  2187. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  2188. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  2189. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  2190. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  2191. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  2192. uint32_t word6;
  2193. uint32_t word7;
  2194. uint32_t word8;
  2195. uint32_t word9;
  2196. uint32_t word10;
  2197. uint32_t word11;
  2198. uint32_t word12;
  2199. uint32_t word13;
  2200. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  2201. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  2202. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  2203. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  2204. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  2205. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  2206. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  2207. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  2208. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  2209. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  2210. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  2211. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  2212. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  2213. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  2214. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  2215. };
  2216. struct lpfc_func_cfg {
  2217. #define LPFC_RSRC_DESC_MAX_NUM 2
  2218. uint32_t rsrc_desc_count;
  2219. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2220. };
  2221. struct lpfc_mbx_get_func_cfg {
  2222. struct mbox_header header;
  2223. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2224. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2225. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2226. struct lpfc_func_cfg func_cfg;
  2227. };
  2228. struct lpfc_prof_cfg {
  2229. #define LPFC_RSRC_DESC_MAX_NUM 2
  2230. uint32_t rsrc_desc_count;
  2231. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2232. };
  2233. struct lpfc_mbx_get_prof_cfg {
  2234. struct mbox_header header;
  2235. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2236. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2237. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2238. union {
  2239. struct {
  2240. uint32_t word10;
  2241. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  2242. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  2243. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  2244. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  2245. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  2246. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  2247. } request;
  2248. struct {
  2249. struct lpfc_prof_cfg prof_cfg;
  2250. } response;
  2251. } u;
  2252. };
  2253. /* Mailbox Completion Queue Error Messages */
  2254. #define MB_CQE_STATUS_SUCCESS 0x0
  2255. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  2256. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  2257. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  2258. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  2259. #define MB_CQE_STATUS_DMA_FAILED 0x5
  2260. #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
  2261. struct lpfc_mbx_wr_object {
  2262. struct mbox_header header;
  2263. union {
  2264. struct {
  2265. uint32_t word4;
  2266. #define lpfc_wr_object_eof_SHIFT 31
  2267. #define lpfc_wr_object_eof_MASK 0x00000001
  2268. #define lpfc_wr_object_eof_WORD word4
  2269. #define lpfc_wr_object_write_length_SHIFT 0
  2270. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  2271. #define lpfc_wr_object_write_length_WORD word4
  2272. uint32_t write_offset;
  2273. uint32_t object_name[26];
  2274. uint32_t bde_count;
  2275. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  2276. } request;
  2277. struct {
  2278. uint32_t actual_write_length;
  2279. } response;
  2280. } u;
  2281. };
  2282. /* mailbox queue entry structure */
  2283. struct lpfc_mqe {
  2284. uint32_t word0;
  2285. #define lpfc_mqe_status_SHIFT 16
  2286. #define lpfc_mqe_status_MASK 0x0000FFFF
  2287. #define lpfc_mqe_status_WORD word0
  2288. #define lpfc_mqe_command_SHIFT 8
  2289. #define lpfc_mqe_command_MASK 0x000000FF
  2290. #define lpfc_mqe_command_WORD word0
  2291. union {
  2292. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  2293. /* sli4 mailbox commands */
  2294. struct lpfc_mbx_sli4_config sli4_config;
  2295. struct lpfc_mbx_init_vfi init_vfi;
  2296. struct lpfc_mbx_reg_vfi reg_vfi;
  2297. struct lpfc_mbx_reg_vfi unreg_vfi;
  2298. struct lpfc_mbx_init_vpi init_vpi;
  2299. struct lpfc_mbx_resume_rpi resume_rpi;
  2300. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  2301. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  2302. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  2303. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  2304. struct lpfc_mbx_reg_fcfi reg_fcfi;
  2305. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  2306. struct lpfc_mbx_mq_create mq_create;
  2307. struct lpfc_mbx_mq_create_ext mq_create_ext;
  2308. struct lpfc_mbx_eq_create eq_create;
  2309. struct lpfc_mbx_cq_create cq_create;
  2310. struct lpfc_mbx_wq_create wq_create;
  2311. struct lpfc_mbx_rq_create rq_create;
  2312. struct lpfc_mbx_mq_destroy mq_destroy;
  2313. struct lpfc_mbx_eq_destroy eq_destroy;
  2314. struct lpfc_mbx_cq_destroy cq_destroy;
  2315. struct lpfc_mbx_wq_destroy wq_destroy;
  2316. struct lpfc_mbx_rq_destroy rq_destroy;
  2317. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  2318. struct lpfc_mbx_nembed_cmd nembed_cmd;
  2319. struct lpfc_mbx_read_rev read_rev;
  2320. struct lpfc_mbx_read_vpi read_vpi;
  2321. struct lpfc_mbx_read_config rd_config;
  2322. struct lpfc_mbx_request_features req_ftrs;
  2323. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  2324. struct lpfc_mbx_query_fw_cfg query_fw_cfg;
  2325. struct lpfc_mbx_supp_pages supp_pages;
  2326. struct lpfc_mbx_pc_sli4_params sli4_params;
  2327. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  2328. struct lpfc_mbx_get_func_cfg get_func_cfg;
  2329. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  2330. struct lpfc_mbx_nop nop;
  2331. struct lpfc_mbx_wr_object wr_object;
  2332. } un;
  2333. };
  2334. struct lpfc_mcqe {
  2335. uint32_t word0;
  2336. #define lpfc_mcqe_status_SHIFT 0
  2337. #define lpfc_mcqe_status_MASK 0x0000FFFF
  2338. #define lpfc_mcqe_status_WORD word0
  2339. #define lpfc_mcqe_ext_status_SHIFT 16
  2340. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  2341. #define lpfc_mcqe_ext_status_WORD word0
  2342. uint32_t mcqe_tag0;
  2343. uint32_t mcqe_tag1;
  2344. uint32_t trailer;
  2345. #define lpfc_trailer_valid_SHIFT 31
  2346. #define lpfc_trailer_valid_MASK 0x00000001
  2347. #define lpfc_trailer_valid_WORD trailer
  2348. #define lpfc_trailer_async_SHIFT 30
  2349. #define lpfc_trailer_async_MASK 0x00000001
  2350. #define lpfc_trailer_async_WORD trailer
  2351. #define lpfc_trailer_hpi_SHIFT 29
  2352. #define lpfc_trailer_hpi_MASK 0x00000001
  2353. #define lpfc_trailer_hpi_WORD trailer
  2354. #define lpfc_trailer_completed_SHIFT 28
  2355. #define lpfc_trailer_completed_MASK 0x00000001
  2356. #define lpfc_trailer_completed_WORD trailer
  2357. #define lpfc_trailer_consumed_SHIFT 27
  2358. #define lpfc_trailer_consumed_MASK 0x00000001
  2359. #define lpfc_trailer_consumed_WORD trailer
  2360. #define lpfc_trailer_type_SHIFT 16
  2361. #define lpfc_trailer_type_MASK 0x000000FF
  2362. #define lpfc_trailer_type_WORD trailer
  2363. #define lpfc_trailer_code_SHIFT 8
  2364. #define lpfc_trailer_code_MASK 0x000000FF
  2365. #define lpfc_trailer_code_WORD trailer
  2366. #define LPFC_TRAILER_CODE_LINK 0x1
  2367. #define LPFC_TRAILER_CODE_FCOE 0x2
  2368. #define LPFC_TRAILER_CODE_DCBX 0x3
  2369. #define LPFC_TRAILER_CODE_GRP5 0x5
  2370. #define LPFC_TRAILER_CODE_FC 0x10
  2371. #define LPFC_TRAILER_CODE_SLI 0x11
  2372. };
  2373. struct lpfc_acqe_link {
  2374. uint32_t word0;
  2375. #define lpfc_acqe_link_speed_SHIFT 24
  2376. #define lpfc_acqe_link_speed_MASK 0x000000FF
  2377. #define lpfc_acqe_link_speed_WORD word0
  2378. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  2379. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  2380. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  2381. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  2382. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  2383. #define lpfc_acqe_link_duplex_SHIFT 16
  2384. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  2385. #define lpfc_acqe_link_duplex_WORD word0
  2386. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  2387. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  2388. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  2389. #define lpfc_acqe_link_status_SHIFT 8
  2390. #define lpfc_acqe_link_status_MASK 0x000000FF
  2391. #define lpfc_acqe_link_status_WORD word0
  2392. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  2393. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  2394. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  2395. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  2396. #define lpfc_acqe_link_type_SHIFT 6
  2397. #define lpfc_acqe_link_type_MASK 0x00000003
  2398. #define lpfc_acqe_link_type_WORD word0
  2399. #define lpfc_acqe_link_number_SHIFT 0
  2400. #define lpfc_acqe_link_number_MASK 0x0000003F
  2401. #define lpfc_acqe_link_number_WORD word0
  2402. uint32_t word1;
  2403. #define lpfc_acqe_link_fault_SHIFT 0
  2404. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2405. #define lpfc_acqe_link_fault_WORD word1
  2406. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2407. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2408. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2409. #define lpfc_acqe_logical_link_speed_SHIFT 16
  2410. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  2411. #define lpfc_acqe_logical_link_speed_WORD word1
  2412. uint32_t event_tag;
  2413. uint32_t trailer;
  2414. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  2415. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  2416. };
  2417. struct lpfc_acqe_fip {
  2418. uint32_t index;
  2419. uint32_t word1;
  2420. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  2421. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  2422. #define lpfc_acqe_fip_fcf_count_WORD word1
  2423. #define lpfc_acqe_fip_event_type_SHIFT 16
  2424. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  2425. #define lpfc_acqe_fip_event_type_WORD word1
  2426. uint32_t event_tag;
  2427. uint32_t trailer;
  2428. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  2429. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2430. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  2431. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  2432. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2433. };
  2434. struct lpfc_acqe_dcbx {
  2435. uint32_t tlv_ttl;
  2436. uint32_t reserved;
  2437. uint32_t event_tag;
  2438. uint32_t trailer;
  2439. };
  2440. struct lpfc_acqe_grp5 {
  2441. uint32_t word0;
  2442. #define lpfc_acqe_grp5_type_SHIFT 6
  2443. #define lpfc_acqe_grp5_type_MASK 0x00000003
  2444. #define lpfc_acqe_grp5_type_WORD word0
  2445. #define lpfc_acqe_grp5_number_SHIFT 0
  2446. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  2447. #define lpfc_acqe_grp5_number_WORD word0
  2448. uint32_t word1;
  2449. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  2450. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  2451. #define lpfc_acqe_grp5_llink_spd_WORD word1
  2452. uint32_t event_tag;
  2453. uint32_t trailer;
  2454. };
  2455. struct lpfc_acqe_fc_la {
  2456. uint32_t word0;
  2457. #define lpfc_acqe_fc_la_speed_SHIFT 24
  2458. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  2459. #define lpfc_acqe_fc_la_speed_WORD word0
  2460. #define LPFC_FC_LA_SPEED_UNKOWN 0x0
  2461. #define LPFC_FC_LA_SPEED_1G 0x1
  2462. #define LPFC_FC_LA_SPEED_2G 0x2
  2463. #define LPFC_FC_LA_SPEED_4G 0x4
  2464. #define LPFC_FC_LA_SPEED_8G 0x8
  2465. #define LPFC_FC_LA_SPEED_10G 0xA
  2466. #define LPFC_FC_LA_SPEED_16G 0x10
  2467. #define lpfc_acqe_fc_la_topology_SHIFT 16
  2468. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  2469. #define lpfc_acqe_fc_la_topology_WORD word0
  2470. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  2471. #define LPFC_FC_LA_TOP_P2P 0x1
  2472. #define LPFC_FC_LA_TOP_FCAL 0x2
  2473. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  2474. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  2475. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  2476. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  2477. #define lpfc_acqe_fc_la_att_type_WORD word0
  2478. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  2479. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  2480. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  2481. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  2482. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  2483. #define lpfc_acqe_fc_la_port_type_WORD word0
  2484. #define LPFC_LINK_TYPE_ETHERNET 0x0
  2485. #define LPFC_LINK_TYPE_FC 0x1
  2486. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  2487. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  2488. #define lpfc_acqe_fc_la_port_number_WORD word0
  2489. uint32_t word1;
  2490. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  2491. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  2492. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  2493. #define lpfc_acqe_fc_la_fault_SHIFT 0
  2494. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  2495. #define lpfc_acqe_fc_la_fault_WORD word1
  2496. #define LPFC_FC_LA_FAULT_NONE 0x0
  2497. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  2498. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  2499. uint32_t event_tag;
  2500. uint32_t trailer;
  2501. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  2502. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  2503. };
  2504. struct lpfc_acqe_sli {
  2505. uint32_t event_data1;
  2506. uint32_t event_data2;
  2507. uint32_t reserved;
  2508. uint32_t trailer;
  2509. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  2510. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  2511. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  2512. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  2513. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  2514. };
  2515. /*
  2516. * Define the bootstrap mailbox (bmbx) region used to communicate
  2517. * mailbox command between the host and port. The mailbox consists
  2518. * of a payload area of 256 bytes and a completion queue of length
  2519. * 16 bytes.
  2520. */
  2521. struct lpfc_bmbx_create {
  2522. struct lpfc_mqe mqe;
  2523. struct lpfc_mcqe mcqe;
  2524. };
  2525. #define SGL_ALIGN_SZ 64
  2526. #define SGL_PAGE_SIZE 4096
  2527. /* align SGL addr on a size boundary - adjust address up */
  2528. #define NO_XRI ((uint16_t)-1)
  2529. struct wqe_common {
  2530. uint32_t word6;
  2531. #define wqe_xri_tag_SHIFT 0
  2532. #define wqe_xri_tag_MASK 0x0000FFFF
  2533. #define wqe_xri_tag_WORD word6
  2534. #define wqe_ctxt_tag_SHIFT 16
  2535. #define wqe_ctxt_tag_MASK 0x0000FFFF
  2536. #define wqe_ctxt_tag_WORD word6
  2537. uint32_t word7;
  2538. #define wqe_ct_SHIFT 2
  2539. #define wqe_ct_MASK 0x00000003
  2540. #define wqe_ct_WORD word7
  2541. #define wqe_status_SHIFT 4
  2542. #define wqe_status_MASK 0x0000000f
  2543. #define wqe_status_WORD word7
  2544. #define wqe_cmnd_SHIFT 8
  2545. #define wqe_cmnd_MASK 0x000000ff
  2546. #define wqe_cmnd_WORD word7
  2547. #define wqe_class_SHIFT 16
  2548. #define wqe_class_MASK 0x00000007
  2549. #define wqe_class_WORD word7
  2550. #define wqe_pu_SHIFT 20
  2551. #define wqe_pu_MASK 0x00000003
  2552. #define wqe_pu_WORD word7
  2553. #define wqe_erp_SHIFT 22
  2554. #define wqe_erp_MASK 0x00000001
  2555. #define wqe_erp_WORD word7
  2556. #define wqe_lnk_SHIFT 23
  2557. #define wqe_lnk_MASK 0x00000001
  2558. #define wqe_lnk_WORD word7
  2559. #define wqe_tmo_SHIFT 24
  2560. #define wqe_tmo_MASK 0x000000ff
  2561. #define wqe_tmo_WORD word7
  2562. uint32_t abort_tag; /* word 8 in WQE */
  2563. uint32_t word9;
  2564. #define wqe_reqtag_SHIFT 0
  2565. #define wqe_reqtag_MASK 0x0000FFFF
  2566. #define wqe_reqtag_WORD word9
  2567. #define wqe_temp_rpi_SHIFT 16
  2568. #define wqe_temp_rpi_MASK 0x0000FFFF
  2569. #define wqe_temp_rpi_WORD word9
  2570. #define wqe_rcvoxid_SHIFT 16
  2571. #define wqe_rcvoxid_MASK 0x0000FFFF
  2572. #define wqe_rcvoxid_WORD word9
  2573. uint32_t word10;
  2574. #define wqe_ebde_cnt_SHIFT 0
  2575. #define wqe_ebde_cnt_MASK 0x0000000f
  2576. #define wqe_ebde_cnt_WORD word10
  2577. #define wqe_lenloc_SHIFT 7
  2578. #define wqe_lenloc_MASK 0x00000003
  2579. #define wqe_lenloc_WORD word10
  2580. #define LPFC_WQE_LENLOC_NONE 0
  2581. #define LPFC_WQE_LENLOC_WORD3 1
  2582. #define LPFC_WQE_LENLOC_WORD12 2
  2583. #define LPFC_WQE_LENLOC_WORD4 3
  2584. #define wqe_qosd_SHIFT 9
  2585. #define wqe_qosd_MASK 0x00000001
  2586. #define wqe_qosd_WORD word10
  2587. #define wqe_xbl_SHIFT 11
  2588. #define wqe_xbl_MASK 0x00000001
  2589. #define wqe_xbl_WORD word10
  2590. #define wqe_iod_SHIFT 13
  2591. #define wqe_iod_MASK 0x00000001
  2592. #define wqe_iod_WORD word10
  2593. #define LPFC_WQE_IOD_WRITE 0
  2594. #define LPFC_WQE_IOD_READ 1
  2595. #define wqe_dbde_SHIFT 14
  2596. #define wqe_dbde_MASK 0x00000001
  2597. #define wqe_dbde_WORD word10
  2598. #define wqe_wqes_SHIFT 15
  2599. #define wqe_wqes_MASK 0x00000001
  2600. #define wqe_wqes_WORD word10
  2601. /* Note that this field overlaps above fields */
  2602. #define wqe_wqid_SHIFT 1
  2603. #define wqe_wqid_MASK 0x00007fff
  2604. #define wqe_wqid_WORD word10
  2605. #define wqe_pri_SHIFT 16
  2606. #define wqe_pri_MASK 0x00000007
  2607. #define wqe_pri_WORD word10
  2608. #define wqe_pv_SHIFT 19
  2609. #define wqe_pv_MASK 0x00000001
  2610. #define wqe_pv_WORD word10
  2611. #define wqe_xc_SHIFT 21
  2612. #define wqe_xc_MASK 0x00000001
  2613. #define wqe_xc_WORD word10
  2614. #define wqe_ccpe_SHIFT 23
  2615. #define wqe_ccpe_MASK 0x00000001
  2616. #define wqe_ccpe_WORD word10
  2617. #define wqe_ccp_SHIFT 24
  2618. #define wqe_ccp_MASK 0x000000ff
  2619. #define wqe_ccp_WORD word10
  2620. uint32_t word11;
  2621. #define wqe_cmd_type_SHIFT 0
  2622. #define wqe_cmd_type_MASK 0x0000000f
  2623. #define wqe_cmd_type_WORD word11
  2624. #define wqe_els_id_SHIFT 4
  2625. #define wqe_els_id_MASK 0x00000003
  2626. #define wqe_els_id_WORD word11
  2627. #define LPFC_ELS_ID_FLOGI 3
  2628. #define LPFC_ELS_ID_FDISC 2
  2629. #define LPFC_ELS_ID_LOGO 1
  2630. #define LPFC_ELS_ID_DEFAULT 0
  2631. #define wqe_wqec_SHIFT 7
  2632. #define wqe_wqec_MASK 0x00000001
  2633. #define wqe_wqec_WORD word11
  2634. #define wqe_cqid_SHIFT 16
  2635. #define wqe_cqid_MASK 0x0000ffff
  2636. #define wqe_cqid_WORD word11
  2637. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  2638. };
  2639. struct wqe_did {
  2640. uint32_t word5;
  2641. #define wqe_els_did_SHIFT 0
  2642. #define wqe_els_did_MASK 0x00FFFFFF
  2643. #define wqe_els_did_WORD word5
  2644. #define wqe_xmit_bls_pt_SHIFT 28
  2645. #define wqe_xmit_bls_pt_MASK 0x00000003
  2646. #define wqe_xmit_bls_pt_WORD word5
  2647. #define wqe_xmit_bls_ar_SHIFT 30
  2648. #define wqe_xmit_bls_ar_MASK 0x00000001
  2649. #define wqe_xmit_bls_ar_WORD word5
  2650. #define wqe_xmit_bls_xo_SHIFT 31
  2651. #define wqe_xmit_bls_xo_MASK 0x00000001
  2652. #define wqe_xmit_bls_xo_WORD word5
  2653. };
  2654. struct lpfc_wqe_generic{
  2655. struct ulp_bde64 bde;
  2656. uint32_t word3;
  2657. uint32_t word4;
  2658. uint32_t word5;
  2659. struct wqe_common wqe_com;
  2660. uint32_t payload[4];
  2661. };
  2662. struct els_request64_wqe {
  2663. struct ulp_bde64 bde;
  2664. uint32_t payload_len;
  2665. uint32_t word4;
  2666. #define els_req64_sid_SHIFT 0
  2667. #define els_req64_sid_MASK 0x00FFFFFF
  2668. #define els_req64_sid_WORD word4
  2669. #define els_req64_sp_SHIFT 24
  2670. #define els_req64_sp_MASK 0x00000001
  2671. #define els_req64_sp_WORD word4
  2672. #define els_req64_vf_SHIFT 25
  2673. #define els_req64_vf_MASK 0x00000001
  2674. #define els_req64_vf_WORD word4
  2675. struct wqe_did wqe_dest;
  2676. struct wqe_common wqe_com; /* words 6-11 */
  2677. uint32_t word12;
  2678. #define els_req64_vfid_SHIFT 1
  2679. #define els_req64_vfid_MASK 0x00000FFF
  2680. #define els_req64_vfid_WORD word12
  2681. #define els_req64_pri_SHIFT 13
  2682. #define els_req64_pri_MASK 0x00000007
  2683. #define els_req64_pri_WORD word12
  2684. uint32_t word13;
  2685. #define els_req64_hopcnt_SHIFT 24
  2686. #define els_req64_hopcnt_MASK 0x000000ff
  2687. #define els_req64_hopcnt_WORD word13
  2688. uint32_t reserved[2];
  2689. };
  2690. struct xmit_els_rsp64_wqe {
  2691. struct ulp_bde64 bde;
  2692. uint32_t response_payload_len;
  2693. uint32_t rsvd4;
  2694. struct wqe_did wqe_dest;
  2695. struct wqe_common wqe_com; /* words 6-11 */
  2696. uint32_t word12;
  2697. #define wqe_rsp_temp_rpi_SHIFT 0
  2698. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  2699. #define wqe_rsp_temp_rpi_WORD word12
  2700. uint32_t rsvd_13_15[3];
  2701. };
  2702. struct xmit_bls_rsp64_wqe {
  2703. uint32_t payload0;
  2704. /* Payload0 for BA_ACC */
  2705. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  2706. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  2707. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  2708. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  2709. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  2710. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  2711. /* Payload0 for BA_RJT */
  2712. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  2713. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  2714. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  2715. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  2716. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  2717. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  2718. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  2719. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  2720. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  2721. uint32_t word1;
  2722. #define xmit_bls_rsp64_rxid_SHIFT 0
  2723. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  2724. #define xmit_bls_rsp64_rxid_WORD word1
  2725. #define xmit_bls_rsp64_oxid_SHIFT 16
  2726. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  2727. #define xmit_bls_rsp64_oxid_WORD word1
  2728. uint32_t word2;
  2729. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  2730. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  2731. #define xmit_bls_rsp64_seqcnthi_WORD word2
  2732. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  2733. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  2734. #define xmit_bls_rsp64_seqcntlo_WORD word2
  2735. uint32_t rsrvd3;
  2736. uint32_t rsrvd4;
  2737. struct wqe_did wqe_dest;
  2738. struct wqe_common wqe_com; /* words 6-11 */
  2739. uint32_t rsvd_12_15[4];
  2740. };
  2741. struct wqe_rctl_dfctl {
  2742. uint32_t word5;
  2743. #define wqe_si_SHIFT 2
  2744. #define wqe_si_MASK 0x000000001
  2745. #define wqe_si_WORD word5
  2746. #define wqe_la_SHIFT 3
  2747. #define wqe_la_MASK 0x000000001
  2748. #define wqe_la_WORD word5
  2749. #define wqe_ls_SHIFT 7
  2750. #define wqe_ls_MASK 0x000000001
  2751. #define wqe_ls_WORD word5
  2752. #define wqe_dfctl_SHIFT 8
  2753. #define wqe_dfctl_MASK 0x0000000ff
  2754. #define wqe_dfctl_WORD word5
  2755. #define wqe_type_SHIFT 16
  2756. #define wqe_type_MASK 0x0000000ff
  2757. #define wqe_type_WORD word5
  2758. #define wqe_rctl_SHIFT 24
  2759. #define wqe_rctl_MASK 0x0000000ff
  2760. #define wqe_rctl_WORD word5
  2761. };
  2762. struct xmit_seq64_wqe {
  2763. struct ulp_bde64 bde;
  2764. uint32_t rsvd3;
  2765. uint32_t relative_offset;
  2766. struct wqe_rctl_dfctl wge_ctl;
  2767. struct wqe_common wqe_com; /* words 6-11 */
  2768. uint32_t xmit_len;
  2769. uint32_t rsvd_12_15[3];
  2770. };
  2771. struct xmit_bcast64_wqe {
  2772. struct ulp_bde64 bde;
  2773. uint32_t seq_payload_len;
  2774. uint32_t rsvd4;
  2775. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2776. struct wqe_common wqe_com; /* words 6-11 */
  2777. uint32_t rsvd_12_15[4];
  2778. };
  2779. struct gen_req64_wqe {
  2780. struct ulp_bde64 bde;
  2781. uint32_t request_payload_len;
  2782. uint32_t relative_offset;
  2783. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2784. struct wqe_common wqe_com; /* words 6-11 */
  2785. uint32_t rsvd_12_15[4];
  2786. };
  2787. struct create_xri_wqe {
  2788. uint32_t rsrvd[5]; /* words 0-4 */
  2789. struct wqe_did wqe_dest; /* word 5 */
  2790. struct wqe_common wqe_com; /* words 6-11 */
  2791. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2792. };
  2793. #define T_REQUEST_TAG 3
  2794. #define T_XRI_TAG 1
  2795. struct abort_cmd_wqe {
  2796. uint32_t rsrvd[3];
  2797. uint32_t word3;
  2798. #define abort_cmd_ia_SHIFT 0
  2799. #define abort_cmd_ia_MASK 0x000000001
  2800. #define abort_cmd_ia_WORD word3
  2801. #define abort_cmd_criteria_SHIFT 8
  2802. #define abort_cmd_criteria_MASK 0x0000000ff
  2803. #define abort_cmd_criteria_WORD word3
  2804. uint32_t rsrvd4;
  2805. uint32_t rsrvd5;
  2806. struct wqe_common wqe_com; /* words 6-11 */
  2807. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2808. };
  2809. struct fcp_iwrite64_wqe {
  2810. struct ulp_bde64 bde;
  2811. uint32_t payload_offset_len;
  2812. uint32_t total_xfer_len;
  2813. uint32_t initial_xfer_len;
  2814. struct wqe_common wqe_com; /* words 6-11 */
  2815. uint32_t rsrvd12;
  2816. struct ulp_bde64 ph_bde; /* words 13-15 */
  2817. };
  2818. struct fcp_iread64_wqe {
  2819. struct ulp_bde64 bde;
  2820. uint32_t payload_offset_len; /* word 3 */
  2821. uint32_t total_xfer_len; /* word 4 */
  2822. uint32_t rsrvd5; /* word 5 */
  2823. struct wqe_common wqe_com; /* words 6-11 */
  2824. uint32_t rsrvd12;
  2825. struct ulp_bde64 ph_bde; /* words 13-15 */
  2826. };
  2827. struct fcp_icmnd64_wqe {
  2828. struct ulp_bde64 bde; /* words 0-2 */
  2829. uint32_t rsrvd3; /* word 3 */
  2830. uint32_t rsrvd4; /* word 4 */
  2831. uint32_t rsrvd5; /* word 5 */
  2832. struct wqe_common wqe_com; /* words 6-11 */
  2833. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2834. };
  2835. union lpfc_wqe {
  2836. uint32_t words[16];
  2837. struct lpfc_wqe_generic generic;
  2838. struct fcp_icmnd64_wqe fcp_icmd;
  2839. struct fcp_iread64_wqe fcp_iread;
  2840. struct fcp_iwrite64_wqe fcp_iwrite;
  2841. struct abort_cmd_wqe abort_cmd;
  2842. struct create_xri_wqe create_xri;
  2843. struct xmit_bcast64_wqe xmit_bcast64;
  2844. struct xmit_seq64_wqe xmit_sequence;
  2845. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  2846. struct xmit_els_rsp64_wqe xmit_els_rsp;
  2847. struct els_request64_wqe els_req;
  2848. struct gen_req64_wqe gen_req;
  2849. };
  2850. #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
  2851. #define LPFC_FILE_TYPE_GROUP 0xf7
  2852. #define LPFC_FILE_ID_GROUP 0xa2
  2853. struct lpfc_grp_hdr {
  2854. uint32_t size;
  2855. uint32_t magic_number;
  2856. uint32_t word2;
  2857. #define lpfc_grp_hdr_file_type_SHIFT 24
  2858. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  2859. #define lpfc_grp_hdr_file_type_WORD word2
  2860. #define lpfc_grp_hdr_id_SHIFT 16
  2861. #define lpfc_grp_hdr_id_MASK 0x000000FF
  2862. #define lpfc_grp_hdr_id_WORD word2
  2863. uint8_t rev_name[128];
  2864. };
  2865. #define FCP_COMMAND 0x0
  2866. #define FCP_COMMAND_DATA_OUT 0x1
  2867. #define ELS_COMMAND_NON_FIP 0xC
  2868. #define ELS_COMMAND_FIP 0xD
  2869. #define OTHER_COMMAND 0x8
  2870. #define LPFC_FW_DUMP 1
  2871. #define LPFC_FW_RESET 2
  2872. #define LPFC_DV_RESET 3