i915_drv.h 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. #include <linux/backlight.h>
  38. /* General customization:
  39. */
  40. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  41. #define DRIVER_NAME "i915"
  42. #define DRIVER_DESC "Intel Graphics"
  43. #define DRIVER_DATE "20080730"
  44. enum pipe {
  45. PIPE_A = 0,
  46. PIPE_B,
  47. PIPE_C,
  48. I915_MAX_PIPES
  49. };
  50. #define pipe_name(p) ((p) + 'A')
  51. enum plane {
  52. PLANE_A = 0,
  53. PLANE_B,
  54. PLANE_C,
  55. };
  56. #define plane_name(p) ((p) + 'A')
  57. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  58. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  59. /* Interface history:
  60. *
  61. * 1.1: Original.
  62. * 1.2: Add Power Management
  63. * 1.3: Add vblank support
  64. * 1.4: Fix cmdbuffer path, add heap destroy
  65. * 1.5: Add vblank pipe configuration
  66. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  67. * - Support vertical blank on secondary display pipe
  68. */
  69. #define DRIVER_MAJOR 1
  70. #define DRIVER_MINOR 6
  71. #define DRIVER_PATCHLEVEL 0
  72. #define WATCH_COHERENCY 0
  73. #define WATCH_LISTS 0
  74. #define I915_GEM_PHYS_CURSOR_0 1
  75. #define I915_GEM_PHYS_CURSOR_1 2
  76. #define I915_GEM_PHYS_OVERLAY_REGS 3
  77. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  78. struct drm_i915_gem_phys_object {
  79. int id;
  80. struct page **page_list;
  81. drm_dma_handle_t *handle;
  82. struct drm_i915_gem_object *cur_obj;
  83. };
  84. struct mem_block {
  85. struct mem_block *next;
  86. struct mem_block *prev;
  87. int start;
  88. int size;
  89. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  90. };
  91. struct opregion_header;
  92. struct opregion_acpi;
  93. struct opregion_swsci;
  94. struct opregion_asle;
  95. struct drm_i915_private;
  96. struct intel_opregion {
  97. struct opregion_header *header;
  98. struct opregion_acpi *acpi;
  99. struct opregion_swsci *swsci;
  100. struct opregion_asle *asle;
  101. void *vbt;
  102. u32 __iomem *lid_state;
  103. };
  104. #define OPREGION_SIZE (8*1024)
  105. struct intel_overlay;
  106. struct intel_overlay_error_state;
  107. struct drm_i915_master_private {
  108. drm_local_map_t *sarea;
  109. struct _drm_i915_sarea *sarea_priv;
  110. };
  111. #define I915_FENCE_REG_NONE -1
  112. #define I915_MAX_NUM_FENCES 16
  113. /* 16 fences + sign bit for FENCE_REG_NONE */
  114. #define I915_MAX_NUM_FENCE_BITS 5
  115. struct drm_i915_fence_reg {
  116. struct list_head lru_list;
  117. struct drm_i915_gem_object *obj;
  118. uint32_t setup_seqno;
  119. int pin_count;
  120. };
  121. struct sdvo_device_mapping {
  122. u8 initialized;
  123. u8 dvo_port;
  124. u8 slave_addr;
  125. u8 dvo_wiring;
  126. u8 i2c_pin;
  127. u8 ddc_pin;
  128. };
  129. struct intel_display_error_state;
  130. struct drm_i915_error_state {
  131. u32 eir;
  132. u32 pgtbl_er;
  133. u32 pipestat[I915_MAX_PIPES];
  134. u32 tail[I915_NUM_RINGS];
  135. u32 head[I915_NUM_RINGS];
  136. u32 ipeir[I915_NUM_RINGS];
  137. u32 ipehr[I915_NUM_RINGS];
  138. u32 instdone[I915_NUM_RINGS];
  139. u32 acthd[I915_NUM_RINGS];
  140. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  141. /* our own tracking of ring head and tail */
  142. u32 cpu_ring_head[I915_NUM_RINGS];
  143. u32 cpu_ring_tail[I915_NUM_RINGS];
  144. u32 error; /* gen6+ */
  145. u32 instpm[I915_NUM_RINGS];
  146. u32 instps[I915_NUM_RINGS];
  147. u32 instdone1;
  148. u32 seqno[I915_NUM_RINGS];
  149. u64 bbaddr;
  150. u32 fault_reg[I915_NUM_RINGS];
  151. u32 done_reg;
  152. u32 faddr[I915_NUM_RINGS];
  153. u64 fence[I915_MAX_NUM_FENCES];
  154. struct timeval time;
  155. struct drm_i915_error_ring {
  156. struct drm_i915_error_object {
  157. int page_count;
  158. u32 gtt_offset;
  159. u32 *pages[0];
  160. } *ringbuffer, *batchbuffer;
  161. struct drm_i915_error_request {
  162. long jiffies;
  163. u32 seqno;
  164. } *requests;
  165. int num_requests;
  166. } ring[I915_NUM_RINGS];
  167. struct drm_i915_error_buffer {
  168. u32 size;
  169. u32 name;
  170. u32 seqno;
  171. u32 gtt_offset;
  172. u32 read_domains;
  173. u32 write_domain;
  174. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  175. s32 pinned:2;
  176. u32 tiling:2;
  177. u32 dirty:1;
  178. u32 purgeable:1;
  179. u32 ring:4;
  180. u32 cache_level:2;
  181. } *active_bo, *pinned_bo;
  182. u32 active_bo_count, pinned_bo_count;
  183. struct intel_overlay_error_state *overlay;
  184. struct intel_display_error_state *display;
  185. };
  186. struct drm_i915_display_funcs {
  187. void (*dpms)(struct drm_crtc *crtc, int mode);
  188. bool (*fbc_enabled)(struct drm_device *dev);
  189. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  190. void (*disable_fbc)(struct drm_device *dev);
  191. int (*get_display_clock_speed)(struct drm_device *dev);
  192. int (*get_fifo_size)(struct drm_device *dev, int plane);
  193. void (*update_wm)(struct drm_device *dev);
  194. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  195. uint32_t sprite_width, int pixel_size);
  196. int (*crtc_mode_set)(struct drm_crtc *crtc,
  197. struct drm_display_mode *mode,
  198. struct drm_display_mode *adjusted_mode,
  199. int x, int y,
  200. struct drm_framebuffer *old_fb);
  201. void (*write_eld)(struct drm_connector *connector,
  202. struct drm_crtc *crtc);
  203. void (*fdi_link_train)(struct drm_crtc *crtc);
  204. void (*init_clock_gating)(struct drm_device *dev);
  205. void (*init_pch_clock_gating)(struct drm_device *dev);
  206. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  207. struct drm_framebuffer *fb,
  208. struct drm_i915_gem_object *obj);
  209. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  210. int x, int y);
  211. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  212. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  213. /* clock updates for mode set */
  214. /* cursor updates */
  215. /* render clock increase/decrease */
  216. /* display clock increase/decrease */
  217. /* pll clock increase/decrease */
  218. };
  219. struct intel_device_info {
  220. u8 gen;
  221. u8 is_mobile:1;
  222. u8 is_i85x:1;
  223. u8 is_i915g:1;
  224. u8 is_i945gm:1;
  225. u8 is_g33:1;
  226. u8 need_gfx_hws:1;
  227. u8 is_g4x:1;
  228. u8 is_pineview:1;
  229. u8 is_broadwater:1;
  230. u8 is_crestline:1;
  231. u8 is_ivybridge:1;
  232. u8 has_fbc:1;
  233. u8 has_pipe_cxsr:1;
  234. u8 has_hotplug:1;
  235. u8 cursor_needs_physical:1;
  236. u8 has_overlay:1;
  237. u8 overlay_needs_physical:1;
  238. u8 supports_tv:1;
  239. u8 has_bsd_ring:1;
  240. u8 has_blt_ring:1;
  241. u8 has_llc:1;
  242. };
  243. #define I915_PPGTT_PD_ENTRIES 512
  244. #define I915_PPGTT_PT_ENTRIES 1024
  245. struct i915_hw_ppgtt {
  246. unsigned num_pd_entries;
  247. struct page **pt_pages;
  248. uint32_t pd_offset;
  249. dma_addr_t *pt_dma_addr;
  250. dma_addr_t scratch_page_dma_addr;
  251. };
  252. enum no_fbc_reason {
  253. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  254. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  255. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  256. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  257. FBC_BAD_PLANE, /* fbc not supported on plane */
  258. FBC_NOT_TILED, /* buffer not tiled */
  259. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  260. FBC_MODULE_PARAM,
  261. };
  262. enum intel_pch {
  263. PCH_IBX, /* Ibexpeak PCH */
  264. PCH_CPT, /* Cougarpoint PCH */
  265. };
  266. #define QUIRK_PIPEA_FORCE (1<<0)
  267. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  268. struct intel_fbdev;
  269. struct intel_fbc_work;
  270. typedef struct drm_i915_private {
  271. struct drm_device *dev;
  272. const struct intel_device_info *info;
  273. int has_gem;
  274. int relative_constants_mode;
  275. void __iomem *regs;
  276. /** gt_fifo_count and the subsequent register write are synchronized
  277. * with dev->struct_mutex. */
  278. unsigned gt_fifo_count;
  279. /** forcewake_count is protected by gt_lock */
  280. unsigned forcewake_count;
  281. /** gt_lock is also taken in irq contexts. */
  282. struct spinlock gt_lock;
  283. struct intel_gmbus {
  284. struct i2c_adapter adapter;
  285. struct i2c_adapter *force_bit;
  286. u32 reg0;
  287. } *gmbus;
  288. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  289. * controller on different i2c buses. */
  290. struct mutex gmbus_mutex;
  291. struct pci_dev *bridge_dev;
  292. struct intel_ring_buffer ring[I915_NUM_RINGS];
  293. uint32_t next_seqno;
  294. drm_dma_handle_t *status_page_dmah;
  295. uint32_t counter;
  296. drm_local_map_t hws_map;
  297. struct drm_i915_gem_object *pwrctx;
  298. struct drm_i915_gem_object *renderctx;
  299. struct resource mch_res;
  300. unsigned int cpp;
  301. int back_offset;
  302. int front_offset;
  303. int current_page;
  304. int page_flipping;
  305. atomic_t irq_received;
  306. /* protects the irq masks */
  307. spinlock_t irq_lock;
  308. /** Cached value of IMR to avoid reads in updating the bitfield */
  309. u32 pipestat[2];
  310. u32 irq_mask;
  311. u32 gt_irq_mask;
  312. u32 pch_irq_mask;
  313. u32 hotplug_supported_mask;
  314. struct work_struct hotplug_work;
  315. int tex_lru_log_granularity;
  316. int allow_batchbuffer;
  317. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  318. int vblank_pipe;
  319. int num_pipe;
  320. /* For hangcheck timer */
  321. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  322. struct timer_list hangcheck_timer;
  323. int hangcheck_count;
  324. uint32_t last_acthd;
  325. uint32_t last_acthd_bsd;
  326. uint32_t last_acthd_blt;
  327. uint32_t last_instdone;
  328. uint32_t last_instdone1;
  329. unsigned long cfb_size;
  330. unsigned int cfb_fb;
  331. enum plane cfb_plane;
  332. int cfb_y;
  333. struct intel_fbc_work *fbc_work;
  334. struct intel_opregion opregion;
  335. /* overlay */
  336. struct intel_overlay *overlay;
  337. bool sprite_scaling_enabled;
  338. /* LVDS info */
  339. int backlight_level; /* restore backlight to this value */
  340. bool backlight_enabled;
  341. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  342. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  343. /* Feature bits from the VBIOS */
  344. unsigned int int_tv_support:1;
  345. unsigned int lvds_dither:1;
  346. unsigned int lvds_vbt:1;
  347. unsigned int int_crt_support:1;
  348. unsigned int lvds_use_ssc:1;
  349. unsigned int display_clock_mode:1;
  350. int lvds_ssc_freq;
  351. struct {
  352. int rate;
  353. int lanes;
  354. int preemphasis;
  355. int vswing;
  356. bool initialized;
  357. bool support;
  358. int bpp;
  359. struct edp_power_seq pps;
  360. } edp;
  361. bool no_aux_handshake;
  362. struct notifier_block lid_notifier;
  363. int crt_ddc_pin;
  364. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  365. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  366. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  367. unsigned int fsb_freq, mem_freq, is_ddr3;
  368. spinlock_t error_lock;
  369. struct drm_i915_error_state *first_error;
  370. struct work_struct error_work;
  371. struct completion error_completion;
  372. struct workqueue_struct *wq;
  373. /* Display functions */
  374. struct drm_i915_display_funcs display;
  375. /* PCH chipset type */
  376. enum intel_pch pch_type;
  377. unsigned long quirks;
  378. /* Register state */
  379. bool modeset_on_lid;
  380. u8 saveLBB;
  381. u32 saveDSPACNTR;
  382. u32 saveDSPBCNTR;
  383. u32 saveDSPARB;
  384. u32 saveHWS;
  385. u32 savePIPEACONF;
  386. u32 savePIPEBCONF;
  387. u32 savePIPEASRC;
  388. u32 savePIPEBSRC;
  389. u32 saveFPA0;
  390. u32 saveFPA1;
  391. u32 saveDPLL_A;
  392. u32 saveDPLL_A_MD;
  393. u32 saveHTOTAL_A;
  394. u32 saveHBLANK_A;
  395. u32 saveHSYNC_A;
  396. u32 saveVTOTAL_A;
  397. u32 saveVBLANK_A;
  398. u32 saveVSYNC_A;
  399. u32 saveBCLRPAT_A;
  400. u32 saveTRANSACONF;
  401. u32 saveTRANS_HTOTAL_A;
  402. u32 saveTRANS_HBLANK_A;
  403. u32 saveTRANS_HSYNC_A;
  404. u32 saveTRANS_VTOTAL_A;
  405. u32 saveTRANS_VBLANK_A;
  406. u32 saveTRANS_VSYNC_A;
  407. u32 savePIPEASTAT;
  408. u32 saveDSPASTRIDE;
  409. u32 saveDSPASIZE;
  410. u32 saveDSPAPOS;
  411. u32 saveDSPAADDR;
  412. u32 saveDSPASURF;
  413. u32 saveDSPATILEOFF;
  414. u32 savePFIT_PGM_RATIOS;
  415. u32 saveBLC_HIST_CTL;
  416. u32 saveBLC_PWM_CTL;
  417. u32 saveBLC_PWM_CTL2;
  418. u32 saveBLC_CPU_PWM_CTL;
  419. u32 saveBLC_CPU_PWM_CTL2;
  420. u32 saveFPB0;
  421. u32 saveFPB1;
  422. u32 saveDPLL_B;
  423. u32 saveDPLL_B_MD;
  424. u32 saveHTOTAL_B;
  425. u32 saveHBLANK_B;
  426. u32 saveHSYNC_B;
  427. u32 saveVTOTAL_B;
  428. u32 saveVBLANK_B;
  429. u32 saveVSYNC_B;
  430. u32 saveBCLRPAT_B;
  431. u32 saveTRANSBCONF;
  432. u32 saveTRANS_HTOTAL_B;
  433. u32 saveTRANS_HBLANK_B;
  434. u32 saveTRANS_HSYNC_B;
  435. u32 saveTRANS_VTOTAL_B;
  436. u32 saveTRANS_VBLANK_B;
  437. u32 saveTRANS_VSYNC_B;
  438. u32 savePIPEBSTAT;
  439. u32 saveDSPBSTRIDE;
  440. u32 saveDSPBSIZE;
  441. u32 saveDSPBPOS;
  442. u32 saveDSPBADDR;
  443. u32 saveDSPBSURF;
  444. u32 saveDSPBTILEOFF;
  445. u32 saveVGA0;
  446. u32 saveVGA1;
  447. u32 saveVGA_PD;
  448. u32 saveVGACNTRL;
  449. u32 saveADPA;
  450. u32 saveLVDS;
  451. u32 savePP_ON_DELAYS;
  452. u32 savePP_OFF_DELAYS;
  453. u32 saveDVOA;
  454. u32 saveDVOB;
  455. u32 saveDVOC;
  456. u32 savePP_ON;
  457. u32 savePP_OFF;
  458. u32 savePP_CONTROL;
  459. u32 savePP_DIVISOR;
  460. u32 savePFIT_CONTROL;
  461. u32 save_palette_a[256];
  462. u32 save_palette_b[256];
  463. u32 saveDPFC_CB_BASE;
  464. u32 saveFBC_CFB_BASE;
  465. u32 saveFBC_LL_BASE;
  466. u32 saveFBC_CONTROL;
  467. u32 saveFBC_CONTROL2;
  468. u32 saveIER;
  469. u32 saveIIR;
  470. u32 saveIMR;
  471. u32 saveDEIER;
  472. u32 saveDEIMR;
  473. u32 saveGTIER;
  474. u32 saveGTIMR;
  475. u32 saveFDI_RXA_IMR;
  476. u32 saveFDI_RXB_IMR;
  477. u32 saveCACHE_MODE_0;
  478. u32 saveMI_ARB_STATE;
  479. u32 saveSWF0[16];
  480. u32 saveSWF1[16];
  481. u32 saveSWF2[3];
  482. u8 saveMSR;
  483. u8 saveSR[8];
  484. u8 saveGR[25];
  485. u8 saveAR_INDEX;
  486. u8 saveAR[21];
  487. u8 saveDACMASK;
  488. u8 saveCR[37];
  489. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  490. u32 saveCURACNTR;
  491. u32 saveCURAPOS;
  492. u32 saveCURABASE;
  493. u32 saveCURBCNTR;
  494. u32 saveCURBPOS;
  495. u32 saveCURBBASE;
  496. u32 saveCURSIZE;
  497. u32 saveDP_B;
  498. u32 saveDP_C;
  499. u32 saveDP_D;
  500. u32 savePIPEA_GMCH_DATA_M;
  501. u32 savePIPEB_GMCH_DATA_M;
  502. u32 savePIPEA_GMCH_DATA_N;
  503. u32 savePIPEB_GMCH_DATA_N;
  504. u32 savePIPEA_DP_LINK_M;
  505. u32 savePIPEB_DP_LINK_M;
  506. u32 savePIPEA_DP_LINK_N;
  507. u32 savePIPEB_DP_LINK_N;
  508. u32 saveFDI_RXA_CTL;
  509. u32 saveFDI_TXA_CTL;
  510. u32 saveFDI_RXB_CTL;
  511. u32 saveFDI_TXB_CTL;
  512. u32 savePFA_CTL_1;
  513. u32 savePFB_CTL_1;
  514. u32 savePFA_WIN_SZ;
  515. u32 savePFB_WIN_SZ;
  516. u32 savePFA_WIN_POS;
  517. u32 savePFB_WIN_POS;
  518. u32 savePCH_DREF_CONTROL;
  519. u32 saveDISP_ARB_CTL;
  520. u32 savePIPEA_DATA_M1;
  521. u32 savePIPEA_DATA_N1;
  522. u32 savePIPEA_LINK_M1;
  523. u32 savePIPEA_LINK_N1;
  524. u32 savePIPEB_DATA_M1;
  525. u32 savePIPEB_DATA_N1;
  526. u32 savePIPEB_LINK_M1;
  527. u32 savePIPEB_LINK_N1;
  528. u32 saveMCHBAR_RENDER_STANDBY;
  529. u32 savePCH_PORT_HOTPLUG;
  530. struct {
  531. /** Bridge to intel-gtt-ko */
  532. const struct intel_gtt *gtt;
  533. /** Memory allocator for GTT stolen memory */
  534. struct drm_mm stolen;
  535. /** Memory allocator for GTT */
  536. struct drm_mm gtt_space;
  537. /** List of all objects in gtt_space. Used to restore gtt
  538. * mappings on resume */
  539. struct list_head gtt_list;
  540. /** Usable portion of the GTT for GEM */
  541. unsigned long gtt_start;
  542. unsigned long gtt_mappable_end;
  543. unsigned long gtt_end;
  544. struct io_mapping *gtt_mapping;
  545. int gtt_mtrr;
  546. /** PPGTT used for aliasing the PPGTT with the GTT */
  547. struct i915_hw_ppgtt *aliasing_ppgtt;
  548. struct shrinker inactive_shrinker;
  549. /**
  550. * List of objects currently involved in rendering.
  551. *
  552. * Includes buffers having the contents of their GPU caches
  553. * flushed, not necessarily primitives. last_rendering_seqno
  554. * represents when the rendering involved will be completed.
  555. *
  556. * A reference is held on the buffer while on this list.
  557. */
  558. struct list_head active_list;
  559. /**
  560. * List of objects which are not in the ringbuffer but which
  561. * still have a write_domain which needs to be flushed before
  562. * unbinding.
  563. *
  564. * last_rendering_seqno is 0 while an object is in this list.
  565. *
  566. * A reference is held on the buffer while on this list.
  567. */
  568. struct list_head flushing_list;
  569. /**
  570. * LRU list of objects which are not in the ringbuffer and
  571. * are ready to unbind, but are still in the GTT.
  572. *
  573. * last_rendering_seqno is 0 while an object is in this list.
  574. *
  575. * A reference is not held on the buffer while on this list,
  576. * as merely being GTT-bound shouldn't prevent its being
  577. * freed, and we'll pull it off the list in the free path.
  578. */
  579. struct list_head inactive_list;
  580. /**
  581. * LRU list of objects which are not in the ringbuffer but
  582. * are still pinned in the GTT.
  583. */
  584. struct list_head pinned_list;
  585. /** LRU list of objects with fence regs on them. */
  586. struct list_head fence_list;
  587. /**
  588. * List of objects currently pending being freed.
  589. *
  590. * These objects are no longer in use, but due to a signal
  591. * we were prevented from freeing them at the appointed time.
  592. */
  593. struct list_head deferred_free_list;
  594. /**
  595. * We leave the user IRQ off as much as possible,
  596. * but this means that requests will finish and never
  597. * be retired once the system goes idle. Set a timer to
  598. * fire periodically while the ring is running. When it
  599. * fires, go retire requests.
  600. */
  601. struct delayed_work retire_work;
  602. /**
  603. * Are we in a non-interruptible section of code like
  604. * modesetting?
  605. */
  606. bool interruptible;
  607. /**
  608. * Flag if the X Server, and thus DRM, is not currently in
  609. * control of the device.
  610. *
  611. * This is set between LeaveVT and EnterVT. It needs to be
  612. * replaced with a semaphore. It also needs to be
  613. * transitioned away from for kernel modesetting.
  614. */
  615. int suspended;
  616. /**
  617. * Flag if the hardware appears to be wedged.
  618. *
  619. * This is set when attempts to idle the device timeout.
  620. * It prevents command submission from occurring and makes
  621. * every pending request fail
  622. */
  623. atomic_t wedged;
  624. /** Bit 6 swizzling required for X tiling */
  625. uint32_t bit_6_swizzle_x;
  626. /** Bit 6 swizzling required for Y tiling */
  627. uint32_t bit_6_swizzle_y;
  628. /* storage for physical objects */
  629. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  630. /* accounting, useful for userland debugging */
  631. size_t gtt_total;
  632. size_t mappable_gtt_total;
  633. size_t object_memory;
  634. u32 object_count;
  635. } mm;
  636. struct sdvo_device_mapping sdvo_mappings[2];
  637. /* indicate whether the LVDS_BORDER should be enabled or not */
  638. unsigned int lvds_border_bits;
  639. /* Panel fitter placement and size for Ironlake+ */
  640. u32 pch_pf_pos, pch_pf_size;
  641. struct drm_crtc *plane_to_crtc_mapping[3];
  642. struct drm_crtc *pipe_to_crtc_mapping[3];
  643. wait_queue_head_t pending_flip_queue;
  644. bool flip_pending_is_done;
  645. /* Reclocking support */
  646. bool render_reclock_avail;
  647. bool lvds_downclock_avail;
  648. /* indicates the reduced downclock for LVDS*/
  649. int lvds_downclock;
  650. struct work_struct idle_work;
  651. struct timer_list idle_timer;
  652. bool busy;
  653. u16 orig_clock;
  654. int child_dev_num;
  655. struct child_device_config *child_dev;
  656. struct drm_connector *int_lvds_connector;
  657. struct drm_connector *int_edp_connector;
  658. bool mchbar_need_disable;
  659. struct work_struct rps_work;
  660. spinlock_t rps_lock;
  661. u32 pm_iir;
  662. u8 cur_delay;
  663. u8 min_delay;
  664. u8 max_delay;
  665. u8 fmax;
  666. u8 fstart;
  667. u64 last_count1;
  668. unsigned long last_time1;
  669. unsigned long chipset_power;
  670. u64 last_count2;
  671. struct timespec last_time2;
  672. unsigned long gfx_power;
  673. int c_m;
  674. int r_t;
  675. u8 corr;
  676. spinlock_t *mchdev_lock;
  677. enum no_fbc_reason no_fbc_reason;
  678. struct drm_mm_node *compressed_fb;
  679. struct drm_mm_node *compressed_llb;
  680. unsigned long last_gpu_reset;
  681. /* list of fbdev register on this device */
  682. struct intel_fbdev *fbdev;
  683. struct backlight_device *backlight;
  684. struct drm_property *broadcast_rgb_property;
  685. struct drm_property *force_audio_property;
  686. } drm_i915_private_t;
  687. enum hdmi_force_audio {
  688. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  689. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  690. HDMI_AUDIO_AUTO, /* trust EDID */
  691. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  692. };
  693. enum i915_cache_level {
  694. I915_CACHE_NONE,
  695. I915_CACHE_LLC,
  696. I915_CACHE_LLC_MLC, /* gen6+ */
  697. };
  698. struct drm_i915_gem_object {
  699. struct drm_gem_object base;
  700. /** Current space allocated to this object in the GTT, if any. */
  701. struct drm_mm_node *gtt_space;
  702. struct list_head gtt_list;
  703. /** This object's place on the active/flushing/inactive lists */
  704. struct list_head ring_list;
  705. struct list_head mm_list;
  706. /** This object's place on GPU write list */
  707. struct list_head gpu_write_list;
  708. /** This object's place in the batchbuffer or on the eviction list */
  709. struct list_head exec_list;
  710. /**
  711. * This is set if the object is on the active or flushing lists
  712. * (has pending rendering), and is not set if it's on inactive (ready
  713. * to be unbound).
  714. */
  715. unsigned int active:1;
  716. /**
  717. * This is set if the object has been written to since last bound
  718. * to the GTT
  719. */
  720. unsigned int dirty:1;
  721. /**
  722. * This is set if the object has been written to since the last
  723. * GPU flush.
  724. */
  725. unsigned int pending_gpu_write:1;
  726. /**
  727. * Fence register bits (if any) for this object. Will be set
  728. * as needed when mapped into the GTT.
  729. * Protected by dev->struct_mutex.
  730. */
  731. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  732. /**
  733. * Advice: are the backing pages purgeable?
  734. */
  735. unsigned int madv:2;
  736. /**
  737. * Current tiling mode for the object.
  738. */
  739. unsigned int tiling_mode:2;
  740. unsigned int tiling_changed:1;
  741. /** How many users have pinned this object in GTT space. The following
  742. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  743. * (via user_pin_count), execbuffer (objects are not allowed multiple
  744. * times for the same batchbuffer), and the framebuffer code. When
  745. * switching/pageflipping, the framebuffer code has at most two buffers
  746. * pinned per crtc.
  747. *
  748. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  749. * bits with absolutely no headroom. So use 4 bits. */
  750. unsigned int pin_count:4;
  751. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  752. /**
  753. * Is the object at the current location in the gtt mappable and
  754. * fenceable? Used to avoid costly recalculations.
  755. */
  756. unsigned int map_and_fenceable:1;
  757. /**
  758. * Whether the current gtt mapping needs to be mappable (and isn't just
  759. * mappable by accident). Track pin and fault separate for a more
  760. * accurate mappable working set.
  761. */
  762. unsigned int fault_mappable:1;
  763. unsigned int pin_mappable:1;
  764. /*
  765. * Is the GPU currently using a fence to access this buffer,
  766. */
  767. unsigned int pending_fenced_gpu_access:1;
  768. unsigned int fenced_gpu_access:1;
  769. unsigned int cache_level:2;
  770. unsigned int has_aliasing_ppgtt_mapping:1;
  771. struct page **pages;
  772. /**
  773. * DMAR support
  774. */
  775. struct scatterlist *sg_list;
  776. int num_sg;
  777. /**
  778. * Used for performing relocations during execbuffer insertion.
  779. */
  780. struct hlist_node exec_node;
  781. unsigned long exec_handle;
  782. struct drm_i915_gem_exec_object2 *exec_entry;
  783. /**
  784. * Current offset of the object in GTT space.
  785. *
  786. * This is the same as gtt_space->start
  787. */
  788. uint32_t gtt_offset;
  789. /** Breadcrumb of last rendering to the buffer. */
  790. uint32_t last_rendering_seqno;
  791. struct intel_ring_buffer *ring;
  792. /** Breadcrumb of last fenced GPU access to the buffer. */
  793. uint32_t last_fenced_seqno;
  794. struct intel_ring_buffer *last_fenced_ring;
  795. /** Current tiling stride for the object, if it's tiled. */
  796. uint32_t stride;
  797. /** Record of address bit 17 of each page at last unbind. */
  798. unsigned long *bit_17;
  799. /**
  800. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  801. * flags which individual pages are valid.
  802. */
  803. uint8_t *page_cpu_valid;
  804. /** User space pin count and filp owning the pin */
  805. uint32_t user_pin_count;
  806. struct drm_file *pin_filp;
  807. /** for phy allocated objects */
  808. struct drm_i915_gem_phys_object *phys_obj;
  809. /**
  810. * Number of crtcs where this object is currently the fb, but
  811. * will be page flipped away on the next vblank. When it
  812. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  813. */
  814. atomic_t pending_flip;
  815. };
  816. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  817. /**
  818. * Request queue structure.
  819. *
  820. * The request queue allows us to note sequence numbers that have been emitted
  821. * and may be associated with active buffers to be retired.
  822. *
  823. * By keeping this list, we can avoid having to do questionable
  824. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  825. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  826. */
  827. struct drm_i915_gem_request {
  828. /** On Which ring this request was generated */
  829. struct intel_ring_buffer *ring;
  830. /** GEM sequence number associated with this request. */
  831. uint32_t seqno;
  832. /** Postion in the ringbuffer of the end of the request */
  833. u32 tail;
  834. /** Time at which this request was emitted, in jiffies. */
  835. unsigned long emitted_jiffies;
  836. /** global list entry for this request */
  837. struct list_head list;
  838. struct drm_i915_file_private *file_priv;
  839. /** file_priv list entry for this request */
  840. struct list_head client_list;
  841. };
  842. struct drm_i915_file_private {
  843. struct {
  844. struct spinlock lock;
  845. struct list_head request_list;
  846. } mm;
  847. };
  848. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  849. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  850. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  851. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  852. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  853. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  854. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  855. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  856. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  857. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  858. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  859. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  860. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  861. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  862. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  863. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  864. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  865. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  866. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  867. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  868. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  869. /*
  870. * The genX designation typically refers to the render engine, so render
  871. * capability related checks should use IS_GEN, while display and other checks
  872. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  873. * chips, etc.).
  874. */
  875. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  876. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  877. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  878. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  879. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  880. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  881. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  882. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  883. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  884. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  885. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
  886. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  887. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  888. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  889. * rows, which changed the alignment requirements and fence programming.
  890. */
  891. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  892. IS_I915GM(dev)))
  893. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  894. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  895. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  896. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  897. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  898. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  899. /* dsparb controlled by hw only */
  900. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  901. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  902. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  903. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  904. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  905. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  906. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  907. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  908. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  909. #include "i915_trace.h"
  910. extern struct drm_ioctl_desc i915_ioctls[];
  911. extern int i915_max_ioctl;
  912. extern unsigned int i915_fbpercrtc __always_unused;
  913. extern int i915_panel_ignore_lid __read_mostly;
  914. extern unsigned int i915_powersave __read_mostly;
  915. extern int i915_semaphores __read_mostly;
  916. extern unsigned int i915_lvds_downclock __read_mostly;
  917. extern int i915_panel_use_ssc __read_mostly;
  918. extern int i915_vbt_sdvo_panel_type __read_mostly;
  919. extern int i915_enable_rc6 __read_mostly;
  920. extern int i915_enable_fbc __read_mostly;
  921. extern bool i915_enable_hangcheck __read_mostly;
  922. extern bool i915_enable_ppgtt __read_mostly;
  923. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  924. extern int i915_resume(struct drm_device *dev);
  925. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  926. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  927. /* i915_dma.c */
  928. extern void i915_kernel_lost_context(struct drm_device * dev);
  929. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  930. extern int i915_driver_unload(struct drm_device *);
  931. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  932. extern void i915_driver_lastclose(struct drm_device * dev);
  933. extern void i915_driver_preclose(struct drm_device *dev,
  934. struct drm_file *file_priv);
  935. extern void i915_driver_postclose(struct drm_device *dev,
  936. struct drm_file *file_priv);
  937. extern int i915_driver_device_is_agp(struct drm_device * dev);
  938. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  939. unsigned long arg);
  940. extern int i915_emit_box(struct drm_device *dev,
  941. struct drm_clip_rect *box,
  942. int DR1, int DR4);
  943. extern int i915_reset(struct drm_device *dev, u8 flags);
  944. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  945. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  946. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  947. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  948. /* i915_irq.c */
  949. void i915_hangcheck_elapsed(unsigned long data);
  950. void i915_handle_error(struct drm_device *dev, bool wedged);
  951. extern int i915_irq_emit(struct drm_device *dev, void *data,
  952. struct drm_file *file_priv);
  953. extern int i915_irq_wait(struct drm_device *dev, void *data,
  954. struct drm_file *file_priv);
  955. extern void intel_irq_init(struct drm_device *dev);
  956. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  957. struct drm_file *file_priv);
  958. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  959. struct drm_file *file_priv);
  960. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  961. struct drm_file *file_priv);
  962. void
  963. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  964. void
  965. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  966. void intel_enable_asle(struct drm_device *dev);
  967. #ifdef CONFIG_DEBUG_FS
  968. extern void i915_destroy_error_state(struct drm_device *dev);
  969. #else
  970. #define i915_destroy_error_state(x)
  971. #endif
  972. /* i915_gem.c */
  973. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  974. struct drm_file *file_priv);
  975. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  976. struct drm_file *file_priv);
  977. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  978. struct drm_file *file_priv);
  979. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv);
  981. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  982. struct drm_file *file_priv);
  983. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  984. struct drm_file *file_priv);
  985. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  986. struct drm_file *file_priv);
  987. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  988. struct drm_file *file_priv);
  989. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  990. struct drm_file *file_priv);
  991. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  992. struct drm_file *file_priv);
  993. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  994. struct drm_file *file_priv);
  995. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  996. struct drm_file *file_priv);
  997. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  998. struct drm_file *file_priv);
  999. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1000. struct drm_file *file_priv);
  1001. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1002. struct drm_file *file_priv);
  1003. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1004. struct drm_file *file_priv);
  1005. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1006. struct drm_file *file_priv);
  1007. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1008. struct drm_file *file_priv);
  1009. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1010. struct drm_file *file_priv);
  1011. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1012. struct drm_file *file_priv);
  1013. void i915_gem_load(struct drm_device *dev);
  1014. int i915_gem_init_object(struct drm_gem_object *obj);
  1015. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1016. uint32_t invalidate_domains,
  1017. uint32_t flush_domains);
  1018. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1019. size_t size);
  1020. void i915_gem_free_object(struct drm_gem_object *obj);
  1021. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1022. uint32_t alignment,
  1023. bool map_and_fenceable);
  1024. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1025. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1026. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1027. void i915_gem_lastclose(struct drm_device *dev);
  1028. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1029. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1030. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1031. struct intel_ring_buffer *ring,
  1032. u32 seqno);
  1033. int i915_gem_dumb_create(struct drm_file *file_priv,
  1034. struct drm_device *dev,
  1035. struct drm_mode_create_dumb *args);
  1036. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1037. uint32_t handle, uint64_t *offset);
  1038. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1039. uint32_t handle);
  1040. /**
  1041. * Returns true if seq1 is later than seq2.
  1042. */
  1043. static inline bool
  1044. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1045. {
  1046. return (int32_t)(seq1 - seq2) >= 0;
  1047. }
  1048. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1049. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  1050. struct intel_ring_buffer *pipelined);
  1051. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1052. static inline void
  1053. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1054. {
  1055. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1056. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1057. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1058. }
  1059. }
  1060. static inline void
  1061. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1062. {
  1063. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1064. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1065. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1066. }
  1067. }
  1068. void i915_gem_retire_requests(struct drm_device *dev);
  1069. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1070. void i915_gem_reset(struct drm_device *dev);
  1071. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1072. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1073. uint32_t read_domains,
  1074. uint32_t write_domain);
  1075. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1076. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1077. void i915_gem_init_swizzling(struct drm_device *dev);
  1078. void i915_gem_init_ppgtt(struct drm_device *dev);
  1079. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1080. void i915_gem_do_init(struct drm_device *dev,
  1081. unsigned long start,
  1082. unsigned long mappable_end,
  1083. unsigned long end);
  1084. int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
  1085. int __must_check i915_gem_idle(struct drm_device *dev);
  1086. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1087. struct drm_file *file,
  1088. struct drm_i915_gem_request *request);
  1089. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1090. uint32_t seqno,
  1091. bool do_retire);
  1092. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1093. int __must_check
  1094. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1095. bool write);
  1096. int __must_check
  1097. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1098. u32 alignment,
  1099. struct intel_ring_buffer *pipelined);
  1100. int i915_gem_attach_phys_object(struct drm_device *dev,
  1101. struct drm_i915_gem_object *obj,
  1102. int id,
  1103. int align);
  1104. void i915_gem_detach_phys_object(struct drm_device *dev,
  1105. struct drm_i915_gem_object *obj);
  1106. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1107. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1108. uint32_t
  1109. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1110. uint32_t size,
  1111. int tiling_mode);
  1112. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1113. enum i915_cache_level cache_level);
  1114. /* i915_gem_gtt.c */
  1115. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1116. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1117. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1118. struct drm_i915_gem_object *obj,
  1119. enum i915_cache_level cache_level);
  1120. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1121. struct drm_i915_gem_object *obj);
  1122. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1123. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1124. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  1125. enum i915_cache_level cache_level);
  1126. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1127. /* i915_gem_evict.c */
  1128. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1129. unsigned alignment, bool mappable);
  1130. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1131. bool purgeable_only);
  1132. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1133. bool purgeable_only);
  1134. /* i915_gem_tiling.c */
  1135. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1136. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1137. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1138. /* i915_gem_debug.c */
  1139. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1140. const char *where, uint32_t mark);
  1141. #if WATCH_LISTS
  1142. int i915_verify_lists(struct drm_device *dev);
  1143. #else
  1144. #define i915_verify_lists(dev) 0
  1145. #endif
  1146. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1147. int handle);
  1148. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1149. const char *where, uint32_t mark);
  1150. /* i915_debugfs.c */
  1151. int i915_debugfs_init(struct drm_minor *minor);
  1152. void i915_debugfs_cleanup(struct drm_minor *minor);
  1153. /* i915_suspend.c */
  1154. extern int i915_save_state(struct drm_device *dev);
  1155. extern int i915_restore_state(struct drm_device *dev);
  1156. /* i915_suspend.c */
  1157. extern int i915_save_state(struct drm_device *dev);
  1158. extern int i915_restore_state(struct drm_device *dev);
  1159. /* intel_i2c.c */
  1160. extern int intel_setup_gmbus(struct drm_device *dev);
  1161. extern void intel_teardown_gmbus(struct drm_device *dev);
  1162. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1163. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1164. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1165. {
  1166. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1167. }
  1168. extern void intel_i2c_reset(struct drm_device *dev);
  1169. /* intel_opregion.c */
  1170. extern int intel_opregion_setup(struct drm_device *dev);
  1171. #ifdef CONFIG_ACPI
  1172. extern void intel_opregion_init(struct drm_device *dev);
  1173. extern void intel_opregion_fini(struct drm_device *dev);
  1174. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1175. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1176. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1177. #else
  1178. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1179. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1180. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1181. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1182. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1183. #endif
  1184. /* intel_acpi.c */
  1185. #ifdef CONFIG_ACPI
  1186. extern void intel_register_dsm_handler(void);
  1187. extern void intel_unregister_dsm_handler(void);
  1188. #else
  1189. static inline void intel_register_dsm_handler(void) { return; }
  1190. static inline void intel_unregister_dsm_handler(void) { return; }
  1191. #endif /* CONFIG_ACPI */
  1192. /* modesetting */
  1193. extern void intel_modeset_init(struct drm_device *dev);
  1194. extern void intel_modeset_gem_init(struct drm_device *dev);
  1195. extern void intel_modeset_cleanup(struct drm_device *dev);
  1196. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1197. extern bool intel_fbc_enabled(struct drm_device *dev);
  1198. extern void intel_disable_fbc(struct drm_device *dev);
  1199. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1200. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1201. extern void ironlake_enable_rc6(struct drm_device *dev);
  1202. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1203. extern void intel_detect_pch(struct drm_device *dev);
  1204. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1205. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1206. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1207. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1208. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1209. /* overlay */
  1210. #ifdef CONFIG_DEBUG_FS
  1211. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1212. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1213. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1214. extern void intel_display_print_error_state(struct seq_file *m,
  1215. struct drm_device *dev,
  1216. struct intel_display_error_state *error);
  1217. #endif
  1218. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1219. #define BEGIN_LP_RING(n) \
  1220. intel_ring_begin(LP_RING(dev_priv), (n))
  1221. #define OUT_RING(x) \
  1222. intel_ring_emit(LP_RING(dev_priv), x)
  1223. #define ADVANCE_LP_RING() \
  1224. intel_ring_advance(LP_RING(dev_priv))
  1225. /**
  1226. * Lock test for when it's just for synchronization of ring access.
  1227. *
  1228. * In that case, we don't need to do it when GEM is initialized as nobody else
  1229. * has access to the ring.
  1230. */
  1231. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1232. if (LP_RING(dev->dev_private)->obj == NULL) \
  1233. LOCK_TEST_WITH_RETURN(dev, file); \
  1234. } while (0)
  1235. /* On SNB platform, before reading ring registers forcewake bit
  1236. * must be set to prevent GT core from power down and stale values being
  1237. * returned.
  1238. */
  1239. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1240. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1241. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1242. /* We give fast paths for the really cool registers */
  1243. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1244. (((dev_priv)->info->gen >= 6) && \
  1245. ((reg) < 0x40000) && \
  1246. ((reg) != FORCEWAKE))
  1247. #define __i915_read(x, y) \
  1248. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1249. __i915_read(8, b)
  1250. __i915_read(16, w)
  1251. __i915_read(32, l)
  1252. __i915_read(64, q)
  1253. #undef __i915_read
  1254. #define __i915_write(x, y) \
  1255. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1256. __i915_write(8, b)
  1257. __i915_write(16, w)
  1258. __i915_write(32, l)
  1259. __i915_write(64, q)
  1260. #undef __i915_write
  1261. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1262. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1263. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1264. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1265. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1266. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1267. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1268. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1269. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1270. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1271. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1272. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1273. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1274. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1275. #endif