mxl5005s.c 164 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989
  1. /*
  2. * For the Realtek RTL chip RTL2831U
  3. * Realtek Release Date: 2008-03-14, ver 080314
  4. * Realtek version RTL2831 Linux driver version 080314
  5. * ver 080314
  6. *
  7. * for linux kernel version 2.6.21.4 - 2.6.22-14
  8. * support MXL5005s and MT2060 tuners (support tuner auto-detecting)
  9. * support two IR types -- RC5 and NEC
  10. *
  11. * Known boards with Realtek RTL chip RTL2821U
  12. * Freecom USB stick 14aa:0160 (version 4)
  13. * Conceptronic CTVDIGRCU
  14. *
  15. * Copyright (c) 2008 Realtek
  16. * Copyright (c) 2008 Jan Hoogenraad, Barnaby Shearer, Andy Hasper
  17. * This code is placed under the terms of the GNU General Public License
  18. *
  19. * Released by Realtek under GPLv2.
  20. * Thanks to Realtek for a lot of support we received !
  21. *
  22. * Revision: 080314 - original version
  23. */
  24. /**
  25. @file
  26. @brief MxL5005S tuner module definition
  27. One can manipulate MxL5005S tuner through MxL5005S module.
  28. MxL5005S module is derived from tuner module.
  29. */
  30. #include "tuner_mxl5005s.h"
  31. #include "tuner_demod_io.h"
  32. /**
  33. @defgroup MXL5005S_TUNER_MODULE MxL5005S tuner module
  34. MxL5005S tuner module is drived from tuner base module.
  35. @see TUNER_BASE_MODULE
  36. */
  37. /**
  38. @defgroup MXL5005S_MODULE_BUILDER MxL5005S module builder
  39. @ingroup MXL5005S_TUNER_MODULE
  40. One should call MxL5005S module builder before using MxL5005S module.
  41. */
  42. /// @{
  43. /**
  44. @brief MxL5005S tuner module builder
  45. Use BuildMxl5005sModule() to build MxL5005S module, set all module function pointers with the corresponding functions,
  46. and initialize module private variables.
  47. @param [in] ppTuner Pointer to MxL5005S tuner module pointer
  48. @param [in] pTunerModuleMemory Pointer to an allocated tuner module memory
  49. @param [in] pMxl5005sExtraModuleMemory Pointer to an allocated MxL5005S extra module memory
  50. @param [in] pI2cBridgeModuleMemory Pointer to an allocated I2C bridge module memory
  51. @param [in] DeviceAddr MxL5005S I2C device address
  52. @param [in] CrystalFreqHz MxL5005S crystal frequency in Hz
  53. @note \n
  54. -# One should call BuildMxl5005sModule() to build MxL5005S module before using it.
  55. */
  56. void
  57. BuildMxl5005sModule(
  58. TUNER_MODULE **ppTuner,
  59. TUNER_MODULE *pTunerModuleMemory,
  60. MXL5005S_EXTRA_MODULE *pMxl5005sExtraModuleMemory,
  61. BASE_INTERFACE_MODULE *pBaseInterfaceModuleMemory,
  62. I2C_BRIDGE_MODULE *pI2cBridgeModuleMemory,
  63. unsigned char DeviceAddr,
  64. int StandardMode
  65. )
  66. {
  67. MXL5005S_EXTRA_MODULE *pExtra;
  68. int MxlModMode;
  69. int MxlIfMode;
  70. unsigned long MxlBandwitdh;
  71. unsigned long MxlIfFreqHz;
  72. unsigned long MxlCrystalFreqHz;
  73. int MxlAgcMode;
  74. unsigned short MxlTop;
  75. unsigned short MxlIfOutputLoad;
  76. int MxlClockOut;
  77. int MxlDivOut;
  78. int MxlCapSel;
  79. int MxlRssiOnOff;
  80. unsigned char MxlStandard;
  81. unsigned char MxlTfType;
  82. // Set tuner module pointer, tuner extra module pointer, and I2C bridge module pointer.
  83. *ppTuner = pTunerModuleMemory;
  84. (*ppTuner)->pExtra = pMxl5005sExtraModuleMemory;
  85. (*ppTuner)->pBaseInterface = pBaseInterfaceModuleMemory;
  86. (*ppTuner)->pI2cBridge = pI2cBridgeModuleMemory;
  87. // Get tuner extra module pointer.
  88. pExtra = (MXL5005S_EXTRA_MODULE *)(*ppTuner)->pExtra;
  89. // Set I2C bridge tuner arguments.
  90. mxl5005s_SetI2cBridgeModuleTunerArg(*ppTuner);
  91. // Set tuner module manipulating function pointers.
  92. (*ppTuner)->SetDeviceAddr = mxl5005s_SetDeviceAddr;
  93. (*ppTuner)->GetTunerType = mxl5005s_GetTunerType;
  94. (*ppTuner)->GetDeviceAddr = mxl5005s_GetDeviceAddr;
  95. (*ppTuner)->Initialize = mxl5005s_Initialize;
  96. (*ppTuner)->SetRfFreqHz = mxl5005s_SetRfFreqHz;
  97. (*ppTuner)->GetRfFreqHz = mxl5005s_GetRfFreqHz;
  98. // Set tuner extra module manipulating function pointers.
  99. pExtra->SetRegsWithTable = mxl5005s_SetRegsWithTable;
  100. pExtra->SetRegMaskBits = mxl5005s_SetRegMaskBits;
  101. pExtra->SetSpectrumMode = mxl5005s_SetSpectrumMode;
  102. pExtra->SetBandwidthHz = mxl5005s_SetBandwidthHz;
  103. // Initialize tuner parameter setting status.
  104. (*ppTuner)->IsDeviceAddrSet = NO;
  105. (*ppTuner)->IsRfFreqHzSet = NO;
  106. // Set MxL5005S parameters.
  107. MxlModMode = MXL_DIGITAL_MODE;
  108. MxlIfMode = MXL_ZERO_IF;
  109. MxlBandwitdh = MXL5005S_BANDWIDTH_8MHZ;
  110. MxlIfFreqHz = IF_FREQ_4570000HZ;
  111. MxlCrystalFreqHz = CRYSTAL_FREQ_16000000HZ;
  112. MxlAgcMode = MXL_SINGLE_AGC;
  113. MxlTop = MXL5005S_TOP_25P2;
  114. MxlIfOutputLoad = MXL5005S_IF_OUTPUT_LOAD_200_OHM;
  115. MxlClockOut = MXL_CLOCK_OUT_DISABLE;
  116. MxlDivOut = MXL_DIV_OUT_4;
  117. MxlCapSel = MXL_CAP_SEL_ENABLE;
  118. MxlRssiOnOff = MXL_RSSI_ENABLE;
  119. MxlTfType = MXL_TF_C_H;
  120. // Set MxL5005S parameters according to standard mode
  121. switch(StandardMode)
  122. {
  123. default:
  124. case MXL5005S_STANDARD_DVBT: MxlStandard = MXL_DVBT; break;
  125. case MXL5005S_STANDARD_ATSC: MxlStandard = MXL_ATSC; break;
  126. }
  127. // Set MxL5005S extra module.
  128. pExtra->AgcMasterByte = (MxlAgcMode == MXL_DUAL_AGC) ? 0x4 : 0x0;
  129. MXL5005_TunerConfig(&pExtra->MxlDefinedTunerStructure, (unsigned char)MxlModMode, (unsigned char)MxlIfMode,
  130. MxlBandwitdh, MxlIfFreqHz, MxlCrystalFreqHz, (unsigned char)MxlAgcMode, MxlTop, MxlIfOutputLoad,
  131. (unsigned char)MxlClockOut, (unsigned char)MxlDivOut, (unsigned char)MxlCapSel, (unsigned char)MxlRssiOnOff,
  132. MxlStandard, MxlTfType);
  133. // Note: Need to set all module arguments before using module functions.
  134. // Set tuner type.
  135. (*ppTuner)->TunerType = TUNER_TYPE_MXL5005S;
  136. // Set tuner I2C device address.
  137. (*ppTuner)->SetDeviceAddr(*ppTuner, DeviceAddr);
  138. return;
  139. }
  140. /// @}
  141. /**
  142. @defgroup MXL5005S_MANIPULATING_FUNCTIONS MxL5005S manipulating functions derived from tuner base module
  143. @ingroup MXL5005S_TUNER_MODULE
  144. One can use the MxL5005S tuner module manipulating interface implemented by MxL5005S manipulating functions to
  145. manipulate MxL5005S tuner.
  146. */
  147. /// @{
  148. /**
  149. @brief Set MxL5005S tuner I2C device address.
  150. @note \n
  151. -# MxL5005S tuner builder will set TUNER_FP_SET_DEVICE_ADDR() function pointer with mxl5005s_SetDeviceAddr().
  152. @see TUNER_FP_SET_DEVICE_ADDR
  153. */
  154. void
  155. mxl5005s_SetDeviceAddr(
  156. TUNER_MODULE *pTuner,
  157. unsigned char DeviceAddr
  158. )
  159. {
  160. // Set tuner I2C device address.
  161. pTuner->DeviceAddr = DeviceAddr;
  162. pTuner->IsDeviceAddrSet = YES;
  163. return;
  164. }
  165. /**
  166. @brief Get MxL5005S tuner type.
  167. @note \n
  168. -# MxL5005S tuner builder will set TUNER_FP_GET_TUNER_TYPE() function pointer with mxl5005s_GetTunerType().
  169. @see TUNER_FP_GET_TUNER_TYPE
  170. */
  171. void
  172. mxl5005s_GetTunerType(
  173. TUNER_MODULE *pTuner,
  174. int *pTunerType
  175. )
  176. {
  177. // Get tuner type from tuner module.
  178. *pTunerType = pTuner->TunerType;
  179. return;
  180. }
  181. /**
  182. @brief Get MxL5005S tuner I2C device address.
  183. @note \n
  184. -# MxL5005S tuner builder will set TUNER_FP_GET_DEVICE_ADDR() function pointer with mxl5005s_GetDeviceAddr().
  185. @see TUNER_FP_GET_DEVICE_ADDR
  186. */
  187. int
  188. mxl5005s_GetDeviceAddr(
  189. TUNER_MODULE *pTuner,
  190. unsigned char *pDeviceAddr
  191. )
  192. {
  193. // Get tuner I2C device address from tuner module.
  194. if(pTuner->IsDeviceAddrSet != YES)
  195. goto error_status_get_tuner_i2c_device_addr;
  196. *pDeviceAddr = pTuner->DeviceAddr;
  197. return FUNCTION_SUCCESS;
  198. error_status_get_tuner_i2c_device_addr:
  199. return FUNCTION_ERROR;
  200. }
  201. /**
  202. @brief Initialize MxL5005S tuner.
  203. @note \n
  204. -# MxL5005S tuner builder will set TUNER_FP_INITIALIZE() function pointer with mxl5005s_Initialize().
  205. @see TUNER_FP_INITIALIZE
  206. */
  207. int
  208. mxl5005s_Initialize(
  209. struct dvb_usb_device* dib,
  210. TUNER_MODULE *pTuner
  211. )
  212. {
  213. MXL5005S_EXTRA_MODULE *pExtra;
  214. unsigned char AgcMasterByte;
  215. unsigned char AddrTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  216. unsigned char ByteTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  217. int TableLen;
  218. // Get tuner extra module.
  219. pExtra = (MXL5005S_EXTRA_MODULE *)pTuner->pExtra;
  220. // Get AGC master byte
  221. AgcMasterByte = pExtra->AgcMasterByte;
  222. // Initialize MxL5005S tuner according to MxL5005S tuner example code.
  223. // Tuner initialization stage 0
  224. MXL_GetMasterControl(ByteTable, MC_SYNTH_RESET);
  225. AddrTable[0] = MASTER_CONTROL_ADDR;
  226. ByteTable[0] |= AgcMasterByte;
  227. if(pExtra->SetRegsWithTable( dib,pTuner, AddrTable, ByteTable, LEN_1_BYTE) != FUNCTION_SUCCESS)
  228. goto error_status_set_tuner_registers;
  229. // Tuner initialization stage 1
  230. MXL_GetInitRegister(&pExtra->MxlDefinedTunerStructure, AddrTable, ByteTable, &TableLen);
  231. if(pExtra->SetRegsWithTable( dib,pTuner, AddrTable, ByteTable, TableLen) != FUNCTION_SUCCESS)
  232. goto error_status_set_tuner_registers;
  233. return FUNCTION_SUCCESS;
  234. error_status_set_tuner_registers:
  235. return FUNCTION_ERROR;
  236. }
  237. /**
  238. @brief Set MxL5005S tuner RF frequency in Hz.
  239. @note \n
  240. -# MxL5005S tuner builder will set TUNER_FP_SET_RF_FREQ_HZ() function pointer with mxl5005s_SetRfFreqHz().
  241. @see TUNER_FP_SET_RF_FREQ_HZ
  242. */
  243. int
  244. mxl5005s_SetRfFreqHz(
  245. struct dvb_usb_device* dib,
  246. TUNER_MODULE *pTuner,
  247. unsigned long RfFreqHz
  248. )
  249. {
  250. MXL5005S_EXTRA_MODULE *pExtra;
  251. BASE_INTERFACE_MODULE *pBaseInterface;
  252. unsigned char AgcMasterByte;
  253. unsigned char AddrTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  254. unsigned char ByteTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
  255. int TableLen;
  256. unsigned long IfDivval;
  257. unsigned char MasterControlByte;
  258. // Get tuner extra module and base interface module.
  259. pExtra = (MXL5005S_EXTRA_MODULE *)pTuner->pExtra;
  260. pBaseInterface = pTuner->pBaseInterface;
  261. // Get AGC master byte
  262. AgcMasterByte = pExtra->AgcMasterByte;
  263. // Set MxL5005S tuner RF frequency according to MxL5005S tuner example code.
  264. // Tuner RF frequency setting stage 0
  265. MXL_GetMasterControl(ByteTable, MC_SYNTH_RESET) ;
  266. AddrTable[0] = MASTER_CONTROL_ADDR;
  267. ByteTable[0] |= AgcMasterByte;
  268. if(pExtra->SetRegsWithTable( dib,pTuner, AddrTable, ByteTable, LEN_1_BYTE) != FUNCTION_SUCCESS)
  269. goto error_status_set_tuner_registers;
  270. // Tuner RF frequency setting stage 1
  271. MXL_TuneRF(&pExtra->MxlDefinedTunerStructure, RfFreqHz);
  272. MXL_ControlRead(&pExtra->MxlDefinedTunerStructure, IF_DIVVAL, &IfDivval);
  273. MXL_ControlWrite(&pExtra->MxlDefinedTunerStructure, SEQ_FSM_PULSE, 0);
  274. MXL_ControlWrite(&pExtra->MxlDefinedTunerStructure, SEQ_EXTPOWERUP, 1);
  275. MXL_ControlWrite(&pExtra->MxlDefinedTunerStructure, IF_DIVVAL, 8);
  276. MXL_GetCHRegister(&pExtra->MxlDefinedTunerStructure, AddrTable, ByteTable, &TableLen) ;
  277. MXL_GetMasterControl(&MasterControlByte, MC_LOAD_START) ;
  278. AddrTable[TableLen] = MASTER_CONTROL_ADDR ;
  279. ByteTable[TableLen] = MasterControlByte | AgcMasterByte;
  280. TableLen += 1;
  281. if(pExtra->SetRegsWithTable( dib,pTuner, AddrTable, ByteTable, TableLen) != FUNCTION_SUCCESS)
  282. goto error_status_set_tuner_registers;
  283. // Wait 30 ms.
  284. pBaseInterface->WaitMs(pBaseInterface, 30);
  285. // Tuner RF frequency setting stage 2
  286. MXL_ControlWrite(&pExtra->MxlDefinedTunerStructure, SEQ_FSM_PULSE, 1) ;
  287. MXL_ControlWrite(&pExtra->MxlDefinedTunerStructure, IF_DIVVAL, IfDivval) ;
  288. MXL_GetCHRegister_ZeroIF(&pExtra->MxlDefinedTunerStructure, AddrTable, ByteTable, &TableLen) ;
  289. MXL_GetMasterControl(&MasterControlByte, MC_LOAD_START) ;
  290. AddrTable[TableLen] = MASTER_CONTROL_ADDR ;
  291. ByteTable[TableLen] = MasterControlByte | AgcMasterByte ;
  292. TableLen += 1;
  293. if(pExtra->SetRegsWithTable( dib,pTuner, AddrTable, ByteTable, TableLen) != FUNCTION_SUCCESS)
  294. goto error_status_set_tuner_registers;
  295. // Set tuner RF frequency parameter.
  296. pTuner->RfFreqHz = RfFreqHz;
  297. pTuner->IsRfFreqHzSet = YES;
  298. return FUNCTION_SUCCESS;
  299. error_status_set_tuner_registers:
  300. return FUNCTION_ERROR;
  301. }
  302. /**
  303. @brief Get MxL5005S tuner RF frequency in Hz.
  304. @note \n
  305. -# MxL5005S tuner builder will set TUNER_FP_GET_RF_FREQ_HZ() function pointer with mxl5005s_GetRfFreqHz().
  306. @see TUNER_FP_GET_RF_FREQ_HZ
  307. */
  308. int
  309. mxl5005s_GetRfFreqHz(
  310. struct dvb_usb_device* dib,
  311. TUNER_MODULE *pTuner,
  312. unsigned long *pRfFreqHz
  313. )
  314. {
  315. // Get tuner RF frequency in Hz from tuner module.
  316. if(pTuner->IsRfFreqHzSet != YES)
  317. goto error_status_get_tuner_rf_frequency;
  318. *pRfFreqHz = pTuner->RfFreqHz;
  319. return FUNCTION_SUCCESS;
  320. error_status_get_tuner_rf_frequency:
  321. return FUNCTION_ERROR;
  322. }
  323. /**
  324. @brief Set MxL5005S tuner registers with table.
  325. */
  326. /*
  327. int
  328. mxl5005s_SetRegsWithTable(
  329. struct dvb_usb_device* dib,
  330. TUNER_MODULE *pTuner,
  331. unsigned char *pAddrTable,
  332. unsigned char *pByteTable,
  333. int TableLen
  334. )
  335. {
  336. BASE_INTERFACE_MODULE *pBaseInterface;
  337. I2C_BRIDGE_MODULE *pI2cBridge;
  338. unsigned char WritingByteNumMax;
  339. int i;
  340. unsigned char WritingBuffer[I2C_BUFFER_LEN];
  341. unsigned char WritingIndex;
  342. // Get base interface, I2C bridge, and maximum writing byte number.
  343. pBaseInterface = pTuner->pBaseInterface;
  344. pI2cBridge = pTuner->pI2cBridge;
  345. WritingByteNumMax = pBaseInterface->I2cWritingByteNumMax;
  346. // Set registers with table.
  347. // Note: 1. The I2C format of MxL5005S is described as follows:
  348. // start_bit + (device_addr | writing_bit) + (register_addr + writing_byte) * n + stop_bit
  349. // ...
  350. // start_bit + (device_addr | writing_bit) + (register_addr + writing_byte) * m + latch_byte + stop_bit
  351. // 2. The latch_byte is 0xfe.
  352. // 3. The following writing byte separating scheme takes latch_byte as two byte data.
  353. for(i = 0, WritingIndex = 0; i < TableLen; i++)
  354. {
  355. // Put register address and register byte value into writing buffer.
  356. WritingBuffer[WritingIndex] = pAddrTable[i];
  357. WritingBuffer[WritingIndex + 1] = pByteTable[i];
  358. WritingIndex += 2;
  359. // If writing buffer is full, send the I2C writing command with writing buffer.
  360. if(WritingIndex > (WritingByteNumMax - 2))
  361. {
  362. if(pI2cBridge->ForwardI2cWritingCmd(pI2cBridge, WritingBuffer, WritingIndex) != FUNCTION_SUCCESS)
  363. goto error_status_set_tuner_registers;
  364. WritingIndex = 0;
  365. }
  366. }
  367. // Send the last I2C writing command with writing buffer and latch byte.
  368. WritingBuffer[WritingIndex] = MXL5005S_LATCH_BYTE;
  369. WritingIndex += 1;
  370. if(pI2cBridge->ForwardI2cWritingCmd(pI2cBridge, WritingBuffer, WritingIndex) != FUNCTION_SUCCESS)
  371. goto error_status_set_tuner_registers;
  372. return FUNCTION_SUCCESS;
  373. error_status_set_tuner_registers:
  374. return FUNCTION_ERROR;
  375. }
  376. */
  377. int
  378. mxl5005s_SetRegsWithTable(
  379. struct dvb_usb_device* dib,
  380. TUNER_MODULE *pTuner,
  381. unsigned char *pAddrTable,
  382. unsigned char *pByteTable,
  383. int TableLen
  384. )
  385. {
  386. int i;
  387. u8 end_two_bytes_buf[]={ 0 , 0 };
  388. u8 tuner_addr=0x00;
  389. pTuner->GetDeviceAddr(pTuner , &tuner_addr);
  390. for( i = 0 ; i < TableLen - 1 ; i++)
  391. {
  392. if ( TUNER_WI2C(dib , tuner_addr , pAddrTable[i] , &pByteTable[i] , 1 ) )
  393. return FUNCTION_ERROR;
  394. }
  395. end_two_bytes_buf[0] = pByteTable[i];
  396. end_two_bytes_buf[1] = MXL5005S_LATCH_BYTE;
  397. if ( TUNER_WI2C(dib , tuner_addr , pAddrTable[i] , end_two_bytes_buf , 2 ) )
  398. return FUNCTION_ERROR;
  399. return FUNCTION_SUCCESS;
  400. }
  401. /**
  402. @brief Set MxL5005S tuner register bits.
  403. */
  404. int
  405. mxl5005s_SetRegMaskBits(
  406. struct dvb_usb_device* dib,
  407. TUNER_MODULE *pTuner,
  408. unsigned char RegAddr,
  409. unsigned char Msb,
  410. unsigned char Lsb,
  411. const unsigned char WritingValue
  412. )
  413. {
  414. MXL5005S_EXTRA_MODULE *pExtra;
  415. int i;
  416. unsigned char Mask;
  417. unsigned char Shift;
  418. unsigned char RegByte;
  419. // Get tuner extra module.
  420. pExtra = (MXL5005S_EXTRA_MODULE *)pTuner->pExtra;
  421. // Generate mask and shift according to MSB and LSB.
  422. Mask = 0;
  423. for(i = Lsb; i < (unsigned char)(Msb + 1); i++)
  424. Mask |= 0x1 << i;
  425. Shift = Lsb;
  426. // Get tuner register byte according to register adddress.
  427. MXL_RegRead(&pExtra->MxlDefinedTunerStructure, RegAddr, &RegByte);
  428. // Reserve register byte unmask bit with mask and inlay writing value into it.
  429. RegByte &= ~Mask;
  430. RegByte |= (WritingValue << Shift) & Mask;
  431. // Update tuner register byte table.
  432. MXL_RegWrite(&pExtra->MxlDefinedTunerStructure, RegAddr, RegByte);
  433. // Write tuner register byte with writing byte.
  434. if(pExtra->SetRegsWithTable( dib, pTuner, &RegAddr, &RegByte, LEN_1_BYTE) != FUNCTION_SUCCESS)
  435. goto error_status_set_tuner_registers;
  436. return FUNCTION_SUCCESS;
  437. error_status_set_tuner_registers:
  438. return FUNCTION_ERROR;
  439. }
  440. /**
  441. @brief Set MxL5005S tuner spectrum mode.
  442. */
  443. int
  444. mxl5005s_SetSpectrumMode(
  445. struct dvb_usb_device* dib,
  446. TUNER_MODULE *pTuner,
  447. int SpectrumMode
  448. )
  449. {
  450. static const unsigned char BbIqswapTable[SPECTRUM_MODE_NUM] =
  451. {
  452. // BB_IQSWAP
  453. 0, // Normal spectrum
  454. 1, // Inverse spectrum
  455. };
  456. MXL5005S_EXTRA_MODULE *pExtra;
  457. // Get tuner extra module.
  458. pExtra = (MXL5005S_EXTRA_MODULE *)pTuner->pExtra;
  459. // Set BB_IQSWAP according to BB_IQSWAP table and spectrum mode.
  460. if(pExtra->SetRegMaskBits(dib,pTuner, MXL5005S_BB_IQSWAP_ADDR, MXL5005S_BB_IQSWAP_MSB,
  461. MXL5005S_BB_IQSWAP_LSB, BbIqswapTable[SpectrumMode]) != FUNCTION_SUCCESS)
  462. goto error_status_set_tuner_registers;
  463. return FUNCTION_SUCCESS;
  464. error_status_set_tuner_registers:
  465. return FUNCTION_ERROR;
  466. }
  467. /**
  468. @brief Set MxL5005S tuner bandwidth in Hz.
  469. */
  470. int
  471. mxl5005s_SetBandwidthHz(
  472. struct dvb_usb_device* dib,
  473. TUNER_MODULE *pTuner,
  474. unsigned long BandwidthHz
  475. )
  476. {
  477. MXL5005S_EXTRA_MODULE *pExtra;
  478. unsigned char BbDlpfBandsel;
  479. // Get tuner extra module.
  480. pExtra = (MXL5005S_EXTRA_MODULE *)pTuner->pExtra;
  481. // Set BB_DLPF_BANDSEL according to bandwidth.
  482. switch(BandwidthHz)
  483. {
  484. default:
  485. case MXL5005S_BANDWIDTH_6MHZ: BbDlpfBandsel = 3; break;
  486. case MXL5005S_BANDWIDTH_7MHZ: BbDlpfBandsel = 2; break;
  487. case MXL5005S_BANDWIDTH_8MHZ: BbDlpfBandsel = 0; break;
  488. }
  489. if(pExtra->SetRegMaskBits(dib,pTuner, MXL5005S_BB_DLPF_BANDSEL_ADDR, MXL5005S_BB_DLPF_BANDSEL_MSB,
  490. MXL5005S_BB_DLPF_BANDSEL_LSB, BbDlpfBandsel) != FUNCTION_SUCCESS)
  491. goto error_status_set_tuner_registers;
  492. return FUNCTION_SUCCESS;
  493. error_status_set_tuner_registers:
  494. return FUNCTION_ERROR;
  495. }
  496. /// @}
  497. /**
  498. @defgroup MXL5005S_DEPENDENCE MxL5005S dependence
  499. @ingroup MXL5005S_TUNER_MODULE
  500. MxL5005S dependence is the related functions for MxL5005S tuner module interface.
  501. One should not use MxL5005S dependence directly.
  502. */
  503. /// @{
  504. /**
  505. @brief Set I2C bridge module tuner arguments.
  506. MxL5005S builder will use mxl5005s_SetI2cBridgeModuleTunerArg() to set I2C bridge module tuner arguments.
  507. @param [in] pTuner The tuner module pointer
  508. @see BuildMxl5005sModule()
  509. */
  510. void
  511. mxl5005s_SetI2cBridgeModuleTunerArg(
  512. TUNER_MODULE *pTuner
  513. )
  514. {
  515. I2C_BRIDGE_MODULE *pI2cBridge;
  516. // Get I2C bridge module.
  517. pI2cBridge = pTuner->pI2cBridge;
  518. // Set I2C bridge module tuner arguments.
  519. pI2cBridge->pTunerDeviceAddr = &pTuner->DeviceAddr;
  520. return;
  521. }
  522. /// @}
  523. // The following context is source code provided by MaxLinear.
  524. // MaxLinear source code - MXL5005_Initialize.cpp
  525. //#ifdef _MXL_HEADER
  526. //#include "stdafx.h"
  527. //#endif
  528. //#include "MXL5005_c.h"
  529. _u16 MXL5005_RegisterInit (Tuner_struct * Tuner)
  530. {
  531. Tuner->TunerRegs_Num = TUNER_REGS_NUM ;
  532. // Tuner->TunerRegs = (TunerReg_struct *) calloc( TUNER_REGS_NUM, sizeof(TunerReg_struct) ) ;
  533. Tuner->TunerRegs[0].Reg_Num = 9 ;
  534. Tuner->TunerRegs[0].Reg_Val = 0x40 ;
  535. Tuner->TunerRegs[1].Reg_Num = 11 ;
  536. Tuner->TunerRegs[1].Reg_Val = 0x19 ;
  537. Tuner->TunerRegs[2].Reg_Num = 12 ;
  538. Tuner->TunerRegs[2].Reg_Val = 0x60 ;
  539. Tuner->TunerRegs[3].Reg_Num = 13 ;
  540. Tuner->TunerRegs[3].Reg_Val = 0x00 ;
  541. Tuner->TunerRegs[4].Reg_Num = 14 ;
  542. Tuner->TunerRegs[4].Reg_Val = 0x00 ;
  543. Tuner->TunerRegs[5].Reg_Num = 15 ;
  544. Tuner->TunerRegs[5].Reg_Val = 0xC0 ;
  545. Tuner->TunerRegs[6].Reg_Num = 16 ;
  546. Tuner->TunerRegs[6].Reg_Val = 0x00 ;
  547. Tuner->TunerRegs[7].Reg_Num = 17 ;
  548. Tuner->TunerRegs[7].Reg_Val = 0x00 ;
  549. Tuner->TunerRegs[8].Reg_Num = 18 ;
  550. Tuner->TunerRegs[8].Reg_Val = 0x00 ;
  551. Tuner->TunerRegs[9].Reg_Num = 19 ;
  552. Tuner->TunerRegs[9].Reg_Val = 0x34 ;
  553. Tuner->TunerRegs[10].Reg_Num = 21 ;
  554. Tuner->TunerRegs[10].Reg_Val = 0x00 ;
  555. Tuner->TunerRegs[11].Reg_Num = 22 ;
  556. Tuner->TunerRegs[11].Reg_Val = 0x6B ;
  557. Tuner->TunerRegs[12].Reg_Num = 23 ;
  558. Tuner->TunerRegs[12].Reg_Val = 0x35 ;
  559. Tuner->TunerRegs[13].Reg_Num = 24 ;
  560. Tuner->TunerRegs[13].Reg_Val = 0x70 ;
  561. Tuner->TunerRegs[14].Reg_Num = 25 ;
  562. Tuner->TunerRegs[14].Reg_Val = 0x3E ;
  563. Tuner->TunerRegs[15].Reg_Num = 26 ;
  564. Tuner->TunerRegs[15].Reg_Val = 0x82 ;
  565. Tuner->TunerRegs[16].Reg_Num = 31 ;
  566. Tuner->TunerRegs[16].Reg_Val = 0x00 ;
  567. Tuner->TunerRegs[17].Reg_Num = 32 ;
  568. Tuner->TunerRegs[17].Reg_Val = 0x40 ;
  569. Tuner->TunerRegs[18].Reg_Num = 33 ;
  570. Tuner->TunerRegs[18].Reg_Val = 0x53 ;
  571. Tuner->TunerRegs[19].Reg_Num = 34 ;
  572. Tuner->TunerRegs[19].Reg_Val = 0x81 ;
  573. Tuner->TunerRegs[20].Reg_Num = 35 ;
  574. Tuner->TunerRegs[20].Reg_Val = 0xC9 ;
  575. Tuner->TunerRegs[21].Reg_Num = 36 ;
  576. Tuner->TunerRegs[21].Reg_Val = 0x01 ;
  577. Tuner->TunerRegs[22].Reg_Num = 37 ;
  578. Tuner->TunerRegs[22].Reg_Val = 0x00 ;
  579. Tuner->TunerRegs[23].Reg_Num = 41 ;
  580. Tuner->TunerRegs[23].Reg_Val = 0x00 ;
  581. Tuner->TunerRegs[24].Reg_Num = 42 ;
  582. Tuner->TunerRegs[24].Reg_Val = 0xF8 ;
  583. Tuner->TunerRegs[25].Reg_Num = 43 ;
  584. Tuner->TunerRegs[25].Reg_Val = 0x43 ;
  585. Tuner->TunerRegs[26].Reg_Num = 44 ;
  586. Tuner->TunerRegs[26].Reg_Val = 0x20 ;
  587. Tuner->TunerRegs[27].Reg_Num = 45 ;
  588. Tuner->TunerRegs[27].Reg_Val = 0x80 ;
  589. Tuner->TunerRegs[28].Reg_Num = 46 ;
  590. Tuner->TunerRegs[28].Reg_Val = 0x88 ;
  591. Tuner->TunerRegs[29].Reg_Num = 47 ;
  592. Tuner->TunerRegs[29].Reg_Val = 0x86 ;
  593. Tuner->TunerRegs[30].Reg_Num = 48 ;
  594. Tuner->TunerRegs[30].Reg_Val = 0x00 ;
  595. Tuner->TunerRegs[31].Reg_Num = 49 ;
  596. Tuner->TunerRegs[31].Reg_Val = 0x00 ;
  597. Tuner->TunerRegs[32].Reg_Num = 53 ;
  598. Tuner->TunerRegs[32].Reg_Val = 0x94 ;
  599. Tuner->TunerRegs[33].Reg_Num = 54 ;
  600. Tuner->TunerRegs[33].Reg_Val = 0xFA ;
  601. Tuner->TunerRegs[34].Reg_Num = 55 ;
  602. Tuner->TunerRegs[34].Reg_Val = 0x92 ;
  603. Tuner->TunerRegs[35].Reg_Num = 56 ;
  604. Tuner->TunerRegs[35].Reg_Val = 0x80 ;
  605. Tuner->TunerRegs[36].Reg_Num = 57 ;
  606. Tuner->TunerRegs[36].Reg_Val = 0x41 ;
  607. Tuner->TunerRegs[37].Reg_Num = 58 ;
  608. Tuner->TunerRegs[37].Reg_Val = 0xDB ;
  609. Tuner->TunerRegs[38].Reg_Num = 59 ;
  610. Tuner->TunerRegs[38].Reg_Val = 0x00 ;
  611. Tuner->TunerRegs[39].Reg_Num = 60 ;
  612. Tuner->TunerRegs[39].Reg_Val = 0x00 ;
  613. Tuner->TunerRegs[40].Reg_Num = 61 ;
  614. Tuner->TunerRegs[40].Reg_Val = 0x00 ;
  615. Tuner->TunerRegs[41].Reg_Num = 62 ;
  616. Tuner->TunerRegs[41].Reg_Val = 0x00 ;
  617. Tuner->TunerRegs[42].Reg_Num = 65 ;
  618. Tuner->TunerRegs[42].Reg_Val = 0xF8 ;
  619. Tuner->TunerRegs[43].Reg_Num = 66 ;
  620. Tuner->TunerRegs[43].Reg_Val = 0xE4 ;
  621. Tuner->TunerRegs[44].Reg_Num = 67 ;
  622. Tuner->TunerRegs[44].Reg_Val = 0x90 ;
  623. Tuner->TunerRegs[45].Reg_Num = 68 ;
  624. Tuner->TunerRegs[45].Reg_Val = 0xC0 ;
  625. Tuner->TunerRegs[46].Reg_Num = 69 ;
  626. Tuner->TunerRegs[46].Reg_Val = 0x01 ;
  627. Tuner->TunerRegs[47].Reg_Num = 70 ;
  628. Tuner->TunerRegs[47].Reg_Val = 0x50 ;
  629. Tuner->TunerRegs[48].Reg_Num = 71 ;
  630. Tuner->TunerRegs[48].Reg_Val = 0x06 ;
  631. Tuner->TunerRegs[49].Reg_Num = 72 ;
  632. Tuner->TunerRegs[49].Reg_Val = 0x00 ;
  633. Tuner->TunerRegs[50].Reg_Num = 73 ;
  634. Tuner->TunerRegs[50].Reg_Val = 0x20 ;
  635. Tuner->TunerRegs[51].Reg_Num = 76 ;
  636. Tuner->TunerRegs[51].Reg_Val = 0xBB ;
  637. Tuner->TunerRegs[52].Reg_Num = 77 ;
  638. Tuner->TunerRegs[52].Reg_Val = 0x13 ;
  639. Tuner->TunerRegs[53].Reg_Num = 81 ;
  640. Tuner->TunerRegs[53].Reg_Val = 0x04 ;
  641. Tuner->TunerRegs[54].Reg_Num = 82 ;
  642. Tuner->TunerRegs[54].Reg_Val = 0x75 ;
  643. Tuner->TunerRegs[55].Reg_Num = 83 ;
  644. Tuner->TunerRegs[55].Reg_Val = 0x00 ;
  645. Tuner->TunerRegs[56].Reg_Num = 84 ;
  646. Tuner->TunerRegs[56].Reg_Val = 0x00 ;
  647. Tuner->TunerRegs[57].Reg_Num = 85 ;
  648. Tuner->TunerRegs[57].Reg_Val = 0x00 ;
  649. Tuner->TunerRegs[58].Reg_Num = 91 ;
  650. Tuner->TunerRegs[58].Reg_Val = 0x70 ;
  651. Tuner->TunerRegs[59].Reg_Num = 92 ;
  652. Tuner->TunerRegs[59].Reg_Val = 0x00 ;
  653. Tuner->TunerRegs[60].Reg_Num = 93 ;
  654. Tuner->TunerRegs[60].Reg_Val = 0x00 ;
  655. Tuner->TunerRegs[61].Reg_Num = 94 ;
  656. Tuner->TunerRegs[61].Reg_Val = 0x00 ;
  657. Tuner->TunerRegs[62].Reg_Num = 95 ;
  658. Tuner->TunerRegs[62].Reg_Val = 0x0C ;
  659. Tuner->TunerRegs[63].Reg_Num = 96 ;
  660. Tuner->TunerRegs[63].Reg_Val = 0x00 ;
  661. Tuner->TunerRegs[64].Reg_Num = 97 ;
  662. Tuner->TunerRegs[64].Reg_Val = 0x00 ;
  663. Tuner->TunerRegs[65].Reg_Num = 98 ;
  664. Tuner->TunerRegs[65].Reg_Val = 0xE2 ;
  665. Tuner->TunerRegs[66].Reg_Num = 99 ;
  666. Tuner->TunerRegs[66].Reg_Val = 0x00 ;
  667. Tuner->TunerRegs[67].Reg_Num = 100 ;
  668. Tuner->TunerRegs[67].Reg_Val = 0x00 ;
  669. Tuner->TunerRegs[68].Reg_Num = 101 ;
  670. Tuner->TunerRegs[68].Reg_Val = 0x12 ;
  671. Tuner->TunerRegs[69].Reg_Num = 102 ;
  672. Tuner->TunerRegs[69].Reg_Val = 0x80 ;
  673. Tuner->TunerRegs[70].Reg_Num = 103 ;
  674. Tuner->TunerRegs[70].Reg_Val = 0x32 ;
  675. Tuner->TunerRegs[71].Reg_Num = 104 ;
  676. Tuner->TunerRegs[71].Reg_Val = 0xB4 ;
  677. Tuner->TunerRegs[72].Reg_Num = 105 ;
  678. Tuner->TunerRegs[72].Reg_Val = 0x60 ;
  679. Tuner->TunerRegs[73].Reg_Num = 106 ;
  680. Tuner->TunerRegs[73].Reg_Val = 0x83 ;
  681. Tuner->TunerRegs[74].Reg_Num = 107 ;
  682. Tuner->TunerRegs[74].Reg_Val = 0x84 ;
  683. Tuner->TunerRegs[75].Reg_Num = 108 ;
  684. Tuner->TunerRegs[75].Reg_Val = 0x9C ;
  685. Tuner->TunerRegs[76].Reg_Num = 109 ;
  686. Tuner->TunerRegs[76].Reg_Val = 0x02 ;
  687. Tuner->TunerRegs[77].Reg_Num = 110 ;
  688. Tuner->TunerRegs[77].Reg_Val = 0x81 ;
  689. Tuner->TunerRegs[78].Reg_Num = 111 ;
  690. Tuner->TunerRegs[78].Reg_Val = 0xC0 ;
  691. Tuner->TunerRegs[79].Reg_Num = 112 ;
  692. Tuner->TunerRegs[79].Reg_Val = 0x10 ;
  693. Tuner->TunerRegs[80].Reg_Num = 131 ;
  694. Tuner->TunerRegs[80].Reg_Val = 0x8A ;
  695. Tuner->TunerRegs[81].Reg_Num = 132 ;
  696. Tuner->TunerRegs[81].Reg_Val = 0x10 ;
  697. Tuner->TunerRegs[82].Reg_Num = 133 ;
  698. Tuner->TunerRegs[82].Reg_Val = 0x24 ;
  699. Tuner->TunerRegs[83].Reg_Num = 134 ;
  700. Tuner->TunerRegs[83].Reg_Val = 0x00 ;
  701. Tuner->TunerRegs[84].Reg_Num = 135 ;
  702. Tuner->TunerRegs[84].Reg_Val = 0x00 ;
  703. Tuner->TunerRegs[85].Reg_Num = 136 ;
  704. Tuner->TunerRegs[85].Reg_Val = 0x7E ;
  705. Tuner->TunerRegs[86].Reg_Num = 137 ;
  706. Tuner->TunerRegs[86].Reg_Val = 0x40 ;
  707. Tuner->TunerRegs[87].Reg_Num = 138 ;
  708. Tuner->TunerRegs[87].Reg_Val = 0x38 ;
  709. Tuner->TunerRegs[88].Reg_Num = 146 ;
  710. Tuner->TunerRegs[88].Reg_Val = 0xF6 ;
  711. Tuner->TunerRegs[89].Reg_Num = 147 ;
  712. Tuner->TunerRegs[89].Reg_Val = 0x1A ;
  713. Tuner->TunerRegs[90].Reg_Num = 148 ;
  714. Tuner->TunerRegs[90].Reg_Val = 0x62 ;
  715. Tuner->TunerRegs[91].Reg_Num = 149 ;
  716. Tuner->TunerRegs[91].Reg_Val = 0x33 ;
  717. Tuner->TunerRegs[92].Reg_Num = 150 ;
  718. Tuner->TunerRegs[92].Reg_Val = 0x80 ;
  719. Tuner->TunerRegs[93].Reg_Num = 156 ;
  720. Tuner->TunerRegs[93].Reg_Val = 0x56 ;
  721. Tuner->TunerRegs[94].Reg_Num = 157 ;
  722. Tuner->TunerRegs[94].Reg_Val = 0x17 ;
  723. Tuner->TunerRegs[95].Reg_Num = 158 ;
  724. Tuner->TunerRegs[95].Reg_Val = 0xA9 ;
  725. Tuner->TunerRegs[96].Reg_Num = 159 ;
  726. Tuner->TunerRegs[96].Reg_Val = 0x00 ;
  727. Tuner->TunerRegs[97].Reg_Num = 160 ;
  728. Tuner->TunerRegs[97].Reg_Val = 0x00 ;
  729. Tuner->TunerRegs[98].Reg_Num = 161 ;
  730. Tuner->TunerRegs[98].Reg_Val = 0x00 ;
  731. Tuner->TunerRegs[99].Reg_Num = 162 ;
  732. Tuner->TunerRegs[99].Reg_Val = 0x40 ;
  733. Tuner->TunerRegs[100].Reg_Num = 166 ;
  734. Tuner->TunerRegs[100].Reg_Val = 0xAE ;
  735. Tuner->TunerRegs[101].Reg_Num = 167 ;
  736. Tuner->TunerRegs[101].Reg_Val = 0x1B ;
  737. Tuner->TunerRegs[102].Reg_Num = 168 ;
  738. Tuner->TunerRegs[102].Reg_Val = 0xF2 ;
  739. Tuner->TunerRegs[103].Reg_Num = 195 ;
  740. Tuner->TunerRegs[103].Reg_Val = 0x00 ;
  741. return 0 ;
  742. }
  743. _u16 MXL5005_ControlInit (Tuner_struct *Tuner)
  744. {
  745. Tuner->Init_Ctrl_Num = INITCTRL_NUM ;
  746. Tuner->Init_Ctrl[0].Ctrl_Num = DN_IQTN_AMP_CUT ;
  747. Tuner->Init_Ctrl[0].size = 1 ;
  748. Tuner->Init_Ctrl[0].addr[0] = 73;
  749. Tuner->Init_Ctrl[0].bit[0] = 7;
  750. Tuner->Init_Ctrl[0].val[0] = 0;
  751. Tuner->Init_Ctrl[1].Ctrl_Num = BB_MODE ;
  752. Tuner->Init_Ctrl[1].size = 1 ;
  753. Tuner->Init_Ctrl[1].addr[0] = 53;
  754. Tuner->Init_Ctrl[1].bit[0] = 2;
  755. Tuner->Init_Ctrl[1].val[0] = 1;
  756. Tuner->Init_Ctrl[2].Ctrl_Num = BB_BUF ;
  757. Tuner->Init_Ctrl[2].size = 2 ;
  758. Tuner->Init_Ctrl[2].addr[0] = 53;
  759. Tuner->Init_Ctrl[2].bit[0] = 1;
  760. Tuner->Init_Ctrl[2].val[0] = 0;
  761. Tuner->Init_Ctrl[2].addr[1] = 57;
  762. Tuner->Init_Ctrl[2].bit[1] = 0;
  763. Tuner->Init_Ctrl[2].val[1] = 1;
  764. Tuner->Init_Ctrl[3].Ctrl_Num = BB_BUF_OA ;
  765. Tuner->Init_Ctrl[3].size = 1 ;
  766. Tuner->Init_Ctrl[3].addr[0] = 53;
  767. Tuner->Init_Ctrl[3].bit[0] = 0;
  768. Tuner->Init_Ctrl[3].val[0] = 0;
  769. Tuner->Init_Ctrl[4].Ctrl_Num = BB_ALPF_BANDSELECT ;
  770. Tuner->Init_Ctrl[4].size = 3 ;
  771. Tuner->Init_Ctrl[4].addr[0] = 53;
  772. Tuner->Init_Ctrl[4].bit[0] = 5;
  773. Tuner->Init_Ctrl[4].val[0] = 0;
  774. Tuner->Init_Ctrl[4].addr[1] = 53;
  775. Tuner->Init_Ctrl[4].bit[1] = 6;
  776. Tuner->Init_Ctrl[4].val[1] = 0;
  777. Tuner->Init_Ctrl[4].addr[2] = 53;
  778. Tuner->Init_Ctrl[4].bit[2] = 7;
  779. Tuner->Init_Ctrl[4].val[2] = 1;
  780. Tuner->Init_Ctrl[5].Ctrl_Num = BB_IQSWAP ;
  781. Tuner->Init_Ctrl[5].size = 1 ;
  782. Tuner->Init_Ctrl[5].addr[0] = 59;
  783. Tuner->Init_Ctrl[5].bit[0] = 0;
  784. Tuner->Init_Ctrl[5].val[0] = 0;
  785. Tuner->Init_Ctrl[6].Ctrl_Num = BB_DLPF_BANDSEL ;
  786. Tuner->Init_Ctrl[6].size = 2 ;
  787. Tuner->Init_Ctrl[6].addr[0] = 53;
  788. Tuner->Init_Ctrl[6].bit[0] = 3;
  789. Tuner->Init_Ctrl[6].val[0] = 0;
  790. Tuner->Init_Ctrl[6].addr[1] = 53;
  791. Tuner->Init_Ctrl[6].bit[1] = 4;
  792. Tuner->Init_Ctrl[6].val[1] = 1;
  793. Tuner->Init_Ctrl[7].Ctrl_Num = RFSYN_CHP_GAIN ;
  794. Tuner->Init_Ctrl[7].size = 4 ;
  795. Tuner->Init_Ctrl[7].addr[0] = 22;
  796. Tuner->Init_Ctrl[7].bit[0] = 4;
  797. Tuner->Init_Ctrl[7].val[0] = 0;
  798. Tuner->Init_Ctrl[7].addr[1] = 22;
  799. Tuner->Init_Ctrl[7].bit[1] = 5;
  800. Tuner->Init_Ctrl[7].val[1] = 1;
  801. Tuner->Init_Ctrl[7].addr[2] = 22;
  802. Tuner->Init_Ctrl[7].bit[2] = 6;
  803. Tuner->Init_Ctrl[7].val[2] = 1;
  804. Tuner->Init_Ctrl[7].addr[3] = 22;
  805. Tuner->Init_Ctrl[7].bit[3] = 7;
  806. Tuner->Init_Ctrl[7].val[3] = 0;
  807. Tuner->Init_Ctrl[8].Ctrl_Num = RFSYN_EN_CHP_HIGAIN ;
  808. Tuner->Init_Ctrl[8].size = 1 ;
  809. Tuner->Init_Ctrl[8].addr[0] = 22;
  810. Tuner->Init_Ctrl[8].bit[0] = 2;
  811. Tuner->Init_Ctrl[8].val[0] = 0;
  812. Tuner->Init_Ctrl[9].Ctrl_Num = AGC_IF ;
  813. Tuner->Init_Ctrl[9].size = 4 ;
  814. Tuner->Init_Ctrl[9].addr[0] = 76;
  815. Tuner->Init_Ctrl[9].bit[0] = 0;
  816. Tuner->Init_Ctrl[9].val[0] = 1;
  817. Tuner->Init_Ctrl[9].addr[1] = 76;
  818. Tuner->Init_Ctrl[9].bit[1] = 1;
  819. Tuner->Init_Ctrl[9].val[1] = 1;
  820. Tuner->Init_Ctrl[9].addr[2] = 76;
  821. Tuner->Init_Ctrl[9].bit[2] = 2;
  822. Tuner->Init_Ctrl[9].val[2] = 0;
  823. Tuner->Init_Ctrl[9].addr[3] = 76;
  824. Tuner->Init_Ctrl[9].bit[3] = 3;
  825. Tuner->Init_Ctrl[9].val[3] = 1;
  826. Tuner->Init_Ctrl[10].Ctrl_Num = AGC_RF ;
  827. Tuner->Init_Ctrl[10].size = 4 ;
  828. Tuner->Init_Ctrl[10].addr[0] = 76;
  829. Tuner->Init_Ctrl[10].bit[0] = 4;
  830. Tuner->Init_Ctrl[10].val[0] = 1;
  831. Tuner->Init_Ctrl[10].addr[1] = 76;
  832. Tuner->Init_Ctrl[10].bit[1] = 5;
  833. Tuner->Init_Ctrl[10].val[1] = 1;
  834. Tuner->Init_Ctrl[10].addr[2] = 76;
  835. Tuner->Init_Ctrl[10].bit[2] = 6;
  836. Tuner->Init_Ctrl[10].val[2] = 0;
  837. Tuner->Init_Ctrl[10].addr[3] = 76;
  838. Tuner->Init_Ctrl[10].bit[3] = 7;
  839. Tuner->Init_Ctrl[10].val[3] = 1;
  840. Tuner->Init_Ctrl[11].Ctrl_Num = IF_DIVVAL ;
  841. Tuner->Init_Ctrl[11].size = 5 ;
  842. Tuner->Init_Ctrl[11].addr[0] = 43;
  843. Tuner->Init_Ctrl[11].bit[0] = 3;
  844. Tuner->Init_Ctrl[11].val[0] = 0;
  845. Tuner->Init_Ctrl[11].addr[1] = 43;
  846. Tuner->Init_Ctrl[11].bit[1] = 4;
  847. Tuner->Init_Ctrl[11].val[1] = 0;
  848. Tuner->Init_Ctrl[11].addr[2] = 43;
  849. Tuner->Init_Ctrl[11].bit[2] = 5;
  850. Tuner->Init_Ctrl[11].val[2] = 0;
  851. Tuner->Init_Ctrl[11].addr[3] = 43;
  852. Tuner->Init_Ctrl[11].bit[3] = 6;
  853. Tuner->Init_Ctrl[11].val[3] = 1;
  854. Tuner->Init_Ctrl[11].addr[4] = 43;
  855. Tuner->Init_Ctrl[11].bit[4] = 7;
  856. Tuner->Init_Ctrl[11].val[4] = 0;
  857. Tuner->Init_Ctrl[12].Ctrl_Num = IF_VCO_BIAS ;
  858. Tuner->Init_Ctrl[12].size = 6 ;
  859. Tuner->Init_Ctrl[12].addr[0] = 44;
  860. Tuner->Init_Ctrl[12].bit[0] = 2;
  861. Tuner->Init_Ctrl[12].val[0] = 0;
  862. Tuner->Init_Ctrl[12].addr[1] = 44;
  863. Tuner->Init_Ctrl[12].bit[1] = 3;
  864. Tuner->Init_Ctrl[12].val[1] = 0;
  865. Tuner->Init_Ctrl[12].addr[2] = 44;
  866. Tuner->Init_Ctrl[12].bit[2] = 4;
  867. Tuner->Init_Ctrl[12].val[2] = 0;
  868. Tuner->Init_Ctrl[12].addr[3] = 44;
  869. Tuner->Init_Ctrl[12].bit[3] = 5;
  870. Tuner->Init_Ctrl[12].val[3] = 1;
  871. Tuner->Init_Ctrl[12].addr[4] = 44;
  872. Tuner->Init_Ctrl[12].bit[4] = 6;
  873. Tuner->Init_Ctrl[12].val[4] = 0;
  874. Tuner->Init_Ctrl[12].addr[5] = 44;
  875. Tuner->Init_Ctrl[12].bit[5] = 7;
  876. Tuner->Init_Ctrl[12].val[5] = 0;
  877. Tuner->Init_Ctrl[13].Ctrl_Num = CHCAL_INT_MOD_IF ;
  878. Tuner->Init_Ctrl[13].size = 7 ;
  879. Tuner->Init_Ctrl[13].addr[0] = 11;
  880. Tuner->Init_Ctrl[13].bit[0] = 0;
  881. Tuner->Init_Ctrl[13].val[0] = 1;
  882. Tuner->Init_Ctrl[13].addr[1] = 11;
  883. Tuner->Init_Ctrl[13].bit[1] = 1;
  884. Tuner->Init_Ctrl[13].val[1] = 0;
  885. Tuner->Init_Ctrl[13].addr[2] = 11;
  886. Tuner->Init_Ctrl[13].bit[2] = 2;
  887. Tuner->Init_Ctrl[13].val[2] = 0;
  888. Tuner->Init_Ctrl[13].addr[3] = 11;
  889. Tuner->Init_Ctrl[13].bit[3] = 3;
  890. Tuner->Init_Ctrl[13].val[3] = 1;
  891. Tuner->Init_Ctrl[13].addr[4] = 11;
  892. Tuner->Init_Ctrl[13].bit[4] = 4;
  893. Tuner->Init_Ctrl[13].val[4] = 1;
  894. Tuner->Init_Ctrl[13].addr[5] = 11;
  895. Tuner->Init_Ctrl[13].bit[5] = 5;
  896. Tuner->Init_Ctrl[13].val[5] = 0;
  897. Tuner->Init_Ctrl[13].addr[6] = 11;
  898. Tuner->Init_Ctrl[13].bit[6] = 6;
  899. Tuner->Init_Ctrl[13].val[6] = 0;
  900. Tuner->Init_Ctrl[14].Ctrl_Num = CHCAL_FRAC_MOD_IF ;
  901. Tuner->Init_Ctrl[14].size = 16 ;
  902. Tuner->Init_Ctrl[14].addr[0] = 13;
  903. Tuner->Init_Ctrl[14].bit[0] = 0;
  904. Tuner->Init_Ctrl[14].val[0] = 0;
  905. Tuner->Init_Ctrl[14].addr[1] = 13;
  906. Tuner->Init_Ctrl[14].bit[1] = 1;
  907. Tuner->Init_Ctrl[14].val[1] = 0;
  908. Tuner->Init_Ctrl[14].addr[2] = 13;
  909. Tuner->Init_Ctrl[14].bit[2] = 2;
  910. Tuner->Init_Ctrl[14].val[2] = 0;
  911. Tuner->Init_Ctrl[14].addr[3] = 13;
  912. Tuner->Init_Ctrl[14].bit[3] = 3;
  913. Tuner->Init_Ctrl[14].val[3] = 0;
  914. Tuner->Init_Ctrl[14].addr[4] = 13;
  915. Tuner->Init_Ctrl[14].bit[4] = 4;
  916. Tuner->Init_Ctrl[14].val[4] = 0;
  917. Tuner->Init_Ctrl[14].addr[5] = 13;
  918. Tuner->Init_Ctrl[14].bit[5] = 5;
  919. Tuner->Init_Ctrl[14].val[5] = 0;
  920. Tuner->Init_Ctrl[14].addr[6] = 13;
  921. Tuner->Init_Ctrl[14].bit[6] = 6;
  922. Tuner->Init_Ctrl[14].val[6] = 0;
  923. Tuner->Init_Ctrl[14].addr[7] = 13;
  924. Tuner->Init_Ctrl[14].bit[7] = 7;
  925. Tuner->Init_Ctrl[14].val[7] = 0;
  926. Tuner->Init_Ctrl[14].addr[8] = 12;
  927. Tuner->Init_Ctrl[14].bit[8] = 0;
  928. Tuner->Init_Ctrl[14].val[8] = 0;
  929. Tuner->Init_Ctrl[14].addr[9] = 12;
  930. Tuner->Init_Ctrl[14].bit[9] = 1;
  931. Tuner->Init_Ctrl[14].val[9] = 0;
  932. Tuner->Init_Ctrl[14].addr[10] = 12;
  933. Tuner->Init_Ctrl[14].bit[10] = 2;
  934. Tuner->Init_Ctrl[14].val[10] = 0;
  935. Tuner->Init_Ctrl[14].addr[11] = 12;
  936. Tuner->Init_Ctrl[14].bit[11] = 3;
  937. Tuner->Init_Ctrl[14].val[11] = 0;
  938. Tuner->Init_Ctrl[14].addr[12] = 12;
  939. Tuner->Init_Ctrl[14].bit[12] = 4;
  940. Tuner->Init_Ctrl[14].val[12] = 0;
  941. Tuner->Init_Ctrl[14].addr[13] = 12;
  942. Tuner->Init_Ctrl[14].bit[13] = 5;
  943. Tuner->Init_Ctrl[14].val[13] = 1;
  944. Tuner->Init_Ctrl[14].addr[14] = 12;
  945. Tuner->Init_Ctrl[14].bit[14] = 6;
  946. Tuner->Init_Ctrl[14].val[14] = 1;
  947. Tuner->Init_Ctrl[14].addr[15] = 12;
  948. Tuner->Init_Ctrl[14].bit[15] = 7;
  949. Tuner->Init_Ctrl[14].val[15] = 0;
  950. Tuner->Init_Ctrl[15].Ctrl_Num = DRV_RES_SEL ;
  951. Tuner->Init_Ctrl[15].size = 3 ;
  952. Tuner->Init_Ctrl[15].addr[0] = 147;
  953. Tuner->Init_Ctrl[15].bit[0] = 2;
  954. Tuner->Init_Ctrl[15].val[0] = 0;
  955. Tuner->Init_Ctrl[15].addr[1] = 147;
  956. Tuner->Init_Ctrl[15].bit[1] = 3;
  957. Tuner->Init_Ctrl[15].val[1] = 1;
  958. Tuner->Init_Ctrl[15].addr[2] = 147;
  959. Tuner->Init_Ctrl[15].bit[2] = 4;
  960. Tuner->Init_Ctrl[15].val[2] = 1;
  961. Tuner->Init_Ctrl[16].Ctrl_Num = I_DRIVER ;
  962. Tuner->Init_Ctrl[16].size = 2 ;
  963. Tuner->Init_Ctrl[16].addr[0] = 147;
  964. Tuner->Init_Ctrl[16].bit[0] = 0;
  965. Tuner->Init_Ctrl[16].val[0] = 0;
  966. Tuner->Init_Ctrl[16].addr[1] = 147;
  967. Tuner->Init_Ctrl[16].bit[1] = 1;
  968. Tuner->Init_Ctrl[16].val[1] = 1;
  969. Tuner->Init_Ctrl[17].Ctrl_Num = EN_AAF ;
  970. Tuner->Init_Ctrl[17].size = 1 ;
  971. Tuner->Init_Ctrl[17].addr[0] = 147;
  972. Tuner->Init_Ctrl[17].bit[0] = 7;
  973. Tuner->Init_Ctrl[17].val[0] = 0;
  974. Tuner->Init_Ctrl[18].Ctrl_Num = EN_3P ;
  975. Tuner->Init_Ctrl[18].size = 1 ;
  976. Tuner->Init_Ctrl[18].addr[0] = 147;
  977. Tuner->Init_Ctrl[18].bit[0] = 6;
  978. Tuner->Init_Ctrl[18].val[0] = 0;
  979. Tuner->Init_Ctrl[19].Ctrl_Num = EN_AUX_3P ;
  980. Tuner->Init_Ctrl[19].size = 1 ;
  981. Tuner->Init_Ctrl[19].addr[0] = 156;
  982. Tuner->Init_Ctrl[19].bit[0] = 0;
  983. Tuner->Init_Ctrl[19].val[0] = 0;
  984. Tuner->Init_Ctrl[20].Ctrl_Num = SEL_AAF_BAND ;
  985. Tuner->Init_Ctrl[20].size = 1 ;
  986. Tuner->Init_Ctrl[20].addr[0] = 147;
  987. Tuner->Init_Ctrl[20].bit[0] = 5;
  988. Tuner->Init_Ctrl[20].val[0] = 0;
  989. Tuner->Init_Ctrl[21].Ctrl_Num = SEQ_ENCLK16_CLK_OUT ;
  990. Tuner->Init_Ctrl[21].size = 1 ;
  991. Tuner->Init_Ctrl[21].addr[0] = 137;
  992. Tuner->Init_Ctrl[21].bit[0] = 4;
  993. Tuner->Init_Ctrl[21].val[0] = 0;
  994. Tuner->Init_Ctrl[22].Ctrl_Num = SEQ_SEL4_16B ;
  995. Tuner->Init_Ctrl[22].size = 1 ;
  996. Tuner->Init_Ctrl[22].addr[0] = 137;
  997. Tuner->Init_Ctrl[22].bit[0] = 7;
  998. Tuner->Init_Ctrl[22].val[0] = 0;
  999. Tuner->Init_Ctrl[23].Ctrl_Num = XTAL_CAPSELECT ;
  1000. Tuner->Init_Ctrl[23].size = 1 ;
  1001. Tuner->Init_Ctrl[23].addr[0] = 91;
  1002. Tuner->Init_Ctrl[23].bit[0] = 5;
  1003. Tuner->Init_Ctrl[23].val[0] = 1;
  1004. Tuner->Init_Ctrl[24].Ctrl_Num = IF_SEL_DBL ;
  1005. Tuner->Init_Ctrl[24].size = 1 ;
  1006. Tuner->Init_Ctrl[24].addr[0] = 43;
  1007. Tuner->Init_Ctrl[24].bit[0] = 0;
  1008. Tuner->Init_Ctrl[24].val[0] = 1;
  1009. Tuner->Init_Ctrl[25].Ctrl_Num = RFSYN_R_DIV ;
  1010. Tuner->Init_Ctrl[25].size = 2 ;
  1011. Tuner->Init_Ctrl[25].addr[0] = 22;
  1012. Tuner->Init_Ctrl[25].bit[0] = 0;
  1013. Tuner->Init_Ctrl[25].val[0] = 1;
  1014. Tuner->Init_Ctrl[25].addr[1] = 22;
  1015. Tuner->Init_Ctrl[25].bit[1] = 1;
  1016. Tuner->Init_Ctrl[25].val[1] = 1;
  1017. Tuner->Init_Ctrl[26].Ctrl_Num = SEQ_EXTSYNTHCALIF ;
  1018. Tuner->Init_Ctrl[26].size = 1 ;
  1019. Tuner->Init_Ctrl[26].addr[0] = 134;
  1020. Tuner->Init_Ctrl[26].bit[0] = 2;
  1021. Tuner->Init_Ctrl[26].val[0] = 0;
  1022. Tuner->Init_Ctrl[27].Ctrl_Num = SEQ_EXTDCCAL ;
  1023. Tuner->Init_Ctrl[27].size = 1 ;
  1024. Tuner->Init_Ctrl[27].addr[0] = 137;
  1025. Tuner->Init_Ctrl[27].bit[0] = 3;
  1026. Tuner->Init_Ctrl[27].val[0] = 0;
  1027. Tuner->Init_Ctrl[28].Ctrl_Num = AGC_EN_RSSI ;
  1028. Tuner->Init_Ctrl[28].size = 1 ;
  1029. Tuner->Init_Ctrl[28].addr[0] = 77;
  1030. Tuner->Init_Ctrl[28].bit[0] = 7;
  1031. Tuner->Init_Ctrl[28].val[0] = 0;
  1032. Tuner->Init_Ctrl[29].Ctrl_Num = RFA_ENCLKRFAGC ;
  1033. Tuner->Init_Ctrl[29].size = 1 ;
  1034. Tuner->Init_Ctrl[29].addr[0] = 166;
  1035. Tuner->Init_Ctrl[29].bit[0] = 7;
  1036. Tuner->Init_Ctrl[29].val[0] = 1;
  1037. Tuner->Init_Ctrl[30].Ctrl_Num = RFA_RSSI_REFH ;
  1038. Tuner->Init_Ctrl[30].size = 3 ;
  1039. Tuner->Init_Ctrl[30].addr[0] = 166;
  1040. Tuner->Init_Ctrl[30].bit[0] = 0;
  1041. Tuner->Init_Ctrl[30].val[0] = 0;
  1042. Tuner->Init_Ctrl[30].addr[1] = 166;
  1043. Tuner->Init_Ctrl[30].bit[1] = 1;
  1044. Tuner->Init_Ctrl[30].val[1] = 1;
  1045. Tuner->Init_Ctrl[30].addr[2] = 166;
  1046. Tuner->Init_Ctrl[30].bit[2] = 2;
  1047. Tuner->Init_Ctrl[30].val[2] = 1;
  1048. Tuner->Init_Ctrl[31].Ctrl_Num = RFA_RSSI_REF ;
  1049. Tuner->Init_Ctrl[31].size = 3 ;
  1050. Tuner->Init_Ctrl[31].addr[0] = 166;
  1051. Tuner->Init_Ctrl[31].bit[0] = 3;
  1052. Tuner->Init_Ctrl[31].val[0] = 1;
  1053. Tuner->Init_Ctrl[31].addr[1] = 166;
  1054. Tuner->Init_Ctrl[31].bit[1] = 4;
  1055. Tuner->Init_Ctrl[31].val[1] = 0;
  1056. Tuner->Init_Ctrl[31].addr[2] = 166;
  1057. Tuner->Init_Ctrl[31].bit[2] = 5;
  1058. Tuner->Init_Ctrl[31].val[2] = 1;
  1059. Tuner->Init_Ctrl[32].Ctrl_Num = RFA_RSSI_REFL ;
  1060. Tuner->Init_Ctrl[32].size = 3 ;
  1061. Tuner->Init_Ctrl[32].addr[0] = 167;
  1062. Tuner->Init_Ctrl[32].bit[0] = 0;
  1063. Tuner->Init_Ctrl[32].val[0] = 1;
  1064. Tuner->Init_Ctrl[32].addr[1] = 167;
  1065. Tuner->Init_Ctrl[32].bit[1] = 1;
  1066. Tuner->Init_Ctrl[32].val[1] = 1;
  1067. Tuner->Init_Ctrl[32].addr[2] = 167;
  1068. Tuner->Init_Ctrl[32].bit[2] = 2;
  1069. Tuner->Init_Ctrl[32].val[2] = 0;
  1070. Tuner->Init_Ctrl[33].Ctrl_Num = RFA_FLR ;
  1071. Tuner->Init_Ctrl[33].size = 4 ;
  1072. Tuner->Init_Ctrl[33].addr[0] = 168;
  1073. Tuner->Init_Ctrl[33].bit[0] = 0;
  1074. Tuner->Init_Ctrl[33].val[0] = 0;
  1075. Tuner->Init_Ctrl[33].addr[1] = 168;
  1076. Tuner->Init_Ctrl[33].bit[1] = 1;
  1077. Tuner->Init_Ctrl[33].val[1] = 1;
  1078. Tuner->Init_Ctrl[33].addr[2] = 168;
  1079. Tuner->Init_Ctrl[33].bit[2] = 2;
  1080. Tuner->Init_Ctrl[33].val[2] = 0;
  1081. Tuner->Init_Ctrl[33].addr[3] = 168;
  1082. Tuner->Init_Ctrl[33].bit[3] = 3;
  1083. Tuner->Init_Ctrl[33].val[3] = 0;
  1084. Tuner->Init_Ctrl[34].Ctrl_Num = RFA_CEIL ;
  1085. Tuner->Init_Ctrl[34].size = 4 ;
  1086. Tuner->Init_Ctrl[34].addr[0] = 168;
  1087. Tuner->Init_Ctrl[34].bit[0] = 4;
  1088. Tuner->Init_Ctrl[34].val[0] = 1;
  1089. Tuner->Init_Ctrl[34].addr[1] = 168;
  1090. Tuner->Init_Ctrl[34].bit[1] = 5;
  1091. Tuner->Init_Ctrl[34].val[1] = 1;
  1092. Tuner->Init_Ctrl[34].addr[2] = 168;
  1093. Tuner->Init_Ctrl[34].bit[2] = 6;
  1094. Tuner->Init_Ctrl[34].val[2] = 1;
  1095. Tuner->Init_Ctrl[34].addr[3] = 168;
  1096. Tuner->Init_Ctrl[34].bit[3] = 7;
  1097. Tuner->Init_Ctrl[34].val[3] = 1;
  1098. Tuner->Init_Ctrl[35].Ctrl_Num = SEQ_EXTIQFSMPULSE ;
  1099. Tuner->Init_Ctrl[35].size = 1 ;
  1100. Tuner->Init_Ctrl[35].addr[0] = 135;
  1101. Tuner->Init_Ctrl[35].bit[0] = 0;
  1102. Tuner->Init_Ctrl[35].val[0] = 0;
  1103. Tuner->Init_Ctrl[36].Ctrl_Num = OVERRIDE_1 ;
  1104. Tuner->Init_Ctrl[36].size = 1 ;
  1105. Tuner->Init_Ctrl[36].addr[0] = 56;
  1106. Tuner->Init_Ctrl[36].bit[0] = 3;
  1107. Tuner->Init_Ctrl[36].val[0] = 0;
  1108. Tuner->Init_Ctrl[37].Ctrl_Num = BB_INITSTATE_DLPF_TUNE ;
  1109. Tuner->Init_Ctrl[37].size = 7 ;
  1110. Tuner->Init_Ctrl[37].addr[0] = 59;
  1111. Tuner->Init_Ctrl[37].bit[0] = 1;
  1112. Tuner->Init_Ctrl[37].val[0] = 0;
  1113. Tuner->Init_Ctrl[37].addr[1] = 59;
  1114. Tuner->Init_Ctrl[37].bit[1] = 2;
  1115. Tuner->Init_Ctrl[37].val[1] = 0;
  1116. Tuner->Init_Ctrl[37].addr[2] = 59;
  1117. Tuner->Init_Ctrl[37].bit[2] = 3;
  1118. Tuner->Init_Ctrl[37].val[2] = 0;
  1119. Tuner->Init_Ctrl[37].addr[3] = 59;
  1120. Tuner->Init_Ctrl[37].bit[3] = 4;
  1121. Tuner->Init_Ctrl[37].val[3] = 0;
  1122. Tuner->Init_Ctrl[37].addr[4] = 59;
  1123. Tuner->Init_Ctrl[37].bit[4] = 5;
  1124. Tuner->Init_Ctrl[37].val[4] = 0;
  1125. Tuner->Init_Ctrl[37].addr[5] = 59;
  1126. Tuner->Init_Ctrl[37].bit[5] = 6;
  1127. Tuner->Init_Ctrl[37].val[5] = 0;
  1128. Tuner->Init_Ctrl[37].addr[6] = 59;
  1129. Tuner->Init_Ctrl[37].bit[6] = 7;
  1130. Tuner->Init_Ctrl[37].val[6] = 0;
  1131. Tuner->Init_Ctrl[38].Ctrl_Num = TG_R_DIV ;
  1132. Tuner->Init_Ctrl[38].size = 6 ;
  1133. Tuner->Init_Ctrl[38].addr[0] = 32;
  1134. Tuner->Init_Ctrl[38].bit[0] = 2;
  1135. Tuner->Init_Ctrl[38].val[0] = 0;
  1136. Tuner->Init_Ctrl[38].addr[1] = 32;
  1137. Tuner->Init_Ctrl[38].bit[1] = 3;
  1138. Tuner->Init_Ctrl[38].val[1] = 0;
  1139. Tuner->Init_Ctrl[38].addr[2] = 32;
  1140. Tuner->Init_Ctrl[38].bit[2] = 4;
  1141. Tuner->Init_Ctrl[38].val[2] = 0;
  1142. Tuner->Init_Ctrl[38].addr[3] = 32;
  1143. Tuner->Init_Ctrl[38].bit[3] = 5;
  1144. Tuner->Init_Ctrl[38].val[3] = 0;
  1145. Tuner->Init_Ctrl[38].addr[4] = 32;
  1146. Tuner->Init_Ctrl[38].bit[4] = 6;
  1147. Tuner->Init_Ctrl[38].val[4] = 1;
  1148. Tuner->Init_Ctrl[38].addr[5] = 32;
  1149. Tuner->Init_Ctrl[38].bit[5] = 7;
  1150. Tuner->Init_Ctrl[38].val[5] = 0;
  1151. Tuner->Init_Ctrl[39].Ctrl_Num = EN_CHP_LIN_B ;
  1152. Tuner->Init_Ctrl[39].size = 1 ;
  1153. Tuner->Init_Ctrl[39].addr[0] = 25;
  1154. Tuner->Init_Ctrl[39].bit[0] = 3;
  1155. Tuner->Init_Ctrl[39].val[0] = 1;
  1156. Tuner->CH_Ctrl_Num = CHCTRL_NUM ;
  1157. Tuner->CH_Ctrl[0].Ctrl_Num = DN_POLY ;
  1158. Tuner->CH_Ctrl[0].size = 2 ;
  1159. Tuner->CH_Ctrl[0].addr[0] = 68;
  1160. Tuner->CH_Ctrl[0].bit[0] = 6;
  1161. Tuner->CH_Ctrl[0].val[0] = 1;
  1162. Tuner->CH_Ctrl[0].addr[1] = 68;
  1163. Tuner->CH_Ctrl[0].bit[1] = 7;
  1164. Tuner->CH_Ctrl[0].val[1] = 1;
  1165. Tuner->CH_Ctrl[1].Ctrl_Num = DN_RFGAIN ;
  1166. Tuner->CH_Ctrl[1].size = 2 ;
  1167. Tuner->CH_Ctrl[1].addr[0] = 70;
  1168. Tuner->CH_Ctrl[1].bit[0] = 6;
  1169. Tuner->CH_Ctrl[1].val[0] = 1;
  1170. Tuner->CH_Ctrl[1].addr[1] = 70;
  1171. Tuner->CH_Ctrl[1].bit[1] = 7;
  1172. Tuner->CH_Ctrl[1].val[1] = 0;
  1173. Tuner->CH_Ctrl[2].Ctrl_Num = DN_CAP_RFLPF ;
  1174. Tuner->CH_Ctrl[2].size = 9 ;
  1175. Tuner->CH_Ctrl[2].addr[0] = 69;
  1176. Tuner->CH_Ctrl[2].bit[0] = 5;
  1177. Tuner->CH_Ctrl[2].val[0] = 0;
  1178. Tuner->CH_Ctrl[2].addr[1] = 69;
  1179. Tuner->CH_Ctrl[2].bit[1] = 6;
  1180. Tuner->CH_Ctrl[2].val[1] = 0;
  1181. Tuner->CH_Ctrl[2].addr[2] = 69;
  1182. Tuner->CH_Ctrl[2].bit[2] = 7;
  1183. Tuner->CH_Ctrl[2].val[2] = 0;
  1184. Tuner->CH_Ctrl[2].addr[3] = 68;
  1185. Tuner->CH_Ctrl[2].bit[3] = 0;
  1186. Tuner->CH_Ctrl[2].val[3] = 0;
  1187. Tuner->CH_Ctrl[2].addr[4] = 68;
  1188. Tuner->CH_Ctrl[2].bit[4] = 1;
  1189. Tuner->CH_Ctrl[2].val[4] = 0;
  1190. Tuner->CH_Ctrl[2].addr[5] = 68;
  1191. Tuner->CH_Ctrl[2].bit[5] = 2;
  1192. Tuner->CH_Ctrl[2].val[5] = 0;
  1193. Tuner->CH_Ctrl[2].addr[6] = 68;
  1194. Tuner->CH_Ctrl[2].bit[6] = 3;
  1195. Tuner->CH_Ctrl[2].val[6] = 0;
  1196. Tuner->CH_Ctrl[2].addr[7] = 68;
  1197. Tuner->CH_Ctrl[2].bit[7] = 4;
  1198. Tuner->CH_Ctrl[2].val[7] = 0;
  1199. Tuner->CH_Ctrl[2].addr[8] = 68;
  1200. Tuner->CH_Ctrl[2].bit[8] = 5;
  1201. Tuner->CH_Ctrl[2].val[8] = 0;
  1202. Tuner->CH_Ctrl[3].Ctrl_Num = DN_EN_VHFUHFBAR ;
  1203. Tuner->CH_Ctrl[3].size = 1 ;
  1204. Tuner->CH_Ctrl[3].addr[0] = 70;
  1205. Tuner->CH_Ctrl[3].bit[0] = 5;
  1206. Tuner->CH_Ctrl[3].val[0] = 0;
  1207. Tuner->CH_Ctrl[4].Ctrl_Num = DN_GAIN_ADJUST ;
  1208. Tuner->CH_Ctrl[4].size = 3 ;
  1209. Tuner->CH_Ctrl[4].addr[0] = 73;
  1210. Tuner->CH_Ctrl[4].bit[0] = 4;
  1211. Tuner->CH_Ctrl[4].val[0] = 0;
  1212. Tuner->CH_Ctrl[4].addr[1] = 73;
  1213. Tuner->CH_Ctrl[4].bit[1] = 5;
  1214. Tuner->CH_Ctrl[4].val[1] = 1;
  1215. Tuner->CH_Ctrl[4].addr[2] = 73;
  1216. Tuner->CH_Ctrl[4].bit[2] = 6;
  1217. Tuner->CH_Ctrl[4].val[2] = 0;
  1218. Tuner->CH_Ctrl[5].Ctrl_Num = DN_IQTNBUF_AMP ;
  1219. Tuner->CH_Ctrl[5].size = 4 ;
  1220. Tuner->CH_Ctrl[5].addr[0] = 70;
  1221. Tuner->CH_Ctrl[5].bit[0] = 0;
  1222. Tuner->CH_Ctrl[5].val[0] = 0;
  1223. Tuner->CH_Ctrl[5].addr[1] = 70;
  1224. Tuner->CH_Ctrl[5].bit[1] = 1;
  1225. Tuner->CH_Ctrl[5].val[1] = 0;
  1226. Tuner->CH_Ctrl[5].addr[2] = 70;
  1227. Tuner->CH_Ctrl[5].bit[2] = 2;
  1228. Tuner->CH_Ctrl[5].val[2] = 0;
  1229. Tuner->CH_Ctrl[5].addr[3] = 70;
  1230. Tuner->CH_Ctrl[5].bit[3] = 3;
  1231. Tuner->CH_Ctrl[5].val[3] = 0;
  1232. Tuner->CH_Ctrl[6].Ctrl_Num = DN_IQTNGNBFBIAS_BST ;
  1233. Tuner->CH_Ctrl[6].size = 1 ;
  1234. Tuner->CH_Ctrl[6].addr[0] = 70;
  1235. Tuner->CH_Ctrl[6].bit[0] = 4;
  1236. Tuner->CH_Ctrl[6].val[0] = 1;
  1237. Tuner->CH_Ctrl[7].Ctrl_Num = RFSYN_EN_OUTMUX ;
  1238. Tuner->CH_Ctrl[7].size = 1 ;
  1239. Tuner->CH_Ctrl[7].addr[0] = 111;
  1240. Tuner->CH_Ctrl[7].bit[0] = 4;
  1241. Tuner->CH_Ctrl[7].val[0] = 0;
  1242. Tuner->CH_Ctrl[8].Ctrl_Num = RFSYN_SEL_VCO_OUT ;
  1243. Tuner->CH_Ctrl[8].size = 1 ;
  1244. Tuner->CH_Ctrl[8].addr[0] = 111;
  1245. Tuner->CH_Ctrl[8].bit[0] = 7;
  1246. Tuner->CH_Ctrl[8].val[0] = 1;
  1247. Tuner->CH_Ctrl[9].Ctrl_Num = RFSYN_SEL_VCO_HI ;
  1248. Tuner->CH_Ctrl[9].size = 1 ;
  1249. Tuner->CH_Ctrl[9].addr[0] = 111;
  1250. Tuner->CH_Ctrl[9].bit[0] = 6;
  1251. Tuner->CH_Ctrl[9].val[0] = 1;
  1252. Tuner->CH_Ctrl[10].Ctrl_Num = RFSYN_SEL_DIVM ;
  1253. Tuner->CH_Ctrl[10].size = 1 ;
  1254. Tuner->CH_Ctrl[10].addr[0] = 111;
  1255. Tuner->CH_Ctrl[10].bit[0] = 5;
  1256. Tuner->CH_Ctrl[10].val[0] = 0;
  1257. Tuner->CH_Ctrl[11].Ctrl_Num = RFSYN_RF_DIV_BIAS ;
  1258. Tuner->CH_Ctrl[11].size = 2 ;
  1259. Tuner->CH_Ctrl[11].addr[0] = 110;
  1260. Tuner->CH_Ctrl[11].bit[0] = 0;
  1261. Tuner->CH_Ctrl[11].val[0] = 1;
  1262. Tuner->CH_Ctrl[11].addr[1] = 110;
  1263. Tuner->CH_Ctrl[11].bit[1] = 1;
  1264. Tuner->CH_Ctrl[11].val[1] = 0;
  1265. Tuner->CH_Ctrl[12].Ctrl_Num = DN_SEL_FREQ ;
  1266. Tuner->CH_Ctrl[12].size = 3 ;
  1267. Tuner->CH_Ctrl[12].addr[0] = 69;
  1268. Tuner->CH_Ctrl[12].bit[0] = 2;
  1269. Tuner->CH_Ctrl[12].val[0] = 0;
  1270. Tuner->CH_Ctrl[12].addr[1] = 69;
  1271. Tuner->CH_Ctrl[12].bit[1] = 3;
  1272. Tuner->CH_Ctrl[12].val[1] = 0;
  1273. Tuner->CH_Ctrl[12].addr[2] = 69;
  1274. Tuner->CH_Ctrl[12].bit[2] = 4;
  1275. Tuner->CH_Ctrl[12].val[2] = 0;
  1276. Tuner->CH_Ctrl[13].Ctrl_Num = RFSYN_VCO_BIAS ;
  1277. Tuner->CH_Ctrl[13].size = 6 ;
  1278. Tuner->CH_Ctrl[13].addr[0] = 110;
  1279. Tuner->CH_Ctrl[13].bit[0] = 2;
  1280. Tuner->CH_Ctrl[13].val[0] = 0;
  1281. Tuner->CH_Ctrl[13].addr[1] = 110;
  1282. Tuner->CH_Ctrl[13].bit[1] = 3;
  1283. Tuner->CH_Ctrl[13].val[1] = 0;
  1284. Tuner->CH_Ctrl[13].addr[2] = 110;
  1285. Tuner->CH_Ctrl[13].bit[2] = 4;
  1286. Tuner->CH_Ctrl[13].val[2] = 0;
  1287. Tuner->CH_Ctrl[13].addr[3] = 110;
  1288. Tuner->CH_Ctrl[13].bit[3] = 5;
  1289. Tuner->CH_Ctrl[13].val[3] = 0;
  1290. Tuner->CH_Ctrl[13].addr[4] = 110;
  1291. Tuner->CH_Ctrl[13].bit[4] = 6;
  1292. Tuner->CH_Ctrl[13].val[4] = 0;
  1293. Tuner->CH_Ctrl[13].addr[5] = 110;
  1294. Tuner->CH_Ctrl[13].bit[5] = 7;
  1295. Tuner->CH_Ctrl[13].val[5] = 1;
  1296. Tuner->CH_Ctrl[14].Ctrl_Num = CHCAL_INT_MOD_RF ;
  1297. Tuner->CH_Ctrl[14].size = 7 ;
  1298. Tuner->CH_Ctrl[14].addr[0] = 14;
  1299. Tuner->CH_Ctrl[14].bit[0] = 0;
  1300. Tuner->CH_Ctrl[14].val[0] = 0;
  1301. Tuner->CH_Ctrl[14].addr[1] = 14;
  1302. Tuner->CH_Ctrl[14].bit[1] = 1;
  1303. Tuner->CH_Ctrl[14].val[1] = 0;
  1304. Tuner->CH_Ctrl[14].addr[2] = 14;
  1305. Tuner->CH_Ctrl[14].bit[2] = 2;
  1306. Tuner->CH_Ctrl[14].val[2] = 0;
  1307. Tuner->CH_Ctrl[14].addr[3] = 14;
  1308. Tuner->CH_Ctrl[14].bit[3] = 3;
  1309. Tuner->CH_Ctrl[14].val[3] = 0;
  1310. Tuner->CH_Ctrl[14].addr[4] = 14;
  1311. Tuner->CH_Ctrl[14].bit[4] = 4;
  1312. Tuner->CH_Ctrl[14].val[4] = 0;
  1313. Tuner->CH_Ctrl[14].addr[5] = 14;
  1314. Tuner->CH_Ctrl[14].bit[5] = 5;
  1315. Tuner->CH_Ctrl[14].val[5] = 0;
  1316. Tuner->CH_Ctrl[14].addr[6] = 14;
  1317. Tuner->CH_Ctrl[14].bit[6] = 6;
  1318. Tuner->CH_Ctrl[14].val[6] = 0;
  1319. Tuner->CH_Ctrl[15].Ctrl_Num = CHCAL_FRAC_MOD_RF ;
  1320. Tuner->CH_Ctrl[15].size = 18 ;
  1321. Tuner->CH_Ctrl[15].addr[0] = 17;
  1322. Tuner->CH_Ctrl[15].bit[0] = 6;
  1323. Tuner->CH_Ctrl[15].val[0] = 0;
  1324. Tuner->CH_Ctrl[15].addr[1] = 17;
  1325. Tuner->CH_Ctrl[15].bit[1] = 7;
  1326. Tuner->CH_Ctrl[15].val[1] = 0;
  1327. Tuner->CH_Ctrl[15].addr[2] = 16;
  1328. Tuner->CH_Ctrl[15].bit[2] = 0;
  1329. Tuner->CH_Ctrl[15].val[2] = 0;
  1330. Tuner->CH_Ctrl[15].addr[3] = 16;
  1331. Tuner->CH_Ctrl[15].bit[3] = 1;
  1332. Tuner->CH_Ctrl[15].val[3] = 0;
  1333. Tuner->CH_Ctrl[15].addr[4] = 16;
  1334. Tuner->CH_Ctrl[15].bit[4] = 2;
  1335. Tuner->CH_Ctrl[15].val[4] = 0;
  1336. Tuner->CH_Ctrl[15].addr[5] = 16;
  1337. Tuner->CH_Ctrl[15].bit[5] = 3;
  1338. Tuner->CH_Ctrl[15].val[5] = 0;
  1339. Tuner->CH_Ctrl[15].addr[6] = 16;
  1340. Tuner->CH_Ctrl[15].bit[6] = 4;
  1341. Tuner->CH_Ctrl[15].val[6] = 0;
  1342. Tuner->CH_Ctrl[15].addr[7] = 16;
  1343. Tuner->CH_Ctrl[15].bit[7] = 5;
  1344. Tuner->CH_Ctrl[15].val[7] = 0;
  1345. Tuner->CH_Ctrl[15].addr[8] = 16;
  1346. Tuner->CH_Ctrl[15].bit[8] = 6;
  1347. Tuner->CH_Ctrl[15].val[8] = 0;
  1348. Tuner->CH_Ctrl[15].addr[9] = 16;
  1349. Tuner->CH_Ctrl[15].bit[9] = 7;
  1350. Tuner->CH_Ctrl[15].val[9] = 0;
  1351. Tuner->CH_Ctrl[15].addr[10] = 15;
  1352. Tuner->CH_Ctrl[15].bit[10] = 0;
  1353. Tuner->CH_Ctrl[15].val[10] = 0;
  1354. Tuner->CH_Ctrl[15].addr[11] = 15;
  1355. Tuner->CH_Ctrl[15].bit[11] = 1;
  1356. Tuner->CH_Ctrl[15].val[11] = 0;
  1357. Tuner->CH_Ctrl[15].addr[12] = 15;
  1358. Tuner->CH_Ctrl[15].bit[12] = 2;
  1359. Tuner->CH_Ctrl[15].val[12] = 0;
  1360. Tuner->CH_Ctrl[15].addr[13] = 15;
  1361. Tuner->CH_Ctrl[15].bit[13] = 3;
  1362. Tuner->CH_Ctrl[15].val[13] = 0;
  1363. Tuner->CH_Ctrl[15].addr[14] = 15;
  1364. Tuner->CH_Ctrl[15].bit[14] = 4;
  1365. Tuner->CH_Ctrl[15].val[14] = 0;
  1366. Tuner->CH_Ctrl[15].addr[15] = 15;
  1367. Tuner->CH_Ctrl[15].bit[15] = 5;
  1368. Tuner->CH_Ctrl[15].val[15] = 0;
  1369. Tuner->CH_Ctrl[15].addr[16] = 15;
  1370. Tuner->CH_Ctrl[15].bit[16] = 6;
  1371. Tuner->CH_Ctrl[15].val[16] = 1;
  1372. Tuner->CH_Ctrl[15].addr[17] = 15;
  1373. Tuner->CH_Ctrl[15].bit[17] = 7;
  1374. Tuner->CH_Ctrl[15].val[17] = 1;
  1375. Tuner->CH_Ctrl[16].Ctrl_Num = RFSYN_LPF_R ;
  1376. Tuner->CH_Ctrl[16].size = 5 ;
  1377. Tuner->CH_Ctrl[16].addr[0] = 112;
  1378. Tuner->CH_Ctrl[16].bit[0] = 0;
  1379. Tuner->CH_Ctrl[16].val[0] = 0;
  1380. Tuner->CH_Ctrl[16].addr[1] = 112;
  1381. Tuner->CH_Ctrl[16].bit[1] = 1;
  1382. Tuner->CH_Ctrl[16].val[1] = 0;
  1383. Tuner->CH_Ctrl[16].addr[2] = 112;
  1384. Tuner->CH_Ctrl[16].bit[2] = 2;
  1385. Tuner->CH_Ctrl[16].val[2] = 0;
  1386. Tuner->CH_Ctrl[16].addr[3] = 112;
  1387. Tuner->CH_Ctrl[16].bit[3] = 3;
  1388. Tuner->CH_Ctrl[16].val[3] = 0;
  1389. Tuner->CH_Ctrl[16].addr[4] = 112;
  1390. Tuner->CH_Ctrl[16].bit[4] = 4;
  1391. Tuner->CH_Ctrl[16].val[4] = 1;
  1392. Tuner->CH_Ctrl[17].Ctrl_Num = CHCAL_EN_INT_RF ;
  1393. Tuner->CH_Ctrl[17].size = 1 ;
  1394. Tuner->CH_Ctrl[17].addr[0] = 14;
  1395. Tuner->CH_Ctrl[17].bit[0] = 7;
  1396. Tuner->CH_Ctrl[17].val[0] = 0;
  1397. Tuner->CH_Ctrl[18].Ctrl_Num = TG_LO_DIVVAL ;
  1398. Tuner->CH_Ctrl[18].size = 4 ;
  1399. Tuner->CH_Ctrl[18].addr[0] = 107;
  1400. Tuner->CH_Ctrl[18].bit[0] = 3;
  1401. Tuner->CH_Ctrl[18].val[0] = 0;
  1402. Tuner->CH_Ctrl[18].addr[1] = 107;
  1403. Tuner->CH_Ctrl[18].bit[1] = 4;
  1404. Tuner->CH_Ctrl[18].val[1] = 0;
  1405. Tuner->CH_Ctrl[18].addr[2] = 107;
  1406. Tuner->CH_Ctrl[18].bit[2] = 5;
  1407. Tuner->CH_Ctrl[18].val[2] = 0;
  1408. Tuner->CH_Ctrl[18].addr[3] = 107;
  1409. Tuner->CH_Ctrl[18].bit[3] = 6;
  1410. Tuner->CH_Ctrl[18].val[3] = 0;
  1411. Tuner->CH_Ctrl[19].Ctrl_Num = TG_LO_SELVAL ;
  1412. Tuner->CH_Ctrl[19].size = 3 ;
  1413. Tuner->CH_Ctrl[19].addr[0] = 107;
  1414. Tuner->CH_Ctrl[19].bit[0] = 7;
  1415. Tuner->CH_Ctrl[19].val[0] = 1;
  1416. Tuner->CH_Ctrl[19].addr[1] = 106;
  1417. Tuner->CH_Ctrl[19].bit[1] = 0;
  1418. Tuner->CH_Ctrl[19].val[1] = 1;
  1419. Tuner->CH_Ctrl[19].addr[2] = 106;
  1420. Tuner->CH_Ctrl[19].bit[2] = 1;
  1421. Tuner->CH_Ctrl[19].val[2] = 1;
  1422. Tuner->CH_Ctrl[20].Ctrl_Num = TG_DIV_VAL ;
  1423. Tuner->CH_Ctrl[20].size = 11 ;
  1424. Tuner->CH_Ctrl[20].addr[0] = 109;
  1425. Tuner->CH_Ctrl[20].bit[0] = 2;
  1426. Tuner->CH_Ctrl[20].val[0] = 0;
  1427. Tuner->CH_Ctrl[20].addr[1] = 109;
  1428. Tuner->CH_Ctrl[20].bit[1] = 3;
  1429. Tuner->CH_Ctrl[20].val[1] = 0;
  1430. Tuner->CH_Ctrl[20].addr[2] = 109;
  1431. Tuner->CH_Ctrl[20].bit[2] = 4;
  1432. Tuner->CH_Ctrl[20].val[2] = 0;
  1433. Tuner->CH_Ctrl[20].addr[3] = 109;
  1434. Tuner->CH_Ctrl[20].bit[3] = 5;
  1435. Tuner->CH_Ctrl[20].val[3] = 0;
  1436. Tuner->CH_Ctrl[20].addr[4] = 109;
  1437. Tuner->CH_Ctrl[20].bit[4] = 6;
  1438. Tuner->CH_Ctrl[20].val[4] = 0;
  1439. Tuner->CH_Ctrl[20].addr[5] = 109;
  1440. Tuner->CH_Ctrl[20].bit[5] = 7;
  1441. Tuner->CH_Ctrl[20].val[5] = 0;
  1442. Tuner->CH_Ctrl[20].addr[6] = 108;
  1443. Tuner->CH_Ctrl[20].bit[6] = 0;
  1444. Tuner->CH_Ctrl[20].val[6] = 0;
  1445. Tuner->CH_Ctrl[20].addr[7] = 108;
  1446. Tuner->CH_Ctrl[20].bit[7] = 1;
  1447. Tuner->CH_Ctrl[20].val[7] = 0;
  1448. Tuner->CH_Ctrl[20].addr[8] = 108;
  1449. Tuner->CH_Ctrl[20].bit[8] = 2;
  1450. Tuner->CH_Ctrl[20].val[8] = 1;
  1451. Tuner->CH_Ctrl[20].addr[9] = 108;
  1452. Tuner->CH_Ctrl[20].bit[9] = 3;
  1453. Tuner->CH_Ctrl[20].val[9] = 1;
  1454. Tuner->CH_Ctrl[20].addr[10] = 108;
  1455. Tuner->CH_Ctrl[20].bit[10] = 4;
  1456. Tuner->CH_Ctrl[20].val[10] = 1;
  1457. Tuner->CH_Ctrl[21].Ctrl_Num = TG_VCO_BIAS ;
  1458. Tuner->CH_Ctrl[21].size = 6 ;
  1459. Tuner->CH_Ctrl[21].addr[0] = 106;
  1460. Tuner->CH_Ctrl[21].bit[0] = 2;
  1461. Tuner->CH_Ctrl[21].val[0] = 0;
  1462. Tuner->CH_Ctrl[21].addr[1] = 106;
  1463. Tuner->CH_Ctrl[21].bit[1] = 3;
  1464. Tuner->CH_Ctrl[21].val[1] = 0;
  1465. Tuner->CH_Ctrl[21].addr[2] = 106;
  1466. Tuner->CH_Ctrl[21].bit[2] = 4;
  1467. Tuner->CH_Ctrl[21].val[2] = 0;
  1468. Tuner->CH_Ctrl[21].addr[3] = 106;
  1469. Tuner->CH_Ctrl[21].bit[3] = 5;
  1470. Tuner->CH_Ctrl[21].val[3] = 0;
  1471. Tuner->CH_Ctrl[21].addr[4] = 106;
  1472. Tuner->CH_Ctrl[21].bit[4] = 6;
  1473. Tuner->CH_Ctrl[21].val[4] = 0;
  1474. Tuner->CH_Ctrl[21].addr[5] = 106;
  1475. Tuner->CH_Ctrl[21].bit[5] = 7;
  1476. Tuner->CH_Ctrl[21].val[5] = 1;
  1477. Tuner->CH_Ctrl[22].Ctrl_Num = SEQ_EXTPOWERUP ;
  1478. Tuner->CH_Ctrl[22].size = 1 ;
  1479. Tuner->CH_Ctrl[22].addr[0] = 138;
  1480. Tuner->CH_Ctrl[22].bit[0] = 4;
  1481. Tuner->CH_Ctrl[22].val[0] = 1;
  1482. Tuner->CH_Ctrl[23].Ctrl_Num = OVERRIDE_2 ;
  1483. Tuner->CH_Ctrl[23].size = 1 ;
  1484. Tuner->CH_Ctrl[23].addr[0] = 17;
  1485. Tuner->CH_Ctrl[23].bit[0] = 5;
  1486. Tuner->CH_Ctrl[23].val[0] = 0;
  1487. Tuner->CH_Ctrl[24].Ctrl_Num = OVERRIDE_3 ;
  1488. Tuner->CH_Ctrl[24].size = 1 ;
  1489. Tuner->CH_Ctrl[24].addr[0] = 111;
  1490. Tuner->CH_Ctrl[24].bit[0] = 3;
  1491. Tuner->CH_Ctrl[24].val[0] = 0;
  1492. Tuner->CH_Ctrl[25].Ctrl_Num = OVERRIDE_4 ;
  1493. Tuner->CH_Ctrl[25].size = 1 ;
  1494. Tuner->CH_Ctrl[25].addr[0] = 112;
  1495. Tuner->CH_Ctrl[25].bit[0] = 7;
  1496. Tuner->CH_Ctrl[25].val[0] = 0;
  1497. Tuner->CH_Ctrl[26].Ctrl_Num = SEQ_FSM_PULSE ;
  1498. Tuner->CH_Ctrl[26].size = 1 ;
  1499. Tuner->CH_Ctrl[26].addr[0] = 136;
  1500. Tuner->CH_Ctrl[26].bit[0] = 7;
  1501. Tuner->CH_Ctrl[26].val[0] = 0;
  1502. Tuner->CH_Ctrl[27].Ctrl_Num = GPIO_4B ;
  1503. Tuner->CH_Ctrl[27].size = 1 ;
  1504. Tuner->CH_Ctrl[27].addr[0] = 149;
  1505. Tuner->CH_Ctrl[27].bit[0] = 7;
  1506. Tuner->CH_Ctrl[27].val[0] = 0;
  1507. Tuner->CH_Ctrl[28].Ctrl_Num = GPIO_3B ;
  1508. Tuner->CH_Ctrl[28].size = 1 ;
  1509. Tuner->CH_Ctrl[28].addr[0] = 149;
  1510. Tuner->CH_Ctrl[28].bit[0] = 6;
  1511. Tuner->CH_Ctrl[28].val[0] = 0;
  1512. Tuner->CH_Ctrl[29].Ctrl_Num = GPIO_4 ;
  1513. Tuner->CH_Ctrl[29].size = 1 ;
  1514. Tuner->CH_Ctrl[29].addr[0] = 149;
  1515. Tuner->CH_Ctrl[29].bit[0] = 5;
  1516. Tuner->CH_Ctrl[29].val[0] = 1;
  1517. Tuner->CH_Ctrl[30].Ctrl_Num = GPIO_3 ;
  1518. Tuner->CH_Ctrl[30].size = 1 ;
  1519. Tuner->CH_Ctrl[30].addr[0] = 149;
  1520. Tuner->CH_Ctrl[30].bit[0] = 4;
  1521. Tuner->CH_Ctrl[30].val[0] = 1;
  1522. Tuner->CH_Ctrl[31].Ctrl_Num = GPIO_1B ;
  1523. Tuner->CH_Ctrl[31].size = 1 ;
  1524. Tuner->CH_Ctrl[31].addr[0] = 149;
  1525. Tuner->CH_Ctrl[31].bit[0] = 3;
  1526. Tuner->CH_Ctrl[31].val[0] = 0;
  1527. Tuner->CH_Ctrl[32].Ctrl_Num = DAC_A_ENABLE ;
  1528. Tuner->CH_Ctrl[32].size = 1 ;
  1529. Tuner->CH_Ctrl[32].addr[0] = 93;
  1530. Tuner->CH_Ctrl[32].bit[0] = 1;
  1531. Tuner->CH_Ctrl[32].val[0] = 0;
  1532. Tuner->CH_Ctrl[33].Ctrl_Num = DAC_B_ENABLE ;
  1533. Tuner->CH_Ctrl[33].size = 1 ;
  1534. Tuner->CH_Ctrl[33].addr[0] = 93;
  1535. Tuner->CH_Ctrl[33].bit[0] = 0;
  1536. Tuner->CH_Ctrl[33].val[0] = 0;
  1537. Tuner->CH_Ctrl[34].Ctrl_Num = DAC_DIN_A ;
  1538. Tuner->CH_Ctrl[34].size = 6 ;
  1539. Tuner->CH_Ctrl[34].addr[0] = 92;
  1540. Tuner->CH_Ctrl[34].bit[0] = 2;
  1541. Tuner->CH_Ctrl[34].val[0] = 0;
  1542. Tuner->CH_Ctrl[34].addr[1] = 92;
  1543. Tuner->CH_Ctrl[34].bit[1] = 3;
  1544. Tuner->CH_Ctrl[34].val[1] = 0;
  1545. Tuner->CH_Ctrl[34].addr[2] = 92;
  1546. Tuner->CH_Ctrl[34].bit[2] = 4;
  1547. Tuner->CH_Ctrl[34].val[2] = 0;
  1548. Tuner->CH_Ctrl[34].addr[3] = 92;
  1549. Tuner->CH_Ctrl[34].bit[3] = 5;
  1550. Tuner->CH_Ctrl[34].val[3] = 0;
  1551. Tuner->CH_Ctrl[34].addr[4] = 92;
  1552. Tuner->CH_Ctrl[34].bit[4] = 6;
  1553. Tuner->CH_Ctrl[34].val[4] = 0;
  1554. Tuner->CH_Ctrl[34].addr[5] = 92;
  1555. Tuner->CH_Ctrl[34].bit[5] = 7;
  1556. Tuner->CH_Ctrl[34].val[5] = 0;
  1557. Tuner->CH_Ctrl[35].Ctrl_Num = DAC_DIN_B ;
  1558. Tuner->CH_Ctrl[35].size = 6 ;
  1559. Tuner->CH_Ctrl[35].addr[0] = 93;
  1560. Tuner->CH_Ctrl[35].bit[0] = 2;
  1561. Tuner->CH_Ctrl[35].val[0] = 0;
  1562. Tuner->CH_Ctrl[35].addr[1] = 93;
  1563. Tuner->CH_Ctrl[35].bit[1] = 3;
  1564. Tuner->CH_Ctrl[35].val[1] = 0;
  1565. Tuner->CH_Ctrl[35].addr[2] = 93;
  1566. Tuner->CH_Ctrl[35].bit[2] = 4;
  1567. Tuner->CH_Ctrl[35].val[2] = 0;
  1568. Tuner->CH_Ctrl[35].addr[3] = 93;
  1569. Tuner->CH_Ctrl[35].bit[3] = 5;
  1570. Tuner->CH_Ctrl[35].val[3] = 0;
  1571. Tuner->CH_Ctrl[35].addr[4] = 93;
  1572. Tuner->CH_Ctrl[35].bit[4] = 6;
  1573. Tuner->CH_Ctrl[35].val[4] = 0;
  1574. Tuner->CH_Ctrl[35].addr[5] = 93;
  1575. Tuner->CH_Ctrl[35].bit[5] = 7;
  1576. Tuner->CH_Ctrl[35].val[5] = 0;
  1577. #ifdef _MXL_PRODUCTION
  1578. Tuner->CH_Ctrl[36].Ctrl_Num = RFSYN_EN_DIV ;
  1579. Tuner->CH_Ctrl[36].size = 1 ;
  1580. Tuner->CH_Ctrl[36].addr[0] = 109;
  1581. Tuner->CH_Ctrl[36].bit[0] = 1;
  1582. Tuner->CH_Ctrl[36].val[0] = 1;
  1583. Tuner->CH_Ctrl[37].Ctrl_Num = RFSYN_DIVM ;
  1584. Tuner->CH_Ctrl[37].size = 2 ;
  1585. Tuner->CH_Ctrl[37].addr[0] = 112;
  1586. Tuner->CH_Ctrl[37].bit[0] = 5;
  1587. Tuner->CH_Ctrl[37].val[0] = 0;
  1588. Tuner->CH_Ctrl[37].addr[1] = 112;
  1589. Tuner->CH_Ctrl[37].bit[1] = 6;
  1590. Tuner->CH_Ctrl[37].val[1] = 0;
  1591. Tuner->CH_Ctrl[38].Ctrl_Num = DN_BYPASS_AGC_I2C ;
  1592. Tuner->CH_Ctrl[38].size = 1 ;
  1593. Tuner->CH_Ctrl[38].addr[0] = 65;
  1594. Tuner->CH_Ctrl[38].bit[0] = 1;
  1595. Tuner->CH_Ctrl[38].val[0] = 0;
  1596. #endif
  1597. return 0 ;
  1598. }
  1599. // MaxLinear source code - MXL5005_c.cpp
  1600. // MXL5005.cpp : Defines the initialization routines for the DLL.
  1601. // 2.6.12
  1602. //#ifdef _MXL_HEADER
  1603. //#include "stdafx.h"
  1604. //#endif
  1605. //#include "MXL5005_c.h"
  1606. void InitTunerControls(Tuner_struct *Tuner)
  1607. {
  1608. MXL5005_RegisterInit(Tuner) ;
  1609. MXL5005_ControlInit(Tuner) ;
  1610. #ifdef _MXL_INTERNAL
  1611. MXL5005_MXLControlInit(Tuner) ;
  1612. #endif
  1613. }
  1614. ///////////////////////////////////////////////////////////////////////////////
  1615. // //
  1616. // Function: MXL_ConfigTuner //
  1617. // //
  1618. // Description: Configure MXL5005Tuner structure for desired //
  1619. // Channel Bandwidth/Channel Frequency //
  1620. // //
  1621. // //
  1622. // Functions used: //
  1623. // MXL_SynthIFLO_Calc //
  1624. // //
  1625. // Inputs: //
  1626. // Tuner_struct: structure defined at higher level //
  1627. // Mode: Tuner Mode (Analog/Digital) //
  1628. // IF_Mode: IF Mode ( Zero/Low ) //
  1629. // Bandwidth: Filter Channel Bandwidth (in Hz) //
  1630. // IF_out: Desired IF out Frequency (in Hz) //
  1631. // Fxtal: Crystal Frerquency (in Hz) //
  1632. // TOP: 0: Dual AGC; Value: take over point //
  1633. // IF_OUT_LOAD: IF out load resistor (200/300 Ohms) //
  1634. // CLOCK_OUT: 0: Turn off clock out; 1: turn on clock out //
  1635. // DIV_OUT: 0: Div-1; 1: Div-4 //
  1636. // CAPSELECT: 0: Disable On-chip pulling cap; 1: Enable //
  1637. // EN_RSSI: 0: Disable RSSI; 1: Enable RSSI //
  1638. // //
  1639. // Outputs: //
  1640. // Tuner //
  1641. // //
  1642. // Return: //
  1643. // 0 : Successful //
  1644. // > 0 : Failed //
  1645. // //
  1646. ///////////////////////////////////////////////////////////////////////////////
  1647. _u16 MXL5005_TunerConfig(Tuner_struct *Tuner,
  1648. _u8 Mode, // 0: Analog Mode ; 1: Digital Mode
  1649. _u8 IF_mode, // for Analog Mode, 0: zero IF; 1: low IF
  1650. _u32 Bandwidth, // filter channel bandwidth (6, 7, 8)
  1651. _u32 IF_out, // Desired IF Out Frequency
  1652. _u32 Fxtal, // XTAL Frequency
  1653. _u8 AGC_Mode, // AGC Mode - Dual AGC: 0, Single AGC: 1
  1654. _u16 TOP, // 0: Dual AGC; Value: take over point
  1655. _u16 IF_OUT_LOAD, // IF Out Load Resistor (200 / 300 Ohms)
  1656. _u8 CLOCK_OUT, // 0: turn off clock out; 1: turn on clock out
  1657. _u8 DIV_OUT, // 0: Div-1; 1: Div-4
  1658. _u8 CAPSELECT, // 0: disable On-Chip pulling cap; 1: enable
  1659. _u8 EN_RSSI, // 0: disable RSSI; 1: enable RSSI
  1660. _u8 Mod_Type, // Modulation Type;
  1661. // 0 - Default; 1 - DVB-T; 2 - ATSC; 3 - QAM; 4 - Analog Cable
  1662. _u8 TF_Type // Tracking Filter
  1663. // 0 - Default; 1 - Off; 2 - Type C; 3 - Type C-H
  1664. )
  1665. {
  1666. _u16 status = 0 ;
  1667. Tuner->Mode = Mode ;
  1668. Tuner->IF_Mode = IF_mode ;
  1669. Tuner->Chan_Bandwidth = Bandwidth ;
  1670. Tuner->IF_OUT = IF_out ;
  1671. Tuner->Fxtal = Fxtal ;
  1672. Tuner->AGC_Mode = AGC_Mode ;
  1673. Tuner->TOP = TOP ;
  1674. Tuner->IF_OUT_LOAD = IF_OUT_LOAD ;
  1675. Tuner->CLOCK_OUT = CLOCK_OUT ;
  1676. Tuner->DIV_OUT = DIV_OUT ;
  1677. Tuner->CAPSELECT = CAPSELECT ;
  1678. Tuner->EN_RSSI = EN_RSSI ;
  1679. Tuner->Mod_Type = Mod_Type ;
  1680. Tuner->TF_Type = TF_Type ;
  1681. //
  1682. // Initialize all the controls and registers
  1683. //
  1684. InitTunerControls (Tuner) ;
  1685. //
  1686. // Synthesizer LO frequency calculation
  1687. //
  1688. MXL_SynthIFLO_Calc( Tuner ) ;
  1689. return status ;
  1690. }
  1691. ///////////////////////////////////////////////////////////////////////////////
  1692. // //
  1693. // Function: MXL_SynthIFLO_Calc //
  1694. // //
  1695. // Description: Calculate Internal IF-LO Frequency //
  1696. // //
  1697. // Globals: //
  1698. // NONE //
  1699. // //
  1700. // Functions used: //
  1701. // NONE //
  1702. // //
  1703. // Inputs: //
  1704. // Tuner_struct: structure defined at higher level //
  1705. // //
  1706. // Outputs: //
  1707. // Tuner //
  1708. // //
  1709. // Return: //
  1710. // 0 : Successful //
  1711. // > 0 : Failed //
  1712. // //
  1713. ///////////////////////////////////////////////////////////////////////////////
  1714. void MXL_SynthIFLO_Calc(Tuner_struct *Tuner)
  1715. {
  1716. if (Tuner->Mode == 1) // Digital Mode
  1717. {
  1718. Tuner->IF_LO = Tuner->IF_OUT ;
  1719. }
  1720. else // Analog Mode
  1721. {
  1722. if(Tuner->IF_Mode == 0) // Analog Zero IF mode
  1723. {
  1724. Tuner->IF_LO = Tuner->IF_OUT + 400000 ;
  1725. }
  1726. else // Analog Low IF mode
  1727. {
  1728. Tuner->IF_LO = Tuner->IF_OUT + Tuner->Chan_Bandwidth/2 ;
  1729. }
  1730. }
  1731. }
  1732. ///////////////////////////////////////////////////////////////////////////////
  1733. // //
  1734. // Function: MXL_SynthRFTGLO_Calc //
  1735. // //
  1736. // Description: Calculate Internal RF-LO frequency and //
  1737. // internal Tone-Gen(TG)-LO frequency //
  1738. // //
  1739. // Globals: //
  1740. // NONE //
  1741. // //
  1742. // Functions used: //
  1743. // NONE //
  1744. // //
  1745. // Inputs: //
  1746. // Tuner_struct: structure defined at higher level //
  1747. // //
  1748. // Outputs: //
  1749. // Tuner //
  1750. // //
  1751. // Return: //
  1752. // 0 : Successful //
  1753. // > 0 : Failed //
  1754. // //
  1755. ///////////////////////////////////////////////////////////////////////////////
  1756. void MXL_SynthRFTGLO_Calc(Tuner_struct *Tuner)
  1757. {
  1758. if (Tuner->Mode == 1) // Digital Mode
  1759. {
  1760. //remove 20.48MHz setting for 2.6.10
  1761. Tuner->RF_LO = Tuner->RF_IN ;
  1762. Tuner->TG_LO = Tuner->RF_IN - 750000 ; //change for 2.6.6
  1763. }
  1764. else // Analog Mode
  1765. {
  1766. if(Tuner->IF_Mode == 0) // Analog Zero IF mode
  1767. {
  1768. Tuner->RF_LO = Tuner->RF_IN - 400000 ;
  1769. Tuner->TG_LO = Tuner->RF_IN - 1750000 ;
  1770. }
  1771. else // Analog Low IF mode
  1772. {
  1773. Tuner->RF_LO = Tuner->RF_IN - Tuner->Chan_Bandwidth/2 ;
  1774. Tuner->TG_LO = Tuner->RF_IN - Tuner->Chan_Bandwidth + 500000 ;
  1775. }
  1776. }
  1777. }
  1778. ///////////////////////////////////////////////////////////////////////////////
  1779. // //
  1780. // Function: MXL_OverwriteICDefault //
  1781. // //
  1782. // Description: Overwrite the Default Register Setting //
  1783. // //
  1784. // //
  1785. // Functions used: //
  1786. // //
  1787. // Inputs: //
  1788. // Tuner_struct: structure defined at higher level //
  1789. // Outputs: //
  1790. // Tuner //
  1791. // //
  1792. // Return: //
  1793. // 0 : Successful //
  1794. // > 0 : Failed //
  1795. // //
  1796. ///////////////////////////////////////////////////////////////////////////////
  1797. _u16 MXL_OverwriteICDefault( Tuner_struct *Tuner)
  1798. {
  1799. _u16 status = 0 ;
  1800. status += MXL_ControlWrite(Tuner, OVERRIDE_1, 1) ;
  1801. status += MXL_ControlWrite(Tuner, OVERRIDE_2, 1) ;
  1802. status += MXL_ControlWrite(Tuner, OVERRIDE_3, 1) ;
  1803. status += MXL_ControlWrite(Tuner, OVERRIDE_4, 1) ;
  1804. return status ;
  1805. }
  1806. ///////////////////////////////////////////////////////////////////////////////
  1807. // //
  1808. // Function: MXL_BlockInit //
  1809. // //
  1810. // Description: Tuner Initialization as a function of 'User Settings' //
  1811. // * User settings in Tuner strcuture must be assigned //
  1812. // first //
  1813. // //
  1814. // Globals: //
  1815. // NONE //
  1816. // //
  1817. // Functions used: //
  1818. // Tuner_struct: structure defined at higher level //
  1819. // //
  1820. // Inputs: //
  1821. // Tuner : Tuner structure defined at higher level //
  1822. // //
  1823. // Outputs: //
  1824. // Tuner //
  1825. // //
  1826. // Return: //
  1827. // 0 : Successful //
  1828. // > 0 : Failed //
  1829. // //
  1830. ///////////////////////////////////////////////////////////////////////////////
  1831. _u16 MXL_BlockInit( Tuner_struct *Tuner )
  1832. {
  1833. _u16 status = 0 ;
  1834. status += MXL_OverwriteICDefault(Tuner) ;
  1835. //
  1836. // Downconverter Control
  1837. // Dig Ana
  1838. status += MXL_ControlWrite(Tuner, DN_IQTN_AMP_CUT, Tuner->Mode ? 1 : 0) ;
  1839. //
  1840. // Filter Control
  1841. // Dig Ana
  1842. status += MXL_ControlWrite(Tuner, BB_MODE, Tuner->Mode ? 0 : 1) ;
  1843. status += MXL_ControlWrite(Tuner, BB_BUF, Tuner->Mode ? 3 : 2) ;
  1844. status += MXL_ControlWrite(Tuner, BB_BUF_OA, Tuner->Mode ? 1 : 0) ;
  1845. status += MXL_ControlWrite(Tuner, BB_IQSWAP, Tuner->Mode ? 0 : 1) ;
  1846. status += MXL_ControlWrite(Tuner, BB_INITSTATE_DLPF_TUNE, 0) ;
  1847. // Initialize Low-Pass Filter
  1848. if (Tuner->Mode) { // Digital Mode
  1849. switch (Tuner->Chan_Bandwidth) {
  1850. case 8000000:
  1851. status += MXL_ControlWrite(Tuner, BB_DLPF_BANDSEL, 0) ;
  1852. break ;
  1853. case 7000000:
  1854. status += MXL_ControlWrite(Tuner, BB_DLPF_BANDSEL, 2) ;
  1855. break ;
  1856. case 6000000:
  1857. status += MXL_ControlWrite(Tuner, BB_DLPF_BANDSEL, 3) ;
  1858. break ;
  1859. }
  1860. } else { // Analog Mode
  1861. switch (Tuner->Chan_Bandwidth) {
  1862. case 8000000: // Low Zero
  1863. status += MXL_ControlWrite(Tuner, BB_ALPF_BANDSELECT, (Tuner->IF_Mode ? 0 : 3)) ;
  1864. break ;
  1865. case 7000000:
  1866. status += MXL_ControlWrite(Tuner, BB_ALPF_BANDSELECT, (Tuner->IF_Mode ? 1 : 4)) ;
  1867. break ;
  1868. case 6000000:
  1869. status += MXL_ControlWrite(Tuner, BB_ALPF_BANDSELECT, (Tuner->IF_Mode ? 2 : 5)) ;
  1870. break ;
  1871. }
  1872. }
  1873. //
  1874. // Charge Pump Control
  1875. // Dig Ana
  1876. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, Tuner->Mode ? 5 : 8) ;
  1877. status += MXL_ControlWrite(Tuner, RFSYN_EN_CHP_HIGAIN, Tuner->Mode ? 1 : 1) ;
  1878. status += MXL_ControlWrite(Tuner, EN_CHP_LIN_B, Tuner->Mode ? 0 : 0) ;
  1879. //
  1880. // AGC TOP Control
  1881. //
  1882. if (Tuner->AGC_Mode == 0) // Dual AGC
  1883. {
  1884. status += MXL_ControlWrite(Tuner, AGC_IF, 15) ;
  1885. status += MXL_ControlWrite(Tuner, AGC_RF, 15) ;
  1886. }
  1887. else // Single AGC Mode Dig Ana
  1888. status += MXL_ControlWrite(Tuner, AGC_RF, Tuner->Mode? 15 : 12) ;
  1889. if (Tuner->TOP == 55) // TOP == 5.5
  1890. status += MXL_ControlWrite(Tuner, AGC_IF, 0x0) ;
  1891. if (Tuner->TOP == 72) // TOP == 7.2
  1892. status += MXL_ControlWrite(Tuner, AGC_IF, 0x1) ;
  1893. if (Tuner->TOP == 92) // TOP == 9.2
  1894. status += MXL_ControlWrite(Tuner, AGC_IF, 0x2) ;
  1895. if (Tuner->TOP == 110) // TOP == 11.0
  1896. status += MXL_ControlWrite(Tuner, AGC_IF, 0x3) ;
  1897. if (Tuner->TOP == 129) // TOP == 12.9
  1898. status += MXL_ControlWrite(Tuner, AGC_IF, 0x4) ;
  1899. if (Tuner->TOP == 147) // TOP == 14.7
  1900. status += MXL_ControlWrite(Tuner, AGC_IF, 0x5) ;
  1901. if (Tuner->TOP == 168) // TOP == 16.8
  1902. status += MXL_ControlWrite(Tuner, AGC_IF, 0x6) ;
  1903. if (Tuner->TOP == 194) // TOP == 19.4
  1904. status += MXL_ControlWrite(Tuner, AGC_IF, 0x7) ;
  1905. if (Tuner->TOP == 212) // TOP == 21.2
  1906. status += MXL_ControlWrite(Tuner, AGC_IF, 0x9) ;
  1907. if (Tuner->TOP == 232) // TOP == 23.2
  1908. status += MXL_ControlWrite(Tuner, AGC_IF, 0xA) ;
  1909. if (Tuner->TOP == 252) // TOP == 25.2
  1910. status += MXL_ControlWrite(Tuner, AGC_IF, 0xB) ;
  1911. if (Tuner->TOP == 271) // TOP == 27.1
  1912. status += MXL_ControlWrite(Tuner, AGC_IF, 0xC) ;
  1913. if (Tuner->TOP == 292) // TOP == 29.2
  1914. status += MXL_ControlWrite(Tuner, AGC_IF, 0xD) ;
  1915. if (Tuner->TOP == 317) // TOP == 31.7
  1916. status += MXL_ControlWrite(Tuner, AGC_IF, 0xE) ;
  1917. if (Tuner->TOP == 349) // TOP == 34.9
  1918. status += MXL_ControlWrite(Tuner, AGC_IF, 0xF) ;
  1919. //
  1920. // IF Synthesizer Control
  1921. //
  1922. status += MXL_IFSynthInit( Tuner ) ;
  1923. //
  1924. // IF UpConverter Control
  1925. if (Tuner->IF_OUT_LOAD == 200)
  1926. {
  1927. status += MXL_ControlWrite(Tuner, DRV_RES_SEL, 6) ;
  1928. status += MXL_ControlWrite(Tuner, I_DRIVER, 2) ;
  1929. }
  1930. if (Tuner->IF_OUT_LOAD == 300)
  1931. {
  1932. status += MXL_ControlWrite(Tuner, DRV_RES_SEL, 4) ;
  1933. status += MXL_ControlWrite(Tuner, I_DRIVER, 1) ;
  1934. }
  1935. //
  1936. // Anti-Alias Filtering Control
  1937. //
  1938. // initialise Anti-Aliasing Filter
  1939. if (Tuner->Mode) {// Digital Mode
  1940. if (Tuner->IF_OUT >= 4000000UL && Tuner->IF_OUT <= 6280000UL) {
  1941. status += MXL_ControlWrite(Tuner, EN_AAF, 1) ;
  1942. status += MXL_ControlWrite(Tuner, EN_3P, 1) ;
  1943. status += MXL_ControlWrite(Tuner, EN_AUX_3P, 1) ;
  1944. status += MXL_ControlWrite(Tuner, SEL_AAF_BAND, 0) ;
  1945. }
  1946. if ((Tuner->IF_OUT == 36125000UL) || (Tuner->IF_OUT == 36150000UL)) {
  1947. status += MXL_ControlWrite(Tuner, EN_AAF, 1) ;
  1948. status += MXL_ControlWrite(Tuner, EN_3P, 1) ;
  1949. status += MXL_ControlWrite(Tuner, EN_AUX_3P, 1) ;
  1950. status += MXL_ControlWrite(Tuner, SEL_AAF_BAND, 1) ;
  1951. }
  1952. if (Tuner->IF_OUT > 36150000UL) {
  1953. status += MXL_ControlWrite(Tuner, EN_AAF, 0) ;
  1954. status += MXL_ControlWrite(Tuner, EN_3P, 1) ;
  1955. status += MXL_ControlWrite(Tuner, EN_AUX_3P, 1) ;
  1956. status += MXL_ControlWrite(Tuner, SEL_AAF_BAND, 1) ;
  1957. }
  1958. } else { // Analog Mode
  1959. if (Tuner->IF_OUT >= 4000000UL && Tuner->IF_OUT <= 5000000UL)
  1960. {
  1961. status += MXL_ControlWrite(Tuner, EN_AAF, 1) ;
  1962. status += MXL_ControlWrite(Tuner, EN_3P, 1) ;
  1963. status += MXL_ControlWrite(Tuner, EN_AUX_3P, 1) ;
  1964. status += MXL_ControlWrite(Tuner, SEL_AAF_BAND, 0) ;
  1965. }
  1966. if (Tuner->IF_OUT > 5000000UL)
  1967. {
  1968. status += MXL_ControlWrite(Tuner, EN_AAF, 0) ;
  1969. status += MXL_ControlWrite(Tuner, EN_3P, 0) ;
  1970. status += MXL_ControlWrite(Tuner, EN_AUX_3P, 0) ;
  1971. status += MXL_ControlWrite(Tuner, SEL_AAF_BAND, 0) ;
  1972. }
  1973. }
  1974. //
  1975. // Demod Clock Out
  1976. //
  1977. if (Tuner->CLOCK_OUT)
  1978. status += MXL_ControlWrite(Tuner, SEQ_ENCLK16_CLK_OUT, 1) ;
  1979. else
  1980. status += MXL_ControlWrite(Tuner, SEQ_ENCLK16_CLK_OUT, 0) ;
  1981. if (Tuner->DIV_OUT == 1)
  1982. status += MXL_ControlWrite(Tuner, SEQ_SEL4_16B, 1) ;
  1983. if (Tuner->DIV_OUT == 0)
  1984. status += MXL_ControlWrite(Tuner, SEQ_SEL4_16B, 0) ;
  1985. //
  1986. // Crystal Control
  1987. //
  1988. if (Tuner->CAPSELECT)
  1989. status += MXL_ControlWrite(Tuner, XTAL_CAPSELECT, 1) ;
  1990. else
  1991. status += MXL_ControlWrite(Tuner, XTAL_CAPSELECT, 0) ;
  1992. if (Tuner->Fxtal >= 12000000UL && Tuner->Fxtal <= 16000000UL)
  1993. status += MXL_ControlWrite(Tuner, IF_SEL_DBL, 1) ;
  1994. if (Tuner->Fxtal > 16000000UL && Tuner->Fxtal <= 32000000UL)
  1995. status += MXL_ControlWrite(Tuner, IF_SEL_DBL, 0) ;
  1996. if (Tuner->Fxtal >= 12000000UL && Tuner->Fxtal <= 22000000UL)
  1997. status += MXL_ControlWrite(Tuner, RFSYN_R_DIV, 3) ;
  1998. if (Tuner->Fxtal > 22000000UL && Tuner->Fxtal <= 32000000UL)
  1999. status += MXL_ControlWrite(Tuner, RFSYN_R_DIV, 0) ;
  2000. //
  2001. // Misc Controls
  2002. //
  2003. if (Tuner->Mode == 0 && Tuner->IF_Mode == 1) // Analog LowIF mode
  2004. status += MXL_ControlWrite(Tuner, SEQ_EXTIQFSMPULSE, 0);
  2005. else
  2006. status += MXL_ControlWrite(Tuner, SEQ_EXTIQFSMPULSE, 1);
  2007. // status += MXL_ControlRead(Tuner, IF_DIVVAL, &IF_DIVVAL_Val) ;
  2008. // Set TG_R_DIV
  2009. status += MXL_ControlWrite(Tuner, TG_R_DIV, MXL_Ceiling(Tuner->Fxtal, 1000000)) ;
  2010. //
  2011. // Apply Default value to BB_INITSTATE_DLPF_TUNE
  2012. //
  2013. //
  2014. // RSSI Control
  2015. //
  2016. if(Tuner->EN_RSSI)
  2017. {
  2018. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  2019. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  2020. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 1) ;
  2021. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  2022. // RSSI reference point
  2023. status += MXL_ControlWrite(Tuner, RFA_RSSI_REF, 2) ;
  2024. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFH, 3) ;
  2025. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFL, 1) ;
  2026. // TOP point
  2027. status += MXL_ControlWrite(Tuner, RFA_FLR, 0) ;
  2028. status += MXL_ControlWrite(Tuner, RFA_CEIL, 12) ;
  2029. }
  2030. //
  2031. // Modulation type bit settings
  2032. // Override the control values preset
  2033. //
  2034. if (Tuner->Mod_Type == MXL_DVBT) // DVB-T Mode
  2035. {
  2036. Tuner->AGC_Mode = 1 ; // Single AGC Mode
  2037. // Enable RSSI
  2038. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  2039. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  2040. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 1) ;
  2041. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  2042. // RSSI reference point
  2043. status += MXL_ControlWrite(Tuner, RFA_RSSI_REF, 3) ;
  2044. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFH, 5) ;
  2045. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFL, 1) ;
  2046. // TOP point
  2047. status += MXL_ControlWrite(Tuner, RFA_FLR, 2) ;
  2048. status += MXL_ControlWrite(Tuner, RFA_CEIL, 13) ;
  2049. if (Tuner->IF_OUT <= 6280000UL) // Low IF
  2050. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 0) ;
  2051. else // High IF
  2052. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 1) ;
  2053. }
  2054. if (Tuner->Mod_Type == MXL_ATSC) // ATSC Mode
  2055. {
  2056. Tuner->AGC_Mode = 1 ; // Single AGC Mode
  2057. // Enable RSSI
  2058. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  2059. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  2060. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 1) ;
  2061. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  2062. // RSSI reference point
  2063. status += MXL_ControlWrite(Tuner, RFA_RSSI_REF, 2) ;
  2064. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFH, 4) ;
  2065. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFL, 1) ;
  2066. // TOP point
  2067. status += MXL_ControlWrite(Tuner, RFA_FLR, 2) ;
  2068. status += MXL_ControlWrite(Tuner, RFA_CEIL, 13) ;
  2069. status += MXL_ControlWrite(Tuner, BB_INITSTATE_DLPF_TUNE, 1) ;
  2070. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, 5) ; // Low Zero
  2071. if (Tuner->IF_OUT <= 6280000UL) // Low IF
  2072. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 0) ;
  2073. else // High IF
  2074. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 1) ;
  2075. }
  2076. if (Tuner->Mod_Type == MXL_QAM) // QAM Mode
  2077. {
  2078. Tuner->Mode = MXL_DIGITAL_MODE;
  2079. //Tuner->AGC_Mode = 1 ; // Single AGC Mode
  2080. // Disable RSSI //change here for v2.6.5
  2081. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  2082. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  2083. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 0) ;
  2084. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  2085. // RSSI reference point
  2086. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFH, 5) ;
  2087. status += MXL_ControlWrite(Tuner, RFA_RSSI_REF, 3) ;
  2088. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFL, 2) ;
  2089. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, 3) ; //change here for v2.6.5
  2090. if (Tuner->IF_OUT <= 6280000UL) // Low IF
  2091. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 0) ;
  2092. else // High IF
  2093. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 1) ;
  2094. }
  2095. if (Tuner->Mod_Type == MXL_ANALOG_CABLE) // Analog Cable Mode
  2096. {
  2097. //Tuner->Mode = MXL_DIGITAL_MODE ;
  2098. Tuner->AGC_Mode = 1 ; // Single AGC Mode
  2099. // Disable RSSI
  2100. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  2101. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  2102. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 0) ;
  2103. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  2104. status += MXL_ControlWrite(Tuner, AGC_IF, 1) ; //change for 2.6.3
  2105. status += MXL_ControlWrite(Tuner, AGC_RF, 15) ;
  2106. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 1) ;
  2107. }
  2108. if (Tuner->Mod_Type == MXL_ANALOG_OTA) //Analog OTA Terrestrial mode add for 2.6.7
  2109. {
  2110. //Tuner->Mode = MXL_ANALOG_MODE;
  2111. // Enable RSSI
  2112. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  2113. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  2114. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 1) ;
  2115. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  2116. // RSSI reference point
  2117. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFH, 5) ;
  2118. status += MXL_ControlWrite(Tuner, RFA_RSSI_REF, 3) ;
  2119. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFL, 2) ;
  2120. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, 3) ;
  2121. status += MXL_ControlWrite(Tuner, BB_IQSWAP, 1) ;
  2122. }
  2123. // RSSI disable
  2124. if(Tuner->EN_RSSI==0)
  2125. {
  2126. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  2127. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  2128. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 0) ;
  2129. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  2130. }
  2131. return status ;
  2132. }
  2133. ///////////////////////////////////////////////////////////////////////////////
  2134. // //
  2135. // Function: MXL_IFSynthInit //
  2136. // //
  2137. // Description: Tuner IF Synthesizer related register initialization //
  2138. // //
  2139. // Globals: //
  2140. // NONE //
  2141. // //
  2142. // Functions used: //
  2143. // Tuner_struct: structure defined at higher level //
  2144. // //
  2145. // Inputs: //
  2146. // Tuner : Tuner structure defined at higher level //
  2147. // //
  2148. // Outputs: //
  2149. // Tuner //
  2150. // //
  2151. // Return: //
  2152. // 0 : Successful //
  2153. // > 0 : Failed //
  2154. // //
  2155. ///////////////////////////////////////////////////////////////////////////////
  2156. _u16 MXL_IFSynthInit( Tuner_struct * Tuner )
  2157. {
  2158. _u16 status = 0 ;
  2159. // Declare Local Variables
  2160. _u32 Fref = 0 ;
  2161. _u32 Kdbl, intModVal ;
  2162. _u32 fracModVal ;
  2163. Kdbl = 2 ;
  2164. if (Tuner->Fxtal >= 12000000UL && Tuner->Fxtal <= 16000000UL)
  2165. Kdbl = 2 ;
  2166. if (Tuner->Fxtal > 16000000UL && Tuner->Fxtal <= 32000000UL)
  2167. Kdbl = 1 ;
  2168. //
  2169. // IF Synthesizer Control
  2170. //
  2171. if (Tuner->Mode == 0 && Tuner->IF_Mode == 1) // Analog Low IF mode
  2172. {
  2173. if (Tuner->IF_LO == 41000000UL) {
  2174. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2175. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2176. Fref = 328000000UL ;
  2177. }
  2178. if (Tuner->IF_LO == 47000000UL) {
  2179. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2180. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2181. Fref = 376000000UL ;
  2182. }
  2183. if (Tuner->IF_LO == 54000000UL) {
  2184. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x10) ;
  2185. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2186. Fref = 324000000UL ;
  2187. }
  2188. if (Tuner->IF_LO == 60000000UL) {
  2189. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x10) ;
  2190. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2191. Fref = 360000000UL ;
  2192. }
  2193. if (Tuner->IF_LO == 39250000UL) {
  2194. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2195. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2196. Fref = 314000000UL ;
  2197. }
  2198. if (Tuner->IF_LO == 39650000UL) {
  2199. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2200. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2201. Fref = 317200000UL ;
  2202. }
  2203. if (Tuner->IF_LO == 40150000UL) {
  2204. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2205. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2206. Fref = 321200000UL ;
  2207. }
  2208. if (Tuner->IF_LO == 40650000UL) {
  2209. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2210. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2211. Fref = 325200000UL ;
  2212. }
  2213. }
  2214. if (Tuner->Mode || (Tuner->Mode == 0 && Tuner->IF_Mode == 0))
  2215. {
  2216. if (Tuner->IF_LO == 57000000UL) {
  2217. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x10) ;
  2218. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2219. Fref = 342000000UL ;
  2220. }
  2221. if (Tuner->IF_LO == 44000000UL) {
  2222. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2223. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2224. Fref = 352000000UL ;
  2225. }
  2226. if (Tuner->IF_LO == 43750000UL) {
  2227. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2228. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2229. Fref = 350000000UL ;
  2230. }
  2231. if (Tuner->IF_LO == 36650000UL) {
  2232. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2233. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2234. Fref = 366500000UL ;
  2235. }
  2236. if (Tuner->IF_LO == 36150000UL) {
  2237. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2238. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2239. Fref = 361500000UL ;
  2240. }
  2241. if (Tuner->IF_LO == 36000000UL) {
  2242. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2243. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2244. Fref = 360000000UL ;
  2245. }
  2246. if (Tuner->IF_LO == 35250000UL) {
  2247. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2248. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2249. Fref = 352500000UL ;
  2250. }
  2251. if (Tuner->IF_LO == 34750000UL) {
  2252. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2253. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2254. Fref = 347500000UL ;
  2255. }
  2256. if (Tuner->IF_LO == 6280000UL) {
  2257. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x07) ;
  2258. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2259. Fref = 376800000UL ;
  2260. }
  2261. if (Tuner->IF_LO == 5000000UL) {
  2262. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x09) ;
  2263. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2264. Fref = 360000000UL ;
  2265. }
  2266. if (Tuner->IF_LO == 4500000UL) {
  2267. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x06) ;
  2268. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2269. Fref = 360000000UL ;
  2270. }
  2271. if (Tuner->IF_LO == 4570000UL) {
  2272. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x06) ;
  2273. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2274. Fref = 365600000UL ;
  2275. }
  2276. if (Tuner->IF_LO == 4000000UL) {
  2277. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x05) ;
  2278. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2279. Fref = 360000000UL ;
  2280. }
  2281. if (Tuner->IF_LO == 57400000UL)
  2282. {
  2283. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x10) ;
  2284. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2285. Fref = 344400000UL ;
  2286. }
  2287. if (Tuner->IF_LO == 44400000UL)
  2288. {
  2289. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2290. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2291. Fref = 355200000UL ;
  2292. }
  2293. if (Tuner->IF_LO == 44150000UL)
  2294. {
  2295. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x08) ;
  2296. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2297. Fref = 353200000UL ;
  2298. }
  2299. if (Tuner->IF_LO == 37050000UL)
  2300. {
  2301. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2302. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2303. Fref = 370500000UL ;
  2304. }
  2305. if (Tuner->IF_LO == 36550000UL)
  2306. {
  2307. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2308. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2309. Fref = 365500000UL ;
  2310. }
  2311. if (Tuner->IF_LO == 36125000UL) {
  2312. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x04) ;
  2313. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2314. Fref = 361250000UL ;
  2315. }
  2316. if (Tuner->IF_LO == 6000000UL) {
  2317. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x07) ;
  2318. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2319. Fref = 360000000UL ;
  2320. }
  2321. if (Tuner->IF_LO == 5400000UL)
  2322. {
  2323. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x07) ;
  2324. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2325. Fref = 324000000UL ;
  2326. }
  2327. if (Tuner->IF_LO == 5380000UL) {
  2328. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x07) ;
  2329. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x0C) ;
  2330. Fref = 322800000UL ;
  2331. }
  2332. if (Tuner->IF_LO == 5200000UL) {
  2333. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x09) ;
  2334. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2335. Fref = 374400000UL ;
  2336. }
  2337. if (Tuner->IF_LO == 4900000UL)
  2338. {
  2339. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x09) ;
  2340. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2341. Fref = 352800000UL ;
  2342. }
  2343. if (Tuner->IF_LO == 4400000UL)
  2344. {
  2345. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x06) ;
  2346. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2347. Fref = 352000000UL ;
  2348. }
  2349. if (Tuner->IF_LO == 4063000UL) //add for 2.6.8
  2350. {
  2351. status += MXL_ControlWrite(Tuner, IF_DIVVAL, 0x05) ;
  2352. status += MXL_ControlWrite(Tuner, IF_VCO_BIAS, 0x08) ;
  2353. Fref = 365670000UL ;
  2354. }
  2355. }
  2356. // CHCAL_INT_MOD_IF
  2357. // CHCAL_FRAC_MOD_IF
  2358. intModVal = Fref / (Tuner->Fxtal * Kdbl/2) ;
  2359. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_IF, intModVal ) ;
  2360. fracModVal = (2<<15)*(Fref/1000 - (Tuner->Fxtal/1000 * Kdbl/2) * intModVal);
  2361. fracModVal = fracModVal / ((Tuner->Fxtal * Kdbl/2)/1000) ;
  2362. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_IF, fracModVal) ;
  2363. return status ;
  2364. }
  2365. ///////////////////////////////////////////////////////////////////////////////
  2366. // //
  2367. // Function: MXL_GetXtalInt //
  2368. // //
  2369. // Description: return the Crystal Integration Value for //
  2370. // TG_VCO_BIAS calculation //
  2371. // //
  2372. // Globals: //
  2373. // NONE //
  2374. // //
  2375. // Functions used: //
  2376. // NONE //
  2377. // //
  2378. // Inputs: //
  2379. // Crystal Frequency Value in Hz //
  2380. // //
  2381. // Outputs: //
  2382. // Calculated Crystal Frequency Integration Value //
  2383. // //
  2384. // Return: //
  2385. // 0 : Successful //
  2386. // > 0 : Failed //
  2387. // //
  2388. ///////////////////////////////////////////////////////////////////////////////
  2389. _u32 MXL_GetXtalInt(_u32 Xtal_Freq)
  2390. {
  2391. if ((Xtal_Freq % 1000000) == 0)
  2392. return (Xtal_Freq / 10000) ;
  2393. else
  2394. return (((Xtal_Freq / 1000000) + 1)*100) ;
  2395. }
  2396. ///////////////////////////////////////////////////////////////////////////////
  2397. // //
  2398. // Function: MXL5005_TuneRF //
  2399. // //
  2400. // Description: Set control names to tune to requested RF_IN frequency //
  2401. // //
  2402. // Globals: //
  2403. // None //
  2404. // //
  2405. // Functions used: //
  2406. // MXL_SynthRFTGLO_Calc //
  2407. // MXL5005_ControlWrite //
  2408. // MXL_GetXtalInt //
  2409. // //
  2410. // Inputs: //
  2411. // Tuner : Tuner structure defined at higher level //
  2412. // //
  2413. // Outputs: //
  2414. // Tuner //
  2415. // //
  2416. // Return: //
  2417. // 0 : Successful //
  2418. // 1 : Unsuccessful //
  2419. ///////////////////////////////////////////////////////////////////////////////
  2420. _u16 MXL_TuneRF(Tuner_struct *Tuner, _u32 RF_Freq)
  2421. {
  2422. // Declare Local Variables
  2423. _u16 status = 0 ;
  2424. _u32 divider_val, E3, E4, E5, E5A ;
  2425. _u32 Fmax, Fmin, FmaxBin, FminBin ;
  2426. _u32 Kdbl_RF = 2;
  2427. _u32 tg_divval ;
  2428. _u32 tg_lo ;
  2429. _u32 Xtal_Int ;
  2430. _u32 Fref_TG;
  2431. _u32 Fvco;
  2432. // _u32 temp;
  2433. Xtal_Int = MXL_GetXtalInt(Tuner->Fxtal ) ;
  2434. Tuner->RF_IN = RF_Freq ;
  2435. MXL_SynthRFTGLO_Calc( Tuner ) ;
  2436. if (Tuner->Fxtal >= 12000000UL && Tuner->Fxtal <= 22000000UL)
  2437. Kdbl_RF = 2 ;
  2438. if (Tuner->Fxtal > 22000000 && Tuner->Fxtal <= 32000000)
  2439. Kdbl_RF = 1 ;
  2440. //
  2441. // Downconverter Controls
  2442. //
  2443. // Look-Up Table Implementation for:
  2444. // DN_POLY
  2445. // DN_RFGAIN
  2446. // DN_CAP_RFLPF
  2447. // DN_EN_VHFUHFBAR
  2448. // DN_GAIN_ADJUST
  2449. // Change the boundary reference from RF_IN to RF_LO
  2450. if (Tuner->RF_LO < 40000000UL) {
  2451. return -1;
  2452. }
  2453. if (Tuner->RF_LO >= 40000000UL && Tuner->RF_LO <= 75000000UL) {
  2454. // Look-Up Table implementation
  2455. status += MXL_ControlWrite(Tuner, DN_POLY, 2) ;
  2456. status += MXL_ControlWrite(Tuner, DN_RFGAIN, 3) ;
  2457. status += MXL_ControlWrite(Tuner, DN_CAP_RFLPF, 423) ;
  2458. status += MXL_ControlWrite(Tuner, DN_EN_VHFUHFBAR, 1) ;
  2459. status += MXL_ControlWrite(Tuner, DN_GAIN_ADJUST, 1) ;
  2460. }
  2461. if (Tuner->RF_LO > 75000000UL && Tuner->RF_LO <= 100000000UL) {
  2462. // Look-Up Table implementation
  2463. status += MXL_ControlWrite(Tuner, DN_POLY, 3) ;
  2464. status += MXL_ControlWrite(Tuner, DN_RFGAIN, 3) ;
  2465. status += MXL_ControlWrite(Tuner, DN_CAP_RFLPF, 222) ;
  2466. status += MXL_ControlWrite(Tuner, DN_EN_VHFUHFBAR, 1) ;
  2467. status += MXL_ControlWrite(Tuner, DN_GAIN_ADJUST, 1) ;
  2468. }
  2469. if (Tuner->RF_LO > 100000000UL && Tuner->RF_LO <= 150000000UL) {
  2470. // Look-Up Table implementation
  2471. status += MXL_ControlWrite(Tuner, DN_POLY, 3) ;
  2472. status += MXL_ControlWrite(Tuner, DN_RFGAIN, 3) ;
  2473. status += MXL_ControlWrite(Tuner, DN_CAP_RFLPF, 147) ;
  2474. status += MXL_ControlWrite(Tuner, DN_EN_VHFUHFBAR, 1) ;
  2475. status += MXL_ControlWrite(Tuner, DN_GAIN_ADJUST, 2) ;
  2476. }
  2477. if (Tuner->RF_LO > 150000000UL && Tuner->RF_LO <= 200000000UL) {
  2478. // Look-Up Table implementation
  2479. status += MXL_ControlWrite(Tuner, DN_POLY, 3) ;
  2480. status += MXL_ControlWrite(Tuner, DN_RFGAIN, 3) ;
  2481. status += MXL_ControlWrite(Tuner, DN_CAP_RFLPF, 9) ;
  2482. status += MXL_ControlWrite(Tuner, DN_EN_VHFUHFBAR, 1) ;
  2483. status += MXL_ControlWrite(Tuner, DN_GAIN_ADJUST, 2) ;
  2484. }
  2485. if (Tuner->RF_LO > 200000000UL && Tuner->RF_LO <= 300000000UL) {
  2486. // Look-Up Table implementation
  2487. status += MXL_ControlWrite(Tuner, DN_POLY, 3) ;
  2488. status += MXL_ControlWrite(Tuner, DN_RFGAIN, 3) ;
  2489. status += MXL_ControlWrite(Tuner, DN_CAP_RFLPF, 0) ;
  2490. status += MXL_ControlWrite(Tuner, DN_EN_VHFUHFBAR, 1) ;
  2491. status += MXL_ControlWrite(Tuner, DN_GAIN_ADJUST, 3) ;
  2492. }
  2493. if (Tuner->RF_LO > 300000000UL && Tuner->RF_LO <= 650000000UL) {
  2494. // Look-Up Table implementation
  2495. status += MXL_ControlWrite(Tuner, DN_POLY, 3) ;
  2496. status += MXL_ControlWrite(Tuner, DN_RFGAIN, 1) ;
  2497. status += MXL_ControlWrite(Tuner, DN_CAP_RFLPF, 0) ;
  2498. status += MXL_ControlWrite(Tuner, DN_EN_VHFUHFBAR, 0) ;
  2499. status += MXL_ControlWrite(Tuner, DN_GAIN_ADJUST, 3) ;
  2500. }
  2501. if (Tuner->RF_LO > 650000000UL && Tuner->RF_LO <= 900000000UL) {
  2502. // Look-Up Table implementation
  2503. status += MXL_ControlWrite(Tuner, DN_POLY, 3) ;
  2504. status += MXL_ControlWrite(Tuner, DN_RFGAIN, 2) ;
  2505. status += MXL_ControlWrite(Tuner, DN_CAP_RFLPF, 0) ;
  2506. status += MXL_ControlWrite(Tuner, DN_EN_VHFUHFBAR, 0) ;
  2507. status += MXL_ControlWrite(Tuner, DN_GAIN_ADJUST, 3) ;
  2508. }
  2509. if (Tuner->RF_LO > 900000000UL) {
  2510. return -1;
  2511. }
  2512. // DN_IQTNBUF_AMP
  2513. // DN_IQTNGNBFBIAS_BST
  2514. if (Tuner->RF_LO >= 40000000UL && Tuner->RF_LO <= 75000000UL) {
  2515. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2516. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2517. }
  2518. if (Tuner->RF_LO > 75000000UL && Tuner->RF_LO <= 100000000UL) {
  2519. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2520. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2521. }
  2522. if (Tuner->RF_LO > 100000000UL && Tuner->RF_LO <= 150000000UL) {
  2523. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2524. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2525. }
  2526. if (Tuner->RF_LO > 150000000UL && Tuner->RF_LO <= 200000000UL) {
  2527. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2528. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2529. }
  2530. if (Tuner->RF_LO > 200000000UL && Tuner->RF_LO <= 300000000UL) {
  2531. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2532. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2533. }
  2534. if (Tuner->RF_LO > 300000000UL && Tuner->RF_LO <= 400000000UL) {
  2535. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2536. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2537. }
  2538. if (Tuner->RF_LO > 400000000UL && Tuner->RF_LO <= 450000000UL) {
  2539. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2540. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2541. }
  2542. if (Tuner->RF_LO > 450000000UL && Tuner->RF_LO <= 500000000UL) {
  2543. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2544. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2545. }
  2546. if (Tuner->RF_LO > 500000000UL && Tuner->RF_LO <= 550000000UL) {
  2547. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2548. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2549. }
  2550. if (Tuner->RF_LO > 550000000UL && Tuner->RF_LO <= 600000000UL) {
  2551. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2552. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2553. }
  2554. if (Tuner->RF_LO > 600000000UL && Tuner->RF_LO <= 650000000UL) {
  2555. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2556. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2557. }
  2558. if (Tuner->RF_LO > 650000000UL && Tuner->RF_LO <= 700000000UL) {
  2559. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2560. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2561. }
  2562. if (Tuner->RF_LO > 700000000UL && Tuner->RF_LO <= 750000000UL) {
  2563. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2564. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2565. }
  2566. if (Tuner->RF_LO > 750000000UL && Tuner->RF_LO <= 800000000UL) {
  2567. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 1) ;
  2568. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 0) ;
  2569. }
  2570. if (Tuner->RF_LO > 800000000UL && Tuner->RF_LO <= 850000000UL) {
  2571. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 10) ;
  2572. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 1) ;
  2573. }
  2574. if (Tuner->RF_LO > 850000000UL && Tuner->RF_LO <= 900000000UL) {
  2575. status += MXL_ControlWrite(Tuner, DN_IQTNBUF_AMP, 10) ;
  2576. status += MXL_ControlWrite(Tuner, DN_IQTNGNBFBIAS_BST, 1) ;
  2577. }
  2578. //
  2579. // Set RF Synth and LO Path Control
  2580. //
  2581. // Look-Up table implementation for:
  2582. // RFSYN_EN_OUTMUX
  2583. // RFSYN_SEL_VCO_OUT
  2584. // RFSYN_SEL_VCO_HI
  2585. // RFSYN_SEL_DIVM
  2586. // RFSYN_RF_DIV_BIAS
  2587. // DN_SEL_FREQ
  2588. //
  2589. // Set divider_val, Fmax, Fmix to use in Equations
  2590. FminBin = 28000000UL ;
  2591. FmaxBin = 42500000UL ;
  2592. if (Tuner->RF_LO >= 40000000UL && Tuner->RF_LO <= FmaxBin) {
  2593. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 1) ;
  2594. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 0) ;
  2595. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0) ;
  2596. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2597. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2598. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 1) ;
  2599. divider_val = 64 ;
  2600. Fmax = FmaxBin ;
  2601. Fmin = FminBin ;
  2602. }
  2603. FminBin = 42500000UL ;
  2604. FmaxBin = 56000000UL ;
  2605. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2606. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 1) ;
  2607. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 0) ;
  2608. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1) ;
  2609. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2610. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2611. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 1) ;
  2612. divider_val = 64 ;
  2613. Fmax = FmaxBin ;
  2614. Fmin = FminBin ;
  2615. }
  2616. FminBin = 56000000UL ;
  2617. FmaxBin = 85000000UL ;
  2618. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2619. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0) ;
  2620. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1) ;
  2621. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0) ;
  2622. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2623. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2624. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 1) ;
  2625. divider_val = 32 ;
  2626. Fmax = FmaxBin ;
  2627. Fmin = FminBin ;
  2628. }
  2629. FminBin = 85000000UL ;
  2630. FmaxBin = 112000000UL ;
  2631. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2632. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0) ;
  2633. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1) ;
  2634. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1) ;
  2635. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2636. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2637. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 1) ;
  2638. divider_val = 32 ;
  2639. Fmax = FmaxBin ;
  2640. Fmin = FminBin ;
  2641. }
  2642. FminBin = 112000000UL ;
  2643. FmaxBin = 170000000UL ;
  2644. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2645. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0) ;
  2646. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1) ;
  2647. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0) ;
  2648. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2649. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2650. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 2) ;
  2651. divider_val = 16 ;
  2652. Fmax = FmaxBin ;
  2653. Fmin = FminBin ;
  2654. }
  2655. FminBin = 170000000UL ;
  2656. FmaxBin = 225000000UL ;
  2657. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2658. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0) ;
  2659. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1) ;
  2660. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1) ;
  2661. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2662. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2663. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 2) ;
  2664. divider_val = 16 ;
  2665. Fmax = FmaxBin ;
  2666. Fmin = FminBin ;
  2667. }
  2668. FminBin = 225000000UL ;
  2669. FmaxBin = 300000000UL ;
  2670. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2671. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0) ;
  2672. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1) ;
  2673. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0) ;
  2674. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2675. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2676. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 4) ;
  2677. divider_val = 8 ;
  2678. Fmax = 340000000UL ;
  2679. Fmin = FminBin ;
  2680. }
  2681. FminBin = 300000000UL ;
  2682. FmaxBin = 340000000UL ;
  2683. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2684. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 1) ;
  2685. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 0) ;
  2686. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0) ;
  2687. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2688. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2689. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0) ;
  2690. divider_val = 8 ;
  2691. Fmax = FmaxBin ;
  2692. Fmin = 225000000UL ;
  2693. }
  2694. FminBin = 340000000UL ;
  2695. FmaxBin = 450000000UL ;
  2696. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2697. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 1) ;
  2698. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 0) ;
  2699. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1) ;
  2700. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0) ;
  2701. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 2) ;
  2702. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0) ;
  2703. divider_val = 8 ;
  2704. Fmax = FmaxBin ;
  2705. Fmin = FminBin ;
  2706. }
  2707. FminBin = 450000000UL ;
  2708. FmaxBin = 680000000UL ;
  2709. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2710. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0) ;
  2711. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1) ;
  2712. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0) ;
  2713. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 1) ;
  2714. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2715. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0) ;
  2716. divider_val = 4 ;
  2717. Fmax = FmaxBin ;
  2718. Fmin = FminBin ;
  2719. }
  2720. FminBin = 680000000UL ;
  2721. FmaxBin = 900000000UL ;
  2722. if (Tuner->RF_LO > FminBin && Tuner->RF_LO <= FmaxBin) {
  2723. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0) ;
  2724. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1) ;
  2725. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1) ;
  2726. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 1) ;
  2727. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1) ;
  2728. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0) ;
  2729. divider_val = 4 ;
  2730. Fmax = FmaxBin ;
  2731. Fmin = FminBin ;
  2732. }
  2733. // CHCAL_INT_MOD_RF
  2734. // CHCAL_FRAC_MOD_RF
  2735. // RFSYN_LPF_R
  2736. // CHCAL_EN_INT_RF
  2737. // Equation E3
  2738. // RFSYN_VCO_BIAS
  2739. E3 = (((Fmax-Tuner->RF_LO)/1000)*32)/((Fmax-Fmin)/1000) + 8 ;
  2740. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, E3) ;
  2741. // Equation E4
  2742. // CHCAL_INT_MOD_RF
  2743. E4 = (Tuner->RF_LO*divider_val/1000)/(2*Tuner->Fxtal*Kdbl_RF/1000) ;
  2744. MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, E4) ;
  2745. // Equation E5
  2746. // CHCAL_FRAC_MOD_RF
  2747. // CHCAL_EN_INT_RF
  2748. E5 = ((2<<17)*(Tuner->RF_LO/10000*divider_val - (E4*(2*Tuner->Fxtal*Kdbl_RF)/10000)))/(2*Tuner->Fxtal*Kdbl_RF/10000) ;
  2749. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, E5) ;
  2750. // Equation E5A
  2751. // RFSYN_LPF_R
  2752. E5A = (((Fmax - Tuner->RF_LO)/1000)*4/((Fmax-Fmin)/1000)) + 1 ;
  2753. status += MXL_ControlWrite(Tuner, RFSYN_LPF_R, E5A) ;
  2754. // Euqation E5B
  2755. // CHCAL_EN_INIT_RF
  2756. status += MXL_ControlWrite(Tuner, CHCAL_EN_INT_RF, ((E5 == 0) ? 1 : 0));
  2757. //if (E5 == 0)
  2758. // status += MXL_ControlWrite(Tuner, CHCAL_EN_INT_RF, 1);
  2759. //else
  2760. // status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, E5) ;
  2761. //
  2762. // Set TG Synth
  2763. //
  2764. // Look-Up table implementation for:
  2765. // TG_LO_DIVVAL
  2766. // TG_LO_SELVAL
  2767. //
  2768. // Set divider_val, Fmax, Fmix to use in Equations
  2769. if (Tuner->TG_LO < 33000000UL) {
  2770. return -1;
  2771. }
  2772. FminBin = 33000000UL ;
  2773. FmaxBin = 50000000UL ;
  2774. if (Tuner->TG_LO >= FminBin && Tuner->TG_LO <= FmaxBin) {
  2775. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x6) ;
  2776. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x0) ;
  2777. divider_val = 36 ;
  2778. Fmax = FmaxBin ;
  2779. Fmin = FminBin ;
  2780. }
  2781. FminBin = 50000000UL ;
  2782. FmaxBin = 67000000UL ;
  2783. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2784. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x1) ;
  2785. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x0) ;
  2786. divider_val = 24 ;
  2787. Fmax = FmaxBin ;
  2788. Fmin = FminBin ;
  2789. }
  2790. FminBin = 67000000UL ;
  2791. FmaxBin = 100000000UL ;
  2792. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2793. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0xC) ;
  2794. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x2) ;
  2795. divider_val = 18 ;
  2796. Fmax = FmaxBin ;
  2797. Fmin = FminBin ;
  2798. }
  2799. FminBin = 100000000UL ;
  2800. FmaxBin = 150000000UL ;
  2801. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2802. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x8) ;
  2803. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x2) ;
  2804. divider_val = 12 ;
  2805. Fmax = FmaxBin ;
  2806. Fmin = FminBin ;
  2807. }
  2808. FminBin = 150000000UL ;
  2809. FmaxBin = 200000000UL ;
  2810. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2811. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x0) ;
  2812. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x2) ;
  2813. divider_val = 8 ;
  2814. Fmax = FmaxBin ;
  2815. Fmin = FminBin ;
  2816. }
  2817. FminBin = 200000000UL ;
  2818. FmaxBin = 300000000UL ;
  2819. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2820. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x8) ;
  2821. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x3) ;
  2822. divider_val = 6 ;
  2823. Fmax = FmaxBin ;
  2824. Fmin = FminBin ;
  2825. }
  2826. FminBin = 300000000UL ;
  2827. FmaxBin = 400000000UL ;
  2828. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2829. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x0) ;
  2830. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x3) ;
  2831. divider_val = 4 ;
  2832. Fmax = FmaxBin ;
  2833. Fmin = FminBin ;
  2834. }
  2835. FminBin = 400000000UL ;
  2836. FmaxBin = 600000000UL ;
  2837. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2838. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x8) ;
  2839. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x7) ;
  2840. divider_val = 3 ;
  2841. Fmax = FmaxBin ;
  2842. Fmin = FminBin ;
  2843. }
  2844. FminBin = 600000000UL ;
  2845. FmaxBin = 900000000UL ;
  2846. if (Tuner->TG_LO > FminBin && Tuner->TG_LO <= FmaxBin) {
  2847. status += MXL_ControlWrite(Tuner, TG_LO_DIVVAL, 0x0) ;
  2848. status += MXL_ControlWrite(Tuner, TG_LO_SELVAL, 0x7) ;
  2849. divider_val = 2 ;
  2850. Fmax = FmaxBin ;
  2851. Fmin = FminBin ;
  2852. }
  2853. // TG_DIV_VAL
  2854. tg_divval = (Tuner->TG_LO*divider_val/100000)
  2855. *(MXL_Ceiling(Tuner->Fxtal,1000000) * 100) / (Tuner->Fxtal/1000) ;
  2856. status += MXL_ControlWrite(Tuner, TG_DIV_VAL, tg_divval) ;
  2857. if (Tuner->TG_LO > 600000000UL)
  2858. status += MXL_ControlWrite(Tuner, TG_DIV_VAL, tg_divval + 1 ) ;
  2859. Fmax = 1800000000UL ;
  2860. Fmin = 1200000000UL ;
  2861. // to prevent overflow of 32 bit unsigned integer, use following equation. Edit for v2.6.4
  2862. Fref_TG = (Tuner->Fxtal/1000)/ MXL_Ceiling(Tuner->Fxtal, 1000000) ; // Fref_TF = Fref_TG*1000
  2863. Fvco = (Tuner->TG_LO/10000) * divider_val * Fref_TG; //Fvco = Fvco/10
  2864. tg_lo = (((Fmax/10 - Fvco)/100)*32) / ((Fmax-Fmin)/1000)+8;
  2865. //below equation is same as above but much harder to debug.
  2866. //tg_lo = ( ((Fmax/10000 * Xtal_Int)/100) - ((Tuner->TG_LO/10000)*divider_val*(Tuner->Fxtal/10000)/100) )*32/((Fmax-Fmin)/10000 * Xtal_Int/100) + 8 ;
  2867. status += MXL_ControlWrite(Tuner, TG_VCO_BIAS , tg_lo) ;
  2868. //add for 2.6.5
  2869. //Special setting for QAM
  2870. if(Tuner ->Mod_Type == MXL_QAM)
  2871. {
  2872. if(Tuner->RF_IN < 680000000)
  2873. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, 3) ;
  2874. else
  2875. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, 2) ;
  2876. }
  2877. //remove 20.48MHz setting for 2.6.10
  2878. //
  2879. // Off Chip Tracking Filter Control
  2880. //
  2881. if (Tuner->TF_Type == MXL_TF_OFF) // Tracking Filter Off State; turn off all the banks
  2882. {
  2883. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ;
  2884. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ;
  2885. status += MXL_SetGPIO(Tuner, 3, 1) ; // turn off Bank 1
  2886. status += MXL_SetGPIO(Tuner, 1, 1) ; // turn off Bank 2
  2887. status += MXL_SetGPIO(Tuner, 4, 1) ; // turn off Bank 3
  2888. }
  2889. if (Tuner->TF_Type == MXL_TF_C) // Tracking Filter type C
  2890. {
  2891. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ;
  2892. status += MXL_ControlWrite(Tuner, DAC_DIN_A, 0) ;
  2893. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 150000000)
  2894. {
  2895. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2896. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  2897. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank1 On
  2898. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  2899. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank3 Off
  2900. }
  2901. if (Tuner->RF_IN >= 150000000 && Tuner->RF_IN < 280000000)
  2902. {
  2903. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2904. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  2905. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2906. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  2907. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank3 Off
  2908. }
  2909. if (Tuner->RF_IN >= 280000000 && Tuner->RF_IN < 360000000)
  2910. {
  2911. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2912. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  2913. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2914. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  2915. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank3 On
  2916. }
  2917. if (Tuner->RF_IN >= 360000000 && Tuner->RF_IN < 560000000)
  2918. {
  2919. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2920. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  2921. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2922. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  2923. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank3 On
  2924. }
  2925. if (Tuner->RF_IN >= 560000000 && Tuner->RF_IN < 580000000)
  2926. {
  2927. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  2928. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 29) ;
  2929. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2930. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  2931. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank3 On
  2932. }
  2933. if (Tuner->RF_IN >= 580000000 && Tuner->RF_IN < 630000000)
  2934. {
  2935. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  2936. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  2937. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2938. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  2939. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank3 On
  2940. }
  2941. if (Tuner->RF_IN >= 630000000 && Tuner->RF_IN < 700000000)
  2942. {
  2943. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  2944. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 16) ;
  2945. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2946. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  2947. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank3 Off
  2948. }
  2949. if (Tuner->RF_IN >= 700000000 && Tuner->RF_IN < 760000000)
  2950. {
  2951. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  2952. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 7) ;
  2953. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2954. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  2955. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank3 Off
  2956. }
  2957. if (Tuner->RF_IN >= 760000000 && Tuner->RF_IN <= 900000000)
  2958. {
  2959. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  2960. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  2961. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank1 Off
  2962. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  2963. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank3 Off
  2964. }
  2965. }
  2966. if (Tuner->TF_Type == MXL_TF_C_H) // Tracking Filter type C-H for Hauppauge only
  2967. {
  2968. status += MXL_ControlWrite(Tuner, DAC_DIN_A, 0) ;
  2969. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 150000000)
  2970. {
  2971. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2972. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  2973. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank2 Off
  2974. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank3 Off
  2975. }
  2976. if (Tuner->RF_IN >= 150000000 && Tuner->RF_IN < 280000000)
  2977. {
  2978. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2979. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  2980. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank2 On
  2981. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank3 Off
  2982. }
  2983. if (Tuner->RF_IN >= 280000000 && Tuner->RF_IN < 360000000)
  2984. {
  2985. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2986. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  2987. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank2 On
  2988. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank3 On
  2989. }
  2990. if (Tuner->RF_IN >= 360000000 && Tuner->RF_IN < 560000000)
  2991. {
  2992. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  2993. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  2994. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank2 Off
  2995. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank3 On
  2996. }
  2997. if (Tuner->RF_IN >= 560000000 && Tuner->RF_IN < 580000000)
  2998. {
  2999. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3000. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3001. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank2 Off
  3002. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank3 On
  3003. }
  3004. if (Tuner->RF_IN >= 580000000 && Tuner->RF_IN < 630000000)
  3005. {
  3006. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3007. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3008. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank2 Off
  3009. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank3 On
  3010. }
  3011. if (Tuner->RF_IN >= 630000000 && Tuner->RF_IN < 700000000)
  3012. {
  3013. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3014. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3015. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank2 Off
  3016. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank3 Off
  3017. }
  3018. if (Tuner->RF_IN >= 700000000 && Tuner->RF_IN < 760000000)
  3019. {
  3020. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3021. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3022. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank2 Off
  3023. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank3 Off
  3024. }
  3025. if (Tuner->RF_IN >= 760000000 && Tuner->RF_IN <= 900000000)
  3026. {
  3027. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3028. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3029. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank2 Off
  3030. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank3 Off
  3031. }
  3032. }
  3033. if (Tuner->TF_Type == MXL_TF_D) // Tracking Filter type D
  3034. {
  3035. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  3036. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 174000000)
  3037. {
  3038. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3039. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3040. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3041. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3042. }
  3043. if (Tuner->RF_IN >= 174000000 && Tuner->RF_IN < 250000000)
  3044. {
  3045. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3046. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3047. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3048. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3049. }
  3050. if (Tuner->RF_IN >= 250000000 && Tuner->RF_IN < 310000000)
  3051. {
  3052. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3053. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3054. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3055. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3056. }
  3057. if (Tuner->RF_IN >= 310000000 && Tuner->RF_IN < 360000000)
  3058. {
  3059. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3060. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3061. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3062. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3063. }
  3064. if (Tuner->RF_IN >= 360000000 && Tuner->RF_IN < 470000000)
  3065. {
  3066. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3067. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3068. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3069. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3070. }
  3071. if (Tuner->RF_IN >= 470000000 && Tuner->RF_IN < 640000000)
  3072. {
  3073. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3074. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3075. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3076. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3077. }
  3078. if (Tuner->RF_IN >= 640000000 && Tuner->RF_IN <= 900000000)
  3079. {
  3080. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3081. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3082. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3083. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3084. }
  3085. }
  3086. if (Tuner->TF_Type == MXL_TF_D_L) // Tracking Filter type D-L for Lumanate ONLY change for 2.6.3
  3087. {
  3088. status += MXL_ControlWrite(Tuner, DAC_DIN_A, 0) ;
  3089. if (Tuner->RF_IN >= 471000000 && (Tuner->RF_IN - 471000000)%6000000 != 0) // if UHF and terrestrial => Turn off Tracking Filter
  3090. {
  3091. // Turn off all the banks
  3092. status += MXL_SetGPIO(Tuner, 3, 1) ;
  3093. status += MXL_SetGPIO(Tuner, 1, 1) ;
  3094. status += MXL_SetGPIO(Tuner, 4, 1) ;
  3095. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ;
  3096. status += MXL_ControlWrite(Tuner, AGC_IF, 10) ;
  3097. }
  3098. else // if VHF or cable => Turn on Tracking Filter
  3099. {
  3100. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 140000000)
  3101. {
  3102. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  3103. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 On
  3104. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3105. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 Off
  3106. }
  3107. if (Tuner->RF_IN >= 140000000 && Tuner->RF_IN < 240000000)
  3108. {
  3109. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  3110. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 On
  3111. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3112. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 Off
  3113. }
  3114. if (Tuner->RF_IN >= 240000000 && Tuner->RF_IN < 340000000)
  3115. {
  3116. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  3117. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 Off
  3118. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 On
  3119. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 Off
  3120. }
  3121. if (Tuner->RF_IN >= 340000000 && Tuner->RF_IN < 430000000)
  3122. {
  3123. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 Off
  3124. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 Off
  3125. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3126. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 On
  3127. }
  3128. if (Tuner->RF_IN >= 430000000 && Tuner->RF_IN < 470000000)
  3129. {
  3130. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 Off
  3131. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3132. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 Off
  3133. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 On
  3134. }
  3135. if (Tuner->RF_IN >= 470000000 && Tuner->RF_IN < 570000000)
  3136. {
  3137. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3138. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 Off
  3139. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 Off
  3140. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 On
  3141. }
  3142. if (Tuner->RF_IN >= 570000000 && Tuner->RF_IN < 620000000)
  3143. {
  3144. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 0) ; // Bank4 On
  3145. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 Off
  3146. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3147. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Offq
  3148. }
  3149. if (Tuner->RF_IN >= 620000000 && Tuner->RF_IN < 760000000)
  3150. {
  3151. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3152. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 Off
  3153. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3154. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3155. }
  3156. if (Tuner->RF_IN >= 760000000 && Tuner->RF_IN <= 900000000)
  3157. {
  3158. status += MXL_ControlWrite(Tuner, DAC_A_ENABLE, 1) ; // Bank4 On
  3159. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3160. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3161. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3162. }
  3163. }
  3164. }
  3165. if (Tuner->TF_Type == MXL_TF_E) // Tracking Filter type E
  3166. {
  3167. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  3168. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 174000000)
  3169. {
  3170. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3171. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3172. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3173. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3174. }
  3175. if (Tuner->RF_IN >= 174000000 && Tuner->RF_IN < 250000000)
  3176. {
  3177. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3178. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3179. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3180. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3181. }
  3182. if (Tuner->RF_IN >= 250000000 && Tuner->RF_IN < 310000000)
  3183. {
  3184. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3185. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3186. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3187. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3188. }
  3189. if (Tuner->RF_IN >= 310000000 && Tuner->RF_IN < 360000000)
  3190. {
  3191. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3192. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3193. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3194. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3195. }
  3196. if (Tuner->RF_IN >= 360000000 && Tuner->RF_IN < 470000000)
  3197. {
  3198. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3199. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3200. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3201. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3202. }
  3203. if (Tuner->RF_IN >= 470000000 && Tuner->RF_IN < 640000000)
  3204. {
  3205. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3206. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3207. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3208. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3209. }
  3210. if (Tuner->RF_IN >= 640000000 && Tuner->RF_IN <= 900000000)
  3211. {
  3212. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3213. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3214. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3215. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3216. }
  3217. }
  3218. if (Tuner->TF_Type == MXL_TF_F) // Tracking Filter type F
  3219. {
  3220. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  3221. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 160000000)
  3222. {
  3223. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3224. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3225. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3226. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3227. }
  3228. if (Tuner->RF_IN >= 160000000 && Tuner->RF_IN < 210000000)
  3229. {
  3230. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3231. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3232. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3233. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3234. }
  3235. if (Tuner->RF_IN >= 210000000 && Tuner->RF_IN < 300000000)
  3236. {
  3237. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3238. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3239. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3240. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3241. }
  3242. if (Tuner->RF_IN >= 300000000 && Tuner->RF_IN < 390000000)
  3243. {
  3244. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3245. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3246. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3247. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3248. }
  3249. if (Tuner->RF_IN >= 390000000 && Tuner->RF_IN < 515000000)
  3250. {
  3251. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3252. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3253. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3254. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3255. }
  3256. if (Tuner->RF_IN >= 515000000 && Tuner->RF_IN < 650000000)
  3257. {
  3258. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3259. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3260. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3261. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3262. }
  3263. if (Tuner->RF_IN >= 650000000 && Tuner->RF_IN <= 900000000)
  3264. {
  3265. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3266. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3267. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3268. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3269. }
  3270. }
  3271. if (Tuner->TF_Type == MXL_TF_E_2) // Tracking Filter type E_2
  3272. {
  3273. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  3274. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 174000000)
  3275. {
  3276. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3277. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3278. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3279. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3280. }
  3281. if (Tuner->RF_IN >= 174000000 && Tuner->RF_IN < 250000000)
  3282. {
  3283. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3284. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3285. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3286. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3287. }
  3288. if (Tuner->RF_IN >= 250000000 && Tuner->RF_IN < 350000000)
  3289. {
  3290. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3291. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3292. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3293. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3294. }
  3295. if (Tuner->RF_IN >= 350000000 && Tuner->RF_IN < 400000000)
  3296. {
  3297. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3298. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3299. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3300. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3301. }
  3302. if (Tuner->RF_IN >= 400000000 && Tuner->RF_IN < 570000000)
  3303. {
  3304. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3305. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3306. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3307. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3308. }
  3309. if (Tuner->RF_IN >= 570000000 && Tuner->RF_IN < 770000000)
  3310. {
  3311. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3312. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3313. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3314. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3315. }
  3316. if (Tuner->RF_IN >= 770000000 && Tuner->RF_IN <= 900000000)
  3317. {
  3318. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3319. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3320. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3321. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3322. }
  3323. }
  3324. if (Tuner->TF_Type == MXL_TF_G) // Tracking Filter type G add for v2.6.8
  3325. {
  3326. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  3327. if (Tuner->RF_IN >= 50000000 && Tuner->RF_IN < 190000000)
  3328. {
  3329. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3330. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3331. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3332. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3333. }
  3334. if (Tuner->RF_IN >= 190000000 && Tuner->RF_IN < 280000000)
  3335. {
  3336. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3337. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3338. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3339. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3340. }
  3341. if (Tuner->RF_IN >= 280000000 && Tuner->RF_IN < 350000000)
  3342. {
  3343. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3344. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3345. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3346. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3347. }
  3348. if (Tuner->RF_IN >= 350000000 && Tuner->RF_IN < 400000000)
  3349. {
  3350. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3351. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3352. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3353. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3354. }
  3355. if (Tuner->RF_IN >= 400000000 && Tuner->RF_IN < 470000000) //modified for 2.6.11
  3356. {
  3357. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3358. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 On
  3359. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 Off
  3360. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3361. }
  3362. if (Tuner->RF_IN >= 470000000 && Tuner->RF_IN < 640000000)
  3363. {
  3364. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3365. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3366. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3367. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3368. }
  3369. if (Tuner->RF_IN >= 640000000 && Tuner->RF_IN < 820000000)
  3370. {
  3371. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3372. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3373. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3374. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3375. }
  3376. if (Tuner->RF_IN >= 820000000 && Tuner->RF_IN <= 900000000)
  3377. {
  3378. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3379. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3380. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3381. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3382. }
  3383. }
  3384. if (Tuner->TF_Type == MXL_TF_E_NA) // Tracking Filter type E-NA for Empia ONLY change for 2.6.8
  3385. {
  3386. status += MXL_ControlWrite(Tuner, DAC_DIN_B, 0) ;
  3387. if (Tuner->RF_IN >= 471000000 && (Tuner->RF_IN - 471000000)%6000000 != 0) //if UHF and terrestrial=> Turn off Tracking Filter
  3388. {
  3389. // Turn off all the banks
  3390. status += MXL_SetGPIO(Tuner, 3, 1) ;
  3391. status += MXL_SetGPIO(Tuner, 1, 1) ;
  3392. status += MXL_SetGPIO(Tuner, 4, 1) ;
  3393. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ;
  3394. //2.6.12
  3395. //Turn on RSSI
  3396. status += MXL_ControlWrite(Tuner, SEQ_EXTSYNTHCALIF, 1) ;
  3397. status += MXL_ControlWrite(Tuner, SEQ_EXTDCCAL, 1) ;
  3398. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 1) ;
  3399. status += MXL_ControlWrite(Tuner, RFA_ENCLKRFAGC, 1) ;
  3400. // RSSI reference point
  3401. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFH, 5) ;
  3402. status += MXL_ControlWrite(Tuner, RFA_RSSI_REF, 3) ;
  3403. status += MXL_ControlWrite(Tuner, RFA_RSSI_REFL, 2) ;
  3404. //status += MXL_ControlWrite(Tuner, AGC_IF, 10) ; //doesn't matter since RSSI is turn on
  3405. //following parameter is from analog OTA mode, can be change to seek better performance
  3406. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, 3) ;
  3407. }
  3408. else //if VHF or Cable => Turn on Tracking Filter
  3409. {
  3410. //2.6.12
  3411. //Turn off RSSI
  3412. status += MXL_ControlWrite(Tuner, AGC_EN_RSSI, 0) ;
  3413. //change back from above condition
  3414. status += MXL_ControlWrite(Tuner, RFSYN_CHP_GAIN, 5) ;
  3415. if (Tuner->RF_IN >= 43000000 && Tuner->RF_IN < 174000000)
  3416. {
  3417. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3418. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3419. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3420. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3421. }
  3422. if (Tuner->RF_IN >= 174000000 && Tuner->RF_IN < 250000000)
  3423. {
  3424. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3425. status += MXL_SetGPIO(Tuner, 4, 0) ; // Bank1 On
  3426. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3427. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3428. }
  3429. if (Tuner->RF_IN >= 250000000 && Tuner->RF_IN < 350000000)
  3430. {
  3431. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3432. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3433. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3434. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3435. }
  3436. if (Tuner->RF_IN >= 350000000 && Tuner->RF_IN < 400000000)
  3437. {
  3438. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3439. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3440. status += MXL_SetGPIO(Tuner, 1, 0) ; // Bank2 On
  3441. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3442. }
  3443. if (Tuner->RF_IN >= 400000000 && Tuner->RF_IN < 570000000)
  3444. {
  3445. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 0) ; // Bank4 Off
  3446. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3447. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3448. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3449. }
  3450. if (Tuner->RF_IN >= 570000000 && Tuner->RF_IN < 770000000)
  3451. {
  3452. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3453. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3454. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3455. status += MXL_SetGPIO(Tuner, 3, 0) ; // Bank3 On
  3456. }
  3457. if (Tuner->RF_IN >= 770000000 && Tuner->RF_IN <= 900000000)
  3458. {
  3459. status += MXL_ControlWrite(Tuner, DAC_B_ENABLE, 1) ; // Bank4 On
  3460. status += MXL_SetGPIO(Tuner, 4, 1) ; // Bank1 Off
  3461. status += MXL_SetGPIO(Tuner, 1, 1) ; // Bank2 Off
  3462. status += MXL_SetGPIO(Tuner, 3, 1) ; // Bank3 Off
  3463. }
  3464. }
  3465. }
  3466. return status ;
  3467. }
  3468. _u16 MXL_SetGPIO(Tuner_struct *Tuner, _u8 GPIO_Num, _u8 GPIO_Val)
  3469. {
  3470. _u16 status = 0 ;
  3471. if (GPIO_Num == 1)
  3472. status += MXL_ControlWrite(Tuner, GPIO_1B, GPIO_Val ? 0 : 1) ;
  3473. // GPIO2 is not available
  3474. if (GPIO_Num == 3)
  3475. {
  3476. if (GPIO_Val == 1) {
  3477. status += MXL_ControlWrite(Tuner, GPIO_3, 0) ;
  3478. status += MXL_ControlWrite(Tuner, GPIO_3B, 0) ;
  3479. }
  3480. if (GPIO_Val == 0) {
  3481. status += MXL_ControlWrite(Tuner, GPIO_3, 1) ;
  3482. status += MXL_ControlWrite(Tuner, GPIO_3B, 1) ;
  3483. }
  3484. if (GPIO_Val == 3) { // tri-state
  3485. status += MXL_ControlWrite(Tuner, GPIO_3, 0) ;
  3486. status += MXL_ControlWrite(Tuner, GPIO_3B, 1) ;
  3487. }
  3488. }
  3489. if (GPIO_Num == 4)
  3490. {
  3491. if (GPIO_Val == 1) {
  3492. status += MXL_ControlWrite(Tuner, GPIO_4, 0) ;
  3493. status += MXL_ControlWrite(Tuner, GPIO_4B, 0) ;
  3494. }
  3495. if (GPIO_Val == 0) {
  3496. status += MXL_ControlWrite(Tuner, GPIO_4, 1) ;
  3497. status += MXL_ControlWrite(Tuner, GPIO_4B, 1) ;
  3498. }
  3499. if (GPIO_Val == 3) { // tri-state
  3500. status += MXL_ControlWrite(Tuner, GPIO_4, 0) ;
  3501. status += MXL_ControlWrite(Tuner, GPIO_4B, 1) ;
  3502. }
  3503. }
  3504. return status ;
  3505. }
  3506. ///////////////////////////////////////////////////////////////////////////////
  3507. // //
  3508. // Function: MXL_ControlWrite //
  3509. // //
  3510. // Description: Update control name value //
  3511. // //
  3512. // Globals: //
  3513. // NONE //
  3514. // //
  3515. // Functions used: //
  3516. // MXL_ControlWrite( Tuner, controlName, value, Group ) //
  3517. // //
  3518. // Inputs: //
  3519. // Tuner : Tuner structure //
  3520. // ControlName : Control name to be updated //
  3521. // value : Value to be written //
  3522. // //
  3523. // Outputs: //
  3524. // Tuner : Tuner structure defined at higher level //
  3525. // //
  3526. // Return: //
  3527. // 0 : Successful write //
  3528. // >0 : Value exceed maximum allowed for control number //
  3529. // //
  3530. ///////////////////////////////////////////////////////////////////////////////
  3531. _u16 MXL_ControlWrite(Tuner_struct *Tuner, _u16 ControlNum, _u32 value)
  3532. {
  3533. _u16 status = 0 ;
  3534. // Will write ALL Matching Control Name
  3535. status += MXL_ControlWrite_Group( Tuner, ControlNum, value, 1 ) ; // Write Matching INIT Control
  3536. status += MXL_ControlWrite_Group( Tuner, ControlNum, value, 2 ) ; // Write Matching CH Control
  3537. #ifdef _MXL_INTERNAL
  3538. status += MXL_ControlWrite_Group( Tuner, ControlNum, value, 3 ) ; // Write Matching MXL Control
  3539. #endif
  3540. return status ;
  3541. }
  3542. ///////////////////////////////////////////////////////////////////////////////
  3543. // //
  3544. // Function: MXL_ControlWrite //
  3545. // //
  3546. // Description: Update control name value //
  3547. // //
  3548. // Globals: //
  3549. // NONE //
  3550. // //
  3551. // Functions used: //
  3552. // strcmp //
  3553. // //
  3554. // Inputs: //
  3555. // Tuner_struct: structure defined at higher level //
  3556. // ControlName : Control Name //
  3557. // value : Value Assigned to Control Name //
  3558. // controlGroup : Control Register Group //
  3559. // //
  3560. // Outputs: //
  3561. // NONE //
  3562. // //
  3563. // Return: //
  3564. // 0 : Successful write //
  3565. // 1 : Value exceed maximum allowed for control name //
  3566. // 2 : Control name not found //
  3567. // //
  3568. ///////////////////////////////////////////////////////////////////////////////
  3569. _u16 MXL_ControlWrite_Group(Tuner_struct *Tuner, _u16 controlNum, _u32 value, _u16 controlGroup)
  3570. {
  3571. _u16 i, j, k ;
  3572. _u32 highLimit ;
  3573. _u32 ctrlVal ;
  3574. if( controlGroup == 1) // Initial Control
  3575. {
  3576. for (i=0; i<Tuner->Init_Ctrl_Num ; i++)
  3577. {
  3578. if ( controlNum == Tuner->Init_Ctrl[i].Ctrl_Num )
  3579. { // find the control Name
  3580. highLimit = 1 << Tuner->Init_Ctrl[i].size ;
  3581. if ( value < highLimit)
  3582. {
  3583. for( j=0; j<Tuner->Init_Ctrl[i].size; j++)
  3584. {
  3585. Tuner->Init_Ctrl[i].val[j] = (_u8)((value >> j) & 0x01) ;
  3586. // change the register map accordingly
  3587. MXL_RegWriteBit( Tuner, (_u8)(Tuner->Init_Ctrl[i].addr[j]),
  3588. (_u8)(Tuner->Init_Ctrl[i].bit[j]),
  3589. (_u8)((value>>j) & 0x01) ) ;
  3590. }
  3591. ctrlVal = 0 ;
  3592. for(k=0; k<Tuner->Init_Ctrl[i].size; k++)
  3593. {
  3594. ctrlVal += Tuner->Init_Ctrl[i].val[k] * (1 << k) ;
  3595. }
  3596. }
  3597. else
  3598. {
  3599. return -1 ;
  3600. }
  3601. }
  3602. }
  3603. }
  3604. if ( controlGroup == 2) // Chan change Control
  3605. {
  3606. for (i=0; i<Tuner->CH_Ctrl_Num; i++)
  3607. {
  3608. if ( controlNum == Tuner->CH_Ctrl[i].Ctrl_Num )
  3609. { // find the control Name
  3610. highLimit = 1 << Tuner->CH_Ctrl[i].size ;
  3611. if ( value < highLimit)
  3612. {
  3613. for( j=0; j<Tuner->CH_Ctrl[i].size; j++)
  3614. {
  3615. Tuner->CH_Ctrl[i].val[j] = (_u8)((value >> j) & 0x01) ;
  3616. // change the register map accordingly
  3617. MXL_RegWriteBit( Tuner, (_u8)(Tuner->CH_Ctrl[i].addr[j]),
  3618. (_u8)(Tuner->CH_Ctrl[i].bit[j]),
  3619. (_u8)((value>>j) & 0x01) ) ;
  3620. }
  3621. ctrlVal = 0 ;
  3622. for(k=0; k<Tuner->CH_Ctrl[i].size; k++)
  3623. {
  3624. ctrlVal += Tuner->CH_Ctrl[i].val[k] * (1 << k) ;
  3625. }
  3626. }
  3627. else
  3628. {
  3629. return -1 ;
  3630. }
  3631. }
  3632. }
  3633. }
  3634. #ifdef _MXL_INTERNAL
  3635. if ( controlGroup == 3) // Maxlinear Control
  3636. {
  3637. for (i=0; i<Tuner->MXL_Ctrl_Num; i++)
  3638. {
  3639. if ( controlNum == Tuner->MXL_Ctrl[i].Ctrl_Num )
  3640. { // find the control Name
  3641. highLimit = (1 << Tuner->MXL_Ctrl[i].size) ;
  3642. if ( value < highLimit)
  3643. {
  3644. for( j=0; j<Tuner->MXL_Ctrl[i].size; j++)
  3645. {
  3646. Tuner->MXL_Ctrl[i].val[j] = (_u8)((value >> j) & 0x01) ;
  3647. // change the register map accordingly
  3648. MXL_RegWriteBit( Tuner, (_u8)(Tuner->MXL_Ctrl[i].addr[j]),
  3649. (_u8)(Tuner->MXL_Ctrl[i].bit[j]),
  3650. (_u8)((value>>j) & 0x01) ) ;
  3651. }
  3652. ctrlVal = 0 ;
  3653. for(k=0; k<Tuner->MXL_Ctrl[i].size; k++)
  3654. {
  3655. ctrlVal += Tuner->MXL_Ctrl[i].val[k] * (1 << k) ;
  3656. }
  3657. }
  3658. else
  3659. {
  3660. return -1 ;
  3661. }
  3662. }
  3663. }
  3664. }
  3665. #endif
  3666. return 0 ; // successful return
  3667. }
  3668. ///////////////////////////////////////////////////////////////////////////////
  3669. // //
  3670. // Function: MXL_RegWrite //
  3671. // //
  3672. // Description: Update tuner register value //
  3673. // //
  3674. // Globals: //
  3675. // NONE //
  3676. // //
  3677. // Functions used: //
  3678. // NONE //
  3679. // //
  3680. // Inputs: //
  3681. // Tuner_struct: structure defined at higher level //
  3682. // RegNum : Register address to be assigned a value //
  3683. // RegVal : Register value to write //
  3684. // //
  3685. // Outputs: //
  3686. // NONE //
  3687. // //
  3688. // Return: //
  3689. // 0 : Successful write //
  3690. // -1 : Invalid Register Address //
  3691. // //
  3692. ///////////////////////////////////////////////////////////////////////////////
  3693. _u16 MXL_RegWrite(Tuner_struct *Tuner, _u8 RegNum, _u8 RegVal)
  3694. {
  3695. int i ;
  3696. for (i=0; i<104; i++)
  3697. {
  3698. if (RegNum == Tuner->TunerRegs[i].Reg_Num )
  3699. {
  3700. Tuner->TunerRegs[i].Reg_Val = RegVal ;
  3701. return 0 ;
  3702. }
  3703. }
  3704. return 1 ;
  3705. }
  3706. ///////////////////////////////////////////////////////////////////////////////
  3707. // //
  3708. // Function: MXL_RegRead //
  3709. // //
  3710. // Description: Retrieve tuner register value //
  3711. // //
  3712. // Globals: //
  3713. // NONE //
  3714. // //
  3715. // Functions used: //
  3716. // NONE //
  3717. // //
  3718. // Inputs: //
  3719. // Tuner_struct: structure defined at higher level //
  3720. // RegNum : Register address to be assigned a value //
  3721. // //
  3722. // Outputs: //
  3723. // RegVal : Retrieved register value //
  3724. // //
  3725. // Return: //
  3726. // 0 : Successful read //
  3727. // -1 : Invalid Register Address //
  3728. // //
  3729. ///////////////////////////////////////////////////////////////////////////////
  3730. _u16 MXL_RegRead(Tuner_struct *Tuner, _u8 RegNum, _u8 *RegVal)
  3731. {
  3732. int i ;
  3733. for (i=0; i<104; i++)
  3734. {
  3735. if (RegNum == Tuner->TunerRegs[i].Reg_Num )
  3736. {
  3737. *RegVal = (_u8)(Tuner->TunerRegs[i].Reg_Val) ;
  3738. return 0 ;
  3739. }
  3740. }
  3741. return 1 ;
  3742. }
  3743. ///////////////////////////////////////////////////////////////////////////////
  3744. // //
  3745. // Function: MXL_ControlRead //
  3746. // //
  3747. // Description: Retrieve the control value based on the control name //
  3748. // //
  3749. // Globals: //
  3750. // NONE //
  3751. // //
  3752. // Inputs: //
  3753. // Tuner_struct : structure defined at higher level //
  3754. // ControlName : Control Name //
  3755. // //
  3756. // Outputs: //
  3757. // value : returned control value //
  3758. // //
  3759. // Return: //
  3760. // 0 : Successful read //
  3761. // -1 : Invalid control name //
  3762. // //
  3763. ///////////////////////////////////////////////////////////////////////////////
  3764. _u16 MXL_ControlRead(Tuner_struct *Tuner, _u16 controlNum, _u32 * value)
  3765. {
  3766. _u32 ctrlVal ;
  3767. _u16 i, k ;
  3768. for (i=0; i<Tuner->Init_Ctrl_Num ; i++)
  3769. {
  3770. if ( controlNum == Tuner->Init_Ctrl[i].Ctrl_Num )
  3771. {
  3772. ctrlVal = 0 ;
  3773. for(k=0; k<Tuner->Init_Ctrl[i].size; k++)
  3774. ctrlVal += Tuner->Init_Ctrl[i].val[k] * (1 << k) ;
  3775. *value = ctrlVal ;
  3776. return 0 ;
  3777. }
  3778. }
  3779. for (i=0; i<Tuner->CH_Ctrl_Num ; i++)
  3780. {
  3781. if ( controlNum == Tuner->CH_Ctrl[i].Ctrl_Num )
  3782. {
  3783. ctrlVal = 0 ;
  3784. for(k=0; k<Tuner->CH_Ctrl[i].size; k++)
  3785. ctrlVal += Tuner->CH_Ctrl[i].val[k] * (1 << k) ;
  3786. *value = ctrlVal ;
  3787. return 0 ;
  3788. }
  3789. }
  3790. #ifdef _MXL_INTERNAL
  3791. for (i=0; i<Tuner->MXL_Ctrl_Num ; i++)
  3792. {
  3793. if ( controlNum == Tuner->MXL_Ctrl[i].Ctrl_Num )
  3794. {
  3795. ctrlVal = 0 ;
  3796. for(k=0; k<Tuner->MXL_Ctrl[i].size; k++)
  3797. ctrlVal += Tuner->MXL_Ctrl[i].val[k] * (1<<k) ;
  3798. *value = ctrlVal ;
  3799. return 0 ;
  3800. }
  3801. }
  3802. #endif
  3803. return 1 ;
  3804. }
  3805. ///////////////////////////////////////////////////////////////////////////////
  3806. // //
  3807. // Function: MXL_ControlRegRead //
  3808. // //
  3809. // Description: Retrieve the register addresses and count related to a //
  3810. // a specific control name //
  3811. // //
  3812. // Globals: //
  3813. // NONE //
  3814. // //
  3815. // Inputs: //
  3816. // Tuner_struct : structure defined at higher level //
  3817. // ControlName : Control Name //
  3818. // //
  3819. // Outputs: //
  3820. // RegNum : returned register address array //
  3821. // count : returned register count related to a control //
  3822. // //
  3823. // Return: //
  3824. // 0 : Successful read //
  3825. // -1 : Invalid control name //
  3826. // //
  3827. ///////////////////////////////////////////////////////////////////////////////
  3828. _u16 MXL_ControlRegRead(Tuner_struct *Tuner, _u16 controlNum, _u8 *RegNum, int * count)
  3829. {
  3830. _u16 i, j, k ;
  3831. _u16 Count ;
  3832. for (i=0; i<Tuner->Init_Ctrl_Num ; i++)
  3833. {
  3834. if ( controlNum == Tuner->Init_Ctrl[i].Ctrl_Num )
  3835. {
  3836. Count = 1 ;
  3837. RegNum[0] = (_u8)(Tuner->Init_Ctrl[i].addr[0]) ;
  3838. for(k=1; k<Tuner->Init_Ctrl[i].size; k++)
  3839. {
  3840. for (j= 0; j<Count; j++)
  3841. {
  3842. if (Tuner->Init_Ctrl[i].addr[k] != RegNum[j])
  3843. {
  3844. Count ++ ;
  3845. RegNum[Count-1] = (_u8)(Tuner->Init_Ctrl[i].addr[k]) ;
  3846. }
  3847. }
  3848. }
  3849. *count = Count ;
  3850. return 0 ;
  3851. }
  3852. }
  3853. for (i=0; i<Tuner->CH_Ctrl_Num ; i++)
  3854. {
  3855. if ( controlNum == Tuner->CH_Ctrl[i].Ctrl_Num )
  3856. {
  3857. Count = 1 ;
  3858. RegNum[0] = (_u8)(Tuner->CH_Ctrl[i].addr[0]) ;
  3859. for(k=1; k<Tuner->CH_Ctrl[i].size; k++)
  3860. {
  3861. for (j= 0; j<Count; j++)
  3862. {
  3863. if (Tuner->CH_Ctrl[i].addr[k] != RegNum[j])
  3864. {
  3865. Count ++ ;
  3866. RegNum[Count-1] = (_u8)(Tuner->CH_Ctrl[i].addr[k]) ;
  3867. }
  3868. }
  3869. }
  3870. *count = Count ;
  3871. return 0 ;
  3872. }
  3873. }
  3874. #ifdef _MXL_INTERNAL
  3875. for (i=0; i<Tuner->MXL_Ctrl_Num ; i++)
  3876. {
  3877. if ( controlNum == Tuner->MXL_Ctrl[i].Ctrl_Num )
  3878. {
  3879. Count = 1 ;
  3880. RegNum[0] = (_u8)(Tuner->MXL_Ctrl[i].addr[0]) ;
  3881. for(k=1; k<Tuner->MXL_Ctrl[i].size; k++)
  3882. {
  3883. for (j= 0; j<Count; j++)
  3884. {
  3885. if (Tuner->MXL_Ctrl[i].addr[k] != RegNum[j])
  3886. {
  3887. Count ++ ;
  3888. RegNum[Count-1] = (_u8)Tuner->MXL_Ctrl[i].addr[k] ;
  3889. }
  3890. }
  3891. }
  3892. *count = Count ;
  3893. return 0 ;
  3894. }
  3895. }
  3896. #endif
  3897. *count = 0 ;
  3898. return 1 ;
  3899. }
  3900. ///////////////////////////////////////////////////////////////////////////////
  3901. // //
  3902. // Function: MXL_RegWriteBit //
  3903. // //
  3904. // Description: Write a register for specified register address, //
  3905. // register bit and register bit value //
  3906. // //
  3907. // Globals: //
  3908. // NONE //
  3909. // //
  3910. // Inputs: //
  3911. // Tuner_struct : structure defined at higher level //
  3912. // address : register address //
  3913. // bit : register bit number //
  3914. // bitVal : register bit value //
  3915. // //
  3916. // Outputs: //
  3917. // NONE //
  3918. // //
  3919. // Return: //
  3920. // NONE //
  3921. // //
  3922. ///////////////////////////////////////////////////////////////////////////////
  3923. void MXL_RegWriteBit(Tuner_struct *Tuner, _u8 address, _u8 bit, _u8 bitVal)
  3924. {
  3925. int i ;
  3926. // Declare Local Constants
  3927. const _u8 AND_MAP[8] = {
  3928. 0xFE, 0xFD, 0xFB, 0xF7,
  3929. 0xEF, 0xDF, 0xBF, 0x7F } ;
  3930. const _u8 OR_MAP[8] = {
  3931. 0x01, 0x02, 0x04, 0x08,
  3932. 0x10, 0x20, 0x40, 0x80 } ;
  3933. for(i=0; i<Tuner->TunerRegs_Num; i++) {
  3934. if ( Tuner->TunerRegs[i].Reg_Num == address ) {
  3935. if (bitVal)
  3936. Tuner->TunerRegs[i].Reg_Val |= OR_MAP[bit] ;
  3937. else
  3938. Tuner->TunerRegs[i].Reg_Val &= AND_MAP[bit] ;
  3939. break ;
  3940. }
  3941. }
  3942. } ;
  3943. ///////////////////////////////////////////////////////////////////////////////
  3944. // //
  3945. // Function: MXL_Ceiling //
  3946. // //
  3947. // Description: Complete to closest increment of resolution //
  3948. // //
  3949. // Globals: //
  3950. // NONE //
  3951. // //
  3952. // Functions used: //
  3953. // NONE //
  3954. // //
  3955. // Inputs: //
  3956. // value : Input number to compute //
  3957. // resolution : Increment step //
  3958. // //
  3959. // Outputs: //
  3960. // NONE //
  3961. // //
  3962. // Return: //
  3963. // Computed value //
  3964. // //
  3965. ///////////////////////////////////////////////////////////////////////////////
  3966. _u32 MXL_Ceiling( _u32 value, _u32 resolution )
  3967. {
  3968. return (value/resolution + (value%resolution > 0 ? 1 : 0)) ;
  3969. };
  3970. //
  3971. // Retrieve the Initialzation Registers
  3972. //
  3973. _u16 MXL_GetInitRegister(Tuner_struct *Tuner, _u8 * RegNum, _u8 *RegVal, int *count)
  3974. {
  3975. _u16 status = 0;
  3976. int i ;
  3977. _u8 RegAddr[] = {11, 12, 13, 22, 32, 43, 44, 53, 56, 59, 73,
  3978. 76, 77, 91, 134, 135, 137, 147,
  3979. 156, 166, 167, 168, 25 } ;
  3980. *count = sizeof(RegAddr) / sizeof(_u8) ;
  3981. status += MXL_BlockInit(Tuner) ;
  3982. for (i=0 ; i< *count; i++)
  3983. {
  3984. RegNum[i] = RegAddr[i] ;
  3985. status += MXL_RegRead(Tuner, RegNum[i], &RegVal[i]) ;
  3986. }
  3987. return status ;
  3988. }
  3989. _u16 MXL_GetCHRegister(Tuner_struct *Tuner, _u8 * RegNum, _u8 *RegVal, int *count)
  3990. {
  3991. _u16 status = 0;
  3992. int i ;
  3993. //add 77, 166, 167, 168 register for 2.6.12
  3994. #ifdef _MXL_PRODUCTION
  3995. _u8 RegAddr[] = {14, 15, 16, 17, 22, 43, 65, 68, 69, 70, 73, 92, 93, 106,
  3996. 107, 108, 109, 110, 111, 112, 136, 138, 149, 77, 166, 167, 168 } ;
  3997. #else
  3998. _u8 RegAddr[] = {14, 15, 16, 17, 22, 43, 68, 69, 70, 73, 92, 93, 106,
  3999. 107, 108, 109, 110, 111, 112, 136, 138, 149, 77, 166, 167, 168 } ;
  4000. //_u8 RegAddr[171];
  4001. //for (i=0; i<=170; i++)
  4002. // RegAddr[i] = i;
  4003. #endif
  4004. *count = sizeof(RegAddr) / sizeof(_u8) ;
  4005. for (i=0 ; i< *count; i++)
  4006. {
  4007. RegNum[i] = RegAddr[i] ;
  4008. status += MXL_RegRead(Tuner, RegNum[i], &RegVal[i]) ;
  4009. }
  4010. return status ;
  4011. }
  4012. _u16 MXL_GetCHRegister_ZeroIF(Tuner_struct *Tuner, _u8 * RegNum, _u8 *RegVal, int *count)
  4013. {
  4014. _u16 status = 0 ;
  4015. int i ;
  4016. _u8 RegAddr[] = {43, 136} ;
  4017. *count = sizeof(RegAddr) / sizeof(_u8) ;
  4018. for (i=0; i<*count; i++)
  4019. {
  4020. RegNum[i] = RegAddr[i] ;
  4021. status += MXL_RegRead(Tuner, RegNum[i], &RegVal[i]) ;
  4022. }
  4023. return status ;
  4024. }
  4025. _u16 MXL_GetCHRegister_LowIF(Tuner_struct *Tuner, _u8 * RegNum, _u8 *RegVal, int *count)
  4026. {
  4027. _u16 status = 0 ;
  4028. int i ;
  4029. _u8 RegAddr[] = {138} ;
  4030. *count = sizeof(RegAddr) / sizeof(_u8) ;
  4031. for (i=0; i<*count; i++)
  4032. {
  4033. RegNum[i] = RegAddr[i] ;
  4034. status += MXL_RegRead(Tuner, RegNum[i], &RegVal[i]) ;
  4035. }
  4036. return status ;
  4037. }
  4038. _u16 MXL_GetMasterControl(_u8 *MasterReg, int state)
  4039. {
  4040. if (state == 1) // Load_Start
  4041. *MasterReg = 0xF3 ;
  4042. if (state == 2) // Power_Down
  4043. *MasterReg = 0x41 ;
  4044. if (state == 3) // Synth_Reset
  4045. *MasterReg = 0xB1 ;
  4046. if (state == 4) // Seq_Off
  4047. *MasterReg = 0xF1 ;
  4048. return 0 ;
  4049. }
  4050. #ifdef _MXL_PRODUCTION
  4051. _u16 MXL_VCORange_Test(Tuner_struct *Tuner, int VCO_Range)
  4052. {
  4053. _u16 status = 0 ;
  4054. if (VCO_Range == 1) {
  4055. status += MXL_ControlWrite(Tuner, RFSYN_EN_DIV, 1) ;
  4056. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0 ) ;
  4057. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0 ) ;
  4058. status += MXL_ControlWrite(Tuner, RFSYN_DIVM, 1 ) ;
  4059. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1 ) ;
  4060. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1 ) ;
  4061. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0 ) ;
  4062. if (Tuner->Mode == 0 && Tuner->IF_Mode == 1) // Analog Low IF Mode
  4063. {
  4064. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1 ) ;
  4065. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 8 ) ;
  4066. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 56 ) ;
  4067. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 180224 ) ;
  4068. }
  4069. if (Tuner->Mode == 0 && Tuner->IF_Mode == 0) // Analog Zero IF Mode
  4070. {
  4071. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1 ) ;
  4072. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 8 ) ;
  4073. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 56 ) ;
  4074. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 222822 ) ;
  4075. }
  4076. if (Tuner->Mode == 1) // Digital Mode
  4077. {
  4078. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1 ) ;
  4079. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 8 ) ;
  4080. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 56 ) ;
  4081. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 229376 ) ;
  4082. }
  4083. }
  4084. if (VCO_Range == 2) {
  4085. status += MXL_ControlWrite(Tuner, RFSYN_EN_DIV, 1) ;
  4086. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0 ) ;
  4087. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0 ) ;
  4088. status += MXL_ControlWrite(Tuner, RFSYN_DIVM, 1 ) ;
  4089. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1 ) ;
  4090. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1 ) ;
  4091. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0 ) ;
  4092. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1 ) ;
  4093. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4094. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 41 ) ;
  4095. if (Tuner->Mode == 0 && Tuner->IF_Mode == 1) // Analog Low IF Mode
  4096. {
  4097. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1 ) ;
  4098. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4099. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 42 ) ;
  4100. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 206438 ) ;
  4101. }
  4102. if (Tuner->Mode == 0 && Tuner->IF_Mode == 0) // Analog Zero IF Mode
  4103. {
  4104. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1 ) ;
  4105. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4106. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 42 ) ;
  4107. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 206438 ) ;
  4108. }
  4109. if (Tuner->Mode == 1) // Digital Mode
  4110. {
  4111. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 1 ) ;
  4112. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4113. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 41 ) ;
  4114. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 16384 ) ;
  4115. }
  4116. }
  4117. if (VCO_Range == 3) {
  4118. status += MXL_ControlWrite(Tuner, RFSYN_EN_DIV, 1) ;
  4119. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0 ) ;
  4120. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0 ) ;
  4121. status += MXL_ControlWrite(Tuner, RFSYN_DIVM, 1 ) ;
  4122. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1 ) ;
  4123. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1 ) ;
  4124. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0 ) ;
  4125. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4126. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 8 ) ;
  4127. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 42 ) ;
  4128. if (Tuner->Mode == 0 && Tuner->IF_Mode == 1) // Analog Low IF Mode
  4129. {
  4130. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4131. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 8 ) ;
  4132. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 44 ) ;
  4133. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 173670 ) ;
  4134. }
  4135. if (Tuner->Mode == 0 && Tuner->IF_Mode == 0) // Analog Zero IF Mode
  4136. {
  4137. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4138. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 8 ) ;
  4139. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 44 ) ;
  4140. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 173670 ) ;
  4141. }
  4142. if (Tuner->Mode == 1) // Digital Mode
  4143. {
  4144. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4145. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 8 ) ;
  4146. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 42 ) ;
  4147. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 245760 ) ;
  4148. }
  4149. }
  4150. if (VCO_Range == 4) {
  4151. status += MXL_ControlWrite(Tuner, RFSYN_EN_DIV, 1) ;
  4152. status += MXL_ControlWrite(Tuner, RFSYN_EN_OUTMUX, 0 ) ;
  4153. status += MXL_ControlWrite(Tuner, RFSYN_SEL_DIVM, 0 ) ;
  4154. status += MXL_ControlWrite(Tuner, RFSYN_DIVM, 1 ) ;
  4155. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_OUT, 1 ) ;
  4156. status += MXL_ControlWrite(Tuner, RFSYN_RF_DIV_BIAS, 1 ) ;
  4157. status += MXL_ControlWrite(Tuner, DN_SEL_FREQ, 0 ) ;
  4158. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4159. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4160. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 27 ) ;
  4161. if (Tuner->Mode == 0 && Tuner->IF_Mode == 1) // Analog Low IF Mode
  4162. {
  4163. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4164. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4165. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 27 ) ;
  4166. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 206438 ) ;
  4167. }
  4168. if (Tuner->Mode == 0 && Tuner->IF_Mode == 0) // Analog Zero IF Mode
  4169. {
  4170. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4171. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4172. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 27 ) ;
  4173. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 206438 ) ;
  4174. }
  4175. if (Tuner->Mode == 1) // Digital Mode
  4176. {
  4177. status += MXL_ControlWrite(Tuner, RFSYN_SEL_VCO_HI, 0 ) ;
  4178. status += MXL_ControlWrite(Tuner, RFSYN_VCO_BIAS, 40 ) ;
  4179. status += MXL_ControlWrite(Tuner, CHCAL_INT_MOD_RF, 27 ) ;
  4180. status += MXL_ControlWrite(Tuner, CHCAL_FRAC_MOD_RF, 212992 ) ;
  4181. }
  4182. }
  4183. return status ;
  4184. }
  4185. _u16 MXL_Hystersis_Test(Tuner_struct *Tuner, int Hystersis)
  4186. {
  4187. _u16 status = 0 ;
  4188. if (Hystersis == 1)
  4189. status += MXL_ControlWrite(Tuner, DN_BYPASS_AGC_I2C, 1) ;
  4190. return status ;
  4191. }
  4192. #endif