wm8994.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. struct wm8958_micd_rate {
  55. int sysclk;
  56. bool idle;
  57. int start;
  58. int rate;
  59. };
  60. static const struct wm8958_micd_rate micdet_rates[] = {
  61. { 32768, true, 1, 4 },
  62. { 32768, false, 1, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static const struct wm8958_micd_rate jackdet_rates[] = {
  67. { 32768, true, 0, 1 },
  68. { 32768, false, 0, 1 },
  69. { 44100 * 256, true, 7, 10 },
  70. { 44100 * 256, false, 7, 10 },
  71. };
  72. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  73. {
  74. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  75. int best, i, sysclk, val;
  76. bool idle;
  77. const struct wm8958_micd_rate *rates;
  78. int num_rates;
  79. if (wm8994->jack_cb != wm8958_default_micdet)
  80. return;
  81. idle = !wm8994->jack_mic;
  82. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  83. if (sysclk & WM8994_SYSCLK_SRC)
  84. sysclk = wm8994->aifclk[1];
  85. else
  86. sysclk = wm8994->aifclk[0];
  87. if (wm8994->jackdet) {
  88. rates = jackdet_rates;
  89. num_rates = ARRAY_SIZE(jackdet_rates);
  90. } else {
  91. rates = micdet_rates;
  92. num_rates = ARRAY_SIZE(micdet_rates);
  93. }
  94. best = 0;
  95. for (i = 0; i < num_rates; i++) {
  96. if (rates[i].idle != idle)
  97. continue;
  98. if (abs(rates[i].sysclk - sysclk) <
  99. abs(rates[best].sysclk - sysclk))
  100. best = i;
  101. else if (rates[best].idle != idle)
  102. best = i;
  103. }
  104. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  105. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  106. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  107. WM8958_MICD_BIAS_STARTTIME_MASK |
  108. WM8958_MICD_RATE_MASK, val);
  109. }
  110. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  111. {
  112. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  113. struct wm8994 *control = wm8994->wm8994;
  114. switch (reg) {
  115. case WM8994_GPIO_1:
  116. case WM8994_GPIO_2:
  117. case WM8994_GPIO_3:
  118. case WM8994_GPIO_4:
  119. case WM8994_GPIO_5:
  120. case WM8994_GPIO_6:
  121. case WM8994_GPIO_7:
  122. case WM8994_GPIO_8:
  123. case WM8994_GPIO_9:
  124. case WM8994_GPIO_10:
  125. case WM8994_GPIO_11:
  126. case WM8994_INTERRUPT_STATUS_1:
  127. case WM8994_INTERRUPT_STATUS_2:
  128. case WM8994_INTERRUPT_RAW_STATUS_2:
  129. return 1;
  130. case WM8958_DSP2_PROGRAM:
  131. case WM8958_DSP2_CONFIG:
  132. case WM8958_DSP2_EXECCONTROL:
  133. if (control->type == WM8958)
  134. return 1;
  135. else
  136. return 0;
  137. default:
  138. break;
  139. }
  140. if (reg >= WM8994_CACHE_SIZE)
  141. return 0;
  142. return wm8994_access_masks[reg].readable != 0;
  143. }
  144. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  145. {
  146. if (reg >= WM8994_CACHE_SIZE)
  147. return 1;
  148. switch (reg) {
  149. case WM8994_SOFTWARE_RESET:
  150. case WM8994_CHIP_REVISION:
  151. case WM8994_DC_SERVO_1:
  152. case WM8994_DC_SERVO_READBACK:
  153. case WM8994_RATE_STATUS:
  154. case WM8994_LDO_1:
  155. case WM8994_LDO_2:
  156. case WM8958_DSP2_EXECCONTROL:
  157. case WM8958_MIC_DETECT_3:
  158. case WM8994_DC_SERVO_4E:
  159. return 1;
  160. default:
  161. return 0;
  162. }
  163. }
  164. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  165. unsigned int value)
  166. {
  167. int ret;
  168. BUG_ON(reg > WM8994_MAX_REGISTER);
  169. if (!wm8994_volatile(codec, reg)) {
  170. ret = snd_soc_cache_write(codec, reg, value);
  171. if (ret != 0)
  172. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  173. reg, ret);
  174. }
  175. return wm8994_reg_write(codec->control_data, reg, value);
  176. }
  177. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  178. unsigned int reg)
  179. {
  180. unsigned int val;
  181. int ret;
  182. BUG_ON(reg > WM8994_MAX_REGISTER);
  183. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  184. reg < codec->driver->reg_cache_size) {
  185. ret = snd_soc_cache_read(codec, reg, &val);
  186. if (ret >= 0)
  187. return val;
  188. else
  189. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  190. reg, ret);
  191. }
  192. return wm8994_reg_read(codec->control_data, reg);
  193. }
  194. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  195. {
  196. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  197. int rate;
  198. int reg1 = 0;
  199. int offset;
  200. if (aif)
  201. offset = 4;
  202. else
  203. offset = 0;
  204. switch (wm8994->sysclk[aif]) {
  205. case WM8994_SYSCLK_MCLK1:
  206. rate = wm8994->mclk[0];
  207. break;
  208. case WM8994_SYSCLK_MCLK2:
  209. reg1 |= 0x8;
  210. rate = wm8994->mclk[1];
  211. break;
  212. case WM8994_SYSCLK_FLL1:
  213. reg1 |= 0x10;
  214. rate = wm8994->fll[0].out;
  215. break;
  216. case WM8994_SYSCLK_FLL2:
  217. reg1 |= 0x18;
  218. rate = wm8994->fll[1].out;
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. if (rate >= 13500000) {
  224. rate /= 2;
  225. reg1 |= WM8994_AIF1CLK_DIV;
  226. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  227. aif + 1, rate);
  228. }
  229. wm8994->aifclk[aif] = rate;
  230. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  231. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  232. reg1);
  233. return 0;
  234. }
  235. static int configure_clock(struct snd_soc_codec *codec)
  236. {
  237. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  238. int change, new;
  239. /* Bring up the AIF clocks first */
  240. configure_aif_clock(codec, 0);
  241. configure_aif_clock(codec, 1);
  242. /* Then switch CLK_SYS over to the higher of them; a change
  243. * can only happen as a result of a clocking change which can
  244. * only be made outside of DAPM so we can safely redo the
  245. * clocking.
  246. */
  247. /* If they're equal it doesn't matter which is used */
  248. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  249. wm8958_micd_set_rate(codec);
  250. return 0;
  251. }
  252. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  253. new = WM8994_SYSCLK_SRC;
  254. else
  255. new = 0;
  256. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  257. WM8994_SYSCLK_SRC, new);
  258. if (change)
  259. snd_soc_dapm_sync(&codec->dapm);
  260. wm8958_micd_set_rate(codec);
  261. return 0;
  262. }
  263. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  264. struct snd_soc_dapm_widget *sink)
  265. {
  266. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  267. const char *clk;
  268. /* Check what we're currently using for CLK_SYS */
  269. if (reg & WM8994_SYSCLK_SRC)
  270. clk = "AIF2CLK";
  271. else
  272. clk = "AIF1CLK";
  273. return strcmp(source->name, clk) == 0;
  274. }
  275. static const char *sidetone_hpf_text[] = {
  276. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  277. };
  278. static const struct soc_enum sidetone_hpf =
  279. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  280. static const char *adc_hpf_text[] = {
  281. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  282. };
  283. static const struct soc_enum aif1adc1_hpf =
  284. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  285. static const struct soc_enum aif1adc2_hpf =
  286. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  287. static const struct soc_enum aif2adc_hpf =
  288. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  289. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  290. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  291. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  292. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  293. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  294. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  295. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  296. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  297. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  298. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  299. .put = wm8994_put_drc_sw, \
  300. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  301. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  302. struct snd_ctl_elem_value *ucontrol)
  303. {
  304. struct soc_mixer_control *mc =
  305. (struct soc_mixer_control *)kcontrol->private_value;
  306. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  307. int mask, ret;
  308. /* Can't enable both ADC and DAC paths simultaneously */
  309. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  310. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  311. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  312. else
  313. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  314. ret = snd_soc_read(codec, mc->reg);
  315. if (ret < 0)
  316. return ret;
  317. if (ret & mask)
  318. return -EINVAL;
  319. return snd_soc_put_volsw(kcontrol, ucontrol);
  320. }
  321. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  322. {
  323. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  324. struct wm8994_pdata *pdata = wm8994->pdata;
  325. int base = wm8994_drc_base[drc];
  326. int cfg = wm8994->drc_cfg[drc];
  327. int save, i;
  328. /* Save any enables; the configuration should clear them. */
  329. save = snd_soc_read(codec, base);
  330. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  331. WM8994_AIF1ADC1R_DRC_ENA;
  332. for (i = 0; i < WM8994_DRC_REGS; i++)
  333. snd_soc_update_bits(codec, base + i, 0xffff,
  334. pdata->drc_cfgs[cfg].regs[i]);
  335. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  336. WM8994_AIF1ADC1L_DRC_ENA |
  337. WM8994_AIF1ADC1R_DRC_ENA, save);
  338. }
  339. /* Icky as hell but saves code duplication */
  340. static int wm8994_get_drc(const char *name)
  341. {
  342. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  343. return 0;
  344. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  345. return 1;
  346. if (strcmp(name, "AIF2DRC Mode") == 0)
  347. return 2;
  348. return -EINVAL;
  349. }
  350. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  351. struct snd_ctl_elem_value *ucontrol)
  352. {
  353. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  354. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  355. struct wm8994_pdata *pdata = wm8994->pdata;
  356. int drc = wm8994_get_drc(kcontrol->id.name);
  357. int value = ucontrol->value.integer.value[0];
  358. if (drc < 0)
  359. return drc;
  360. if (value >= pdata->num_drc_cfgs)
  361. return -EINVAL;
  362. wm8994->drc_cfg[drc] = value;
  363. wm8994_set_drc(codec, drc);
  364. return 0;
  365. }
  366. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  367. struct snd_ctl_elem_value *ucontrol)
  368. {
  369. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  370. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  371. int drc = wm8994_get_drc(kcontrol->id.name);
  372. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  373. return 0;
  374. }
  375. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  376. {
  377. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  378. struct wm8994_pdata *pdata = wm8994->pdata;
  379. int base = wm8994_retune_mobile_base[block];
  380. int iface, best, best_val, save, i, cfg;
  381. if (!pdata || !wm8994->num_retune_mobile_texts)
  382. return;
  383. switch (block) {
  384. case 0:
  385. case 1:
  386. iface = 0;
  387. break;
  388. case 2:
  389. iface = 1;
  390. break;
  391. default:
  392. return;
  393. }
  394. /* Find the version of the currently selected configuration
  395. * with the nearest sample rate. */
  396. cfg = wm8994->retune_mobile_cfg[block];
  397. best = 0;
  398. best_val = INT_MAX;
  399. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  400. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  401. wm8994->retune_mobile_texts[cfg]) == 0 &&
  402. abs(pdata->retune_mobile_cfgs[i].rate
  403. - wm8994->dac_rates[iface]) < best_val) {
  404. best = i;
  405. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  406. - wm8994->dac_rates[iface]);
  407. }
  408. }
  409. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  410. block,
  411. pdata->retune_mobile_cfgs[best].name,
  412. pdata->retune_mobile_cfgs[best].rate,
  413. wm8994->dac_rates[iface]);
  414. /* The EQ will be disabled while reconfiguring it, remember the
  415. * current configuration.
  416. */
  417. save = snd_soc_read(codec, base);
  418. save &= WM8994_AIF1DAC1_EQ_ENA;
  419. for (i = 0; i < WM8994_EQ_REGS; i++)
  420. snd_soc_update_bits(codec, base + i, 0xffff,
  421. pdata->retune_mobile_cfgs[best].regs[i]);
  422. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  423. }
  424. /* Icky as hell but saves code duplication */
  425. static int wm8994_get_retune_mobile_block(const char *name)
  426. {
  427. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  428. return 0;
  429. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  430. return 1;
  431. if (strcmp(name, "AIF2 EQ Mode") == 0)
  432. return 2;
  433. return -EINVAL;
  434. }
  435. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  436. struct snd_ctl_elem_value *ucontrol)
  437. {
  438. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  439. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  440. struct wm8994_pdata *pdata = wm8994->pdata;
  441. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  442. int value = ucontrol->value.integer.value[0];
  443. if (block < 0)
  444. return block;
  445. if (value >= pdata->num_retune_mobile_cfgs)
  446. return -EINVAL;
  447. wm8994->retune_mobile_cfg[block] = value;
  448. wm8994_set_retune_mobile(codec, block);
  449. return 0;
  450. }
  451. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  452. struct snd_ctl_elem_value *ucontrol)
  453. {
  454. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  455. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  456. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  457. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  458. return 0;
  459. }
  460. static const char *aif_chan_src_text[] = {
  461. "Left", "Right"
  462. };
  463. static const struct soc_enum aif1adcl_src =
  464. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  465. static const struct soc_enum aif1adcr_src =
  466. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  467. static const struct soc_enum aif2adcl_src =
  468. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  469. static const struct soc_enum aif2adcr_src =
  470. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  471. static const struct soc_enum aif1dacl_src =
  472. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  473. static const struct soc_enum aif1dacr_src =
  474. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  475. static const struct soc_enum aif2dacl_src =
  476. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  477. static const struct soc_enum aif2dacr_src =
  478. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  479. static const char *osr_text[] = {
  480. "Low Power", "High Performance",
  481. };
  482. static const struct soc_enum dac_osr =
  483. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  484. static const struct soc_enum adc_osr =
  485. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  486. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  487. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  488. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  489. 1, 119, 0, digital_tlv),
  490. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  491. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  492. 1, 119, 0, digital_tlv),
  493. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  494. WM8994_AIF2_ADC_RIGHT_VOLUME,
  495. 1, 119, 0, digital_tlv),
  496. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  497. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  498. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  499. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  500. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  501. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  502. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  503. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  504. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  505. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  506. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  507. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  508. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  509. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  510. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  511. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  512. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  513. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  514. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  515. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  516. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  517. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  518. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  519. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  520. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  521. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  522. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  523. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  524. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  525. 5, 12, 0, st_tlv),
  526. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  527. 0, 12, 0, st_tlv),
  528. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  529. 5, 12, 0, st_tlv),
  530. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  531. 0, 12, 0, st_tlv),
  532. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  533. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  534. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  535. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  536. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  537. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  538. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  539. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  540. SOC_ENUM("ADC OSR", adc_osr),
  541. SOC_ENUM("DAC OSR", dac_osr),
  542. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  543. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  544. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  545. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  546. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  547. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  548. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  549. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  550. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  551. 6, 1, 1, wm_hubs_spkmix_tlv),
  552. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  553. 2, 1, 1, wm_hubs_spkmix_tlv),
  554. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  555. 6, 1, 1, wm_hubs_spkmix_tlv),
  556. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  557. 2, 1, 1, wm_hubs_spkmix_tlv),
  558. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  559. 10, 15, 0, wm8994_3d_tlv),
  560. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  561. 8, 1, 0),
  562. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  563. 10, 15, 0, wm8994_3d_tlv),
  564. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  565. 8, 1, 0),
  566. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  567. 10, 15, 0, wm8994_3d_tlv),
  568. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  569. 8, 1, 0),
  570. };
  571. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  572. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  573. eq_tlv),
  574. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  575. eq_tlv),
  576. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  577. eq_tlv),
  578. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  579. eq_tlv),
  580. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  581. eq_tlv),
  582. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  583. eq_tlv),
  584. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  585. eq_tlv),
  586. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  587. eq_tlv),
  588. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  589. eq_tlv),
  590. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  591. eq_tlv),
  592. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  593. eq_tlv),
  594. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  595. eq_tlv),
  596. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  597. eq_tlv),
  598. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  599. eq_tlv),
  600. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  601. eq_tlv),
  602. };
  603. static const char *wm8958_ng_text[] = {
  604. "30ms", "125ms", "250ms", "500ms",
  605. };
  606. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  607. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  608. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  609. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  610. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  611. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  612. static const struct soc_enum wm8958_aif2dac_ng_hold =
  613. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  614. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  615. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  616. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  617. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  618. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  619. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  620. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  621. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  622. 7, 1, ng_tlv),
  623. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  624. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  625. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  626. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  627. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  628. 7, 1, ng_tlv),
  629. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  630. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  631. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  632. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  633. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  634. 7, 1, ng_tlv),
  635. };
  636. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  637. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  638. mixin_boost_tlv),
  639. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  640. mixin_boost_tlv),
  641. };
  642. /* We run all mode setting through a function to enforce audio mode */
  643. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  644. {
  645. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  646. if (wm8994->active_refcount)
  647. mode = WM1811_JACKDET_MODE_AUDIO;
  648. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  649. WM1811_JACKDET_MODE_MASK, mode);
  650. if (mode == WM1811_JACKDET_MODE_MIC)
  651. msleep(2);
  652. }
  653. static void active_reference(struct snd_soc_codec *codec)
  654. {
  655. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  656. mutex_lock(&wm8994->accdet_lock);
  657. wm8994->active_refcount++;
  658. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  659. wm8994->active_refcount);
  660. if (wm8994->active_refcount == 1) {
  661. /* If we're using jack detection go into audio mode */
  662. if (wm8994->jackdet && wm8994->jack_cb) {
  663. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  664. WM1811_JACKDET_MODE_MASK,
  665. WM1811_JACKDET_MODE_AUDIO);
  666. msleep(2);
  667. }
  668. }
  669. mutex_unlock(&wm8994->accdet_lock);
  670. }
  671. static void active_dereference(struct snd_soc_codec *codec)
  672. {
  673. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  674. u16 mode;
  675. mutex_lock(&wm8994->accdet_lock);
  676. wm8994->active_refcount--;
  677. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  678. wm8994->active_refcount);
  679. if (wm8994->active_refcount == 0) {
  680. /* Go into appropriate detection only mode */
  681. if (wm8994->jackdet && wm8994->jack_cb) {
  682. if (wm8994->jack_mic || wm8994->mic_detecting)
  683. mode = WM1811_JACKDET_MODE_MIC;
  684. else
  685. mode = WM1811_JACKDET_MODE_JACK;
  686. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  687. WM1811_JACKDET_MODE_MASK,
  688. mode);
  689. }
  690. }
  691. mutex_unlock(&wm8994->accdet_lock);
  692. }
  693. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  694. struct snd_kcontrol *kcontrol, int event)
  695. {
  696. struct snd_soc_codec *codec = w->codec;
  697. switch (event) {
  698. case SND_SOC_DAPM_PRE_PMU:
  699. return configure_clock(codec);
  700. case SND_SOC_DAPM_POST_PMD:
  701. configure_clock(codec);
  702. break;
  703. }
  704. return 0;
  705. }
  706. static void vmid_reference(struct snd_soc_codec *codec)
  707. {
  708. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  709. wm8994->vmid_refcount++;
  710. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  711. wm8994->vmid_refcount);
  712. if (wm8994->vmid_refcount == 1) {
  713. /* Startup bias, VMID ramp & buffer */
  714. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  715. WM8994_STARTUP_BIAS_ENA |
  716. WM8994_VMID_BUF_ENA |
  717. WM8994_VMID_RAMP_MASK,
  718. WM8994_STARTUP_BIAS_ENA |
  719. WM8994_VMID_BUF_ENA |
  720. (0x11 << WM8994_VMID_RAMP_SHIFT));
  721. /* Main bias enable, VMID=2x40k */
  722. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  723. WM8994_BIAS_ENA |
  724. WM8994_VMID_SEL_MASK,
  725. WM8994_BIAS_ENA | 0x2);
  726. msleep(20);
  727. }
  728. }
  729. static void vmid_dereference(struct snd_soc_codec *codec)
  730. {
  731. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  732. wm8994->vmid_refcount--;
  733. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  734. wm8994->vmid_refcount);
  735. if (wm8994->vmid_refcount == 0) {
  736. /* Switch over to startup biases */
  737. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  738. WM8994_BIAS_SRC |
  739. WM8994_STARTUP_BIAS_ENA |
  740. WM8994_VMID_BUF_ENA |
  741. WM8994_VMID_RAMP_MASK,
  742. WM8994_BIAS_SRC |
  743. WM8994_STARTUP_BIAS_ENA |
  744. WM8994_VMID_BUF_ENA |
  745. (1 << WM8994_VMID_RAMP_SHIFT));
  746. /* Disable main biases */
  747. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  748. WM8994_BIAS_ENA |
  749. WM8994_VMID_SEL_MASK, 0);
  750. /* Discharge line */
  751. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  752. WM8994_LINEOUT1_DISCH |
  753. WM8994_LINEOUT2_DISCH,
  754. WM8994_LINEOUT1_DISCH |
  755. WM8994_LINEOUT2_DISCH);
  756. msleep(5);
  757. /* Switch off startup biases */
  758. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  759. WM8994_BIAS_SRC |
  760. WM8994_STARTUP_BIAS_ENA |
  761. WM8994_VMID_BUF_ENA |
  762. WM8994_VMID_RAMP_MASK, 0);
  763. }
  764. }
  765. static int vmid_event(struct snd_soc_dapm_widget *w,
  766. struct snd_kcontrol *kcontrol, int event)
  767. {
  768. struct snd_soc_codec *codec = w->codec;
  769. switch (event) {
  770. case SND_SOC_DAPM_PRE_PMU:
  771. vmid_reference(codec);
  772. break;
  773. case SND_SOC_DAPM_POST_PMD:
  774. vmid_dereference(codec);
  775. break;
  776. }
  777. return 0;
  778. }
  779. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  780. {
  781. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  782. int enable = 1;
  783. int source = 0; /* GCC flow analysis can't track enable */
  784. int reg, reg_r;
  785. /* Only support direct DAC->headphone paths */
  786. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  787. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  788. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  789. enable = 0;
  790. }
  791. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  792. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  793. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  794. enable = 0;
  795. }
  796. /* We also need the same setting for L/R and only one path */
  797. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  798. switch (reg) {
  799. case WM8994_AIF2DACL_TO_DAC1L:
  800. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  801. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  802. break;
  803. case WM8994_AIF1DAC2L_TO_DAC1L:
  804. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  805. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  806. break;
  807. case WM8994_AIF1DAC1L_TO_DAC1L:
  808. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  809. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  810. break;
  811. default:
  812. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  813. enable = 0;
  814. break;
  815. }
  816. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  817. if (reg_r != reg) {
  818. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  819. enable = 0;
  820. }
  821. if (enable) {
  822. dev_dbg(codec->dev, "Class W enabled\n");
  823. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  824. WM8994_CP_DYN_PWR |
  825. WM8994_CP_DYN_SRC_SEL_MASK,
  826. source | WM8994_CP_DYN_PWR);
  827. wm8994->hubs.class_w = true;
  828. } else {
  829. dev_dbg(codec->dev, "Class W disabled\n");
  830. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  831. WM8994_CP_DYN_PWR, 0);
  832. wm8994->hubs.class_w = false;
  833. }
  834. }
  835. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  836. struct snd_kcontrol *kcontrol, int event)
  837. {
  838. struct snd_soc_codec *codec = w->codec;
  839. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  840. switch (event) {
  841. case SND_SOC_DAPM_PRE_PMU:
  842. if (wm8994->aif1clk_enable) {
  843. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  844. WM8994_AIF1CLK_ENA_MASK,
  845. WM8994_AIF1CLK_ENA);
  846. wm8994->aif1clk_enable = 0;
  847. }
  848. if (wm8994->aif2clk_enable) {
  849. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  850. WM8994_AIF2CLK_ENA_MASK,
  851. WM8994_AIF2CLK_ENA);
  852. wm8994->aif2clk_enable = 0;
  853. }
  854. break;
  855. }
  856. /* We may also have postponed startup of DSP, handle that. */
  857. wm8958_aif_ev(w, kcontrol, event);
  858. return 0;
  859. }
  860. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  861. struct snd_kcontrol *kcontrol, int event)
  862. {
  863. struct snd_soc_codec *codec = w->codec;
  864. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  865. switch (event) {
  866. case SND_SOC_DAPM_POST_PMD:
  867. if (wm8994->aif1clk_disable) {
  868. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  869. WM8994_AIF1CLK_ENA_MASK, 0);
  870. wm8994->aif1clk_disable = 0;
  871. }
  872. if (wm8994->aif2clk_disable) {
  873. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  874. WM8994_AIF2CLK_ENA_MASK, 0);
  875. wm8994->aif2clk_disable = 0;
  876. }
  877. break;
  878. }
  879. return 0;
  880. }
  881. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  882. struct snd_kcontrol *kcontrol, int event)
  883. {
  884. struct snd_soc_codec *codec = w->codec;
  885. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  886. switch (event) {
  887. case SND_SOC_DAPM_PRE_PMU:
  888. wm8994->aif1clk_enable = 1;
  889. break;
  890. case SND_SOC_DAPM_POST_PMD:
  891. wm8994->aif1clk_disable = 1;
  892. break;
  893. }
  894. return 0;
  895. }
  896. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  897. struct snd_kcontrol *kcontrol, int event)
  898. {
  899. struct snd_soc_codec *codec = w->codec;
  900. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  901. switch (event) {
  902. case SND_SOC_DAPM_PRE_PMU:
  903. wm8994->aif2clk_enable = 1;
  904. break;
  905. case SND_SOC_DAPM_POST_PMD:
  906. wm8994->aif2clk_disable = 1;
  907. break;
  908. }
  909. return 0;
  910. }
  911. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  912. struct snd_kcontrol *kcontrol, int event)
  913. {
  914. late_enable_ev(w, kcontrol, event);
  915. return 0;
  916. }
  917. static int micbias_ev(struct snd_soc_dapm_widget *w,
  918. struct snd_kcontrol *kcontrol, int event)
  919. {
  920. late_enable_ev(w, kcontrol, event);
  921. return 0;
  922. }
  923. static int dac_ev(struct snd_soc_dapm_widget *w,
  924. struct snd_kcontrol *kcontrol, int event)
  925. {
  926. struct snd_soc_codec *codec = w->codec;
  927. unsigned int mask = 1 << w->shift;
  928. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  929. mask, mask);
  930. return 0;
  931. }
  932. static const char *hp_mux_text[] = {
  933. "Mixer",
  934. "DAC",
  935. };
  936. #define WM8994_HP_ENUM(xname, xenum) \
  937. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  938. .info = snd_soc_info_enum_double, \
  939. .get = snd_soc_dapm_get_enum_double, \
  940. .put = wm8994_put_hp_enum, \
  941. .private_value = (unsigned long)&xenum }
  942. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  943. struct snd_ctl_elem_value *ucontrol)
  944. {
  945. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  946. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  947. struct snd_soc_codec *codec = w->codec;
  948. int ret;
  949. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  950. wm8994_update_class_w(codec);
  951. return ret;
  952. }
  953. static const struct soc_enum hpl_enum =
  954. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  955. static const struct snd_kcontrol_new hpl_mux =
  956. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  957. static const struct soc_enum hpr_enum =
  958. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  959. static const struct snd_kcontrol_new hpr_mux =
  960. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  961. static const char *adc_mux_text[] = {
  962. "ADC",
  963. "DMIC",
  964. };
  965. static const struct soc_enum adc_enum =
  966. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  967. static const struct snd_kcontrol_new adcl_mux =
  968. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  969. static const struct snd_kcontrol_new adcr_mux =
  970. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  971. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  972. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  973. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  974. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  975. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  976. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  977. };
  978. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  979. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  980. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  981. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  982. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  983. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  984. };
  985. /* Debugging; dump chip status after DAPM transitions */
  986. static int post_ev(struct snd_soc_dapm_widget *w,
  987. struct snd_kcontrol *kcontrol, int event)
  988. {
  989. struct snd_soc_codec *codec = w->codec;
  990. dev_dbg(codec->dev, "SRC status: %x\n",
  991. snd_soc_read(codec,
  992. WM8994_RATE_STATUS));
  993. return 0;
  994. }
  995. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  996. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  997. 1, 1, 0),
  998. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  999. 0, 1, 0),
  1000. };
  1001. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1002. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1003. 1, 1, 0),
  1004. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1005. 0, 1, 0),
  1006. };
  1007. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1008. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1009. 1, 1, 0),
  1010. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1011. 0, 1, 0),
  1012. };
  1013. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1014. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1015. 1, 1, 0),
  1016. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1017. 0, 1, 0),
  1018. };
  1019. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1020. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1021. 5, 1, 0),
  1022. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1023. 4, 1, 0),
  1024. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1025. 2, 1, 0),
  1026. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1027. 1, 1, 0),
  1028. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1029. 0, 1, 0),
  1030. };
  1031. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1032. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1033. 5, 1, 0),
  1034. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1035. 4, 1, 0),
  1036. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1037. 2, 1, 0),
  1038. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1039. 1, 1, 0),
  1040. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1041. 0, 1, 0),
  1042. };
  1043. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1044. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1045. .info = snd_soc_info_volsw, \
  1046. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1047. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1048. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1049. struct snd_ctl_elem_value *ucontrol)
  1050. {
  1051. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1052. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1053. struct snd_soc_codec *codec = w->codec;
  1054. int ret;
  1055. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1056. wm8994_update_class_w(codec);
  1057. return ret;
  1058. }
  1059. static const struct snd_kcontrol_new dac1l_mix[] = {
  1060. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1061. 5, 1, 0),
  1062. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1063. 4, 1, 0),
  1064. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1065. 2, 1, 0),
  1066. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1067. 1, 1, 0),
  1068. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1069. 0, 1, 0),
  1070. };
  1071. static const struct snd_kcontrol_new dac1r_mix[] = {
  1072. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1073. 5, 1, 0),
  1074. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1075. 4, 1, 0),
  1076. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1077. 2, 1, 0),
  1078. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1079. 1, 1, 0),
  1080. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1081. 0, 1, 0),
  1082. };
  1083. static const char *sidetone_text[] = {
  1084. "ADC/DMIC1", "DMIC2",
  1085. };
  1086. static const struct soc_enum sidetone1_enum =
  1087. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1088. static const struct snd_kcontrol_new sidetone1_mux =
  1089. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1090. static const struct soc_enum sidetone2_enum =
  1091. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1092. static const struct snd_kcontrol_new sidetone2_mux =
  1093. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1094. static const char *aif1dac_text[] = {
  1095. "AIF1DACDAT", "AIF3DACDAT",
  1096. };
  1097. static const struct soc_enum aif1dac_enum =
  1098. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1099. static const struct snd_kcontrol_new aif1dac_mux =
  1100. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1101. static const char *aif2dac_text[] = {
  1102. "AIF2DACDAT", "AIF3DACDAT",
  1103. };
  1104. static const struct soc_enum aif2dac_enum =
  1105. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1106. static const struct snd_kcontrol_new aif2dac_mux =
  1107. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1108. static const char *aif2adc_text[] = {
  1109. "AIF2ADCDAT", "AIF3DACDAT",
  1110. };
  1111. static const struct soc_enum aif2adc_enum =
  1112. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1113. static const struct snd_kcontrol_new aif2adc_mux =
  1114. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1115. static const char *aif3adc_text[] = {
  1116. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1117. };
  1118. static const struct soc_enum wm8994_aif3adc_enum =
  1119. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1120. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1121. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1122. static const struct soc_enum wm8958_aif3adc_enum =
  1123. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1124. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1125. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1126. static const char *mono_pcm_out_text[] = {
  1127. "None", "AIF2ADCL", "AIF2ADCR",
  1128. };
  1129. static const struct soc_enum mono_pcm_out_enum =
  1130. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1131. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1132. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1133. static const char *aif2dac_src_text[] = {
  1134. "AIF2", "AIF3",
  1135. };
  1136. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1137. static const struct soc_enum aif2dacl_src_enum =
  1138. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1139. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1140. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1141. static const struct soc_enum aif2dacr_src_enum =
  1142. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1143. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1144. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1145. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1146. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1147. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1148. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1149. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1150. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1151. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1152. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1153. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1154. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1155. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1156. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1157. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1158. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1159. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1160. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1161. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1162. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1163. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1164. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1165. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1166. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1167. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1168. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1169. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1170. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1171. };
  1172. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1173. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1174. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1175. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1176. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1177. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1178. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1179. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1180. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1181. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1182. };
  1183. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1184. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1185. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1186. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1187. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1188. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1189. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1190. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1191. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1192. };
  1193. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1194. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1195. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1196. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1197. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1198. };
  1199. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1200. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1201. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1202. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1203. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1204. };
  1205. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1206. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1207. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1208. };
  1209. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1210. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1211. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1212. SND_SOC_DAPM_INPUT("Clock"),
  1213. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1214. SND_SOC_DAPM_PRE_PMU),
  1215. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1216. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1217. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1218. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1219. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1220. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1221. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1222. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1223. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1224. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1225. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1226. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1227. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1228. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1229. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1230. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1231. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1232. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1233. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1234. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1235. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1236. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1237. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1238. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1239. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1240. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1241. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1242. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1243. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1244. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1245. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1246. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1247. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1248. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1249. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1250. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1251. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1252. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1253. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1254. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1255. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1256. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1257. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1258. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1259. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1260. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1261. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1262. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1263. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1264. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1265. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1266. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1267. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1268. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1269. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1270. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1271. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1272. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1273. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1274. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1275. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1276. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1277. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1278. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1279. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1280. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1281. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1282. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1283. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1284. /* Power is done with the muxes since the ADC power also controls the
  1285. * downsampling chain, the chip will automatically manage the analogue
  1286. * specific portions.
  1287. */
  1288. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1289. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1290. SND_SOC_DAPM_POST("Debug log", post_ev),
  1291. };
  1292. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1293. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1294. };
  1295. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1296. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1297. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1298. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1299. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1300. };
  1301. static const struct snd_soc_dapm_route intercon[] = {
  1302. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1303. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1304. { "DSP1CLK", NULL, "CLK_SYS" },
  1305. { "DSP2CLK", NULL, "CLK_SYS" },
  1306. { "DSPINTCLK", NULL, "CLK_SYS" },
  1307. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1308. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1309. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1310. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1311. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1312. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1313. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1314. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1315. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1316. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1317. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1318. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1319. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1320. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1321. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1322. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1323. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1324. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1325. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1326. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1327. { "AIF2ADCL", NULL, "AIF2CLK" },
  1328. { "AIF2ADCL", NULL, "DSP2CLK" },
  1329. { "AIF2ADCR", NULL, "AIF2CLK" },
  1330. { "AIF2ADCR", NULL, "DSP2CLK" },
  1331. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1332. { "AIF2DACL", NULL, "AIF2CLK" },
  1333. { "AIF2DACL", NULL, "DSP2CLK" },
  1334. { "AIF2DACR", NULL, "AIF2CLK" },
  1335. { "AIF2DACR", NULL, "DSP2CLK" },
  1336. { "AIF2DACR", NULL, "DSPINTCLK" },
  1337. { "DMIC1L", NULL, "DMIC1DAT" },
  1338. { "DMIC1L", NULL, "CLK_SYS" },
  1339. { "DMIC1R", NULL, "DMIC1DAT" },
  1340. { "DMIC1R", NULL, "CLK_SYS" },
  1341. { "DMIC2L", NULL, "DMIC2DAT" },
  1342. { "DMIC2L", NULL, "CLK_SYS" },
  1343. { "DMIC2R", NULL, "DMIC2DAT" },
  1344. { "DMIC2R", NULL, "CLK_SYS" },
  1345. { "ADCL", NULL, "AIF1CLK" },
  1346. { "ADCL", NULL, "DSP1CLK" },
  1347. { "ADCL", NULL, "DSPINTCLK" },
  1348. { "ADCR", NULL, "AIF1CLK" },
  1349. { "ADCR", NULL, "DSP1CLK" },
  1350. { "ADCR", NULL, "DSPINTCLK" },
  1351. { "ADCL Mux", "ADC", "ADCL" },
  1352. { "ADCL Mux", "DMIC", "DMIC1L" },
  1353. { "ADCR Mux", "ADC", "ADCR" },
  1354. { "ADCR Mux", "DMIC", "DMIC1R" },
  1355. { "DAC1L", NULL, "AIF1CLK" },
  1356. { "DAC1L", NULL, "DSP1CLK" },
  1357. { "DAC1L", NULL, "DSPINTCLK" },
  1358. { "DAC1R", NULL, "AIF1CLK" },
  1359. { "DAC1R", NULL, "DSP1CLK" },
  1360. { "DAC1R", NULL, "DSPINTCLK" },
  1361. { "DAC2L", NULL, "AIF2CLK" },
  1362. { "DAC2L", NULL, "DSP2CLK" },
  1363. { "DAC2L", NULL, "DSPINTCLK" },
  1364. { "DAC2R", NULL, "AIF2DACR" },
  1365. { "DAC2R", NULL, "AIF2CLK" },
  1366. { "DAC2R", NULL, "DSP2CLK" },
  1367. { "DAC2R", NULL, "DSPINTCLK" },
  1368. { "TOCLK", NULL, "CLK_SYS" },
  1369. /* AIF1 outputs */
  1370. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1371. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1372. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1373. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1374. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1375. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1376. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1377. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1378. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1379. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1380. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1381. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1382. /* Pin level routing for AIF3 */
  1383. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1384. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1385. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1386. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1387. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1388. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1389. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1390. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1391. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1392. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1393. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1394. /* DAC1 inputs */
  1395. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1396. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1397. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1398. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1399. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1400. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1401. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1402. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1403. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1404. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1405. /* DAC2/AIF2 outputs */
  1406. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1407. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1408. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1409. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1410. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1411. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1412. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1413. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1414. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1415. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1416. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1417. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1418. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1419. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1420. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1421. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1422. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1423. /* AIF3 output */
  1424. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1425. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1426. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1427. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1428. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1429. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1430. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1431. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1432. /* Sidetone */
  1433. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1434. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1435. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1436. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1437. /* Output stages */
  1438. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1439. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1440. { "SPKL", "DAC1 Switch", "DAC1L" },
  1441. { "SPKL", "DAC2 Switch", "DAC2L" },
  1442. { "SPKR", "DAC1 Switch", "DAC1R" },
  1443. { "SPKR", "DAC2 Switch", "DAC2R" },
  1444. { "Left Headphone Mux", "DAC", "DAC1L" },
  1445. { "Right Headphone Mux", "DAC", "DAC1R" },
  1446. };
  1447. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1448. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1449. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1450. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1451. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1452. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1453. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1454. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1455. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1456. };
  1457. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1458. { "DAC1L", NULL, "DAC1L Mixer" },
  1459. { "DAC1R", NULL, "DAC1R Mixer" },
  1460. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1461. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1462. };
  1463. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1464. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1465. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1466. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1467. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1468. { "MICBIAS1", NULL, "CLK_SYS" },
  1469. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1470. { "MICBIAS2", NULL, "CLK_SYS" },
  1471. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1472. };
  1473. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1474. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1475. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1476. { "MICBIAS1", NULL, "VMID" },
  1477. { "MICBIAS2", NULL, "VMID" },
  1478. };
  1479. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1480. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1481. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1482. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1483. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1484. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1485. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1486. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1487. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1488. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1489. };
  1490. /* The size in bits of the FLL divide multiplied by 10
  1491. * to allow rounding later */
  1492. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1493. struct fll_div {
  1494. u16 outdiv;
  1495. u16 n;
  1496. u16 k;
  1497. u16 clk_ref_div;
  1498. u16 fll_fratio;
  1499. };
  1500. static int wm8994_get_fll_config(struct fll_div *fll,
  1501. int freq_in, int freq_out)
  1502. {
  1503. u64 Kpart;
  1504. unsigned int K, Ndiv, Nmod;
  1505. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1506. /* Scale the input frequency down to <= 13.5MHz */
  1507. fll->clk_ref_div = 0;
  1508. while (freq_in > 13500000) {
  1509. fll->clk_ref_div++;
  1510. freq_in /= 2;
  1511. if (fll->clk_ref_div > 3)
  1512. return -EINVAL;
  1513. }
  1514. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1515. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1516. fll->outdiv = 3;
  1517. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1518. fll->outdiv++;
  1519. if (fll->outdiv > 63)
  1520. return -EINVAL;
  1521. }
  1522. freq_out *= fll->outdiv + 1;
  1523. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1524. if (freq_in > 1000000) {
  1525. fll->fll_fratio = 0;
  1526. } else if (freq_in > 256000) {
  1527. fll->fll_fratio = 1;
  1528. freq_in *= 2;
  1529. } else if (freq_in > 128000) {
  1530. fll->fll_fratio = 2;
  1531. freq_in *= 4;
  1532. } else if (freq_in > 64000) {
  1533. fll->fll_fratio = 3;
  1534. freq_in *= 8;
  1535. } else {
  1536. fll->fll_fratio = 4;
  1537. freq_in *= 16;
  1538. }
  1539. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1540. /* Now, calculate N.K */
  1541. Ndiv = freq_out / freq_in;
  1542. fll->n = Ndiv;
  1543. Nmod = freq_out % freq_in;
  1544. pr_debug("Nmod=%d\n", Nmod);
  1545. /* Calculate fractional part - scale up so we can round. */
  1546. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1547. do_div(Kpart, freq_in);
  1548. K = Kpart & 0xFFFFFFFF;
  1549. if ((K % 10) >= 5)
  1550. K += 5;
  1551. /* Move down to proper range now rounding is done */
  1552. fll->k = K / 10;
  1553. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1554. return 0;
  1555. }
  1556. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1557. unsigned int freq_in, unsigned int freq_out)
  1558. {
  1559. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1560. struct wm8994 *control = wm8994->wm8994;
  1561. int reg_offset, ret;
  1562. struct fll_div fll;
  1563. u16 reg, aif1, aif2;
  1564. unsigned long timeout;
  1565. bool was_enabled;
  1566. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1567. & WM8994_AIF1CLK_ENA;
  1568. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1569. & WM8994_AIF2CLK_ENA;
  1570. switch (id) {
  1571. case WM8994_FLL1:
  1572. reg_offset = 0;
  1573. id = 0;
  1574. break;
  1575. case WM8994_FLL2:
  1576. reg_offset = 0x20;
  1577. id = 1;
  1578. break;
  1579. default:
  1580. return -EINVAL;
  1581. }
  1582. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1583. was_enabled = reg & WM8994_FLL1_ENA;
  1584. switch (src) {
  1585. case 0:
  1586. /* Allow no source specification when stopping */
  1587. if (freq_out)
  1588. return -EINVAL;
  1589. src = wm8994->fll[id].src;
  1590. break;
  1591. case WM8994_FLL_SRC_MCLK1:
  1592. case WM8994_FLL_SRC_MCLK2:
  1593. case WM8994_FLL_SRC_LRCLK:
  1594. case WM8994_FLL_SRC_BCLK:
  1595. break;
  1596. default:
  1597. return -EINVAL;
  1598. }
  1599. /* Are we changing anything? */
  1600. if (wm8994->fll[id].src == src &&
  1601. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1602. return 0;
  1603. /* If we're stopping the FLL redo the old config - no
  1604. * registers will actually be written but we avoid GCC flow
  1605. * analysis bugs spewing warnings.
  1606. */
  1607. if (freq_out)
  1608. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1609. else
  1610. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1611. wm8994->fll[id].out);
  1612. if (ret < 0)
  1613. return ret;
  1614. /* Gate the AIF clocks while we reclock */
  1615. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1616. WM8994_AIF1CLK_ENA, 0);
  1617. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1618. WM8994_AIF2CLK_ENA, 0);
  1619. /* We always need to disable the FLL while reconfiguring */
  1620. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1621. WM8994_FLL1_ENA, 0);
  1622. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1623. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1624. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1625. WM8994_FLL1_OUTDIV_MASK |
  1626. WM8994_FLL1_FRATIO_MASK, reg);
  1627. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1628. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1629. WM8994_FLL1_N_MASK,
  1630. fll.n << WM8994_FLL1_N_SHIFT);
  1631. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1632. WM8994_FLL1_REFCLK_DIV_MASK |
  1633. WM8994_FLL1_REFCLK_SRC_MASK,
  1634. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1635. (src - 1));
  1636. /* Clear any pending completion from a previous failure */
  1637. try_wait_for_completion(&wm8994->fll_locked[id]);
  1638. /* Enable (with fractional mode if required) */
  1639. if (freq_out) {
  1640. /* Enable VMID if we need it */
  1641. if (!was_enabled) {
  1642. active_reference(codec);
  1643. switch (control->type) {
  1644. case WM8994:
  1645. vmid_reference(codec);
  1646. break;
  1647. case WM8958:
  1648. if (wm8994->revision < 1)
  1649. vmid_reference(codec);
  1650. break;
  1651. default:
  1652. break;
  1653. }
  1654. }
  1655. if (fll.k)
  1656. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1657. else
  1658. reg = WM8994_FLL1_ENA;
  1659. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1660. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1661. reg);
  1662. if (wm8994->fll_locked_irq) {
  1663. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1664. msecs_to_jiffies(10));
  1665. if (timeout == 0)
  1666. dev_warn(codec->dev,
  1667. "Timed out waiting for FLL lock\n");
  1668. } else {
  1669. msleep(5);
  1670. }
  1671. } else {
  1672. if (was_enabled) {
  1673. switch (control->type) {
  1674. case WM8994:
  1675. vmid_dereference(codec);
  1676. break;
  1677. case WM8958:
  1678. if (wm8994->revision < 1)
  1679. vmid_dereference(codec);
  1680. break;
  1681. default:
  1682. break;
  1683. }
  1684. active_dereference(codec);
  1685. }
  1686. }
  1687. wm8994->fll[id].in = freq_in;
  1688. wm8994->fll[id].out = freq_out;
  1689. wm8994->fll[id].src = src;
  1690. /* Enable any gated AIF clocks */
  1691. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1692. WM8994_AIF1CLK_ENA, aif1);
  1693. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1694. WM8994_AIF2CLK_ENA, aif2);
  1695. configure_clock(codec);
  1696. return 0;
  1697. }
  1698. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1699. {
  1700. struct completion *completion = data;
  1701. complete(completion);
  1702. return IRQ_HANDLED;
  1703. }
  1704. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1705. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1706. unsigned int freq_in, unsigned int freq_out)
  1707. {
  1708. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1709. }
  1710. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1711. int clk_id, unsigned int freq, int dir)
  1712. {
  1713. struct snd_soc_codec *codec = dai->codec;
  1714. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1715. int i;
  1716. switch (dai->id) {
  1717. case 1:
  1718. case 2:
  1719. break;
  1720. default:
  1721. /* AIF3 shares clocking with AIF1/2 */
  1722. return -EINVAL;
  1723. }
  1724. switch (clk_id) {
  1725. case WM8994_SYSCLK_MCLK1:
  1726. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1727. wm8994->mclk[0] = freq;
  1728. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1729. dai->id, freq);
  1730. break;
  1731. case WM8994_SYSCLK_MCLK2:
  1732. /* TODO: Set GPIO AF */
  1733. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1734. wm8994->mclk[1] = freq;
  1735. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1736. dai->id, freq);
  1737. break;
  1738. case WM8994_SYSCLK_FLL1:
  1739. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1740. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1741. break;
  1742. case WM8994_SYSCLK_FLL2:
  1743. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1744. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1745. break;
  1746. case WM8994_SYSCLK_OPCLK:
  1747. /* Special case - a division (times 10) is given and
  1748. * no effect on main clocking.
  1749. */
  1750. if (freq) {
  1751. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1752. if (opclk_divs[i] == freq)
  1753. break;
  1754. if (i == ARRAY_SIZE(opclk_divs))
  1755. return -EINVAL;
  1756. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1757. WM8994_OPCLK_DIV_MASK, i);
  1758. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1759. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1760. } else {
  1761. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1762. WM8994_OPCLK_ENA, 0);
  1763. }
  1764. default:
  1765. return -EINVAL;
  1766. }
  1767. configure_clock(codec);
  1768. return 0;
  1769. }
  1770. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1771. enum snd_soc_bias_level level)
  1772. {
  1773. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1774. struct wm8994 *control = wm8994->wm8994;
  1775. switch (level) {
  1776. case SND_SOC_BIAS_ON:
  1777. break;
  1778. case SND_SOC_BIAS_PREPARE:
  1779. /* MICBIAS into regulating mode */
  1780. switch (control->type) {
  1781. case WM8958:
  1782. case WM1811:
  1783. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1784. WM8958_MICB1_MODE, 0);
  1785. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1786. WM8958_MICB2_MODE, 0);
  1787. break;
  1788. default:
  1789. break;
  1790. }
  1791. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1792. active_reference(codec);
  1793. break;
  1794. case SND_SOC_BIAS_STANDBY:
  1795. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1796. pm_runtime_get_sync(codec->dev);
  1797. switch (control->type) {
  1798. case WM8994:
  1799. if (wm8994->revision < 4) {
  1800. /* Tweak DC servo and DSP
  1801. * configuration for improved
  1802. * performance. */
  1803. snd_soc_write(codec, 0x102, 0x3);
  1804. snd_soc_write(codec, 0x56, 0x3);
  1805. snd_soc_write(codec, 0x817, 0);
  1806. snd_soc_write(codec, 0x102, 0);
  1807. }
  1808. break;
  1809. case WM8958:
  1810. if (wm8994->revision == 0) {
  1811. /* Optimise performance for rev A */
  1812. snd_soc_write(codec, 0x102, 0x3);
  1813. snd_soc_write(codec, 0xcb, 0x81);
  1814. snd_soc_write(codec, 0x817, 0);
  1815. snd_soc_write(codec, 0x102, 0);
  1816. snd_soc_update_bits(codec,
  1817. WM8958_CHARGE_PUMP_2,
  1818. WM8958_CP_DISCH,
  1819. WM8958_CP_DISCH);
  1820. }
  1821. break;
  1822. case WM1811:
  1823. if (wm8994->revision < 2) {
  1824. snd_soc_write(codec, 0x102, 0x3);
  1825. snd_soc_write(codec, 0x5d, 0x7e);
  1826. snd_soc_write(codec, 0x5e, 0x0);
  1827. snd_soc_write(codec, 0x102, 0x0);
  1828. }
  1829. break;
  1830. }
  1831. /* Discharge LINEOUT1 & 2 */
  1832. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1833. WM8994_LINEOUT1_DISCH |
  1834. WM8994_LINEOUT2_DISCH,
  1835. WM8994_LINEOUT1_DISCH |
  1836. WM8994_LINEOUT2_DISCH);
  1837. }
  1838. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1839. active_dereference(codec);
  1840. /* MICBIAS into bypass mode on newer devices */
  1841. switch (control->type) {
  1842. case WM8958:
  1843. case WM1811:
  1844. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1845. WM8958_MICB1_MODE,
  1846. WM8958_MICB1_MODE);
  1847. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1848. WM8958_MICB2_MODE,
  1849. WM8958_MICB2_MODE);
  1850. break;
  1851. default:
  1852. break;
  1853. }
  1854. break;
  1855. case SND_SOC_BIAS_OFF:
  1856. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1857. wm8994->cur_fw = NULL;
  1858. pm_runtime_put(codec->dev);
  1859. }
  1860. break;
  1861. }
  1862. codec->dapm.bias_level = level;
  1863. return 0;
  1864. }
  1865. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1866. {
  1867. struct snd_soc_codec *codec = dai->codec;
  1868. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1869. struct wm8994 *control = wm8994->wm8994;
  1870. int ms_reg;
  1871. int aif1_reg;
  1872. int ms = 0;
  1873. int aif1 = 0;
  1874. switch (dai->id) {
  1875. case 1:
  1876. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1877. aif1_reg = WM8994_AIF1_CONTROL_1;
  1878. break;
  1879. case 2:
  1880. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1881. aif1_reg = WM8994_AIF2_CONTROL_1;
  1882. break;
  1883. default:
  1884. return -EINVAL;
  1885. }
  1886. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1887. case SND_SOC_DAIFMT_CBS_CFS:
  1888. break;
  1889. case SND_SOC_DAIFMT_CBM_CFM:
  1890. ms = WM8994_AIF1_MSTR;
  1891. break;
  1892. default:
  1893. return -EINVAL;
  1894. }
  1895. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1896. case SND_SOC_DAIFMT_DSP_B:
  1897. aif1 |= WM8994_AIF1_LRCLK_INV;
  1898. case SND_SOC_DAIFMT_DSP_A:
  1899. aif1 |= 0x18;
  1900. break;
  1901. case SND_SOC_DAIFMT_I2S:
  1902. aif1 |= 0x10;
  1903. break;
  1904. case SND_SOC_DAIFMT_RIGHT_J:
  1905. break;
  1906. case SND_SOC_DAIFMT_LEFT_J:
  1907. aif1 |= 0x8;
  1908. break;
  1909. default:
  1910. return -EINVAL;
  1911. }
  1912. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1913. case SND_SOC_DAIFMT_DSP_A:
  1914. case SND_SOC_DAIFMT_DSP_B:
  1915. /* frame inversion not valid for DSP modes */
  1916. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1917. case SND_SOC_DAIFMT_NB_NF:
  1918. break;
  1919. case SND_SOC_DAIFMT_IB_NF:
  1920. aif1 |= WM8994_AIF1_BCLK_INV;
  1921. break;
  1922. default:
  1923. return -EINVAL;
  1924. }
  1925. break;
  1926. case SND_SOC_DAIFMT_I2S:
  1927. case SND_SOC_DAIFMT_RIGHT_J:
  1928. case SND_SOC_DAIFMT_LEFT_J:
  1929. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1930. case SND_SOC_DAIFMT_NB_NF:
  1931. break;
  1932. case SND_SOC_DAIFMT_IB_IF:
  1933. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1934. break;
  1935. case SND_SOC_DAIFMT_IB_NF:
  1936. aif1 |= WM8994_AIF1_BCLK_INV;
  1937. break;
  1938. case SND_SOC_DAIFMT_NB_IF:
  1939. aif1 |= WM8994_AIF1_LRCLK_INV;
  1940. break;
  1941. default:
  1942. return -EINVAL;
  1943. }
  1944. break;
  1945. default:
  1946. return -EINVAL;
  1947. }
  1948. /* The AIF2 format configuration needs to be mirrored to AIF3
  1949. * on WM8958 if it's in use so just do it all the time. */
  1950. switch (control->type) {
  1951. case WM1811:
  1952. case WM8958:
  1953. if (dai->id == 2)
  1954. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1955. WM8994_AIF1_LRCLK_INV |
  1956. WM8958_AIF3_FMT_MASK, aif1);
  1957. break;
  1958. default:
  1959. break;
  1960. }
  1961. snd_soc_update_bits(codec, aif1_reg,
  1962. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1963. WM8994_AIF1_FMT_MASK,
  1964. aif1);
  1965. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1966. ms);
  1967. return 0;
  1968. }
  1969. static struct {
  1970. int val, rate;
  1971. } srs[] = {
  1972. { 0, 8000 },
  1973. { 1, 11025 },
  1974. { 2, 12000 },
  1975. { 3, 16000 },
  1976. { 4, 22050 },
  1977. { 5, 24000 },
  1978. { 6, 32000 },
  1979. { 7, 44100 },
  1980. { 8, 48000 },
  1981. { 9, 88200 },
  1982. { 10, 96000 },
  1983. };
  1984. static int fs_ratios[] = {
  1985. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1986. };
  1987. static int bclk_divs[] = {
  1988. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1989. 640, 880, 960, 1280, 1760, 1920
  1990. };
  1991. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1992. struct snd_pcm_hw_params *params,
  1993. struct snd_soc_dai *dai)
  1994. {
  1995. struct snd_soc_codec *codec = dai->codec;
  1996. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1997. int aif1_reg;
  1998. int aif2_reg;
  1999. int bclk_reg;
  2000. int lrclk_reg;
  2001. int rate_reg;
  2002. int aif1 = 0;
  2003. int aif2 = 0;
  2004. int bclk = 0;
  2005. int lrclk = 0;
  2006. int rate_val = 0;
  2007. int id = dai->id - 1;
  2008. int i, cur_val, best_val, bclk_rate, best;
  2009. switch (dai->id) {
  2010. case 1:
  2011. aif1_reg = WM8994_AIF1_CONTROL_1;
  2012. aif2_reg = WM8994_AIF1_CONTROL_2;
  2013. bclk_reg = WM8994_AIF1_BCLK;
  2014. rate_reg = WM8994_AIF1_RATE;
  2015. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2016. wm8994->lrclk_shared[0]) {
  2017. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2018. } else {
  2019. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2020. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2021. }
  2022. break;
  2023. case 2:
  2024. aif1_reg = WM8994_AIF2_CONTROL_1;
  2025. aif2_reg = WM8994_AIF2_CONTROL_2;
  2026. bclk_reg = WM8994_AIF2_BCLK;
  2027. rate_reg = WM8994_AIF2_RATE;
  2028. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2029. wm8994->lrclk_shared[1]) {
  2030. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2031. } else {
  2032. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2033. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2034. }
  2035. break;
  2036. default:
  2037. return -EINVAL;
  2038. }
  2039. bclk_rate = params_rate(params) * 2;
  2040. switch (params_format(params)) {
  2041. case SNDRV_PCM_FORMAT_S16_LE:
  2042. bclk_rate *= 16;
  2043. break;
  2044. case SNDRV_PCM_FORMAT_S20_3LE:
  2045. bclk_rate *= 20;
  2046. aif1 |= 0x20;
  2047. break;
  2048. case SNDRV_PCM_FORMAT_S24_LE:
  2049. bclk_rate *= 24;
  2050. aif1 |= 0x40;
  2051. break;
  2052. case SNDRV_PCM_FORMAT_S32_LE:
  2053. bclk_rate *= 32;
  2054. aif1 |= 0x60;
  2055. break;
  2056. default:
  2057. return -EINVAL;
  2058. }
  2059. /* Try to find an appropriate sample rate; look for an exact match. */
  2060. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2061. if (srs[i].rate == params_rate(params))
  2062. break;
  2063. if (i == ARRAY_SIZE(srs))
  2064. return -EINVAL;
  2065. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2066. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2067. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2068. dai->id, wm8994->aifclk[id], bclk_rate);
  2069. if (params_channels(params) == 1 &&
  2070. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2071. aif2 |= WM8994_AIF1_MONO;
  2072. if (wm8994->aifclk[id] == 0) {
  2073. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2074. return -EINVAL;
  2075. }
  2076. /* AIFCLK/fs ratio; look for a close match in either direction */
  2077. best = 0;
  2078. best_val = abs((fs_ratios[0] * params_rate(params))
  2079. - wm8994->aifclk[id]);
  2080. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2081. cur_val = abs((fs_ratios[i] * params_rate(params))
  2082. - wm8994->aifclk[id]);
  2083. if (cur_val >= best_val)
  2084. continue;
  2085. best = i;
  2086. best_val = cur_val;
  2087. }
  2088. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2089. dai->id, fs_ratios[best]);
  2090. rate_val |= best;
  2091. /* We may not get quite the right frequency if using
  2092. * approximate clocks so look for the closest match that is
  2093. * higher than the target (we need to ensure that there enough
  2094. * BCLKs to clock out the samples).
  2095. */
  2096. best = 0;
  2097. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2098. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2099. if (cur_val < 0) /* BCLK table is sorted */
  2100. break;
  2101. best = i;
  2102. }
  2103. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2104. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2105. bclk_divs[best], bclk_rate);
  2106. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2107. lrclk = bclk_rate / params_rate(params);
  2108. if (!lrclk) {
  2109. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2110. bclk_rate);
  2111. return -EINVAL;
  2112. }
  2113. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2114. lrclk, bclk_rate / lrclk);
  2115. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2116. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2117. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2118. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2119. lrclk);
  2120. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2121. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2122. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2123. switch (dai->id) {
  2124. case 1:
  2125. wm8994->dac_rates[0] = params_rate(params);
  2126. wm8994_set_retune_mobile(codec, 0);
  2127. wm8994_set_retune_mobile(codec, 1);
  2128. break;
  2129. case 2:
  2130. wm8994->dac_rates[1] = params_rate(params);
  2131. wm8994_set_retune_mobile(codec, 2);
  2132. break;
  2133. }
  2134. }
  2135. return 0;
  2136. }
  2137. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2138. struct snd_pcm_hw_params *params,
  2139. struct snd_soc_dai *dai)
  2140. {
  2141. struct snd_soc_codec *codec = dai->codec;
  2142. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2143. struct wm8994 *control = wm8994->wm8994;
  2144. int aif1_reg;
  2145. int aif1 = 0;
  2146. switch (dai->id) {
  2147. case 3:
  2148. switch (control->type) {
  2149. case WM1811:
  2150. case WM8958:
  2151. aif1_reg = WM8958_AIF3_CONTROL_1;
  2152. break;
  2153. default:
  2154. return 0;
  2155. }
  2156. default:
  2157. return 0;
  2158. }
  2159. switch (params_format(params)) {
  2160. case SNDRV_PCM_FORMAT_S16_LE:
  2161. break;
  2162. case SNDRV_PCM_FORMAT_S20_3LE:
  2163. aif1 |= 0x20;
  2164. break;
  2165. case SNDRV_PCM_FORMAT_S24_LE:
  2166. aif1 |= 0x40;
  2167. break;
  2168. case SNDRV_PCM_FORMAT_S32_LE:
  2169. aif1 |= 0x60;
  2170. break;
  2171. default:
  2172. return -EINVAL;
  2173. }
  2174. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2175. }
  2176. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2177. struct snd_soc_dai *dai)
  2178. {
  2179. struct snd_soc_codec *codec = dai->codec;
  2180. int rate_reg = 0;
  2181. switch (dai->id) {
  2182. case 1:
  2183. rate_reg = WM8994_AIF1_RATE;
  2184. break;
  2185. case 2:
  2186. rate_reg = WM8994_AIF2_RATE;
  2187. break;
  2188. default:
  2189. break;
  2190. }
  2191. /* If the DAI is idle then configure the divider tree for the
  2192. * lowest output rate to save a little power if the clock is
  2193. * still active (eg, because it is system clock).
  2194. */
  2195. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2196. snd_soc_update_bits(codec, rate_reg,
  2197. WM8994_AIF1_SR_MASK |
  2198. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2199. }
  2200. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2201. {
  2202. struct snd_soc_codec *codec = codec_dai->codec;
  2203. int mute_reg;
  2204. int reg;
  2205. switch (codec_dai->id) {
  2206. case 1:
  2207. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2208. break;
  2209. case 2:
  2210. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2211. break;
  2212. default:
  2213. return -EINVAL;
  2214. }
  2215. if (mute)
  2216. reg = WM8994_AIF1DAC1_MUTE;
  2217. else
  2218. reg = 0;
  2219. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2220. return 0;
  2221. }
  2222. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2223. {
  2224. struct snd_soc_codec *codec = codec_dai->codec;
  2225. int reg, val, mask;
  2226. switch (codec_dai->id) {
  2227. case 1:
  2228. reg = WM8994_AIF1_MASTER_SLAVE;
  2229. mask = WM8994_AIF1_TRI;
  2230. break;
  2231. case 2:
  2232. reg = WM8994_AIF2_MASTER_SLAVE;
  2233. mask = WM8994_AIF2_TRI;
  2234. break;
  2235. case 3:
  2236. reg = WM8994_POWER_MANAGEMENT_6;
  2237. mask = WM8994_AIF3_TRI;
  2238. break;
  2239. default:
  2240. return -EINVAL;
  2241. }
  2242. if (tristate)
  2243. val = mask;
  2244. else
  2245. val = 0;
  2246. return snd_soc_update_bits(codec, reg, mask, val);
  2247. }
  2248. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2249. {
  2250. struct snd_soc_codec *codec = dai->codec;
  2251. /* Disable the pulls on the AIF if we're using it to save power. */
  2252. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2253. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2254. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2255. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2256. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2257. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2258. return 0;
  2259. }
  2260. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2261. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2262. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2263. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2264. .set_sysclk = wm8994_set_dai_sysclk,
  2265. .set_fmt = wm8994_set_dai_fmt,
  2266. .hw_params = wm8994_hw_params,
  2267. .shutdown = wm8994_aif_shutdown,
  2268. .digital_mute = wm8994_aif_mute,
  2269. .set_pll = wm8994_set_fll,
  2270. .set_tristate = wm8994_set_tristate,
  2271. };
  2272. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2273. .set_sysclk = wm8994_set_dai_sysclk,
  2274. .set_fmt = wm8994_set_dai_fmt,
  2275. .hw_params = wm8994_hw_params,
  2276. .shutdown = wm8994_aif_shutdown,
  2277. .digital_mute = wm8994_aif_mute,
  2278. .set_pll = wm8994_set_fll,
  2279. .set_tristate = wm8994_set_tristate,
  2280. };
  2281. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2282. .hw_params = wm8994_aif3_hw_params,
  2283. .set_tristate = wm8994_set_tristate,
  2284. };
  2285. static struct snd_soc_dai_driver wm8994_dai[] = {
  2286. {
  2287. .name = "wm8994-aif1",
  2288. .id = 1,
  2289. .playback = {
  2290. .stream_name = "AIF1 Playback",
  2291. .channels_min = 1,
  2292. .channels_max = 2,
  2293. .rates = WM8994_RATES,
  2294. .formats = WM8994_FORMATS,
  2295. },
  2296. .capture = {
  2297. .stream_name = "AIF1 Capture",
  2298. .channels_min = 1,
  2299. .channels_max = 2,
  2300. .rates = WM8994_RATES,
  2301. .formats = WM8994_FORMATS,
  2302. },
  2303. .ops = &wm8994_aif1_dai_ops,
  2304. },
  2305. {
  2306. .name = "wm8994-aif2",
  2307. .id = 2,
  2308. .playback = {
  2309. .stream_name = "AIF2 Playback",
  2310. .channels_min = 1,
  2311. .channels_max = 2,
  2312. .rates = WM8994_RATES,
  2313. .formats = WM8994_FORMATS,
  2314. },
  2315. .capture = {
  2316. .stream_name = "AIF2 Capture",
  2317. .channels_min = 1,
  2318. .channels_max = 2,
  2319. .rates = WM8994_RATES,
  2320. .formats = WM8994_FORMATS,
  2321. },
  2322. .probe = wm8994_aif2_probe,
  2323. .ops = &wm8994_aif2_dai_ops,
  2324. },
  2325. {
  2326. .name = "wm8994-aif3",
  2327. .id = 3,
  2328. .playback = {
  2329. .stream_name = "AIF3 Playback",
  2330. .channels_min = 1,
  2331. .channels_max = 2,
  2332. .rates = WM8994_RATES,
  2333. .formats = WM8994_FORMATS,
  2334. },
  2335. .capture = {
  2336. .stream_name = "AIF3 Capture",
  2337. .channels_min = 1,
  2338. .channels_max = 2,
  2339. .rates = WM8994_RATES,
  2340. .formats = WM8994_FORMATS,
  2341. },
  2342. .ops = &wm8994_aif3_dai_ops,
  2343. }
  2344. };
  2345. #ifdef CONFIG_PM
  2346. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2347. {
  2348. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2349. struct wm8994 *control = wm8994->wm8994;
  2350. int i, ret;
  2351. switch (control->type) {
  2352. case WM8994:
  2353. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2354. break;
  2355. case WM1811:
  2356. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2357. WM1811_JACKDET_MODE_MASK, 0);
  2358. /* Fall through */
  2359. case WM8958:
  2360. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2361. WM8958_MICD_ENA, 0);
  2362. break;
  2363. }
  2364. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2365. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2366. sizeof(struct wm8994_fll_config));
  2367. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2368. if (ret < 0)
  2369. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2370. i + 1, ret);
  2371. }
  2372. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2373. return 0;
  2374. }
  2375. static int wm8994_resume(struct snd_soc_codec *codec)
  2376. {
  2377. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2378. struct wm8994 *control = wm8994->wm8994;
  2379. int i, ret;
  2380. unsigned int val, mask;
  2381. if (wm8994->revision < 4) {
  2382. /* force a HW read */
  2383. val = wm8994_reg_read(codec->control_data,
  2384. WM8994_POWER_MANAGEMENT_5);
  2385. /* modify the cache only */
  2386. codec->cache_only = 1;
  2387. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2388. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2389. val &= mask;
  2390. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2391. mask, val);
  2392. codec->cache_only = 0;
  2393. }
  2394. /* Restore the registers */
  2395. ret = snd_soc_cache_sync(codec);
  2396. if (ret != 0)
  2397. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2398. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2399. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2400. if (!wm8994->fll_suspend[i].out)
  2401. continue;
  2402. ret = _wm8994_set_fll(codec, i + 1,
  2403. wm8994->fll_suspend[i].src,
  2404. wm8994->fll_suspend[i].in,
  2405. wm8994->fll_suspend[i].out);
  2406. if (ret < 0)
  2407. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2408. i + 1, ret);
  2409. }
  2410. switch (control->type) {
  2411. case WM8994:
  2412. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2413. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2414. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2415. break;
  2416. case WM1811:
  2417. if (wm8994->jackdet && wm8994->jack_cb) {
  2418. /* Restart from idle */
  2419. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2420. WM1811_JACKDET_MODE_MASK,
  2421. WM1811_JACKDET_MODE_JACK);
  2422. break;
  2423. }
  2424. case WM8958:
  2425. if (wm8994->jack_cb)
  2426. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2427. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2428. break;
  2429. }
  2430. return 0;
  2431. }
  2432. #else
  2433. #define wm8994_suspend NULL
  2434. #define wm8994_resume NULL
  2435. #endif
  2436. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2437. {
  2438. struct snd_soc_codec *codec = wm8994->codec;
  2439. struct wm8994_pdata *pdata = wm8994->pdata;
  2440. struct snd_kcontrol_new controls[] = {
  2441. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2442. wm8994->retune_mobile_enum,
  2443. wm8994_get_retune_mobile_enum,
  2444. wm8994_put_retune_mobile_enum),
  2445. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2446. wm8994->retune_mobile_enum,
  2447. wm8994_get_retune_mobile_enum,
  2448. wm8994_put_retune_mobile_enum),
  2449. SOC_ENUM_EXT("AIF2 EQ Mode",
  2450. wm8994->retune_mobile_enum,
  2451. wm8994_get_retune_mobile_enum,
  2452. wm8994_put_retune_mobile_enum),
  2453. };
  2454. int ret, i, j;
  2455. const char **t;
  2456. /* We need an array of texts for the enum API but the number
  2457. * of texts is likely to be less than the number of
  2458. * configurations due to the sample rate dependency of the
  2459. * configurations. */
  2460. wm8994->num_retune_mobile_texts = 0;
  2461. wm8994->retune_mobile_texts = NULL;
  2462. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2463. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2464. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2465. wm8994->retune_mobile_texts[j]) == 0)
  2466. break;
  2467. }
  2468. if (j != wm8994->num_retune_mobile_texts)
  2469. continue;
  2470. /* Expand the array... */
  2471. t = krealloc(wm8994->retune_mobile_texts,
  2472. sizeof(char *) *
  2473. (wm8994->num_retune_mobile_texts + 1),
  2474. GFP_KERNEL);
  2475. if (t == NULL)
  2476. continue;
  2477. /* ...store the new entry... */
  2478. t[wm8994->num_retune_mobile_texts] =
  2479. pdata->retune_mobile_cfgs[i].name;
  2480. /* ...and remember the new version. */
  2481. wm8994->num_retune_mobile_texts++;
  2482. wm8994->retune_mobile_texts = t;
  2483. }
  2484. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2485. wm8994->num_retune_mobile_texts);
  2486. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2487. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2488. ret = snd_soc_add_controls(wm8994->codec, controls,
  2489. ARRAY_SIZE(controls));
  2490. if (ret != 0)
  2491. dev_err(wm8994->codec->dev,
  2492. "Failed to add ReTune Mobile controls: %d\n", ret);
  2493. }
  2494. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2495. {
  2496. struct snd_soc_codec *codec = wm8994->codec;
  2497. struct wm8994_pdata *pdata = wm8994->pdata;
  2498. int ret, i;
  2499. if (!pdata)
  2500. return;
  2501. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2502. pdata->lineout2_diff,
  2503. pdata->lineout1fb,
  2504. pdata->lineout2fb,
  2505. pdata->jd_scthr,
  2506. pdata->jd_thr,
  2507. pdata->micbias1_lvl,
  2508. pdata->micbias2_lvl);
  2509. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2510. if (pdata->num_drc_cfgs) {
  2511. struct snd_kcontrol_new controls[] = {
  2512. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2513. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2514. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2515. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2516. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2517. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2518. };
  2519. /* We need an array of texts for the enum API */
  2520. wm8994->drc_texts = kmalloc(sizeof(char *)
  2521. * pdata->num_drc_cfgs, GFP_KERNEL);
  2522. if (!wm8994->drc_texts) {
  2523. dev_err(wm8994->codec->dev,
  2524. "Failed to allocate %d DRC config texts\n",
  2525. pdata->num_drc_cfgs);
  2526. return;
  2527. }
  2528. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2529. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2530. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2531. wm8994->drc_enum.texts = wm8994->drc_texts;
  2532. ret = snd_soc_add_controls(wm8994->codec, controls,
  2533. ARRAY_SIZE(controls));
  2534. if (ret != 0)
  2535. dev_err(wm8994->codec->dev,
  2536. "Failed to add DRC mode controls: %d\n", ret);
  2537. for (i = 0; i < WM8994_NUM_DRC; i++)
  2538. wm8994_set_drc(codec, i);
  2539. }
  2540. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2541. pdata->num_retune_mobile_cfgs);
  2542. if (pdata->num_retune_mobile_cfgs)
  2543. wm8994_handle_retune_mobile_pdata(wm8994);
  2544. else
  2545. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2546. ARRAY_SIZE(wm8994_eq_controls));
  2547. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2548. if (pdata->micbias[i]) {
  2549. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2550. pdata->micbias[i] & 0xffff);
  2551. }
  2552. }
  2553. }
  2554. /**
  2555. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2556. *
  2557. * @codec: WM8994 codec
  2558. * @jack: jack to report detection events on
  2559. * @micbias: microphone bias to detect on
  2560. * @det: value to report for presence detection
  2561. * @shrt: value to report for short detection
  2562. *
  2563. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2564. * being used to bring out signals to the processor then only platform
  2565. * data configuration is needed for WM8994 and processor GPIOs should
  2566. * be configured using snd_soc_jack_add_gpios() instead.
  2567. *
  2568. * Configuration of detection levels is available via the micbias1_lvl
  2569. * and micbias2_lvl platform data members.
  2570. */
  2571. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2572. int micbias, int det, int shrt)
  2573. {
  2574. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2575. struct wm8994_micdet *micdet;
  2576. struct wm8994 *control = wm8994->wm8994;
  2577. int reg;
  2578. if (control->type != WM8994)
  2579. return -EINVAL;
  2580. switch (micbias) {
  2581. case 1:
  2582. micdet = &wm8994->micdet[0];
  2583. break;
  2584. case 2:
  2585. micdet = &wm8994->micdet[1];
  2586. break;
  2587. default:
  2588. return -EINVAL;
  2589. }
  2590. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2591. micbias, det, shrt);
  2592. /* Store the configuration */
  2593. micdet->jack = jack;
  2594. micdet->det = det;
  2595. micdet->shrt = shrt;
  2596. /* If either of the jacks is set up then enable detection */
  2597. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2598. reg = WM8994_MICD_ENA;
  2599. else
  2600. reg = 0;
  2601. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2602. return 0;
  2603. }
  2604. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2605. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2606. {
  2607. struct wm8994_priv *priv = data;
  2608. struct snd_soc_codec *codec = priv->codec;
  2609. int reg;
  2610. int report;
  2611. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2612. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2613. #endif
  2614. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2615. if (reg < 0) {
  2616. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2617. reg);
  2618. return IRQ_HANDLED;
  2619. }
  2620. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2621. report = 0;
  2622. if (reg & WM8994_MIC1_DET_STS)
  2623. report |= priv->micdet[0].det;
  2624. if (reg & WM8994_MIC1_SHRT_STS)
  2625. report |= priv->micdet[0].shrt;
  2626. snd_soc_jack_report(priv->micdet[0].jack, report,
  2627. priv->micdet[0].det | priv->micdet[0].shrt);
  2628. report = 0;
  2629. if (reg & WM8994_MIC2_DET_STS)
  2630. report |= priv->micdet[1].det;
  2631. if (reg & WM8994_MIC2_SHRT_STS)
  2632. report |= priv->micdet[1].shrt;
  2633. snd_soc_jack_report(priv->micdet[1].jack, report,
  2634. priv->micdet[1].det | priv->micdet[1].shrt);
  2635. return IRQ_HANDLED;
  2636. }
  2637. /* Default microphone detection handler for WM8958 - the user can
  2638. * override this if they wish.
  2639. */
  2640. static void wm8958_default_micdet(u16 status, void *data)
  2641. {
  2642. struct snd_soc_codec *codec = data;
  2643. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2644. int report;
  2645. dev_dbg(codec->dev, "MICDET %x\n", status);
  2646. /* Either nothing present or just starting detection */
  2647. if (!(status & WM8958_MICD_STS)) {
  2648. if (!wm8994->jackdet) {
  2649. /* If nothing present then clear our statuses */
  2650. dev_dbg(codec->dev, "Detected open circuit\n");
  2651. wm8994->jack_mic = false;
  2652. wm8994->mic_detecting = true;
  2653. wm8958_micd_set_rate(codec);
  2654. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2655. wm8994->btn_mask |
  2656. SND_JACK_HEADSET);
  2657. }
  2658. return;
  2659. }
  2660. /* If the measurement is showing a high impedence we've got a
  2661. * microphone.
  2662. */
  2663. if (wm8994->mic_detecting && (status & 0x600)) {
  2664. dev_dbg(codec->dev, "Detected microphone\n");
  2665. wm8994->mic_detecting = false;
  2666. wm8994->jack_mic = true;
  2667. wm8958_micd_set_rate(codec);
  2668. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2669. SND_JACK_HEADSET);
  2670. }
  2671. if (wm8994->mic_detecting && status & 0x4) {
  2672. dev_dbg(codec->dev, "Detected headphone\n");
  2673. wm8994->mic_detecting = false;
  2674. wm8958_micd_set_rate(codec);
  2675. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2676. SND_JACK_HEADSET);
  2677. /* If we have jackdet that will detect removal */
  2678. if (wm8994->jackdet) {
  2679. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2680. WM8958_MICD_ENA, 0);
  2681. wm1811_jackdet_set_mode(codec,
  2682. WM1811_JACKDET_MODE_JACK);
  2683. }
  2684. }
  2685. /* Report short circuit as a button */
  2686. if (wm8994->jack_mic) {
  2687. report = 0;
  2688. if (status & 0x4)
  2689. report |= SND_JACK_BTN_0;
  2690. if (status & 0x8)
  2691. report |= SND_JACK_BTN_1;
  2692. if (status & 0x10)
  2693. report |= SND_JACK_BTN_2;
  2694. if (status & 0x20)
  2695. report |= SND_JACK_BTN_3;
  2696. if (status & 0x40)
  2697. report |= SND_JACK_BTN_4;
  2698. if (status & 0x80)
  2699. report |= SND_JACK_BTN_5;
  2700. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2701. wm8994->btn_mask);
  2702. }
  2703. }
  2704. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2705. {
  2706. struct wm8994_priv *wm8994 = data;
  2707. struct snd_soc_codec *codec = wm8994->codec;
  2708. int reg;
  2709. mutex_lock(&wm8994->accdet_lock);
  2710. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2711. if (reg < 0) {
  2712. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2713. mutex_unlock(&wm8994->accdet_lock);
  2714. return IRQ_NONE;
  2715. }
  2716. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2717. if (reg & WM1811_JACKDET_LVL) {
  2718. dev_dbg(codec->dev, "Jack detected\n");
  2719. snd_soc_jack_report(wm8994->micdet[0].jack,
  2720. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2721. /*
  2722. * Start off measument of microphone impedence to find
  2723. * out what's actually there.
  2724. */
  2725. wm8994->mic_detecting = true;
  2726. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2727. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2728. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2729. } else {
  2730. dev_dbg(codec->dev, "Jack not detected\n");
  2731. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2732. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2733. wm8994->btn_mask);
  2734. wm8994->mic_detecting = false;
  2735. wm8994->jack_mic = false;
  2736. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2737. WM8958_MICD_ENA, 0);
  2738. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2739. }
  2740. mutex_unlock(&wm8994->accdet_lock);
  2741. return IRQ_HANDLED;
  2742. }
  2743. /**
  2744. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2745. *
  2746. * @codec: WM8958 codec
  2747. * @jack: jack to report detection events on
  2748. *
  2749. * Enable microphone detection functionality for the WM8958. By
  2750. * default simple detection which supports the detection of up to 6
  2751. * buttons plus video and microphone functionality is supported.
  2752. *
  2753. * The WM8958 has an advanced jack detection facility which is able to
  2754. * support complex accessory detection, especially when used in
  2755. * conjunction with external circuitry. In order to provide maximum
  2756. * flexiblity a callback is provided which allows a completely custom
  2757. * detection algorithm.
  2758. */
  2759. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2760. wm8958_micdet_cb cb, void *cb_data)
  2761. {
  2762. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2763. struct wm8994 *control = wm8994->wm8994;
  2764. u16 micd_lvl_sel;
  2765. switch (control->type) {
  2766. case WM1811:
  2767. case WM8958:
  2768. break;
  2769. default:
  2770. return -EINVAL;
  2771. }
  2772. if (jack) {
  2773. if (!cb) {
  2774. dev_dbg(codec->dev, "Using default micdet callback\n");
  2775. cb = wm8958_default_micdet;
  2776. cb_data = codec;
  2777. }
  2778. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2779. wm8994->micdet[0].jack = jack;
  2780. wm8994->jack_cb = cb;
  2781. wm8994->jack_cb_data = cb_data;
  2782. wm8994->mic_detecting = true;
  2783. wm8994->jack_mic = false;
  2784. wm8958_micd_set_rate(codec);
  2785. /* Detect microphones and short circuits by default */
  2786. if (wm8994->pdata->micd_lvl_sel)
  2787. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2788. else
  2789. micd_lvl_sel = 0x41;
  2790. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2791. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2792. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2793. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2794. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2795. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2796. /*
  2797. * If we can use jack detection start off with that,
  2798. * otherwise jump straight to microphone detection.
  2799. */
  2800. if (wm8994->jackdet) {
  2801. snd_soc_update_bits(codec, WM8994_LDO_1,
  2802. WM8994_LDO1_DISCH, 0);
  2803. wm1811_jackdet_set_mode(codec,
  2804. WM1811_JACKDET_MODE_JACK);
  2805. } else {
  2806. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2807. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2808. }
  2809. } else {
  2810. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2811. WM8958_MICD_ENA, 0);
  2812. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2813. }
  2814. return 0;
  2815. }
  2816. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2817. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2818. {
  2819. struct wm8994_priv *wm8994 = data;
  2820. struct snd_soc_codec *codec = wm8994->codec;
  2821. int reg, count;
  2822. mutex_lock(&wm8994->accdet_lock);
  2823. /*
  2824. * Jack detection may have detected a removal simulataneously
  2825. * with an update of the MICDET status; if so it will have
  2826. * stopped detection and we can ignore this interrupt.
  2827. */
  2828. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2829. mutex_unlock(&wm8994->accdet_lock);
  2830. return IRQ_HANDLED;
  2831. }
  2832. /* We may occasionally read a detection without an impedence
  2833. * range being provided - if that happens loop again.
  2834. */
  2835. count = 10;
  2836. do {
  2837. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2838. if (reg < 0) {
  2839. mutex_unlock(&wm8994->accdet_lock);
  2840. dev_err(codec->dev,
  2841. "Failed to read mic detect status: %d\n",
  2842. reg);
  2843. return IRQ_NONE;
  2844. }
  2845. if (!(reg & WM8958_MICD_VALID)) {
  2846. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2847. goto out;
  2848. }
  2849. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2850. break;
  2851. msleep(1);
  2852. } while (count--);
  2853. if (count == 0)
  2854. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2855. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2856. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2857. #endif
  2858. if (wm8994->jack_cb)
  2859. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2860. else
  2861. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2862. out:
  2863. mutex_unlock(&wm8994->accdet_lock);
  2864. return IRQ_HANDLED;
  2865. }
  2866. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2867. {
  2868. struct snd_soc_codec *codec = data;
  2869. dev_err(codec->dev, "FIFO error\n");
  2870. return IRQ_HANDLED;
  2871. }
  2872. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2873. {
  2874. struct snd_soc_codec *codec = data;
  2875. dev_err(codec->dev, "Thermal warning\n");
  2876. return IRQ_HANDLED;
  2877. }
  2878. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2879. {
  2880. struct snd_soc_codec *codec = data;
  2881. dev_crit(codec->dev, "Thermal shutdown\n");
  2882. return IRQ_HANDLED;
  2883. }
  2884. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2885. {
  2886. struct wm8994 *control;
  2887. struct wm8994_priv *wm8994;
  2888. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2889. int ret, i;
  2890. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2891. control = codec->control_data;
  2892. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2893. if (wm8994 == NULL)
  2894. return -ENOMEM;
  2895. snd_soc_codec_set_drvdata(codec, wm8994);
  2896. wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
  2897. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2898. wm8994->codec = codec;
  2899. mutex_init(&wm8994->accdet_lock);
  2900. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2901. init_completion(&wm8994->fll_locked[i]);
  2902. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2903. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2904. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2905. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2906. WM8994_IRQ_MIC1_DET;
  2907. pm_runtime_enable(codec->dev);
  2908. pm_runtime_resume(codec->dev);
  2909. /* Read our current status back from the chip - we don't want to
  2910. * reset as this may interfere with the GPIO or LDO operation. */
  2911. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2912. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2913. continue;
  2914. ret = wm8994_reg_read(codec->control_data, i);
  2915. if (ret <= 0)
  2916. continue;
  2917. ret = snd_soc_cache_write(codec, i, ret);
  2918. if (ret != 0) {
  2919. dev_err(codec->dev,
  2920. "Failed to initialise cache for 0x%x: %d\n",
  2921. i, ret);
  2922. goto err;
  2923. }
  2924. }
  2925. /* Set revision-specific configuration */
  2926. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2927. switch (control->type) {
  2928. case WM8994:
  2929. switch (wm8994->revision) {
  2930. case 2:
  2931. case 3:
  2932. wm8994->hubs.dcs_codes_l = -5;
  2933. wm8994->hubs.dcs_codes_r = -5;
  2934. wm8994->hubs.hp_startup_mode = 1;
  2935. wm8994->hubs.dcs_readback_mode = 1;
  2936. wm8994->hubs.series_startup = 1;
  2937. break;
  2938. default:
  2939. wm8994->hubs.dcs_readback_mode = 2;
  2940. break;
  2941. }
  2942. break;
  2943. case WM8958:
  2944. wm8994->hubs.dcs_readback_mode = 1;
  2945. break;
  2946. case WM1811:
  2947. wm8994->hubs.dcs_readback_mode = 2;
  2948. wm8994->hubs.no_series_update = 1;
  2949. switch (wm8994->revision) {
  2950. case 0:
  2951. case 1:
  2952. case 2:
  2953. case 3:
  2954. wm8994->hubs.dcs_codes_l = -9;
  2955. wm8994->hubs.dcs_codes_r = -5;
  2956. break;
  2957. default:
  2958. break;
  2959. }
  2960. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2961. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2962. break;
  2963. default:
  2964. break;
  2965. }
  2966. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2967. wm8994_fifo_error, "FIFO error", codec);
  2968. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2969. wm8994_temp_warn, "Thermal warning", codec);
  2970. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2971. wm8994_temp_shut, "Thermal shutdown", codec);
  2972. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2973. wm_hubs_dcs_done, "DC servo done",
  2974. &wm8994->hubs);
  2975. if (ret == 0)
  2976. wm8994->hubs.dcs_done_irq = true;
  2977. switch (control->type) {
  2978. case WM8994:
  2979. if (wm8994->micdet_irq) {
  2980. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2981. wm8994_mic_irq,
  2982. IRQF_TRIGGER_RISING,
  2983. "Mic1 detect",
  2984. wm8994);
  2985. if (ret != 0)
  2986. dev_warn(codec->dev,
  2987. "Failed to request Mic1 detect IRQ: %d\n",
  2988. ret);
  2989. }
  2990. ret = wm8994_request_irq(wm8994->wm8994,
  2991. WM8994_IRQ_MIC1_SHRT,
  2992. wm8994_mic_irq, "Mic 1 short",
  2993. wm8994);
  2994. if (ret != 0)
  2995. dev_warn(codec->dev,
  2996. "Failed to request Mic1 short IRQ: %d\n",
  2997. ret);
  2998. ret = wm8994_request_irq(wm8994->wm8994,
  2999. WM8994_IRQ_MIC2_DET,
  3000. wm8994_mic_irq, "Mic 2 detect",
  3001. wm8994);
  3002. if (ret != 0)
  3003. dev_warn(codec->dev,
  3004. "Failed to request Mic2 detect IRQ: %d\n",
  3005. ret);
  3006. ret = wm8994_request_irq(wm8994->wm8994,
  3007. WM8994_IRQ_MIC2_SHRT,
  3008. wm8994_mic_irq, "Mic 2 short",
  3009. wm8994);
  3010. if (ret != 0)
  3011. dev_warn(codec->dev,
  3012. "Failed to request Mic2 short IRQ: %d\n",
  3013. ret);
  3014. break;
  3015. case WM8958:
  3016. case WM1811:
  3017. if (wm8994->micdet_irq) {
  3018. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3019. wm8958_mic_irq,
  3020. IRQF_TRIGGER_RISING,
  3021. "Mic detect",
  3022. wm8994);
  3023. if (ret != 0)
  3024. dev_warn(codec->dev,
  3025. "Failed to request Mic detect IRQ: %d\n",
  3026. ret);
  3027. }
  3028. }
  3029. switch (control->type) {
  3030. case WM1811:
  3031. if (wm8994->revision > 1) {
  3032. ret = wm8994_request_irq(wm8994->wm8994,
  3033. WM8994_IRQ_GPIO(6),
  3034. wm1811_jackdet_irq, "JACKDET",
  3035. wm8994);
  3036. if (ret == 0)
  3037. wm8994->jackdet = true;
  3038. }
  3039. break;
  3040. default:
  3041. break;
  3042. }
  3043. wm8994->fll_locked_irq = true;
  3044. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3045. ret = wm8994_request_irq(wm8994->wm8994,
  3046. WM8994_IRQ_FLL1_LOCK + i,
  3047. wm8994_fll_locked_irq, "FLL lock",
  3048. &wm8994->fll_locked[i]);
  3049. if (ret != 0)
  3050. wm8994->fll_locked_irq = false;
  3051. }
  3052. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3053. * configured on init - if a system wants to do this dynamically
  3054. * at runtime we can deal with that then.
  3055. */
  3056. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  3057. if (ret < 0) {
  3058. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3059. goto err_irq;
  3060. }
  3061. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3062. wm8994->lrclk_shared[0] = 1;
  3063. wm8994_dai[0].symmetric_rates = 1;
  3064. } else {
  3065. wm8994->lrclk_shared[0] = 0;
  3066. }
  3067. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  3068. if (ret < 0) {
  3069. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3070. goto err_irq;
  3071. }
  3072. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3073. wm8994->lrclk_shared[1] = 1;
  3074. wm8994_dai[1].symmetric_rates = 1;
  3075. } else {
  3076. wm8994->lrclk_shared[1] = 0;
  3077. }
  3078. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  3079. /* Latch volume updates (right only; we always do left then right). */
  3080. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3081. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3082. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3083. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3084. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3085. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3086. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3087. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3088. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3089. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3090. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3091. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3092. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3093. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3094. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3095. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3096. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3097. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3098. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3099. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3100. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3101. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3102. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3103. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3104. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3105. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3106. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3107. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3108. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3109. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3110. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3111. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3112. /* Set the low bit of the 3D stereo depth so TLV matches */
  3113. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3114. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3115. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3116. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3117. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3118. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3119. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3120. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3121. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3122. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3123. * use this; it only affects behaviour on idle TDM clock
  3124. * cycles. */
  3125. switch (control->type) {
  3126. case WM8994:
  3127. case WM8958:
  3128. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3129. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3130. break;
  3131. default:
  3132. break;
  3133. }
  3134. /* Put MICBIAS into bypass mode by default on newer devices */
  3135. switch (control->type) {
  3136. case WM8958:
  3137. case WM1811:
  3138. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3139. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3140. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3141. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3142. break;
  3143. default:
  3144. break;
  3145. }
  3146. wm8994_update_class_w(codec);
  3147. wm8994_handle_pdata(wm8994);
  3148. wm_hubs_add_analogue_controls(codec);
  3149. snd_soc_add_controls(codec, wm8994_snd_controls,
  3150. ARRAY_SIZE(wm8994_snd_controls));
  3151. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3152. ARRAY_SIZE(wm8994_dapm_widgets));
  3153. switch (control->type) {
  3154. case WM8994:
  3155. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3156. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3157. if (wm8994->revision < 4) {
  3158. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3159. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3160. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3161. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3162. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3163. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3164. } else {
  3165. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3166. ARRAY_SIZE(wm8994_lateclk_widgets));
  3167. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3168. ARRAY_SIZE(wm8994_adc_widgets));
  3169. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3170. ARRAY_SIZE(wm8994_dac_widgets));
  3171. }
  3172. break;
  3173. case WM8958:
  3174. snd_soc_add_controls(codec, wm8958_snd_controls,
  3175. ARRAY_SIZE(wm8958_snd_controls));
  3176. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3177. ARRAY_SIZE(wm8958_dapm_widgets));
  3178. if (wm8994->revision < 1) {
  3179. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3180. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3181. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3182. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3183. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3184. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3185. } else {
  3186. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3187. ARRAY_SIZE(wm8994_lateclk_widgets));
  3188. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3189. ARRAY_SIZE(wm8994_adc_widgets));
  3190. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3191. ARRAY_SIZE(wm8994_dac_widgets));
  3192. }
  3193. break;
  3194. case WM1811:
  3195. snd_soc_add_controls(codec, wm8958_snd_controls,
  3196. ARRAY_SIZE(wm8958_snd_controls));
  3197. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3198. ARRAY_SIZE(wm8958_dapm_widgets));
  3199. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3200. ARRAY_SIZE(wm8994_lateclk_widgets));
  3201. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3202. ARRAY_SIZE(wm8994_adc_widgets));
  3203. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3204. ARRAY_SIZE(wm8994_dac_widgets));
  3205. break;
  3206. }
  3207. wm_hubs_add_analogue_routes(codec, 0, 0);
  3208. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3209. switch (control->type) {
  3210. case WM8994:
  3211. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3212. ARRAY_SIZE(wm8994_intercon));
  3213. if (wm8994->revision < 4) {
  3214. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3215. ARRAY_SIZE(wm8994_revd_intercon));
  3216. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3217. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3218. } else {
  3219. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3220. ARRAY_SIZE(wm8994_lateclk_intercon));
  3221. }
  3222. break;
  3223. case WM8958:
  3224. if (wm8994->revision < 1) {
  3225. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3226. ARRAY_SIZE(wm8994_revd_intercon));
  3227. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3228. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3229. } else {
  3230. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3231. ARRAY_SIZE(wm8994_lateclk_intercon));
  3232. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3233. ARRAY_SIZE(wm8958_intercon));
  3234. }
  3235. wm8958_dsp2_init(codec);
  3236. break;
  3237. case WM1811:
  3238. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3239. ARRAY_SIZE(wm8994_lateclk_intercon));
  3240. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3241. ARRAY_SIZE(wm8958_intercon));
  3242. break;
  3243. }
  3244. return 0;
  3245. err_irq:
  3246. if (wm8994->jackdet)
  3247. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3248. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3249. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3250. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3251. if (wm8994->micdet_irq)
  3252. free_irq(wm8994->micdet_irq, wm8994);
  3253. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3254. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3255. &wm8994->fll_locked[i]);
  3256. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3257. &wm8994->hubs);
  3258. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3259. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3260. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3261. err:
  3262. kfree(wm8994);
  3263. return ret;
  3264. }
  3265. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3266. {
  3267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3268. struct wm8994 *control = wm8994->wm8994;
  3269. int i;
  3270. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3271. pm_runtime_disable(codec->dev);
  3272. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3273. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3274. &wm8994->fll_locked[i]);
  3275. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3276. &wm8994->hubs);
  3277. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3278. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3279. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3280. if (wm8994->jackdet)
  3281. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3282. switch (control->type) {
  3283. case WM8994:
  3284. if (wm8994->micdet_irq)
  3285. free_irq(wm8994->micdet_irq, wm8994);
  3286. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3287. wm8994);
  3288. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3289. wm8994);
  3290. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3291. wm8994);
  3292. break;
  3293. case WM1811:
  3294. case WM8958:
  3295. if (wm8994->micdet_irq)
  3296. free_irq(wm8994->micdet_irq, wm8994);
  3297. break;
  3298. }
  3299. if (wm8994->mbc)
  3300. release_firmware(wm8994->mbc);
  3301. if (wm8994->mbc_vss)
  3302. release_firmware(wm8994->mbc_vss);
  3303. if (wm8994->enh_eq)
  3304. release_firmware(wm8994->enh_eq);
  3305. kfree(wm8994->retune_mobile_texts);
  3306. kfree(wm8994->drc_texts);
  3307. kfree(wm8994);
  3308. return 0;
  3309. }
  3310. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3311. .probe = wm8994_codec_probe,
  3312. .remove = wm8994_codec_remove,
  3313. .suspend = wm8994_suspend,
  3314. .resume = wm8994_resume,
  3315. .read = wm8994_read,
  3316. .write = wm8994_write,
  3317. .readable_register = wm8994_readable,
  3318. .volatile_register = wm8994_volatile,
  3319. .set_bias_level = wm8994_set_bias_level,
  3320. .reg_cache_size = WM8994_CACHE_SIZE,
  3321. .reg_cache_default = wm8994_reg_defaults,
  3322. .reg_word_size = 2,
  3323. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  3324. };
  3325. static int __devinit wm8994_probe(struct platform_device *pdev)
  3326. {
  3327. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3328. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3329. }
  3330. static int __devexit wm8994_remove(struct platform_device *pdev)
  3331. {
  3332. snd_soc_unregister_codec(&pdev->dev);
  3333. return 0;
  3334. }
  3335. static struct platform_driver wm8994_codec_driver = {
  3336. .driver = {
  3337. .name = "wm8994-codec",
  3338. .owner = THIS_MODULE,
  3339. },
  3340. .probe = wm8994_probe,
  3341. .remove = __devexit_p(wm8994_remove),
  3342. };
  3343. module_platform_driver(wm8994_codec_driver);
  3344. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3345. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3346. MODULE_LICENSE("GPL");
  3347. MODULE_ALIAS("platform:wm8994-codec");