rtl8180_dev.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/eeprom_93cx6.h>
  21. #include <net/mac80211.h>
  22. #include "rtl8180.h"
  23. #include "rtl8180_rtl8225.h"
  24. #include "rtl8180_sa2400.h"
  25. #include "rtl8180_max2820.h"
  26. #include "rtl8180_grf5101.h"
  27. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  28. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  29. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  30. MODULE_LICENSE("GPL");
  31. static struct pci_device_id rtl8180_table[] __devinitdata = {
  32. /* rtl8185 */
  33. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  34. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x700f) },
  35. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  36. /* rtl8180 */
  37. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  38. { PCI_DEVICE(0x1799, 0x6001) },
  39. { PCI_DEVICE(0x1799, 0x6020) },
  40. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  41. { }
  42. };
  43. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  44. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  45. {
  46. struct rtl8180_priv *priv = dev->priv;
  47. int i = 10;
  48. u32 buf;
  49. buf = (data << 8) | addr;
  50. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  51. while (i--) {
  52. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  53. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  54. return;
  55. }
  56. }
  57. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  58. {
  59. struct rtl8180_priv *priv = dev->priv;
  60. unsigned int count = 32;
  61. while (count--) {
  62. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  63. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  64. u32 flags = le32_to_cpu(entry->flags);
  65. if (flags & RTL8180_RX_DESC_FLAG_OWN)
  66. return;
  67. if (unlikely(flags & (RTL8180_RX_DESC_FLAG_DMA_FAIL |
  68. RTL8180_RX_DESC_FLAG_FOF |
  69. RTL8180_RX_DESC_FLAG_RX_ERR)))
  70. goto done;
  71. else {
  72. u32 flags2 = le32_to_cpu(entry->flags2);
  73. struct ieee80211_rx_status rx_status = {0};
  74. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  75. if (unlikely(!new_skb))
  76. goto done;
  77. pci_unmap_single(priv->pdev,
  78. *((dma_addr_t *)skb->cb),
  79. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  80. skb_put(skb, flags & 0xFFF);
  81. rx_status.antenna = (flags2 >> 15) & 1;
  82. /* TODO: improve signal/rssi reporting */
  83. rx_status.signal = flags2 & 0xFF;
  84. rx_status.ssi = (flags2 >> 8) & 0x7F;
  85. rx_status.rate = (flags >> 20) & 0xF;
  86. rx_status.freq = dev->conf.freq;
  87. rx_status.channel = dev->conf.channel;
  88. rx_status.phymode = dev->conf.phymode;
  89. rx_status.mactime = le64_to_cpu(entry->tsft);
  90. rx_status.flag |= RX_FLAG_TSFT;
  91. if (flags & RTL8180_RX_DESC_FLAG_CRC32_ERR)
  92. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  93. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  94. skb = new_skb;
  95. priv->rx_buf[priv->rx_idx] = skb;
  96. *((dma_addr_t *) skb->cb) =
  97. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  98. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  99. }
  100. done:
  101. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  102. entry->flags = cpu_to_le32(RTL8180_RX_DESC_FLAG_OWN |
  103. MAX_RX_SIZE);
  104. if (priv->rx_idx == 31)
  105. entry->flags |= cpu_to_le32(RTL8180_RX_DESC_FLAG_EOR);
  106. priv->rx_idx = (priv->rx_idx + 1) % 32;
  107. }
  108. }
  109. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  110. {
  111. struct rtl8180_priv *priv = dev->priv;
  112. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  113. while (skb_queue_len(&ring->queue)) {
  114. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  115. struct sk_buff *skb;
  116. struct ieee80211_tx_status status = { {0} };
  117. struct ieee80211_tx_control *control;
  118. u32 flags = le32_to_cpu(entry->flags);
  119. if (flags & RTL8180_TX_DESC_FLAG_OWN)
  120. return;
  121. ring->idx = (ring->idx + 1) % ring->entries;
  122. skb = __skb_dequeue(&ring->queue);
  123. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  124. skb->len, PCI_DMA_TODEVICE);
  125. control = *((struct ieee80211_tx_control **)skb->cb);
  126. if (control)
  127. memcpy(&status.control, control, sizeof(*control));
  128. kfree(control);
  129. if (!(status.control.flags & IEEE80211_TXCTL_NO_ACK)) {
  130. if (flags & RTL8180_TX_DESC_FLAG_TX_OK)
  131. status.flags = IEEE80211_TX_STATUS_ACK;
  132. else
  133. status.excessive_retries = 1;
  134. }
  135. status.retry_count = flags & 0xFF;
  136. ieee80211_tx_status_irqsafe(dev, skb, &status);
  137. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  138. ieee80211_wake_queue(dev, prio);
  139. }
  140. }
  141. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  142. {
  143. struct ieee80211_hw *dev = dev_id;
  144. struct rtl8180_priv *priv = dev->priv;
  145. u16 reg;
  146. spin_lock(&priv->lock);
  147. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  148. if (unlikely(reg == 0xFFFF)) {
  149. spin_unlock(&priv->lock);
  150. return IRQ_HANDLED;
  151. }
  152. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  153. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  154. rtl8180_handle_tx(dev, 3);
  155. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  156. rtl8180_handle_tx(dev, 2);
  157. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  158. rtl8180_handle_tx(dev, 1);
  159. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  160. rtl8180_handle_tx(dev, 0);
  161. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  162. rtl8180_handle_rx(dev);
  163. spin_unlock(&priv->lock);
  164. return IRQ_HANDLED;
  165. }
  166. static int rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb,
  167. struct ieee80211_tx_control *control)
  168. {
  169. struct rtl8180_priv *priv = dev->priv;
  170. struct rtl8180_tx_ring *ring;
  171. struct rtl8180_tx_desc *entry;
  172. unsigned long flags;
  173. unsigned int idx, prio;
  174. dma_addr_t mapping;
  175. u32 tx_flags;
  176. u16 plcp_len = 0;
  177. __le16 rts_duration = 0;
  178. prio = control->queue;
  179. ring = &priv->tx_ring[prio];
  180. mapping = pci_map_single(priv->pdev, skb->data,
  181. skb->len, PCI_DMA_TODEVICE);
  182. tx_flags = RTL8180_TX_DESC_FLAG_OWN | RTL8180_TX_DESC_FLAG_FS |
  183. RTL8180_TX_DESC_FLAG_LS | (control->tx_rate << 24) |
  184. (control->rts_cts_rate << 19) | skb->len;
  185. if (priv->r8185)
  186. tx_flags |= RTL8180_TX_DESC_FLAG_DMA |
  187. RTL8180_TX_DESC_FLAG_NO_ENC;
  188. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  189. tx_flags |= RTL8180_TX_DESC_FLAG_RTS;
  190. else if (control->flags & IEEE80211_TXCTL_USE_CTS_PROTECT)
  191. tx_flags |= RTL8180_TX_DESC_FLAG_CTS;
  192. *((struct ieee80211_tx_control **) skb->cb) =
  193. kmemdup(control, sizeof(*control), GFP_ATOMIC);
  194. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  195. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  196. control);
  197. if (!priv->r8185) {
  198. unsigned int remainder;
  199. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  200. (control->rate->rate * 2) / 10);
  201. remainder = (16 * (skb->len + 4)) %
  202. ((control->rate->rate * 2) / 10);
  203. if (remainder > 0 && remainder <= 6)
  204. plcp_len |= 1 << 15;
  205. }
  206. spin_lock_irqsave(&priv->lock, flags);
  207. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  208. entry = &ring->desc[idx];
  209. entry->rts_duration = rts_duration;
  210. entry->plcp_len = cpu_to_le16(plcp_len);
  211. entry->tx_buf = cpu_to_le32(mapping);
  212. entry->frame_len = cpu_to_le32(skb->len);
  213. entry->flags2 = control->alt_retry_rate != -1 ?
  214. control->alt_retry_rate << 4 : 0;
  215. entry->retry_limit = control->retry_limit;
  216. entry->flags = cpu_to_le32(tx_flags);
  217. __skb_queue_tail(&ring->queue, skb);
  218. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  219. ieee80211_stop_queue(dev, control->queue);
  220. spin_unlock_irqrestore(&priv->lock, flags);
  221. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  222. return 0;
  223. }
  224. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  225. {
  226. u8 reg;
  227. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  228. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  229. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  230. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  231. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  232. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  233. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  234. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  235. }
  236. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  237. {
  238. struct rtl8180_priv *priv = dev->priv;
  239. u16 reg;
  240. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  241. rtl818x_ioread8(priv, &priv->map->CMD);
  242. msleep(10);
  243. /* reset */
  244. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  245. rtl818x_ioread8(priv, &priv->map->CMD);
  246. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  247. reg &= (1 << 1);
  248. reg |= RTL818X_CMD_RESET;
  249. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  250. rtl818x_ioread8(priv, &priv->map->CMD);
  251. msleep(200);
  252. /* check success of reset */
  253. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  254. printk(KERN_ERR "%s: reset timeout!\n", wiphy_name(dev->wiphy));
  255. return -ETIMEDOUT;
  256. }
  257. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  258. rtl818x_ioread8(priv, &priv->map->CMD);
  259. msleep(200);
  260. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  261. /* For cardbus */
  262. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  263. reg |= 1 << 1;
  264. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  265. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  266. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  267. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  268. }
  269. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  270. if (!priv->r8185)
  271. rtl8180_set_anaparam(priv, priv->anaparam);
  272. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  273. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  274. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  275. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  276. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  277. /* TODO: necessary? specs indicate not */
  278. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  279. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  280. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  281. if (priv->r8185) {
  282. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  283. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  284. }
  285. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  286. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  287. /* TODO: turn off hw wep on rtl8180 */
  288. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  289. if (priv->r8185) {
  290. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  291. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  292. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  293. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  294. /* TODO: set ClkRun enable? necessary? */
  295. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  296. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  297. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  298. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  299. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  300. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  301. } else {
  302. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  303. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  304. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  305. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  306. }
  307. priv->rf->init(dev);
  308. if (priv->r8185)
  309. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  310. return 0;
  311. }
  312. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  313. {
  314. struct rtl8180_priv *priv = dev->priv;
  315. struct rtl8180_rx_desc *entry;
  316. int i;
  317. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  318. sizeof(*priv->rx_ring) * 32,
  319. &priv->rx_ring_dma);
  320. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  321. printk(KERN_ERR "%s: Cannot allocate RX ring\n",
  322. wiphy_name(dev->wiphy));
  323. return -ENOMEM;
  324. }
  325. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  326. priv->rx_idx = 0;
  327. for (i = 0; i < 32; i++) {
  328. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  329. dma_addr_t *mapping;
  330. entry = &priv->rx_ring[i];
  331. if (!skb)
  332. return 0;
  333. priv->rx_buf[i] = skb;
  334. mapping = (dma_addr_t *)skb->cb;
  335. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  336. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  337. entry->rx_buf = cpu_to_le32(*mapping);
  338. entry->flags = cpu_to_le32(RTL8180_RX_DESC_FLAG_OWN |
  339. MAX_RX_SIZE);
  340. }
  341. entry->flags |= cpu_to_le32(RTL8180_RX_DESC_FLAG_EOR);
  342. return 0;
  343. }
  344. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  345. {
  346. struct rtl8180_priv *priv = dev->priv;
  347. int i;
  348. for (i = 0; i < 32; i++) {
  349. struct sk_buff *skb = priv->rx_buf[i];
  350. if (!skb)
  351. continue;
  352. pci_unmap_single(priv->pdev,
  353. *((dma_addr_t *)skb->cb),
  354. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  355. kfree_skb(skb);
  356. }
  357. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  358. priv->rx_ring, priv->rx_ring_dma);
  359. priv->rx_ring = NULL;
  360. }
  361. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  362. unsigned int prio, unsigned int entries)
  363. {
  364. struct rtl8180_priv *priv = dev->priv;
  365. struct rtl8180_tx_desc *ring;
  366. dma_addr_t dma;
  367. int i;
  368. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  369. if (!ring || (unsigned long)ring & 0xFF) {
  370. printk(KERN_ERR "%s: Cannot allocate TX ring (prio = %d)\n",
  371. wiphy_name(dev->wiphy), prio);
  372. return -ENOMEM;
  373. }
  374. memset(ring, 0, sizeof(*ring)*entries);
  375. priv->tx_ring[prio].desc = ring;
  376. priv->tx_ring[prio].dma = dma;
  377. priv->tx_ring[prio].idx = 0;
  378. priv->tx_ring[prio].entries = entries;
  379. skb_queue_head_init(&priv->tx_ring[prio].queue);
  380. for (i = 0; i < entries; i++)
  381. ring[i].next_tx_desc =
  382. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  383. return 0;
  384. }
  385. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  386. {
  387. struct rtl8180_priv *priv = dev->priv;
  388. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  389. while (skb_queue_len(&ring->queue)) {
  390. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  391. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  392. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  393. skb->len, PCI_DMA_TODEVICE);
  394. kfree(*((struct ieee80211_tx_control **) skb->cb));
  395. kfree_skb(skb);
  396. ring->idx = (ring->idx + 1) % ring->entries;
  397. }
  398. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  399. ring->desc, ring->dma);
  400. ring->desc = NULL;
  401. }
  402. static int rtl8180_start(struct ieee80211_hw *dev)
  403. {
  404. struct rtl8180_priv *priv = dev->priv;
  405. int ret, i;
  406. u32 reg;
  407. ret = rtl8180_init_rx_ring(dev);
  408. if (ret)
  409. return ret;
  410. for (i = 0; i < 4; i++)
  411. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  412. goto err_free_rings;
  413. ret = rtl8180_init_hw(dev);
  414. if (ret)
  415. goto err_free_rings;
  416. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  417. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  418. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  419. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  420. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  421. ret = request_irq(priv->pdev->irq, &rtl8180_interrupt,
  422. IRQF_SHARED, KBUILD_MODNAME, dev);
  423. if (ret) {
  424. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  425. wiphy_name(dev->wiphy));
  426. goto err_free_rings;
  427. }
  428. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  429. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  430. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  431. reg = RTL818X_RX_CONF_ONLYERLPKT |
  432. RTL818X_RX_CONF_RX_AUTORESETPHY |
  433. RTL818X_RX_CONF_MGMT |
  434. RTL818X_RX_CONF_DATA |
  435. (7 << 8 /* MAX RX DMA */) |
  436. RTL818X_RX_CONF_BROADCAST |
  437. RTL818X_RX_CONF_NICMAC;
  438. if (priv->r8185)
  439. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  440. else {
  441. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  442. ? RTL818X_RX_CONF_CSDM1 : 0;
  443. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  444. ? RTL818X_RX_CONF_CSDM2 : 0;
  445. }
  446. priv->rx_conf = reg;
  447. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  448. if (priv->r8185) {
  449. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  450. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  451. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  452. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  453. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  454. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  455. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  456. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  457. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  458. /* disable early TX */
  459. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  460. }
  461. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  462. reg |= (6 << 21 /* MAX TX DMA */) |
  463. RTL818X_TX_CONF_NO_ICV;
  464. if (priv->r8185)
  465. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  466. else
  467. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  468. /* different meaning, same value on both rtl8185 and rtl8180 */
  469. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  470. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  471. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  472. reg |= RTL818X_CMD_RX_ENABLE;
  473. reg |= RTL818X_CMD_TX_ENABLE;
  474. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  475. priv->mode = IEEE80211_IF_TYPE_MNTR;
  476. return 0;
  477. err_free_rings:
  478. rtl8180_free_rx_ring(dev);
  479. for (i = 0; i < 4; i++)
  480. if (priv->tx_ring[i].desc)
  481. rtl8180_free_tx_ring(dev, i);
  482. return ret;
  483. }
  484. static void rtl8180_stop(struct ieee80211_hw *dev)
  485. {
  486. struct rtl8180_priv *priv = dev->priv;
  487. u8 reg;
  488. int i;
  489. priv->mode = IEEE80211_IF_TYPE_INVALID;
  490. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  491. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  492. reg &= ~RTL818X_CMD_TX_ENABLE;
  493. reg &= ~RTL818X_CMD_RX_ENABLE;
  494. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  495. priv->rf->stop(dev);
  496. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  497. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  498. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  499. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  500. free_irq(priv->pdev->irq, dev);
  501. rtl8180_free_rx_ring(dev);
  502. for (i = 0; i < 4; i++)
  503. rtl8180_free_tx_ring(dev, i);
  504. }
  505. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  506. struct ieee80211_if_init_conf *conf)
  507. {
  508. struct rtl8180_priv *priv = dev->priv;
  509. if (priv->mode != IEEE80211_IF_TYPE_MNTR)
  510. return -EOPNOTSUPP;
  511. switch (conf->type) {
  512. case IEEE80211_IF_TYPE_STA:
  513. priv->mode = conf->type;
  514. break;
  515. default:
  516. return -EOPNOTSUPP;
  517. }
  518. priv->vif = conf->vif;
  519. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  520. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  521. cpu_to_le32(*(u32 *)conf->mac_addr));
  522. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  523. cpu_to_le16(*(u16 *)(conf->mac_addr + 4)));
  524. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  525. return 0;
  526. }
  527. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  528. struct ieee80211_if_init_conf *conf)
  529. {
  530. struct rtl8180_priv *priv = dev->priv;
  531. priv->mode = IEEE80211_IF_TYPE_MNTR;
  532. priv->vif = NULL;
  533. }
  534. static int rtl8180_config(struct ieee80211_hw *dev, struct ieee80211_conf *conf)
  535. {
  536. struct rtl8180_priv *priv = dev->priv;
  537. priv->rf->set_chan(dev, conf);
  538. return 0;
  539. }
  540. static int rtl8180_config_interface(struct ieee80211_hw *dev,
  541. struct ieee80211_vif *vif,
  542. struct ieee80211_if_conf *conf)
  543. {
  544. struct rtl8180_priv *priv = dev->priv;
  545. int i;
  546. for (i = 0; i < ETH_ALEN; i++)
  547. rtl818x_iowrite8(priv, &priv->map->BSSID[i], conf->bssid[i]);
  548. if (is_valid_ether_addr(conf->bssid))
  549. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_INFRA);
  550. else
  551. rtl818x_iowrite8(priv, &priv->map->MSR, RTL818X_MSR_NO_LINK);
  552. return 0;
  553. }
  554. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  555. unsigned int changed_flags,
  556. unsigned int *total_flags,
  557. int mc_count, struct dev_addr_list *mclist)
  558. {
  559. struct rtl8180_priv *priv = dev->priv;
  560. if (changed_flags & FIF_FCSFAIL)
  561. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  562. if (changed_flags & FIF_CONTROL)
  563. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  564. if (changed_flags & FIF_OTHER_BSS)
  565. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  566. if (*total_flags & FIF_ALLMULTI || mc_count > 0)
  567. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  568. else
  569. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  570. *total_flags = 0;
  571. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  572. *total_flags |= FIF_FCSFAIL;
  573. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  574. *total_flags |= FIF_CONTROL;
  575. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  576. *total_flags |= FIF_OTHER_BSS;
  577. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  578. *total_flags |= FIF_ALLMULTI;
  579. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  580. }
  581. static const struct ieee80211_ops rtl8180_ops = {
  582. .tx = rtl8180_tx,
  583. .start = rtl8180_start,
  584. .stop = rtl8180_stop,
  585. .add_interface = rtl8180_add_interface,
  586. .remove_interface = rtl8180_remove_interface,
  587. .config = rtl8180_config,
  588. .config_interface = rtl8180_config_interface,
  589. .configure_filter = rtl8180_configure_filter,
  590. };
  591. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  592. {
  593. struct ieee80211_hw *dev = eeprom->data;
  594. struct rtl8180_priv *priv = dev->priv;
  595. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  596. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  597. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  598. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  599. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  600. }
  601. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  602. {
  603. struct ieee80211_hw *dev = eeprom->data;
  604. struct rtl8180_priv *priv = dev->priv;
  605. u8 reg = 2 << 6;
  606. if (eeprom->reg_data_in)
  607. reg |= RTL818X_EEPROM_CMD_WRITE;
  608. if (eeprom->reg_data_out)
  609. reg |= RTL818X_EEPROM_CMD_READ;
  610. if (eeprom->reg_data_clock)
  611. reg |= RTL818X_EEPROM_CMD_CK;
  612. if (eeprom->reg_chip_select)
  613. reg |= RTL818X_EEPROM_CMD_CS;
  614. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  615. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  616. udelay(10);
  617. }
  618. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  619. const struct pci_device_id *id)
  620. {
  621. struct ieee80211_hw *dev;
  622. struct rtl8180_priv *priv;
  623. unsigned long mem_addr, mem_len;
  624. unsigned int io_addr, io_len;
  625. int err, i;
  626. struct eeprom_93cx6 eeprom;
  627. const char *chip_name, *rf_name = NULL;
  628. u32 reg;
  629. u16 eeprom_val;
  630. DECLARE_MAC_BUF(mac);
  631. err = pci_enable_device(pdev);
  632. if (err) {
  633. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  634. pci_name(pdev));
  635. return err;
  636. }
  637. err = pci_request_regions(pdev, KBUILD_MODNAME);
  638. if (err) {
  639. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  640. pci_name(pdev));
  641. return err;
  642. }
  643. io_addr = pci_resource_start(pdev, 0);
  644. io_len = pci_resource_len(pdev, 0);
  645. mem_addr = pci_resource_start(pdev, 1);
  646. mem_len = pci_resource_len(pdev, 1);
  647. if (mem_len < sizeof(struct rtl818x_csr) ||
  648. io_len < sizeof(struct rtl818x_csr)) {
  649. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  650. pci_name(pdev));
  651. err = -ENOMEM;
  652. goto err_free_reg;
  653. }
  654. if ((err = pci_set_dma_mask(pdev, 0xFFFFFF00ULL)) ||
  655. (err = pci_set_consistent_dma_mask(pdev, 0xFFFFFF00ULL))) {
  656. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  657. pci_name(pdev));
  658. goto err_free_reg;
  659. }
  660. pci_set_master(pdev);
  661. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  662. if (!dev) {
  663. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  664. pci_name(pdev));
  665. err = -ENOMEM;
  666. goto err_free_reg;
  667. }
  668. priv = dev->priv;
  669. priv->pdev = pdev;
  670. SET_IEEE80211_DEV(dev, &pdev->dev);
  671. pci_set_drvdata(pdev, dev);
  672. priv->map = pci_iomap(pdev, 1, mem_len);
  673. if (!priv->map)
  674. priv->map = pci_iomap(pdev, 0, io_len);
  675. if (!priv->map) {
  676. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  677. pci_name(pdev));
  678. goto err_free_dev;
  679. }
  680. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  681. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  682. priv->modes[0].mode = MODE_IEEE80211G;
  683. priv->modes[0].num_rates = ARRAY_SIZE(rtl818x_rates);
  684. priv->modes[0].rates = priv->rates;
  685. priv->modes[0].num_channels = ARRAY_SIZE(rtl818x_channels);
  686. priv->modes[0].channels = priv->channels;
  687. priv->modes[1].mode = MODE_IEEE80211B;
  688. priv->modes[1].num_rates = 4;
  689. priv->modes[1].rates = priv->rates;
  690. priv->modes[1].num_channels = ARRAY_SIZE(rtl818x_channels);
  691. priv->modes[1].channels = priv->channels;
  692. priv->mode = IEEE80211_IF_TYPE_INVALID;
  693. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  694. IEEE80211_HW_RX_INCLUDES_FCS;
  695. dev->queues = 1;
  696. dev->max_rssi = 65;
  697. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  698. reg &= RTL818X_TX_CONF_HWVER_MASK;
  699. switch (reg) {
  700. case RTL818X_TX_CONF_R8180_ABCD:
  701. chip_name = "RTL8180";
  702. break;
  703. case RTL818X_TX_CONF_R8180_F:
  704. chip_name = "RTL8180vF";
  705. break;
  706. case RTL818X_TX_CONF_R8185_ABC:
  707. chip_name = "RTL8185";
  708. break;
  709. case RTL818X_TX_CONF_R8185_D:
  710. chip_name = "RTL8185vD";
  711. break;
  712. default:
  713. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  714. pci_name(pdev), reg >> 25);
  715. goto err_iounmap;
  716. }
  717. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  718. if (priv->r8185) {
  719. if ((err = ieee80211_register_hwmode(dev, &priv->modes[0])))
  720. goto err_iounmap;
  721. pci_try_set_mwi(pdev);
  722. }
  723. if ((err = ieee80211_register_hwmode(dev, &priv->modes[1])))
  724. goto err_iounmap;
  725. eeprom.data = dev;
  726. eeprom.register_read = rtl8180_eeprom_register_read;
  727. eeprom.register_write = rtl8180_eeprom_register_write;
  728. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  729. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  730. else
  731. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  732. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  733. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  734. udelay(10);
  735. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  736. eeprom_val &= 0xFF;
  737. switch (eeprom_val) {
  738. case 1: rf_name = "Intersil";
  739. break;
  740. case 2: rf_name = "RFMD";
  741. break;
  742. case 3: priv->rf = &sa2400_rf_ops;
  743. break;
  744. case 4: priv->rf = &max2820_rf_ops;
  745. break;
  746. case 5: priv->rf = &grf5101_rf_ops;
  747. break;
  748. case 9: priv->rf = rtl8180_detect_rf(dev);
  749. break;
  750. case 10:
  751. rf_name = "RTL8255";
  752. break;
  753. default:
  754. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  755. pci_name(pdev), eeprom_val);
  756. goto err_iounmap;
  757. }
  758. if (!priv->rf) {
  759. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  760. pci_name(pdev), rf_name);
  761. goto err_iounmap;
  762. }
  763. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  764. priv->csthreshold = eeprom_val >> 8;
  765. if (!priv->r8185) {
  766. __le32 anaparam;
  767. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  768. priv->anaparam = le32_to_cpu(anaparam);
  769. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  770. }
  771. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)dev->wiphy->perm_addr, 3);
  772. if (!is_valid_ether_addr(dev->wiphy->perm_addr)) {
  773. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  774. " randomly generated MAC addr\n", pci_name(pdev));
  775. random_ether_addr(dev->wiphy->perm_addr);
  776. }
  777. /* CCK TX power */
  778. for (i = 0; i < 14; i += 2) {
  779. u16 txpwr;
  780. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  781. priv->channels[i].val = txpwr & 0xFF;
  782. priv->channels[i + 1].val = txpwr >> 8;
  783. }
  784. /* OFDM TX power */
  785. if (priv->r8185) {
  786. for (i = 0; i < 14; i += 2) {
  787. u16 txpwr;
  788. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  789. priv->channels[i].val |= (txpwr & 0xFF) << 8;
  790. priv->channels[i + 1].val |= txpwr & 0xFF00;
  791. }
  792. }
  793. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  794. spin_lock_init(&priv->lock);
  795. err = ieee80211_register_hw(dev);
  796. if (err) {
  797. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  798. pci_name(pdev));
  799. goto err_iounmap;
  800. }
  801. printk(KERN_INFO "%s: hwaddr %s, %s + %s\n",
  802. wiphy_name(dev->wiphy), print_mac(mac, dev->wiphy->perm_addr),
  803. chip_name, priv->rf->name);
  804. return 0;
  805. err_iounmap:
  806. iounmap(priv->map);
  807. err_free_dev:
  808. pci_set_drvdata(pdev, NULL);
  809. ieee80211_free_hw(dev);
  810. err_free_reg:
  811. pci_release_regions(pdev);
  812. pci_disable_device(pdev);
  813. return err;
  814. }
  815. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  816. {
  817. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  818. struct rtl8180_priv *priv;
  819. if (!dev)
  820. return;
  821. ieee80211_unregister_hw(dev);
  822. priv = dev->priv;
  823. pci_iounmap(pdev, priv->map);
  824. pci_release_regions(pdev);
  825. pci_disable_device(pdev);
  826. ieee80211_free_hw(dev);
  827. }
  828. #ifdef CONFIG_PM
  829. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  830. {
  831. pci_save_state(pdev);
  832. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  833. return 0;
  834. }
  835. static int rtl8180_resume(struct pci_dev *pdev)
  836. {
  837. pci_set_power_state(pdev, PCI_D0);
  838. pci_restore_state(pdev);
  839. return 0;
  840. }
  841. #endif /* CONFIG_PM */
  842. static struct pci_driver rtl8180_driver = {
  843. .name = KBUILD_MODNAME,
  844. .id_table = rtl8180_table,
  845. .probe = rtl8180_probe,
  846. .remove = __devexit_p(rtl8180_remove),
  847. #ifdef CONFIG_PM
  848. .suspend = rtl8180_suspend,
  849. .resume = rtl8180_resume,
  850. #endif /* CONFIG_PM */
  851. };
  852. static int __init rtl8180_init(void)
  853. {
  854. return pci_register_driver(&rtl8180_driver);
  855. }
  856. static void __exit rtl8180_exit(void)
  857. {
  858. pci_unregister_driver(&rtl8180_driver);
  859. }
  860. module_init(rtl8180_init);
  861. module_exit(rtl8180_exit);