bnx2x.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Eliezer Tamir <eliezert@broadcom.com>
  10. * Based on code from Michael Chan's bnx2 driver
  11. */
  12. #ifndef BNX2X_H
  13. #define BNX2X_H
  14. /* error/debug prints */
  15. #define DRV_MODULE_NAME "bnx2x"
  16. #define PFX DRV_MODULE_NAME ": "
  17. /* for messages that are currently off */
  18. #define BNX2X_MSG_OFF 0
  19. #define BNX2X_MSG_MCP 0x10000 /* was: NETIF_MSG_HW */
  20. #define BNX2X_MSG_STATS 0x20000 /* was: NETIF_MSG_TIMER */
  21. #define NETIF_MSG_NVM 0x40000 /* was: NETIF_MSG_HW */
  22. #define NETIF_MSG_DMAE 0x80000 /* was: NETIF_MSG_HW */
  23. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  24. /* regular debug print */
  25. #define DP(__mask, __fmt, __args...) do { \
  26. if (bp->msglevel & (__mask)) \
  27. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, __FUNCTION__, \
  28. __LINE__, bp->dev?(bp->dev->name):"?", ##__args); \
  29. } while (0)
  30. /* for errors (never masked) */
  31. #define BNX2X_ERR(__fmt, __args...) do { \
  32. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __FUNCTION__, \
  33. __LINE__, bp->dev?(bp->dev->name):"?", ##__args); \
  34. } while (0)
  35. /* before we have a dev->name use dev_info() */
  36. #define BNX2X_DEV_INFO(__fmt, __args...) do { \
  37. if (bp->msglevel & NETIF_MSG_PROBE) \
  38. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  39. } while (0)
  40. #ifdef BNX2X_STOP_ON_ERROR
  41. #define bnx2x_panic() do { \
  42. bp->panic = 1; \
  43. BNX2X_ERR("driver assert\n"); \
  44. bnx2x_disable_int(bp); \
  45. bnx2x_panic_dump(bp); \
  46. } while (0)
  47. #else
  48. #define bnx2x_panic() do { \
  49. BNX2X_ERR("driver assert\n"); \
  50. bnx2x_panic_dump(bp); \
  51. } while (0)
  52. #endif
  53. #define U64_LO(x) (((u64)x) & 0xffffffff)
  54. #define U64_HI(x) (((u64)x) >> 32)
  55. #define HILO_U64(hi, lo) (((u64)hi << 32) + lo)
  56. #define REG_ADDR(bp, offset) (bp->regview + offset)
  57. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  58. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  59. #define REG_RD64(bp, offset) readq(REG_ADDR(bp, offset))
  60. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  61. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  62. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  63. #define REG_WR32(bp, offset, val) REG_WR(bp, offset, val)
  64. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  65. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  66. #define REG_WR_DMAE(bp, offset, val, len32) \
  67. do { \
  68. memcpy(bnx2x_sp(bp, wb_data[0]), val, len32 * 4); \
  69. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  70. offset, len32); \
  71. } while (0)
  72. #define SHMEM_RD(bp, type) \
  73. REG_RD(bp, bp->shmem_base + offsetof(struct shmem_region, type))
  74. #define SHMEM_WR(bp, type, val) \
  75. REG_WR(bp, bp->shmem_base + offsetof(struct shmem_region, type), val)
  76. #define NIG_WR(reg, val) REG_WR(bp, reg, val)
  77. #define EMAC_WR(reg, val) REG_WR(bp, emac_base + reg, val)
  78. #define BMAC_WR(reg, val) REG_WR(bp, GRCBASE_NIG + bmac_addr + reg, val)
  79. #define for_each_queue(bp, var) for (var = 0; var < bp->num_queues; var++)
  80. #define for_each_nondefault_queue(bp, var) \
  81. for (var = 1; var < bp->num_queues; var++)
  82. #define is_multi(bp) (bp->num_queues > 1)
  83. struct regp {
  84. u32 lo;
  85. u32 hi;
  86. };
  87. struct bmac_stats {
  88. struct regp tx_gtpkt;
  89. struct regp tx_gtxpf;
  90. struct regp tx_gtfcs;
  91. struct regp tx_gtmca;
  92. struct regp tx_gtgca;
  93. struct regp tx_gtfrg;
  94. struct regp tx_gtovr;
  95. struct regp tx_gt64;
  96. struct regp tx_gt127;
  97. struct regp tx_gt255; /* 10 */
  98. struct regp tx_gt511;
  99. struct regp tx_gt1023;
  100. struct regp tx_gt1518;
  101. struct regp tx_gt2047;
  102. struct regp tx_gt4095;
  103. struct regp tx_gt9216;
  104. struct regp tx_gt16383;
  105. struct regp tx_gtmax;
  106. struct regp tx_gtufl;
  107. struct regp tx_gterr; /* 20 */
  108. struct regp tx_gtbyt;
  109. struct regp rx_gr64;
  110. struct regp rx_gr127;
  111. struct regp rx_gr255;
  112. struct regp rx_gr511;
  113. struct regp rx_gr1023;
  114. struct regp rx_gr1518;
  115. struct regp rx_gr2047;
  116. struct regp rx_gr4095;
  117. struct regp rx_gr9216; /* 30 */
  118. struct regp rx_gr16383;
  119. struct regp rx_grmax;
  120. struct regp rx_grpkt;
  121. struct regp rx_grfcs;
  122. struct regp rx_grmca;
  123. struct regp rx_grbca;
  124. struct regp rx_grxcf;
  125. struct regp rx_grxpf;
  126. struct regp rx_grxuo;
  127. struct regp rx_grjbr; /* 40 */
  128. struct regp rx_grovr;
  129. struct regp rx_grflr;
  130. struct regp rx_grmeg;
  131. struct regp rx_grmeb;
  132. struct regp rx_grbyt;
  133. struct regp rx_grund;
  134. struct regp rx_grfrg;
  135. struct regp rx_grerb;
  136. struct regp rx_grfre;
  137. struct regp rx_gripj; /* 50 */
  138. };
  139. struct emac_stats {
  140. u32 rx_ifhcinoctets ;
  141. u32 rx_ifhcinbadoctets ;
  142. u32 rx_etherstatsfragments ;
  143. u32 rx_ifhcinucastpkts ;
  144. u32 rx_ifhcinmulticastpkts ;
  145. u32 rx_ifhcinbroadcastpkts ;
  146. u32 rx_dot3statsfcserrors ;
  147. u32 rx_dot3statsalignmenterrors ;
  148. u32 rx_dot3statscarriersenseerrors ;
  149. u32 rx_xonpauseframesreceived ; /* 10 */
  150. u32 rx_xoffpauseframesreceived ;
  151. u32 rx_maccontrolframesreceived ;
  152. u32 rx_xoffstateentered ;
  153. u32 rx_dot3statsframestoolong ;
  154. u32 rx_etherstatsjabbers ;
  155. u32 rx_etherstatsundersizepkts ;
  156. u32 rx_etherstatspkts64octets ;
  157. u32 rx_etherstatspkts65octetsto127octets ;
  158. u32 rx_etherstatspkts128octetsto255octets ;
  159. u32 rx_etherstatspkts256octetsto511octets ; /* 20 */
  160. u32 rx_etherstatspkts512octetsto1023octets ;
  161. u32 rx_etherstatspkts1024octetsto1522octets;
  162. u32 rx_etherstatspktsover1522octets ;
  163. u32 rx_falsecarriererrors ;
  164. u32 tx_ifhcoutoctets ;
  165. u32 tx_ifhcoutbadoctets ;
  166. u32 tx_etherstatscollisions ;
  167. u32 tx_outxonsent ;
  168. u32 tx_outxoffsent ;
  169. u32 tx_flowcontroldone ; /* 30 */
  170. u32 tx_dot3statssinglecollisionframes ;
  171. u32 tx_dot3statsmultiplecollisionframes ;
  172. u32 tx_dot3statsdeferredtransmissions ;
  173. u32 tx_dot3statsexcessivecollisions ;
  174. u32 tx_dot3statslatecollisions ;
  175. u32 tx_ifhcoutucastpkts ;
  176. u32 tx_ifhcoutmulticastpkts ;
  177. u32 tx_ifhcoutbroadcastpkts ;
  178. u32 tx_etherstatspkts64octets ;
  179. u32 tx_etherstatspkts65octetsto127octets ; /* 40 */
  180. u32 tx_etherstatspkts128octetsto255octets ;
  181. u32 tx_etherstatspkts256octetsto511octets ;
  182. u32 tx_etherstatspkts512octetsto1023octets ;
  183. u32 tx_etherstatspkts1024octetsto1522octet ;
  184. u32 tx_etherstatspktsover1522octets ;
  185. u32 tx_dot3statsinternalmactransmiterrors ; /* 46 */
  186. };
  187. union mac_stats {
  188. struct emac_stats emac;
  189. struct bmac_stats bmac;
  190. };
  191. struct nig_stats {
  192. u32 brb_discard;
  193. u32 brb_packet;
  194. u32 brb_truncate;
  195. u32 flow_ctrl_discard;
  196. u32 flow_ctrl_octets;
  197. u32 flow_ctrl_packet;
  198. u32 mng_discard;
  199. u32 mng_octet_inp;
  200. u32 mng_octet_out;
  201. u32 mng_packet_inp;
  202. u32 mng_packet_out;
  203. u32 pbf_octets;
  204. u32 pbf_packet;
  205. u32 safc_inp;
  206. u32 done;
  207. u32 pad;
  208. };
  209. struct bnx2x_eth_stats {
  210. u32 pad; /* to make long counters u64 aligned */
  211. u32 mac_stx_start;
  212. u32 total_bytes_received_hi;
  213. u32 total_bytes_received_lo;
  214. u32 total_bytes_transmitted_hi;
  215. u32 total_bytes_transmitted_lo;
  216. u32 total_unicast_packets_received_hi;
  217. u32 total_unicast_packets_received_lo;
  218. u32 total_multicast_packets_received_hi;
  219. u32 total_multicast_packets_received_lo;
  220. u32 total_broadcast_packets_received_hi;
  221. u32 total_broadcast_packets_received_lo;
  222. u32 total_unicast_packets_transmitted_hi;
  223. u32 total_unicast_packets_transmitted_lo;
  224. u32 total_multicast_packets_transmitted_hi;
  225. u32 total_multicast_packets_transmitted_lo;
  226. u32 total_broadcast_packets_transmitted_hi;
  227. u32 total_broadcast_packets_transmitted_lo;
  228. u32 crc_receive_errors;
  229. u32 alignment_errors;
  230. u32 false_carrier_detections;
  231. u32 runt_packets_received;
  232. u32 jabber_packets_received;
  233. u32 pause_xon_frames_received;
  234. u32 pause_xoff_frames_received;
  235. u32 pause_xon_frames_transmitted;
  236. u32 pause_xoff_frames_transmitted;
  237. u32 single_collision_transmit_frames;
  238. u32 multiple_collision_transmit_frames;
  239. u32 late_collision_frames;
  240. u32 excessive_collision_frames;
  241. u32 control_frames_received;
  242. u32 frames_received_64_bytes;
  243. u32 frames_received_65_127_bytes;
  244. u32 frames_received_128_255_bytes;
  245. u32 frames_received_256_511_bytes;
  246. u32 frames_received_512_1023_bytes;
  247. u32 frames_received_1024_1522_bytes;
  248. u32 frames_received_1523_9022_bytes;
  249. u32 frames_transmitted_64_bytes;
  250. u32 frames_transmitted_65_127_bytes;
  251. u32 frames_transmitted_128_255_bytes;
  252. u32 frames_transmitted_256_511_bytes;
  253. u32 frames_transmitted_512_1023_bytes;
  254. u32 frames_transmitted_1024_1522_bytes;
  255. u32 frames_transmitted_1523_9022_bytes;
  256. u32 valid_bytes_received_hi;
  257. u32 valid_bytes_received_lo;
  258. u32 error_runt_packets_received;
  259. u32 error_jabber_packets_received;
  260. u32 mac_stx_end;
  261. u32 pad2;
  262. u32 stat_IfHCInBadOctets_hi;
  263. u32 stat_IfHCInBadOctets_lo;
  264. u32 stat_IfHCOutBadOctets_hi;
  265. u32 stat_IfHCOutBadOctets_lo;
  266. u32 stat_Dot3statsFramesTooLong;
  267. u32 stat_Dot3statsInternalMacTransmitErrors;
  268. u32 stat_Dot3StatsCarrierSenseErrors;
  269. u32 stat_Dot3StatsDeferredTransmissions;
  270. u32 stat_FlowControlDone;
  271. u32 stat_XoffStateEntered;
  272. u32 x_total_sent_bytes_hi;
  273. u32 x_total_sent_bytes_lo;
  274. u32 x_total_sent_pkts;
  275. u32 t_rcv_unicast_bytes_hi;
  276. u32 t_rcv_unicast_bytes_lo;
  277. u32 t_rcv_broadcast_bytes_hi;
  278. u32 t_rcv_broadcast_bytes_lo;
  279. u32 t_rcv_multicast_bytes_hi;
  280. u32 t_rcv_multicast_bytes_lo;
  281. u32 t_total_rcv_pkt;
  282. u32 checksum_discard;
  283. u32 packets_too_big_discard;
  284. u32 no_buff_discard;
  285. u32 ttl0_discard;
  286. u32 mac_discard;
  287. u32 mac_filter_discard;
  288. u32 xxoverflow_discard;
  289. u32 brb_truncate_discard;
  290. u32 brb_discard;
  291. u32 brb_packet;
  292. u32 brb_truncate;
  293. u32 flow_ctrl_discard;
  294. u32 flow_ctrl_octets;
  295. u32 flow_ctrl_packet;
  296. u32 mng_discard;
  297. u32 mng_octet_inp;
  298. u32 mng_octet_out;
  299. u32 mng_packet_inp;
  300. u32 mng_packet_out;
  301. u32 pbf_octets;
  302. u32 pbf_packet;
  303. u32 safc_inp;
  304. u32 driver_xoff;
  305. u32 number_of_bugs_found_in_stats_spec; /* just kidding */
  306. };
  307. #define MAC_STX_NA 0xffffffff
  308. #ifdef BNX2X_MULTI
  309. #define MAX_CONTEXT 16
  310. #else
  311. #define MAX_CONTEXT 1
  312. #endif
  313. union cdu_context {
  314. struct eth_context eth;
  315. char pad[1024];
  316. };
  317. #define MAX_DMAE_C 5
  318. /* DMA memory not used in fastpath */
  319. struct bnx2x_slowpath {
  320. union cdu_context context[MAX_CONTEXT];
  321. struct eth_stats_query fw_stats;
  322. struct mac_configuration_cmd mac_config;
  323. struct mac_configuration_cmd mcast_config;
  324. /* used by dmae command executer */
  325. struct dmae_command dmae[MAX_DMAE_C];
  326. union mac_stats mac_stats;
  327. struct nig_stats nig;
  328. struct bnx2x_eth_stats eth_stats;
  329. u32 wb_comp;
  330. #define BNX2X_WB_COMP_VAL 0xe0d0d0ae
  331. u32 wb_data[4];
  332. };
  333. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  334. #define bnx2x_sp_check(bp, var) ((bp->slowpath) ? (&bp->slowpath->var) : NULL)
  335. #define bnx2x_sp_mapping(bp, var) \
  336. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  337. struct sw_rx_bd {
  338. struct sk_buff *skb;
  339. DECLARE_PCI_UNMAP_ADDR(mapping)
  340. };
  341. struct sw_tx_bd {
  342. struct sk_buff *skb;
  343. u16 first_bd;
  344. };
  345. struct bnx2x_fastpath {
  346. struct napi_struct napi;
  347. struct host_status_block *status_blk;
  348. dma_addr_t status_blk_mapping;
  349. struct eth_tx_db_data *hw_tx_prods;
  350. dma_addr_t tx_prods_mapping;
  351. struct sw_tx_bd *tx_buf_ring;
  352. struct eth_tx_bd *tx_desc_ring;
  353. dma_addr_t tx_desc_mapping;
  354. struct sw_rx_bd *rx_buf_ring;
  355. struct eth_rx_bd *rx_desc_ring;
  356. dma_addr_t rx_desc_mapping;
  357. union eth_rx_cqe *rx_comp_ring;
  358. dma_addr_t rx_comp_mapping;
  359. int state;
  360. #define BNX2X_FP_STATE_CLOSED 0
  361. #define BNX2X_FP_STATE_IRQ 0x80000
  362. #define BNX2X_FP_STATE_OPENING 0x90000
  363. #define BNX2X_FP_STATE_OPEN 0xa0000
  364. #define BNX2X_FP_STATE_HALTING 0xb0000
  365. #define BNX2X_FP_STATE_HALTED 0xc0000
  366. #define BNX2X_FP_STATE_DELETED 0xd0000
  367. #define BNX2X_FP_STATE_CLOSE_IRQ 0xe0000
  368. int index;
  369. u16 tx_pkt_prod;
  370. u16 tx_pkt_cons;
  371. u16 tx_bd_prod;
  372. u16 tx_bd_cons;
  373. u16 *tx_cons_sb;
  374. u16 fp_c_idx;
  375. u16 fp_u_idx;
  376. u16 rx_bd_prod;
  377. u16 rx_bd_cons;
  378. u16 rx_comp_prod;
  379. u16 rx_comp_cons;
  380. u16 *rx_cons_sb;
  381. unsigned long tx_pkt,
  382. rx_pkt,
  383. rx_calls;
  384. struct bnx2x *bp; /* parent */
  385. };
  386. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  387. /* attn group wiring */
  388. #define MAX_DYNAMIC_ATTN_GRPS 8
  389. struct attn_route {
  390. u32 sig[4];
  391. };
  392. struct bnx2x {
  393. /* Fields used in the tx and intr/napi performance paths
  394. * are grouped together in the beginning of the structure
  395. */
  396. struct bnx2x_fastpath *fp;
  397. void __iomem *regview;
  398. void __iomem *doorbells;
  399. struct net_device *dev;
  400. struct pci_dev *pdev;
  401. atomic_t intr_sem;
  402. struct msix_entry msix_table[MAX_CONTEXT+1];
  403. int tx_ring_size;
  404. #ifdef BCM_VLAN
  405. struct vlan_group *vlgrp;
  406. #endif
  407. u32 rx_csum;
  408. u32 rx_offset;
  409. u32 rx_buf_use_size; /* useable size */
  410. u32 rx_buf_size; /* with alignment */
  411. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  412. #define ETH_MIN_PACKET_SIZE 60
  413. #define ETH_MAX_PACKET_SIZE 1500
  414. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  415. struct host_def_status_block *def_status_blk;
  416. #define DEF_SB_ID 16
  417. u16 def_c_idx;
  418. u16 def_u_idx;
  419. u16 def_t_idx;
  420. u16 def_x_idx;
  421. u16 def_att_idx;
  422. u32 attn_state;
  423. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  424. u32 aeu_mask;
  425. u32 nig_mask;
  426. /* slow path ring */
  427. struct eth_spe *spq;
  428. dma_addr_t spq_mapping;
  429. u16 spq_prod_idx;
  430. u16 dsb_sp_prod_idx;
  431. struct eth_spe *spq_prod_bd;
  432. struct eth_spe *spq_last_bd;
  433. u16 *dsb_sp_prod;
  434. u16 spq_left; /* serialize spq */
  435. spinlock_t spq_lock;
  436. /* Flag for marking that there is either
  437. * STAT_QUERY or CFC DELETE ramrod pending
  438. */
  439. u8 stat_pending;
  440. /* End of fileds used in the performance code paths */
  441. int panic;
  442. int msglevel;
  443. u32 flags;
  444. #define PCIX_FLAG 1
  445. #define PCI_32BIT_FLAG 2
  446. #define ONE_TDMA_FLAG 4 /* no longer used */
  447. #define NO_WOL_FLAG 8
  448. #define USING_DAC_FLAG 0x10
  449. #define USING_MSIX_FLAG 0x20
  450. #define ASF_ENABLE_FLAG 0x40
  451. int port;
  452. int pm_cap;
  453. int pcie_cap;
  454. /* Used to synchronize phy accesses */
  455. spinlock_t phy_lock;
  456. struct work_struct reset_task;
  457. u16 in_reset_task;
  458. struct work_struct sp_task;
  459. struct timer_list timer;
  460. int timer_interval;
  461. int current_interval;
  462. u32 shmem_base;
  463. u32 chip_id;
  464. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  465. #define CHIP_ID(bp) (((bp)->chip_id) & 0xfffffff0)
  466. #define CHIP_NUM(bp) (((bp)->chip_id) & 0xffff0000)
  467. #define CHIP_NUM_5710 0x57100000
  468. #define CHIP_REV(bp) (((bp)->chip_id) & 0x0000f000)
  469. #define CHIP_REV_Ax 0x00000000
  470. #define CHIP_REV_Bx 0x00001000
  471. #define CHIP_REV_Cx 0x00002000
  472. #define CHIP_REV_EMUL 0x0000e000
  473. #define CHIP_REV_FPGA 0x0000f000
  474. #define CHIP_REV_IS_SLOW(bp) ((CHIP_REV(bp) == CHIP_REV_EMUL) || \
  475. (CHIP_REV(bp) == CHIP_REV_FPGA))
  476. #define CHIP_METAL(bp) (((bp)->chip_id) & 0x00000ff0)
  477. #define CHIP_BOND_ID(bp) (((bp)->chip_id) & 0x0000000f)
  478. u16 fw_seq;
  479. u16 fw_drv_pulse_wr_seq;
  480. u32 fw_mb;
  481. u32 hw_config;
  482. u32 serdes_config;
  483. u32 lane_config;
  484. u32 ext_phy_config;
  485. #define XGXS_EXT_PHY_TYPE(bp) (bp->ext_phy_config & \
  486. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  487. #define SERDES_EXT_PHY_TYPE(bp) (bp->ext_phy_config & \
  488. PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  489. u32 speed_cap_mask;
  490. u32 link_config;
  491. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  492. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  493. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  494. #define SWITCH_CFG_ONE_TIME_DETECT \
  495. PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT
  496. u8 ser_lane;
  497. u8 rx_lane_swap;
  498. u8 tx_lane_swap;
  499. u8 link_up;
  500. u32 supported;
  501. /* link settings - missing defines */
  502. #define SUPPORTED_2500baseT_Full (1 << 15)
  503. #define SUPPORTED_CX4 (1 << 16)
  504. u32 phy_flags;
  505. /*#define PHY_SERDES_FLAG 0x1*/
  506. #define PHY_BMAC_FLAG 0x2
  507. #define PHY_EMAC_FLAG 0x4
  508. #define PHY_XGXS_FLAG 0x8
  509. #define PHY_SGMII_FLAG 0x10
  510. #define PHY_INT_MODE_MASK_FLAG 0x300
  511. #define PHY_INT_MODE_AUTO_POLLING_FLAG 0x100
  512. #define PHY_INT_MODE_LINK_READY_FLAG 0x200
  513. u32 phy_addr;
  514. u32 phy_id;
  515. u32 autoneg;
  516. #define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
  517. #define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
  518. #define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
  519. #define AUTONEG_PARALLEL \
  520. SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
  521. #define AUTONEG_SGMII_FIBER_AUTODET \
  522. SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
  523. #define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
  524. u32 req_autoneg;
  525. #define AUTONEG_SPEED 0x1
  526. #define AUTONEG_FLOW_CTRL 0x2
  527. u32 req_line_speed;
  528. /* link settings - missing defines */
  529. #define SPEED_12000 12000
  530. #define SPEED_12500 12500
  531. #define SPEED_13000 13000
  532. #define SPEED_15000 15000
  533. #define SPEED_16000 16000
  534. u32 req_duplex;
  535. u32 req_flow_ctrl;
  536. #define FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  537. #define FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  538. #define FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  539. #define FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  540. #define FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  541. u32 pause_mode;
  542. #define PAUSE_NONE 0
  543. #define PAUSE_SYMMETRIC 1
  544. #define PAUSE_ASYMMETRIC 2
  545. #define PAUSE_BOTH 3
  546. u32 advertising;
  547. /* link settings - missing defines */
  548. #define ADVERTISED_2500baseT_Full (1 << 15)
  549. #define ADVERTISED_CX4 (1 << 16)
  550. u32 link_status;
  551. u32 line_speed;
  552. u32 duplex;
  553. u32 flow_ctrl;
  554. u32 bc_ver;
  555. int flash_size;
  556. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  557. #define NVRAM_TIMEOUT_COUNT 30000
  558. #define NVRAM_PAGE_SIZE 256
  559. int rx_ring_size;
  560. u16 tx_quick_cons_trip_int;
  561. u16 tx_quick_cons_trip;
  562. u16 tx_ticks_int;
  563. u16 tx_ticks;
  564. u16 rx_quick_cons_trip_int;
  565. u16 rx_quick_cons_trip;
  566. u16 rx_ticks_int;
  567. u16 rx_ticks;
  568. u32 stats_ticks;
  569. int state;
  570. #define BNX2X_STATE_CLOSED 0x0
  571. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  572. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  573. #define BNX2X_STATE_OPEN 0x3000
  574. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  575. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  576. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  577. #define BNX2X_STATE_ERROR 0xF000
  578. int num_queues;
  579. u32 rx_mode;
  580. #define BNX2X_RX_MODE_NONE 0
  581. #define BNX2X_RX_MODE_NORMAL 1
  582. #define BNX2X_RX_MODE_ALLMULTI 2
  583. #define BNX2X_RX_MODE_PROMISC 3
  584. #define BNX2X_MAX_MULTICAST 64
  585. #define BNX2X_MAX_EMUL_MULTI 16
  586. dma_addr_t def_status_blk_mapping;
  587. struct bnx2x_slowpath *slowpath;
  588. dma_addr_t slowpath_mapping;
  589. #ifdef BCM_ISCSI
  590. void *t1;
  591. dma_addr_t t1_mapping;
  592. void *t2;
  593. dma_addr_t t2_mapping;
  594. void *timers;
  595. dma_addr_t timers_mapping;
  596. void *qm;
  597. dma_addr_t qm_mapping;
  598. #endif
  599. char *name;
  600. u16 bus_speed_mhz;
  601. u8 wol;
  602. u8 pad;
  603. /* used to synchronize stats collecting */
  604. int stats_state;
  605. #define STATS_STATE_DISABLE 0
  606. #define STATS_STATE_ENABLE 1
  607. #define STATS_STATE_STOP 2 /* stop stats on next iteration */
  608. /* used by dmae command loader */
  609. struct dmae_command dmae;
  610. int executer_idx;
  611. u32 old_brb_discard;
  612. struct bmac_stats old_bmac;
  613. struct tstorm_per_client_stats old_tclient;
  614. struct z_stream_s *strm;
  615. void *gunzip_buf;
  616. dma_addr_t gunzip_mapping;
  617. int gunzip_outlen;
  618. #define FW_BUF_SIZE 0x8000
  619. };
  620. /* DMAE command defines */
  621. #define DMAE_CMD_SRC_PCI 0
  622. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  623. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  624. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  625. #define DMAE_CMD_C_DST_PCI 0
  626. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  627. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  628. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  629. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  630. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  631. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  632. #define DMAE_CMD_PORT_0 0
  633. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  634. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  635. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  636. #define DMAE_LEN32_MAX 0x400
  637. /* MC hsi */
  638. #define RX_COPY_THRESH 92
  639. #define BCM_PAGE_BITS 12
  640. #define BCM_PAGE_SIZE (1 << BCM_PAGE_BITS)
  641. #define NUM_TX_RINGS 16
  642. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_tx_bd))
  643. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  644. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  645. #define MAX_TX_BD (NUM_TX_BD - 1)
  646. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  647. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  648. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  649. #define TX_BD(x) ((x) & MAX_TX_BD)
  650. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  651. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  652. #define NUM_RX_RINGS 8
  653. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  654. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  655. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  656. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  657. #define MAX_RX_BD (NUM_RX_BD - 1)
  658. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  659. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  660. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  661. #define RX_BD(x) ((x) & MAX_RX_BD)
  662. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 2)
  663. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  664. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  665. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  666. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  667. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  668. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  669. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  670. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  671. /* used on a CID received from the HW */
  672. #define SW_CID(x) (le32_to_cpu(x) & \
  673. (COMMON_RAMROD_ETH_RX_CQE_CID >> 1))
  674. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  675. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  676. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  677. le32_to_cpu((bd)->addr_lo))
  678. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  679. #define STROM_ASSERT_ARRAY_SIZE 50
  680. #define MDIO_INDIRECT_REG_ADDR 0x1f
  681. #define MDIO_SET_REG_BANK(bp, reg_bank) \
  682. bnx2x_mdio22_write(bp, MDIO_INDIRECT_REG_ADDR, reg_bank)
  683. #define MDIO_ACCESS_TIMEOUT 1000
  684. /* must be used on a CID before placing it on a HW ring */
  685. #define HW_CID(bp, x) (x | (bp->port << 23))
  686. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  687. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  688. #define ATTN_NIG_FOR_FUNC (1L << 8)
  689. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  690. #define GPIO_2_FUNC (1L << 10)
  691. #define GPIO_3_FUNC (1L << 11)
  692. #define GPIO_4_FUNC (1L << 12)
  693. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  694. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  695. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  696. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  697. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  698. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  699. #define ATTN_HARD_WIRED_MASK 0xff00
  700. #define ATTENTION_ID 4
  701. #define BNX2X_BTR 3
  702. #define MAX_SPQ_PENDING 8
  703. #define BNX2X_NUM_STATS 31
  704. #define BNX2X_NUM_TESTS 2
  705. #define DPM_TRIGER_TYPE 0x40
  706. #define DOORBELL(bp, cid, val) \
  707. do { \
  708. writel((u32)val, (bp)->doorbells + (BCM_PAGE_SIZE * cid) + \
  709. DPM_TRIGER_TYPE); \
  710. } while (0)
  711. /* stuff added to make the code fit 80Col */
  712. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  713. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  714. #define TPA_TYPE(cqe) (cqe->fast_path_cqe.error_type_flags & \
  715. (TPA_TYPE_START | TPA_TYPE_END))
  716. #define BNX2X_RX_SUM_OK(cqe) \
  717. (!(cqe->fast_path_cqe.status_flags & \
  718. (ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG | \
  719. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG)))
  720. #define BNX2X_RX_SUM_FIX(cqe) \
  721. ((le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) & \
  722. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) == \
  723. (1 << PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT))
  724. #define MDIO_AN_CL73_OR_37_COMPLETE \
  725. (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
  726. MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
  727. #define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
  728. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
  729. #define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
  730. MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
  731. #define GP_STATUS_SPEED_MASK \
  732. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
  733. #define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
  734. #define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
  735. #define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
  736. #define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
  737. #define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
  738. #define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
  739. #define GP_STATUS_10G_HIG \
  740. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
  741. #define GP_STATUS_10G_CX4 \
  742. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
  743. #define GP_STATUS_12G_HIG \
  744. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG
  745. #define GP_STATUS_12_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G
  746. #define GP_STATUS_13G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G
  747. #define GP_STATUS_15G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G
  748. #define GP_STATUS_16G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G
  749. #define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
  750. #define GP_STATUS_10G_KX4 \
  751. MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
  752. #define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
  753. #define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
  754. #define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
  755. #define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
  756. #define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
  757. #define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
  758. #define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
  759. #define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
  760. #define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
  761. #define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
  762. #define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
  763. #define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
  764. #define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
  765. #define LINK_12GTFD LINK_STATUS_SPEED_AND_DUPLEX_12GTFD
  766. #define LINK_12GXFD LINK_STATUS_SPEED_AND_DUPLEX_12GXFD
  767. #define LINK_12_5GTFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD
  768. #define LINK_12_5GXFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD
  769. #define LINK_13GTFD LINK_STATUS_SPEED_AND_DUPLEX_13GTFD
  770. #define LINK_13GXFD LINK_STATUS_SPEED_AND_DUPLEX_13GXFD
  771. #define LINK_15GTFD LINK_STATUS_SPEED_AND_DUPLEX_15GTFD
  772. #define LINK_15GXFD LINK_STATUS_SPEED_AND_DUPLEX_15GXFD
  773. #define LINK_16GTFD LINK_STATUS_SPEED_AND_DUPLEX_16GTFD
  774. #define LINK_16GXFD LINK_STATUS_SPEED_AND_DUPLEX_16GXFD
  775. #define NIG_STATUS_INTERRUPT_XGXS0_LINK10G \
  776. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
  777. #define NIG_XGXS0_LINK_STATUS \
  778. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
  779. #define NIG_XGXS0_LINK_STATUS_SIZE \
  780. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
  781. #define NIG_SERDES0_LINK_STATUS \
  782. NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
  783. #define NIG_MASK_MI_INT \
  784. NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
  785. #define NIG_MASK_XGXS0_LINK10G \
  786. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
  787. #define NIG_MASK_XGXS0_LINK_STATUS \
  788. NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
  789. #define NIG_MASK_SERDES0_LINK_STATUS \
  790. NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
  791. #define XGXS_RESET_BITS \
  792. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
  793. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
  794. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
  795. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
  796. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
  797. #define SERDES_RESET_BITS \
  798. (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
  799. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
  800. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
  801. MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
  802. #define BNX2X_MC_ASSERT_BITS \
  803. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  804. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  805. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  806. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  807. #define BNX2X_MCP_ASSERT \
  808. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  809. #define BNX2X_DOORQ_ASSERT \
  810. AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT
  811. #define HW_INTERRUT_ASSERT_SET_0 \
  812. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  813. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  814. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  815. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  816. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  817. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  818. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  819. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  820. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  821. #define HW_INTERRUT_ASSERT_SET_1 \
  822. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  823. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  824. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  825. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  826. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  827. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  828. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  829. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  830. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  831. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  832. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  833. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  834. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  835. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  836. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  837. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  838. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  839. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  840. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  841. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  842. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  843. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  844. #define HW_INTERRUT_ASSERT_SET_2 \
  845. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  846. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  847. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  848. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  849. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  850. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  851. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  852. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  853. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  854. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  855. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  856. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  857. #define ETH_RX_ERROR_FALGS (ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG | \
  858. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG | \
  859. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG)
  860. #define MULTI_FLAGS \
  861. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  862. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  863. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  864. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  865. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_ENABLE)
  866. #define MULTI_MASK 0x7f
  867. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  868. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  869. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  870. #define BNX2X_RX_SB_INDEX \
  871. &fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX]
  872. #define BNX2X_TX_SB_INDEX \
  873. &fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX]
  874. #define BNX2X_SP_DSB_INDEX \
  875. &bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX]
  876. #define CAM_IS_INVALID(x) \
  877. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  878. #define CAM_INVALIDATE(x) \
  879. x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE
  880. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  881. #endif /* bnx2x.h */