sl82c105.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * linux/drivers/ide/pci/sl82c105.c
  3. *
  4. * SL82C105/Winbond 553 IDE driver
  5. *
  6. * Maintainer unknown.
  7. *
  8. * Drive tuning added from Rebel.com's kernel sources
  9. * -- Russell King (15/11/98) linux@arm.linux.org.uk
  10. *
  11. * Merge in Russell's HW workarounds, fix various problems
  12. * with the timing registers setup.
  13. * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
  14. *
  15. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  16. */
  17. #include <linux/types.h>
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/blkdev.h>
  25. #include <linux/hdreg.h>
  26. #include <linux/pci.h>
  27. #include <linux/ide.h>
  28. #include <asm/io.h>
  29. #include <asm/dma.h>
  30. #undef DEBUG
  31. #ifdef DEBUG
  32. #define DBG(arg) printk arg
  33. #else
  34. #define DBG(fmt,...)
  35. #endif
  36. /*
  37. * SL82C105 PCI config register 0x40 bits.
  38. */
  39. #define CTRL_IDE_IRQB (1 << 30)
  40. #define CTRL_IDE_IRQA (1 << 28)
  41. #define CTRL_LEGIRQ (1 << 11)
  42. #define CTRL_P1F16 (1 << 5)
  43. #define CTRL_P1EN (1 << 4)
  44. #define CTRL_P0F16 (1 << 1)
  45. #define CTRL_P0EN (1 << 0)
  46. /*
  47. * Convert a PIO mode and cycle time to the required on/off times
  48. * for the interface. This has protection against runaway timings.
  49. */
  50. static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
  51. {
  52. unsigned int cmd_on, cmd_off;
  53. u8 iordy = 0;
  54. cmd_on = (ide_pio_timings[pio].active_time + 29) / 30;
  55. cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
  56. if (cmd_on == 0)
  57. cmd_on = 1;
  58. if (cmd_off == 0)
  59. cmd_off = 1;
  60. if (pio > 2 || ide_dev_has_iordy(drive->id))
  61. iordy = 0x40;
  62. return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
  63. }
  64. /*
  65. * Configure the chipset for PIO mode.
  66. */
  67. static void sl82c105_tune_pio(ide_drive_t *drive, const u8 pio)
  68. {
  69. struct pci_dev *dev = HWIF(drive)->pci_dev;
  70. int reg = 0x44 + drive->dn * 4;
  71. u16 drv_ctrl;
  72. drv_ctrl = get_pio_timings(drive, pio);
  73. /*
  74. * Store the PIO timings so that we can restore them
  75. * in case DMA will be turned off...
  76. */
  77. drive->drive_data &= 0xffff0000;
  78. drive->drive_data |= drv_ctrl;
  79. if (!drive->using_dma) {
  80. /*
  81. * If we are actually using MW DMA, then we can not
  82. * reprogram the interface drive control register.
  83. */
  84. pci_write_config_word(dev, reg, drv_ctrl);
  85. pci_read_config_word (dev, reg, &drv_ctrl);
  86. }
  87. printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
  88. ide_xfer_verbose(pio + XFER_PIO_0),
  89. ide_pio_cycle_time(drive, pio), drv_ctrl);
  90. }
  91. /*
  92. * Configure the drive and chipset for a new transfer speed.
  93. */
  94. static int sl82c105_tune_chipset(ide_drive_t *drive, const u8 speed)
  95. {
  96. static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
  97. u16 drv_ctrl;
  98. DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
  99. drive->name, ide_xfer_verbose(speed)));
  100. switch (speed) {
  101. case XFER_MW_DMA_2:
  102. case XFER_MW_DMA_1:
  103. case XFER_MW_DMA_0:
  104. drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
  105. /*
  106. * Store the DMA timings so that we can actually program
  107. * them when DMA will be turned on...
  108. */
  109. drive->drive_data &= 0x0000ffff;
  110. drive->drive_data |= (unsigned long)drv_ctrl << 16;
  111. /*
  112. * If we are already using DMA, we just reprogram
  113. * the drive control register.
  114. */
  115. if (drive->using_dma) {
  116. struct pci_dev *dev = HWIF(drive)->pci_dev;
  117. int reg = 0x44 + drive->dn * 4;
  118. pci_write_config_word(dev, reg, drv_ctrl);
  119. }
  120. break;
  121. default:
  122. return -1;
  123. }
  124. return ide_config_drive_speed(drive, speed);
  125. }
  126. /*
  127. * Check to see if the drive and chipset are capable of DMA mode.
  128. */
  129. static int sl82c105_ide_dma_check(ide_drive_t *drive)
  130. {
  131. DBG(("sl82c105_ide_dma_check(drive:%s)\n", drive->name));
  132. if (ide_tune_dma(drive))
  133. return 0;
  134. return -1;
  135. }
  136. /*
  137. * The SL82C105 holds off all IDE interrupts while in DMA mode until
  138. * all DMA activity is completed. Sometimes this causes problems (eg,
  139. * when the drive wants to report an error condition).
  140. *
  141. * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
  142. * state machine. We need to kick this to work around various bugs.
  143. */
  144. static inline void sl82c105_reset_host(struct pci_dev *dev)
  145. {
  146. u16 val;
  147. pci_read_config_word(dev, 0x7e, &val);
  148. pci_write_config_word(dev, 0x7e, val | (1 << 2));
  149. pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
  150. }
  151. /*
  152. * If we get an IRQ timeout, it might be that the DMA state machine
  153. * got confused. Fix from Todd Inglett. Details from Winbond.
  154. *
  155. * This function is called when the IDE timer expires, the drive
  156. * indicates that it is READY, and we were waiting for DMA to complete.
  157. */
  158. static void sl82c105_dma_lost_irq(ide_drive_t *drive)
  159. {
  160. ide_hwif_t *hwif = HWIF(drive);
  161. struct pci_dev *dev = hwif->pci_dev;
  162. u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
  163. u8 dma_cmd;
  164. printk("sl82c105: lost IRQ, resetting host\n");
  165. /*
  166. * Check the raw interrupt from the drive.
  167. */
  168. pci_read_config_dword(dev, 0x40, &val);
  169. if (val & mask)
  170. printk("sl82c105: drive was requesting IRQ, but host lost it\n");
  171. /*
  172. * Was DMA enabled? If so, disable it - we're resetting the
  173. * host. The IDE layer will be handling the drive for us.
  174. */
  175. dma_cmd = inb(hwif->dma_command);
  176. if (dma_cmd & 1) {
  177. outb(dma_cmd & ~1, hwif->dma_command);
  178. printk("sl82c105: DMA was enabled\n");
  179. }
  180. sl82c105_reset_host(dev);
  181. }
  182. /*
  183. * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
  184. * Winbond recommend that the DMA state machine is reset prior to
  185. * setting the bus master DMA enable bit.
  186. *
  187. * The generic IDE core will have disabled the BMEN bit before this
  188. * function is called.
  189. */
  190. static void sl82c105_dma_start(ide_drive_t *drive)
  191. {
  192. ide_hwif_t *hwif = HWIF(drive);
  193. struct pci_dev *dev = hwif->pci_dev;
  194. sl82c105_reset_host(dev);
  195. ide_dma_start(drive);
  196. }
  197. static void sl82c105_dma_timeout(ide_drive_t *drive)
  198. {
  199. DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
  200. sl82c105_reset_host(HWIF(drive)->pci_dev);
  201. ide_dma_timeout(drive);
  202. }
  203. static int sl82c105_ide_dma_on(ide_drive_t *drive)
  204. {
  205. struct pci_dev *dev = HWIF(drive)->pci_dev;
  206. int rc, reg = 0x44 + drive->dn * 4;
  207. DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name));
  208. rc = __ide_dma_on(drive);
  209. if (rc == 0) {
  210. pci_write_config_word(dev, reg, drive->drive_data >> 16);
  211. printk(KERN_INFO "%s: DMA enabled\n", drive->name);
  212. }
  213. return rc;
  214. }
  215. static void sl82c105_dma_off_quietly(ide_drive_t *drive)
  216. {
  217. struct pci_dev *dev = HWIF(drive)->pci_dev;
  218. int reg = 0x44 + drive->dn * 4;
  219. DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name));
  220. pci_write_config_word(dev, reg, drive->drive_data);
  221. ide_dma_off_quietly(drive);
  222. }
  223. /*
  224. * Ok, that is nasty, but we must make sure the DMA timings
  225. * won't be used for a PIO access. The solution here is
  226. * to make sure the 16 bits mode is diabled on the channel
  227. * when DMA is enabled, thus causing the chip to use PIO0
  228. * timings for those operations.
  229. */
  230. static void sl82c105_selectproc(ide_drive_t *drive)
  231. {
  232. ide_hwif_t *hwif = HWIF(drive);
  233. struct pci_dev *dev = hwif->pci_dev;
  234. u32 val, old, mask;
  235. //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name));
  236. mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16;
  237. old = val = (u32)pci_get_drvdata(dev);
  238. if (drive->using_dma)
  239. val &= ~mask;
  240. else
  241. val |= mask;
  242. if (old != val) {
  243. pci_write_config_dword(dev, 0x40, val);
  244. pci_set_drvdata(dev, (void *)val);
  245. }
  246. }
  247. /*
  248. * ATA reset will clear the 16 bits mode in the control
  249. * register, we need to update our cache
  250. */
  251. static void sl82c105_resetproc(ide_drive_t *drive)
  252. {
  253. struct pci_dev *dev = HWIF(drive)->pci_dev;
  254. u32 val;
  255. DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
  256. pci_read_config_dword(dev, 0x40, &val);
  257. pci_set_drvdata(dev, (void *)val);
  258. }
  259. /*
  260. * We only deal with PIO mode here - DMA mode 'using_dma' is not
  261. * initialised at the point that this function is called.
  262. */
  263. static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
  264. {
  265. sl82c105_tune_pio(drive, pio);
  266. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  267. }
  268. /*
  269. * Return the revision of the Winbond bridge
  270. * which this function is part of.
  271. */
  272. static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
  273. {
  274. struct pci_dev *bridge;
  275. /*
  276. * The bridge should be part of the same device, but function 0.
  277. */
  278. bridge = pci_get_bus_and_slot(dev->bus->number,
  279. PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  280. if (!bridge)
  281. return -1;
  282. /*
  283. * Make sure it is a Winbond 553 and is an ISA bridge.
  284. */
  285. if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
  286. bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
  287. bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
  288. pci_dev_put(bridge);
  289. return -1;
  290. }
  291. /*
  292. * We need to find function 0's revision, not function 1
  293. */
  294. pci_dev_put(bridge);
  295. return bridge->revision;
  296. }
  297. /*
  298. * Enable the PCI device
  299. *
  300. * --BenH: It's arch fixup code that should enable channels that
  301. * have not been enabled by firmware. I decided we can still enable
  302. * channel 0 here at least, but channel 1 has to be enabled by
  303. * firmware or arch code. We still set both to 16 bits mode.
  304. */
  305. static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
  306. {
  307. u32 val;
  308. DBG(("init_chipset_sl82c105()\n"));
  309. pci_read_config_dword(dev, 0x40, &val);
  310. val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
  311. pci_write_config_dword(dev, 0x40, val);
  312. pci_set_drvdata(dev, (void *)val);
  313. return dev->irq;
  314. }
  315. /*
  316. * Initialise IDE channel
  317. */
  318. static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
  319. {
  320. unsigned int rev;
  321. DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
  322. hwif->set_pio_mode = &sl82c105_set_pio_mode;
  323. hwif->speedproc = &sl82c105_tune_chipset;
  324. hwif->selectproc = &sl82c105_selectproc;
  325. hwif->resetproc = &sl82c105_resetproc;
  326. /*
  327. * We support 32-bit I/O on this interface, and
  328. * it doesn't have problems with interrupts.
  329. */
  330. hwif->drives[0].io_32bit = hwif->drives[1].io_32bit = 1;
  331. hwif->drives[0].unmask = hwif->drives[1].unmask = 1;
  332. /*
  333. * We always autotune PIO, this is done before DMA is checked,
  334. * so there's no risk of accidentally disabling DMA
  335. */
  336. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  337. if (!hwif->dma_base)
  338. return;
  339. rev = sl82c105_bridge_revision(hwif->pci_dev);
  340. if (rev <= 5) {
  341. /*
  342. * Never ever EVER under any circumstances enable
  343. * DMA when the bridge is this old.
  344. */
  345. printk(" %s: Winbond W83C553 bridge revision %d, "
  346. "BM-DMA disabled\n", hwif->name, rev);
  347. return;
  348. }
  349. hwif->atapi_dma = 1;
  350. hwif->mwdma_mask = 0x07;
  351. hwif->ide_dma_check = &sl82c105_ide_dma_check;
  352. hwif->ide_dma_on = &sl82c105_ide_dma_on;
  353. hwif->dma_off_quietly = &sl82c105_dma_off_quietly;
  354. hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
  355. hwif->dma_start = &sl82c105_dma_start;
  356. hwif->dma_timeout = &sl82c105_dma_timeout;
  357. if (!noautodma)
  358. hwif->autodma = 1;
  359. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  360. if (hwif->mate)
  361. hwif->serialized = hwif->mate->serialized = 1;
  362. }
  363. static ide_pci_device_t sl82c105_chipset __devinitdata = {
  364. .name = "W82C105",
  365. .init_chipset = init_chipset_sl82c105,
  366. .init_hwif = init_hwif_sl82c105,
  367. .autodma = NOAUTODMA,
  368. .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
  369. .bootable = ON_BOARD,
  370. .pio_mask = ATA_PIO5,
  371. };
  372. static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  373. {
  374. return ide_setup_pci_device(dev, &sl82c105_chipset);
  375. }
  376. static struct pci_device_id sl82c105_pci_tbl[] = {
  377. { PCI_DEVICE(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0},
  378. { 0, },
  379. };
  380. MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
  381. static struct pci_driver driver = {
  382. .name = "W82C105_IDE",
  383. .id_table = sl82c105_pci_tbl,
  384. .probe = sl82c105_init_one,
  385. };
  386. static int __init sl82c105_ide_init(void)
  387. {
  388. return ide_pci_register_driver(&driver);
  389. }
  390. module_init(sl82c105_ide_init);
  391. MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
  392. MODULE_LICENSE("GPL");