hw.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/io.h>
  17. #include <asm/unaligned.h>
  18. #include "hw.h"
  19. #include "rc.h"
  20. #include "initvals.h"
  21. #define ATH9K_CLOCK_RATE_CCK 22
  22. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  23. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  24. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
  25. static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan);
  26. static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
  27. struct ar5416_eeprom_def *pEepData,
  28. u32 reg, u32 value);
  29. MODULE_AUTHOR("Atheros Communications");
  30. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  31. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  32. MODULE_LICENSE("Dual BSD/GPL");
  33. static int __init ath9k_init(void)
  34. {
  35. return 0;
  36. }
  37. module_init(ath9k_init);
  38. static void __exit ath9k_exit(void)
  39. {
  40. return;
  41. }
  42. module_exit(ath9k_exit);
  43. /********************/
  44. /* Helper Functions */
  45. /********************/
  46. static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
  47. {
  48. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  49. if (!ah->curchan) /* should really check for CCK instead */
  50. return usecs *ATH9K_CLOCK_RATE_CCK;
  51. if (conf->channel->band == IEEE80211_BAND_2GHZ)
  52. return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
  53. return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
  54. }
  55. static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
  56. {
  57. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  58. if (conf_is_ht40(conf))
  59. return ath9k_hw_mac_clks(ah, usecs) * 2;
  60. else
  61. return ath9k_hw_mac_clks(ah, usecs);
  62. }
  63. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
  64. {
  65. int i;
  66. BUG_ON(timeout < AH_TIME_QUANTUM);
  67. for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
  68. if ((REG_READ(ah, reg) & mask) == val)
  69. return true;
  70. udelay(AH_TIME_QUANTUM);
  71. }
  72. ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
  73. "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
  74. timeout, reg, REG_READ(ah, reg), mask, val);
  75. return false;
  76. }
  77. EXPORT_SYMBOL(ath9k_hw_wait);
  78. u32 ath9k_hw_reverse_bits(u32 val, u32 n)
  79. {
  80. u32 retval;
  81. int i;
  82. for (i = 0, retval = 0; i < n; i++) {
  83. retval = (retval << 1) | (val & 1);
  84. val >>= 1;
  85. }
  86. return retval;
  87. }
  88. bool ath9k_get_channel_edges(struct ath_hw *ah,
  89. u16 flags, u16 *low,
  90. u16 *high)
  91. {
  92. struct ath9k_hw_capabilities *pCap = &ah->caps;
  93. if (flags & CHANNEL_5GHZ) {
  94. *low = pCap->low_5ghz_chan;
  95. *high = pCap->high_5ghz_chan;
  96. return true;
  97. }
  98. if ((flags & CHANNEL_2GHZ)) {
  99. *low = pCap->low_2ghz_chan;
  100. *high = pCap->high_2ghz_chan;
  101. return true;
  102. }
  103. return false;
  104. }
  105. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  106. u8 phy, int kbps,
  107. u32 frameLen, u16 rateix,
  108. bool shortPreamble)
  109. {
  110. u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
  111. if (kbps == 0)
  112. return 0;
  113. switch (phy) {
  114. case WLAN_RC_PHY_CCK:
  115. phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
  116. if (shortPreamble)
  117. phyTime >>= 1;
  118. numBits = frameLen << 3;
  119. txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
  120. break;
  121. case WLAN_RC_PHY_OFDM:
  122. if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
  123. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
  124. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  125. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  126. txTime = OFDM_SIFS_TIME_QUARTER
  127. + OFDM_PREAMBLE_TIME_QUARTER
  128. + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
  129. } else if (ah->curchan &&
  130. IS_CHAN_HALF_RATE(ah->curchan)) {
  131. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
  132. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  133. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  134. txTime = OFDM_SIFS_TIME_HALF +
  135. OFDM_PREAMBLE_TIME_HALF
  136. + (numSymbols * OFDM_SYMBOL_TIME_HALF);
  137. } else {
  138. bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
  139. numBits = OFDM_PLCP_BITS + (frameLen << 3);
  140. numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
  141. txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
  142. + (numSymbols * OFDM_SYMBOL_TIME);
  143. }
  144. break;
  145. default:
  146. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  147. "Unknown phy %u (rate ix %u)\n", phy, rateix);
  148. txTime = 0;
  149. break;
  150. }
  151. return txTime;
  152. }
  153. EXPORT_SYMBOL(ath9k_hw_computetxtime);
  154. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  155. struct ath9k_channel *chan,
  156. struct chan_centers *centers)
  157. {
  158. int8_t extoff;
  159. if (!IS_CHAN_HT40(chan)) {
  160. centers->ctl_center = centers->ext_center =
  161. centers->synth_center = chan->channel;
  162. return;
  163. }
  164. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  165. (chan->chanmode == CHANNEL_G_HT40PLUS)) {
  166. centers->synth_center =
  167. chan->channel + HT40_CHANNEL_CENTER_SHIFT;
  168. extoff = 1;
  169. } else {
  170. centers->synth_center =
  171. chan->channel - HT40_CHANNEL_CENTER_SHIFT;
  172. extoff = -1;
  173. }
  174. centers->ctl_center =
  175. centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
  176. /* 25 MHz spacing is supported by hw but not on upper layers */
  177. centers->ext_center =
  178. centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
  179. }
  180. /******************/
  181. /* Chip Revisions */
  182. /******************/
  183. static void ath9k_hw_read_revisions(struct ath_hw *ah)
  184. {
  185. u32 val;
  186. val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
  187. if (val == 0xFF) {
  188. val = REG_READ(ah, AR_SREV);
  189. ah->hw_version.macVersion =
  190. (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
  191. ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
  192. ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
  193. } else {
  194. if (!AR_SREV_9100(ah))
  195. ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
  196. ah->hw_version.macRev = val & AR_SREV_REVISION;
  197. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
  198. ah->is_pciexpress = true;
  199. }
  200. }
  201. static int ath9k_hw_get_radiorev(struct ath_hw *ah)
  202. {
  203. u32 val;
  204. int i;
  205. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  206. for (i = 0; i < 8; i++)
  207. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  208. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  209. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  210. return ath9k_hw_reverse_bits(val, 8);
  211. }
  212. /************************************/
  213. /* HW Attach, Detach, Init Routines */
  214. /************************************/
  215. static void ath9k_hw_disablepcie(struct ath_hw *ah)
  216. {
  217. if (AR_SREV_9100(ah))
  218. return;
  219. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  220. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  221. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
  222. REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
  223. REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
  224. REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
  225. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  226. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  227. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
  228. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  229. }
  230. static bool ath9k_hw_chip_test(struct ath_hw *ah)
  231. {
  232. struct ath_common *common = ath9k_hw_common(ah);
  233. u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
  234. u32 regHold[2];
  235. u32 patternData[4] = { 0x55555555,
  236. 0xaaaaaaaa,
  237. 0x66666666,
  238. 0x99999999 };
  239. int i, j;
  240. for (i = 0; i < 2; i++) {
  241. u32 addr = regAddr[i];
  242. u32 wrData, rdData;
  243. regHold[i] = REG_READ(ah, addr);
  244. for (j = 0; j < 0x100; j++) {
  245. wrData = (j << 16) | j;
  246. REG_WRITE(ah, addr, wrData);
  247. rdData = REG_READ(ah, addr);
  248. if (rdData != wrData) {
  249. ath_print(common, ATH_DBG_FATAL,
  250. "address test failed "
  251. "addr: 0x%08x - wr:0x%08x != "
  252. "rd:0x%08x\n",
  253. addr, wrData, rdData);
  254. return false;
  255. }
  256. }
  257. for (j = 0; j < 4; j++) {
  258. wrData = patternData[j];
  259. REG_WRITE(ah, addr, wrData);
  260. rdData = REG_READ(ah, addr);
  261. if (wrData != rdData) {
  262. ath_print(common, ATH_DBG_FATAL,
  263. "address test failed "
  264. "addr: 0x%08x - wr:0x%08x != "
  265. "rd:0x%08x\n",
  266. addr, wrData, rdData);
  267. return false;
  268. }
  269. }
  270. REG_WRITE(ah, regAddr[i], regHold[i]);
  271. }
  272. udelay(100);
  273. return true;
  274. }
  275. static void ath9k_hw_init_config(struct ath_hw *ah)
  276. {
  277. int i;
  278. ah->config.dma_beacon_response_time = 2;
  279. ah->config.sw_beacon_response_time = 10;
  280. ah->config.additional_swba_backoff = 0;
  281. ah->config.ack_6mb = 0x0;
  282. ah->config.cwm_ignore_extcca = 0;
  283. ah->config.pcie_powersave_enable = 0;
  284. ah->config.pcie_clock_req = 0;
  285. ah->config.pcie_waen = 0;
  286. ah->config.analog_shiftreg = 1;
  287. ah->config.ofdm_trig_low = 200;
  288. ah->config.ofdm_trig_high = 500;
  289. ah->config.cck_trig_high = 200;
  290. ah->config.cck_trig_low = 100;
  291. ah->config.enable_ani = 1;
  292. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  293. ah->config.spurchans[i][0] = AR_NO_SPUR;
  294. ah->config.spurchans[i][1] = AR_NO_SPUR;
  295. }
  296. if (ah->hw_version.devid != AR2427_DEVID_PCIE)
  297. ah->config.ht_enable = 1;
  298. else
  299. ah->config.ht_enable = 0;
  300. ah->config.rx_intr_mitigation = true;
  301. /*
  302. * We need this for PCI devices only (Cardbus, PCI, miniPCI)
  303. * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
  304. * This means we use it for all AR5416 devices, and the few
  305. * minor PCI AR9280 devices out there.
  306. *
  307. * Serialization is required because these devices do not handle
  308. * well the case of two concurrent reads/writes due to the latency
  309. * involved. During one read/write another read/write can be issued
  310. * on another CPU while the previous read/write may still be working
  311. * on our hardware, if we hit this case the hardware poops in a loop.
  312. * We prevent this by serializing reads and writes.
  313. *
  314. * This issue is not present on PCI-Express devices or pre-AR5416
  315. * devices (legacy, 802.11abg).
  316. */
  317. if (num_possible_cpus() > 1)
  318. ah->config.serialize_regmode = SER_REG_MODE_AUTO;
  319. }
  320. EXPORT_SYMBOL(ath9k_hw_init);
  321. static void ath9k_hw_init_defaults(struct ath_hw *ah)
  322. {
  323. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  324. regulatory->country_code = CTRY_DEFAULT;
  325. regulatory->power_limit = MAX_RATE_POWER;
  326. regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
  327. ah->hw_version.magic = AR5416_MAGIC;
  328. ah->hw_version.subvendorid = 0;
  329. ah->ah_flags = 0;
  330. if (ah->hw_version.devid == AR5416_AR9100_DEVID)
  331. ah->hw_version.macVersion = AR_SREV_VERSION_9100;
  332. if (!AR_SREV_9100(ah))
  333. ah->ah_flags = AH_USE_EEPROM;
  334. ah->atim_window = 0;
  335. ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
  336. ah->beacon_interval = 100;
  337. ah->enable_32kHz_clock = DONT_USE_32KHZ;
  338. ah->slottime = (u32) -1;
  339. ah->globaltxtimeout = (u32) -1;
  340. ah->power_mode = ATH9K_PM_UNDEFINED;
  341. }
  342. static int ath9k_hw_rf_claim(struct ath_hw *ah)
  343. {
  344. u32 val;
  345. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  346. val = ath9k_hw_get_radiorev(ah);
  347. switch (val & AR_RADIO_SREV_MAJOR) {
  348. case 0:
  349. val = AR_RAD5133_SREV_MAJOR;
  350. break;
  351. case AR_RAD5133_SREV_MAJOR:
  352. case AR_RAD5122_SREV_MAJOR:
  353. case AR_RAD2133_SREV_MAJOR:
  354. case AR_RAD2122_SREV_MAJOR:
  355. break;
  356. default:
  357. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  358. "Radio Chip Rev 0x%02X not supported\n",
  359. val & AR_RADIO_SREV_MAJOR);
  360. return -EOPNOTSUPP;
  361. }
  362. ah->hw_version.analog5GhzRev = val;
  363. return 0;
  364. }
  365. static int ath9k_hw_init_macaddr(struct ath_hw *ah)
  366. {
  367. struct ath_common *common = ath9k_hw_common(ah);
  368. u32 sum;
  369. int i;
  370. u16 eeval;
  371. sum = 0;
  372. for (i = 0; i < 3; i++) {
  373. eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
  374. sum += eeval;
  375. common->macaddr[2 * i] = eeval >> 8;
  376. common->macaddr[2 * i + 1] = eeval & 0xff;
  377. }
  378. if (sum == 0 || sum == 0xffff * 3)
  379. return -EADDRNOTAVAIL;
  380. return 0;
  381. }
  382. static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
  383. {
  384. u32 rxgain_type;
  385. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
  386. rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
  387. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  388. INIT_INI_ARRAY(&ah->iniModesRxGain,
  389. ar9280Modes_backoff_13db_rxgain_9280_2,
  390. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
  391. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  392. INIT_INI_ARRAY(&ah->iniModesRxGain,
  393. ar9280Modes_backoff_23db_rxgain_9280_2,
  394. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
  395. else
  396. INIT_INI_ARRAY(&ah->iniModesRxGain,
  397. ar9280Modes_original_rxgain_9280_2,
  398. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  399. } else {
  400. INIT_INI_ARRAY(&ah->iniModesRxGain,
  401. ar9280Modes_original_rxgain_9280_2,
  402. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
  403. }
  404. }
  405. static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
  406. {
  407. u32 txgain_type;
  408. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
  409. txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  410. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  411. INIT_INI_ARRAY(&ah->iniModesTxGain,
  412. ar9280Modes_high_power_tx_gain_9280_2,
  413. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
  414. else
  415. INIT_INI_ARRAY(&ah->iniModesTxGain,
  416. ar9280Modes_original_tx_gain_9280_2,
  417. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  418. } else {
  419. INIT_INI_ARRAY(&ah->iniModesTxGain,
  420. ar9280Modes_original_tx_gain_9280_2,
  421. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
  422. }
  423. }
  424. static int ath9k_hw_post_init(struct ath_hw *ah)
  425. {
  426. int ecode;
  427. if (!AR_SREV_9271(ah)) {
  428. if (!ath9k_hw_chip_test(ah))
  429. return -ENODEV;
  430. }
  431. ecode = ath9k_hw_rf_claim(ah);
  432. if (ecode != 0)
  433. return ecode;
  434. ecode = ath9k_hw_eeprom_init(ah);
  435. if (ecode != 0)
  436. return ecode;
  437. ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
  438. "Eeprom VER: %d, REV: %d\n",
  439. ah->eep_ops->get_eeprom_ver(ah),
  440. ah->eep_ops->get_eeprom_rev(ah));
  441. if (!AR_SREV_9280_10_OR_LATER(ah)) {
  442. ecode = ath9k_hw_rf_alloc_ext_banks(ah);
  443. if (ecode) {
  444. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  445. "Failed allocating banks for "
  446. "external radio\n");
  447. return ecode;
  448. }
  449. }
  450. if (!AR_SREV_9100(ah)) {
  451. ath9k_hw_ani_setup(ah);
  452. ath9k_hw_ani_init(ah);
  453. }
  454. return 0;
  455. }
  456. static bool ath9k_hw_devid_supported(u16 devid)
  457. {
  458. switch (devid) {
  459. case AR5416_DEVID_PCI:
  460. case AR5416_DEVID_PCIE:
  461. case AR5416_AR9100_DEVID:
  462. case AR9160_DEVID_PCI:
  463. case AR9280_DEVID_PCI:
  464. case AR9280_DEVID_PCIE:
  465. case AR9285_DEVID_PCIE:
  466. case AR5416_DEVID_AR9287_PCI:
  467. case AR5416_DEVID_AR9287_PCIE:
  468. case AR9271_USB:
  469. case AR2427_DEVID_PCIE:
  470. return true;
  471. default:
  472. break;
  473. }
  474. return false;
  475. }
  476. static bool ath9k_hw_macversion_supported(u32 macversion)
  477. {
  478. switch (macversion) {
  479. case AR_SREV_VERSION_5416_PCI:
  480. case AR_SREV_VERSION_5416_PCIE:
  481. case AR_SREV_VERSION_9160:
  482. case AR_SREV_VERSION_9100:
  483. case AR_SREV_VERSION_9280:
  484. case AR_SREV_VERSION_9285:
  485. case AR_SREV_VERSION_9287:
  486. case AR_SREV_VERSION_9271:
  487. return true;
  488. default:
  489. break;
  490. }
  491. return false;
  492. }
  493. static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
  494. {
  495. if (AR_SREV_9160_10_OR_LATER(ah)) {
  496. if (AR_SREV_9280_10_OR_LATER(ah)) {
  497. ah->iq_caldata.calData = &iq_cal_single_sample;
  498. ah->adcgain_caldata.calData =
  499. &adc_gain_cal_single_sample;
  500. ah->adcdc_caldata.calData =
  501. &adc_dc_cal_single_sample;
  502. ah->adcdc_calinitdata.calData =
  503. &adc_init_dc_cal;
  504. } else {
  505. ah->iq_caldata.calData = &iq_cal_multi_sample;
  506. ah->adcgain_caldata.calData =
  507. &adc_gain_cal_multi_sample;
  508. ah->adcdc_caldata.calData =
  509. &adc_dc_cal_multi_sample;
  510. ah->adcdc_calinitdata.calData =
  511. &adc_init_dc_cal;
  512. }
  513. ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
  514. }
  515. }
  516. static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
  517. {
  518. if (AR_SREV_9271(ah)) {
  519. INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
  520. ARRAY_SIZE(ar9271Modes_9271), 6);
  521. INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
  522. ARRAY_SIZE(ar9271Common_9271), 2);
  523. INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
  524. ar9271Common_normal_cck_fir_coeff_9271,
  525. ARRAY_SIZE(ar9271Common_normal_cck_fir_coeff_9271), 2);
  526. INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
  527. ar9271Common_japan_2484_cck_fir_coeff_9271,
  528. ARRAY_SIZE(ar9271Common_japan_2484_cck_fir_coeff_9271), 2);
  529. INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
  530. ar9271Modes_9271_1_0_only,
  531. ARRAY_SIZE(ar9271Modes_9271_1_0_only), 6);
  532. INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
  533. ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 6);
  534. INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
  535. ar9271Modes_high_power_tx_gain_9271,
  536. ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 6);
  537. INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
  538. ar9271Modes_normal_power_tx_gain_9271,
  539. ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 6);
  540. return;
  541. }
  542. if (AR_SREV_9287_11_OR_LATER(ah)) {
  543. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
  544. ARRAY_SIZE(ar9287Modes_9287_1_1), 6);
  545. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
  546. ARRAY_SIZE(ar9287Common_9287_1_1), 2);
  547. if (ah->config.pcie_clock_req)
  548. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  549. ar9287PciePhy_clkreq_off_L1_9287_1_1,
  550. ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_1), 2);
  551. else
  552. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  553. ar9287PciePhy_clkreq_always_on_L1_9287_1_1,
  554. ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_1),
  555. 2);
  556. } else if (AR_SREV_9287_10_OR_LATER(ah)) {
  557. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_0,
  558. ARRAY_SIZE(ar9287Modes_9287_1_0), 6);
  559. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_0,
  560. ARRAY_SIZE(ar9287Common_9287_1_0), 2);
  561. if (ah->config.pcie_clock_req)
  562. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  563. ar9287PciePhy_clkreq_off_L1_9287_1_0,
  564. ARRAY_SIZE(ar9287PciePhy_clkreq_off_L1_9287_1_0), 2);
  565. else
  566. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  567. ar9287PciePhy_clkreq_always_on_L1_9287_1_0,
  568. ARRAY_SIZE(ar9287PciePhy_clkreq_always_on_L1_9287_1_0),
  569. 2);
  570. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  571. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
  572. ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
  573. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
  574. ARRAY_SIZE(ar9285Common_9285_1_2), 2);
  575. if (ah->config.pcie_clock_req) {
  576. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  577. ar9285PciePhy_clkreq_off_L1_9285_1_2,
  578. ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
  579. } else {
  580. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  581. ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
  582. ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
  583. 2);
  584. }
  585. } else if (AR_SREV_9285_10_OR_LATER(ah)) {
  586. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
  587. ARRAY_SIZE(ar9285Modes_9285), 6);
  588. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
  589. ARRAY_SIZE(ar9285Common_9285), 2);
  590. if (ah->config.pcie_clock_req) {
  591. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  592. ar9285PciePhy_clkreq_off_L1_9285,
  593. ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
  594. } else {
  595. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  596. ar9285PciePhy_clkreq_always_on_L1_9285,
  597. ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
  598. }
  599. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  600. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
  601. ARRAY_SIZE(ar9280Modes_9280_2), 6);
  602. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
  603. ARRAY_SIZE(ar9280Common_9280_2), 2);
  604. if (ah->config.pcie_clock_req) {
  605. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  606. ar9280PciePhy_clkreq_off_L1_9280,
  607. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
  608. } else {
  609. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  610. ar9280PciePhy_clkreq_always_on_L1_9280,
  611. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  612. }
  613. INIT_INI_ARRAY(&ah->iniModesAdditional,
  614. ar9280Modes_fast_clock_9280_2,
  615. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  616. } else if (AR_SREV_9280_10_OR_LATER(ah)) {
  617. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
  618. ARRAY_SIZE(ar9280Modes_9280), 6);
  619. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
  620. ARRAY_SIZE(ar9280Common_9280), 2);
  621. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  622. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
  623. ARRAY_SIZE(ar5416Modes_9160), 6);
  624. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
  625. ARRAY_SIZE(ar5416Common_9160), 2);
  626. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
  627. ARRAY_SIZE(ar5416Bank0_9160), 2);
  628. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
  629. ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
  630. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
  631. ARRAY_SIZE(ar5416Bank1_9160), 2);
  632. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
  633. ARRAY_SIZE(ar5416Bank2_9160), 2);
  634. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
  635. ARRAY_SIZE(ar5416Bank3_9160), 3);
  636. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
  637. ARRAY_SIZE(ar5416Bank6_9160), 3);
  638. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
  639. ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
  640. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
  641. ARRAY_SIZE(ar5416Bank7_9160), 2);
  642. if (AR_SREV_9160_11(ah)) {
  643. INIT_INI_ARRAY(&ah->iniAddac,
  644. ar5416Addac_91601_1,
  645. ARRAY_SIZE(ar5416Addac_91601_1), 2);
  646. } else {
  647. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
  648. ARRAY_SIZE(ar5416Addac_9160), 2);
  649. }
  650. } else if (AR_SREV_9100_OR_LATER(ah)) {
  651. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
  652. ARRAY_SIZE(ar5416Modes_9100), 6);
  653. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
  654. ARRAY_SIZE(ar5416Common_9100), 2);
  655. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
  656. ARRAY_SIZE(ar5416Bank0_9100), 2);
  657. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
  658. ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
  659. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
  660. ARRAY_SIZE(ar5416Bank1_9100), 2);
  661. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
  662. ARRAY_SIZE(ar5416Bank2_9100), 2);
  663. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
  664. ARRAY_SIZE(ar5416Bank3_9100), 3);
  665. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
  666. ARRAY_SIZE(ar5416Bank6_9100), 3);
  667. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
  668. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  669. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
  670. ARRAY_SIZE(ar5416Bank7_9100), 2);
  671. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
  672. ARRAY_SIZE(ar5416Addac_9100), 2);
  673. } else {
  674. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
  675. ARRAY_SIZE(ar5416Modes), 6);
  676. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
  677. ARRAY_SIZE(ar5416Common), 2);
  678. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
  679. ARRAY_SIZE(ar5416Bank0), 2);
  680. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
  681. ARRAY_SIZE(ar5416BB_RfGain), 3);
  682. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
  683. ARRAY_SIZE(ar5416Bank1), 2);
  684. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
  685. ARRAY_SIZE(ar5416Bank2), 2);
  686. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
  687. ARRAY_SIZE(ar5416Bank3), 3);
  688. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
  689. ARRAY_SIZE(ar5416Bank6), 3);
  690. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
  691. ARRAY_SIZE(ar5416Bank6TPC), 3);
  692. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
  693. ARRAY_SIZE(ar5416Bank7), 2);
  694. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
  695. ARRAY_SIZE(ar5416Addac), 2);
  696. }
  697. }
  698. static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
  699. {
  700. if (AR_SREV_9287_11_OR_LATER(ah))
  701. INIT_INI_ARRAY(&ah->iniModesRxGain,
  702. ar9287Modes_rx_gain_9287_1_1,
  703. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 6);
  704. else if (AR_SREV_9287_10(ah))
  705. INIT_INI_ARRAY(&ah->iniModesRxGain,
  706. ar9287Modes_rx_gain_9287_1_0,
  707. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_0), 6);
  708. else if (AR_SREV_9280_20(ah))
  709. ath9k_hw_init_rxgain_ini(ah);
  710. if (AR_SREV_9287_11_OR_LATER(ah)) {
  711. INIT_INI_ARRAY(&ah->iniModesTxGain,
  712. ar9287Modes_tx_gain_9287_1_1,
  713. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 6);
  714. } else if (AR_SREV_9287_10(ah)) {
  715. INIT_INI_ARRAY(&ah->iniModesTxGain,
  716. ar9287Modes_tx_gain_9287_1_0,
  717. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_0), 6);
  718. } else if (AR_SREV_9280_20(ah)) {
  719. ath9k_hw_init_txgain_ini(ah);
  720. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  721. u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  722. /* txgain table */
  723. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
  724. INIT_INI_ARRAY(&ah->iniModesTxGain,
  725. ar9285Modes_high_power_tx_gain_9285_1_2,
  726. ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
  727. } else {
  728. INIT_INI_ARRAY(&ah->iniModesTxGain,
  729. ar9285Modes_original_tx_gain_9285_1_2,
  730. ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
  731. }
  732. }
  733. }
  734. static void ath9k_hw_init_eeprom_fix(struct ath_hw *ah)
  735. {
  736. u32 i, j;
  737. if (ah->hw_version.devid == AR9280_DEVID_PCI) {
  738. /* EEPROM Fixup */
  739. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  740. u32 reg = INI_RA(&ah->iniModes, i, 0);
  741. for (j = 1; j < ah->iniModes.ia_columns; j++) {
  742. u32 val = INI_RA(&ah->iniModes, i, j);
  743. INI_RA(&ah->iniModes, i, j) =
  744. ath9k_hw_ini_fixup(ah,
  745. &ah->eeprom.def,
  746. reg, val);
  747. }
  748. }
  749. }
  750. }
  751. int ath9k_hw_init(struct ath_hw *ah)
  752. {
  753. struct ath_common *common = ath9k_hw_common(ah);
  754. int r = 0;
  755. if (!ath9k_hw_devid_supported(ah->hw_version.devid)) {
  756. ath_print(common, ATH_DBG_FATAL,
  757. "Unsupported device ID: 0x%0x\n",
  758. ah->hw_version.devid);
  759. return -EOPNOTSUPP;
  760. }
  761. ath9k_hw_init_defaults(ah);
  762. ath9k_hw_init_config(ah);
  763. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
  764. ath_print(common, ATH_DBG_FATAL,
  765. "Couldn't reset chip\n");
  766. return -EIO;
  767. }
  768. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
  769. ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
  770. return -EIO;
  771. }
  772. if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
  773. if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
  774. (AR_SREV_9280(ah) && !ah->is_pciexpress)) {
  775. ah->config.serialize_regmode =
  776. SER_REG_MODE_ON;
  777. } else {
  778. ah->config.serialize_regmode =
  779. SER_REG_MODE_OFF;
  780. }
  781. }
  782. ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
  783. ah->config.serialize_regmode);
  784. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  785. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
  786. else
  787. ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
  788. if (!ath9k_hw_macversion_supported(ah->hw_version.macVersion)) {
  789. ath_print(common, ATH_DBG_FATAL,
  790. "Mac Chip Rev 0x%02x.%x is not supported by "
  791. "this driver\n", ah->hw_version.macVersion,
  792. ah->hw_version.macRev);
  793. return -EOPNOTSUPP;
  794. }
  795. if (AR_SREV_9100(ah)) {
  796. ah->iq_caldata.calData = &iq_cal_multi_sample;
  797. ah->supp_cals = IQ_MISMATCH_CAL;
  798. ah->is_pciexpress = false;
  799. }
  800. if (AR_SREV_9271(ah))
  801. ah->is_pciexpress = false;
  802. ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
  803. ath9k_hw_init_cal_settings(ah);
  804. ah->ani_function = ATH9K_ANI_ALL;
  805. if (AR_SREV_9280_10_OR_LATER(ah)) {
  806. ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
  807. ah->ath9k_hw_rf_set_freq = &ath9k_hw_ar9280_set_channel;
  808. ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_9280_spur_mitigate;
  809. } else {
  810. ah->ath9k_hw_rf_set_freq = &ath9k_hw_set_channel;
  811. ah->ath9k_hw_spur_mitigate_freq = &ath9k_hw_spur_mitigate;
  812. }
  813. ath9k_hw_init_mode_regs(ah);
  814. if (ah->is_pciexpress)
  815. ath9k_hw_configpcipowersave(ah, 0, 0);
  816. else
  817. ath9k_hw_disablepcie(ah);
  818. /* Support for Japan ch.14 (2484) spread */
  819. if (AR_SREV_9287_11_OR_LATER(ah)) {
  820. INIT_INI_ARRAY(&ah->iniCckfirNormal,
  821. ar9287Common_normal_cck_fir_coeff_92871_1,
  822. ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_92871_1), 2);
  823. INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
  824. ar9287Common_japan_2484_cck_fir_coeff_92871_1,
  825. ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_92871_1), 2);
  826. }
  827. r = ath9k_hw_post_init(ah);
  828. if (r)
  829. return r;
  830. ath9k_hw_init_mode_gain_regs(ah);
  831. r = ath9k_hw_fill_cap_info(ah);
  832. if (r)
  833. return r;
  834. ath9k_hw_init_eeprom_fix(ah);
  835. r = ath9k_hw_init_macaddr(ah);
  836. if (r) {
  837. ath_print(common, ATH_DBG_FATAL,
  838. "Failed to initialize MAC address\n");
  839. return r;
  840. }
  841. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  842. ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
  843. else
  844. ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
  845. ath9k_init_nfcal_hist_buffer(ah);
  846. common->state = ATH_HW_INITIALIZED;
  847. return 0;
  848. }
  849. static void ath9k_hw_init_bb(struct ath_hw *ah,
  850. struct ath9k_channel *chan)
  851. {
  852. u32 synthDelay;
  853. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  854. if (IS_CHAN_B(chan))
  855. synthDelay = (4 * synthDelay) / 22;
  856. else
  857. synthDelay /= 10;
  858. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  859. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  860. }
  861. static void ath9k_hw_init_qos(struct ath_hw *ah)
  862. {
  863. REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
  864. REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
  865. REG_WRITE(ah, AR_QOS_NO_ACK,
  866. SM(2, AR_QOS_NO_ACK_TWO_BIT) |
  867. SM(5, AR_QOS_NO_ACK_BIT_OFF) |
  868. SM(0, AR_QOS_NO_ACK_BYTE_OFF));
  869. REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
  870. REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
  871. REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
  872. REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
  873. REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
  874. }
  875. static void ath9k_hw_change_target_baud(struct ath_hw *ah, u32 freq, u32 baud)
  876. {
  877. u32 lcr;
  878. u32 baud_divider = freq * 1000 * 1000 / 16 / baud;
  879. lcr = REG_READ(ah , 0x5100c);
  880. lcr |= 0x80;
  881. REG_WRITE(ah, 0x5100c, lcr);
  882. REG_WRITE(ah, 0x51004, (baud_divider >> 8));
  883. REG_WRITE(ah, 0x51000, (baud_divider & 0xff));
  884. lcr &= ~0x80;
  885. REG_WRITE(ah, 0x5100c, lcr);
  886. }
  887. static void ath9k_hw_init_pll(struct ath_hw *ah,
  888. struct ath9k_channel *chan)
  889. {
  890. u32 pll;
  891. if (AR_SREV_9100(ah)) {
  892. if (chan && IS_CHAN_5GHZ(chan))
  893. pll = 0x1450;
  894. else
  895. pll = 0x1458;
  896. } else {
  897. if (AR_SREV_9280_10_OR_LATER(ah)) {
  898. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  899. if (chan && IS_CHAN_HALF_RATE(chan))
  900. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  901. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  902. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  903. if (chan && IS_CHAN_5GHZ(chan)) {
  904. pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
  905. if (AR_SREV_9280_20(ah)) {
  906. if (((chan->channel % 20) == 0)
  907. || ((chan->channel % 10) == 0))
  908. pll = 0x2850;
  909. else
  910. pll = 0x142c;
  911. }
  912. } else {
  913. pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
  914. }
  915. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  916. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  917. if (chan && IS_CHAN_HALF_RATE(chan))
  918. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  919. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  920. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  921. if (chan && IS_CHAN_5GHZ(chan))
  922. pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
  923. else
  924. pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
  925. } else {
  926. pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
  927. if (chan && IS_CHAN_HALF_RATE(chan))
  928. pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
  929. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  930. pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
  931. if (chan && IS_CHAN_5GHZ(chan))
  932. pll |= SM(0xa, AR_RTC_PLL_DIV);
  933. else
  934. pll |= SM(0xb, AR_RTC_PLL_DIV);
  935. }
  936. }
  937. REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
  938. /* Switch the core clock for ar9271 to 117Mhz */
  939. if (AR_SREV_9271(ah)) {
  940. if ((pll == 0x142c) || (pll == 0x2850) ) {
  941. udelay(500);
  942. /* set CLKOBS to output AHB clock */
  943. REG_WRITE(ah, 0x7020, 0xe);
  944. /*
  945. * 0x304: 117Mhz, ahb_ratio: 1x1
  946. * 0x306: 40Mhz, ahb_ratio: 1x1
  947. */
  948. REG_WRITE(ah, 0x50040, 0x304);
  949. /*
  950. * makes adjustments for the baud dividor to keep the
  951. * targetted baud rate based on the used core clock.
  952. */
  953. ath9k_hw_change_target_baud(ah, AR9271_CORE_CLOCK,
  954. AR9271_TARGET_BAUD_RATE);
  955. }
  956. }
  957. udelay(RTC_PLL_SETTLE_DELAY);
  958. REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
  959. }
  960. static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
  961. {
  962. int rx_chainmask, tx_chainmask;
  963. rx_chainmask = ah->rxchainmask;
  964. tx_chainmask = ah->txchainmask;
  965. switch (rx_chainmask) {
  966. case 0x5:
  967. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  968. AR_PHY_SWAP_ALT_CHAIN);
  969. case 0x3:
  970. if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
  971. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
  972. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
  973. break;
  974. }
  975. case 0x1:
  976. case 0x2:
  977. case 0x7:
  978. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  979. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  980. break;
  981. default:
  982. break;
  983. }
  984. REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
  985. if (tx_chainmask == 0x5) {
  986. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  987. AR_PHY_SWAP_ALT_CHAIN);
  988. }
  989. if (AR_SREV_9100(ah))
  990. REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
  991. REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
  992. }
  993. static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
  994. enum nl80211_iftype opmode)
  995. {
  996. ah->mask_reg = AR_IMR_TXERR |
  997. AR_IMR_TXURN |
  998. AR_IMR_RXERR |
  999. AR_IMR_RXORN |
  1000. AR_IMR_BCNMISC;
  1001. if (ah->config.rx_intr_mitigation)
  1002. ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
  1003. else
  1004. ah->mask_reg |= AR_IMR_RXOK;
  1005. ah->mask_reg |= AR_IMR_TXOK;
  1006. if (opmode == NL80211_IFTYPE_AP)
  1007. ah->mask_reg |= AR_IMR_MIB;
  1008. REG_WRITE(ah, AR_IMR, ah->mask_reg);
  1009. ah->imrs2_reg |= AR_IMR_S2_GTT;
  1010. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  1011. if (!AR_SREV_9100(ah)) {
  1012. REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
  1013. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
  1014. REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
  1015. }
  1016. }
  1017. static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
  1018. {
  1019. u32 val = ath9k_hw_mac_to_clks(ah, us);
  1020. val = min(val, (u32) 0xFFFF);
  1021. REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
  1022. }
  1023. static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
  1024. {
  1025. u32 val = ath9k_hw_mac_to_clks(ah, us);
  1026. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
  1027. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
  1028. }
  1029. static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
  1030. {
  1031. u32 val = ath9k_hw_mac_to_clks(ah, us);
  1032. val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
  1033. REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
  1034. }
  1035. static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
  1036. {
  1037. if (tu > 0xFFFF) {
  1038. ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
  1039. "bad global tx timeout %u\n", tu);
  1040. ah->globaltxtimeout = (u32) -1;
  1041. return false;
  1042. } else {
  1043. REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
  1044. ah->globaltxtimeout = tu;
  1045. return true;
  1046. }
  1047. }
  1048. void ath9k_hw_init_global_settings(struct ath_hw *ah)
  1049. {
  1050. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  1051. int acktimeout;
  1052. int slottime;
  1053. int sifstime;
  1054. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
  1055. ah->misc_mode);
  1056. if (ah->misc_mode != 0)
  1057. REG_WRITE(ah, AR_PCU_MISC,
  1058. REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
  1059. if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
  1060. sifstime = 16;
  1061. else
  1062. sifstime = 10;
  1063. /* As defined by IEEE 802.11-2007 17.3.8.6 */
  1064. slottime = ah->slottime + 3 * ah->coverage_class;
  1065. acktimeout = slottime + sifstime;
  1066. /*
  1067. * Workaround for early ACK timeouts, add an offset to match the
  1068. * initval's 64us ack timeout value.
  1069. * This was initially only meant to work around an issue with delayed
  1070. * BA frames in some implementations, but it has been found to fix ACK
  1071. * timeout issues in other cases as well.
  1072. */
  1073. if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
  1074. acktimeout += 64 - sifstime - ah->slottime;
  1075. ath9k_hw_setslottime(ah, slottime);
  1076. ath9k_hw_set_ack_timeout(ah, acktimeout);
  1077. ath9k_hw_set_cts_timeout(ah, acktimeout);
  1078. if (ah->globaltxtimeout != (u32) -1)
  1079. ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
  1080. }
  1081. EXPORT_SYMBOL(ath9k_hw_init_global_settings);
  1082. void ath9k_hw_deinit(struct ath_hw *ah)
  1083. {
  1084. struct ath_common *common = ath9k_hw_common(ah);
  1085. if (common->state <= ATH_HW_INITIALIZED)
  1086. goto free_hw;
  1087. if (!AR_SREV_9100(ah))
  1088. ath9k_hw_ani_disable(ah);
  1089. ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
  1090. free_hw:
  1091. if (!AR_SREV_9280_10_OR_LATER(ah))
  1092. ath9k_hw_rf_free_ext_banks(ah);
  1093. kfree(ah);
  1094. ah = NULL;
  1095. }
  1096. EXPORT_SYMBOL(ath9k_hw_deinit);
  1097. /*******/
  1098. /* INI */
  1099. /*******/
  1100. static void ath9k_hw_override_ini(struct ath_hw *ah,
  1101. struct ath9k_channel *chan)
  1102. {
  1103. u32 val;
  1104. /*
  1105. * Set the RX_ABORT and RX_DIS and clear if off only after
  1106. * RXE is set for MAC. This prevents frames with corrupted
  1107. * descriptor status.
  1108. */
  1109. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  1110. if (AR_SREV_9280_10_OR_LATER(ah)) {
  1111. val = REG_READ(ah, AR_PCU_MISC_MODE2);
  1112. if (!AR_SREV_9271(ah))
  1113. val &= ~AR_PCU_MISC_MODE2_HWWAR1;
  1114. if (AR_SREV_9287_10_OR_LATER(ah))
  1115. val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
  1116. REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
  1117. }
  1118. if (!AR_SREV_5416_20_OR_LATER(ah) ||
  1119. AR_SREV_9280_10_OR_LATER(ah))
  1120. return;
  1121. /*
  1122. * Disable BB clock gating
  1123. * Necessary to avoid issues on AR5416 2.0
  1124. */
  1125. REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
  1126. /*
  1127. * Disable RIFS search on some chips to avoid baseband
  1128. * hang issues.
  1129. */
  1130. if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
  1131. val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
  1132. val &= ~AR_PHY_RIFS_INIT_DELAY;
  1133. REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
  1134. }
  1135. }
  1136. static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
  1137. struct ar5416_eeprom_def *pEepData,
  1138. u32 reg, u32 value)
  1139. {
  1140. struct base_eep_header *pBase = &(pEepData->baseEepHeader);
  1141. struct ath_common *common = ath9k_hw_common(ah);
  1142. switch (ah->hw_version.devid) {
  1143. case AR9280_DEVID_PCI:
  1144. if (reg == 0x7894) {
  1145. ath_print(common, ATH_DBG_EEPROM,
  1146. "ini VAL: %x EEPROM: %x\n", value,
  1147. (pBase->version & 0xff));
  1148. if ((pBase->version & 0xff) > 0x0a) {
  1149. ath_print(common, ATH_DBG_EEPROM,
  1150. "PWDCLKIND: %d\n",
  1151. pBase->pwdclkind);
  1152. value &= ~AR_AN_TOP2_PWDCLKIND;
  1153. value |= AR_AN_TOP2_PWDCLKIND &
  1154. (pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
  1155. } else {
  1156. ath_print(common, ATH_DBG_EEPROM,
  1157. "PWDCLKIND Earlier Rev\n");
  1158. }
  1159. ath_print(common, ATH_DBG_EEPROM,
  1160. "final ini VAL: %x\n", value);
  1161. }
  1162. break;
  1163. }
  1164. return value;
  1165. }
  1166. static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
  1167. struct ar5416_eeprom_def *pEepData,
  1168. u32 reg, u32 value)
  1169. {
  1170. if (ah->eep_map == EEP_MAP_4KBITS)
  1171. return value;
  1172. else
  1173. return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
  1174. }
  1175. static void ath9k_olc_init(struct ath_hw *ah)
  1176. {
  1177. u32 i;
  1178. if (OLC_FOR_AR9287_10_LATER) {
  1179. REG_SET_BIT(ah, AR_PHY_TX_PWRCTRL9,
  1180. AR_PHY_TX_PWRCTRL9_RES_DC_REMOVAL);
  1181. ath9k_hw_analog_shift_rmw(ah, AR9287_AN_TXPC0,
  1182. AR9287_AN_TXPC0_TXPCMODE,
  1183. AR9287_AN_TXPC0_TXPCMODE_S,
  1184. AR9287_AN_TXPC0_TXPCMODE_TEMPSENSE);
  1185. udelay(100);
  1186. } else {
  1187. for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
  1188. ah->originalGain[i] =
  1189. MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
  1190. AR_PHY_TX_GAIN);
  1191. ah->PDADCdelta = 0;
  1192. }
  1193. }
  1194. static u32 ath9k_regd_get_ctl(struct ath_regulatory *reg,
  1195. struct ath9k_channel *chan)
  1196. {
  1197. u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
  1198. if (IS_CHAN_B(chan))
  1199. ctl |= CTL_11B;
  1200. else if (IS_CHAN_G(chan))
  1201. ctl |= CTL_11G;
  1202. else
  1203. ctl |= CTL_11A;
  1204. return ctl;
  1205. }
  1206. static int ath9k_hw_process_ini(struct ath_hw *ah,
  1207. struct ath9k_channel *chan)
  1208. {
  1209. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1210. int i, regWrites = 0;
  1211. struct ieee80211_channel *channel = chan->chan;
  1212. u32 modesIndex, freqIndex;
  1213. switch (chan->chanmode) {
  1214. case CHANNEL_A:
  1215. case CHANNEL_A_HT20:
  1216. modesIndex = 1;
  1217. freqIndex = 1;
  1218. break;
  1219. case CHANNEL_A_HT40PLUS:
  1220. case CHANNEL_A_HT40MINUS:
  1221. modesIndex = 2;
  1222. freqIndex = 1;
  1223. break;
  1224. case CHANNEL_G:
  1225. case CHANNEL_G_HT20:
  1226. case CHANNEL_B:
  1227. modesIndex = 4;
  1228. freqIndex = 2;
  1229. break;
  1230. case CHANNEL_G_HT40PLUS:
  1231. case CHANNEL_G_HT40MINUS:
  1232. modesIndex = 3;
  1233. freqIndex = 2;
  1234. break;
  1235. default:
  1236. return -EINVAL;
  1237. }
  1238. /* Set correct baseband to analog shift setting to access analog chips */
  1239. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  1240. /* Write ADDAC shifts */
  1241. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
  1242. ah->eep_ops->set_addac(ah, chan);
  1243. if (AR_SREV_5416_22_OR_LATER(ah)) {
  1244. REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
  1245. } else {
  1246. struct ar5416IniArray temp;
  1247. u32 addacSize =
  1248. sizeof(u32) * ah->iniAddac.ia_rows *
  1249. ah->iniAddac.ia_columns;
  1250. /* For AR5416 2.0/2.1 */
  1251. memcpy(ah->addac5416_21,
  1252. ah->iniAddac.ia_array, addacSize);
  1253. /* override CLKDRV value at [row, column] = [31, 1] */
  1254. (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
  1255. temp.ia_array = ah->addac5416_21;
  1256. temp.ia_columns = ah->iniAddac.ia_columns;
  1257. temp.ia_rows = ah->iniAddac.ia_rows;
  1258. REG_WRITE_ARRAY(&temp, 1, regWrites);
  1259. }
  1260. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
  1261. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  1262. u32 reg = INI_RA(&ah->iniModes, i, 0);
  1263. u32 val = INI_RA(&ah->iniModes, i, modesIndex);
  1264. REG_WRITE(ah, reg, val);
  1265. if (reg >= 0x7800 && reg < 0x78a0
  1266. && ah->config.analog_shiftreg) {
  1267. udelay(100);
  1268. }
  1269. DO_DELAY(regWrites);
  1270. }
  1271. if (AR_SREV_9280(ah) || AR_SREV_9287_10_OR_LATER(ah))
  1272. REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
  1273. if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
  1274. AR_SREV_9287_10_OR_LATER(ah))
  1275. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  1276. if (AR_SREV_9271_10(ah))
  1277. REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
  1278. modesIndex, regWrites);
  1279. /* Write common array parameters */
  1280. for (i = 0; i < ah->iniCommon.ia_rows; i++) {
  1281. u32 reg = INI_RA(&ah->iniCommon, i, 0);
  1282. u32 val = INI_RA(&ah->iniCommon, i, 1);
  1283. REG_WRITE(ah, reg, val);
  1284. if (reg >= 0x7800 && reg < 0x78a0
  1285. && ah->config.analog_shiftreg) {
  1286. udelay(100);
  1287. }
  1288. DO_DELAY(regWrites);
  1289. }
  1290. if (AR_SREV_9271(ah)) {
  1291. if (ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE) == 1)
  1292. REG_WRITE_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
  1293. modesIndex, regWrites);
  1294. else
  1295. REG_WRITE_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
  1296. modesIndex, regWrites);
  1297. }
  1298. ath9k_hw_write_regs(ah, freqIndex, regWrites);
  1299. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
  1300. REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
  1301. regWrites);
  1302. }
  1303. ath9k_hw_override_ini(ah, chan);
  1304. ath9k_hw_set_regs(ah, chan);
  1305. ath9k_hw_init_chain_masks(ah);
  1306. if (OLC_FOR_AR9280_20_LATER)
  1307. ath9k_olc_init(ah);
  1308. /* Set TX power */
  1309. ah->eep_ops->set_txpower(ah, chan,
  1310. ath9k_regd_get_ctl(regulatory, chan),
  1311. channel->max_antenna_gain * 2,
  1312. channel->max_power * 2,
  1313. min((u32) MAX_RATE_POWER,
  1314. (u32) regulatory->power_limit));
  1315. /* Write analog registers */
  1316. if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
  1317. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1318. "ar5416SetRfRegs failed\n");
  1319. return -EIO;
  1320. }
  1321. return 0;
  1322. }
  1323. /****************************************/
  1324. /* Reset and Channel Switching Routines */
  1325. /****************************************/
  1326. static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
  1327. {
  1328. u32 rfMode = 0;
  1329. if (chan == NULL)
  1330. return;
  1331. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  1332. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  1333. if (!AR_SREV_9280_10_OR_LATER(ah))
  1334. rfMode |= (IS_CHAN_5GHZ(chan)) ?
  1335. AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
  1336. if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
  1337. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  1338. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  1339. }
  1340. static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
  1341. {
  1342. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  1343. }
  1344. static inline void ath9k_hw_set_dma(struct ath_hw *ah)
  1345. {
  1346. u32 regval;
  1347. /*
  1348. * set AHB_MODE not to do cacheline prefetches
  1349. */
  1350. regval = REG_READ(ah, AR_AHB_MODE);
  1351. REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
  1352. /*
  1353. * let mac dma reads be in 128 byte chunks
  1354. */
  1355. regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
  1356. REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
  1357. /*
  1358. * Restore TX Trigger Level to its pre-reset value.
  1359. * The initial value depends on whether aggregation is enabled, and is
  1360. * adjusted whenever underruns are detected.
  1361. */
  1362. REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
  1363. /*
  1364. * let mac dma writes be in 128 byte chunks
  1365. */
  1366. regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
  1367. REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
  1368. /*
  1369. * Setup receive FIFO threshold to hold off TX activities
  1370. */
  1371. REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
  1372. /*
  1373. * reduce the number of usable entries in PCU TXBUF to avoid
  1374. * wrap around issues.
  1375. */
  1376. if (AR_SREV_9285(ah)) {
  1377. /* For AR9285 the number of Fifos are reduced to half.
  1378. * So set the usable tx buf size also to half to
  1379. * avoid data/delimiter underruns
  1380. */
  1381. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1382. AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
  1383. } else if (!AR_SREV_9271(ah)) {
  1384. REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
  1385. AR_PCU_TXBUF_CTRL_USABLE_SIZE);
  1386. }
  1387. }
  1388. static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
  1389. {
  1390. u32 val;
  1391. val = REG_READ(ah, AR_STA_ID1);
  1392. val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
  1393. switch (opmode) {
  1394. case NL80211_IFTYPE_AP:
  1395. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
  1396. | AR_STA_ID1_KSRCH_MODE);
  1397. REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1398. break;
  1399. case NL80211_IFTYPE_ADHOC:
  1400. case NL80211_IFTYPE_MESH_POINT:
  1401. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
  1402. | AR_STA_ID1_KSRCH_MODE);
  1403. REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
  1404. break;
  1405. case NL80211_IFTYPE_STATION:
  1406. case NL80211_IFTYPE_MONITOR:
  1407. REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
  1408. break;
  1409. }
  1410. }
  1411. static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
  1412. u32 coef_scaled,
  1413. u32 *coef_mantissa,
  1414. u32 *coef_exponent)
  1415. {
  1416. u32 coef_exp, coef_man;
  1417. for (coef_exp = 31; coef_exp > 0; coef_exp--)
  1418. if ((coef_scaled >> coef_exp) & 0x1)
  1419. break;
  1420. coef_exp = 14 - (coef_exp - COEF_SCALE_S);
  1421. coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
  1422. *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
  1423. *coef_exponent = coef_exp - 16;
  1424. }
  1425. static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
  1426. struct ath9k_channel *chan)
  1427. {
  1428. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  1429. u32 clockMhzScaled = 0x64000000;
  1430. struct chan_centers centers;
  1431. if (IS_CHAN_HALF_RATE(chan))
  1432. clockMhzScaled = clockMhzScaled >> 1;
  1433. else if (IS_CHAN_QUARTER_RATE(chan))
  1434. clockMhzScaled = clockMhzScaled >> 2;
  1435. ath9k_hw_get_channel_centers(ah, chan, &centers);
  1436. coef_scaled = clockMhzScaled / centers.synth_center;
  1437. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1438. &ds_coef_exp);
  1439. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1440. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  1441. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  1442. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  1443. coef_scaled = (9 * coef_scaled) / 10;
  1444. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  1445. &ds_coef_exp);
  1446. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1447. AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
  1448. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  1449. AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
  1450. }
  1451. static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
  1452. {
  1453. u32 rst_flags;
  1454. u32 tmpReg;
  1455. if (AR_SREV_9100(ah)) {
  1456. u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
  1457. val &= ~AR_RTC_DERIVED_CLK_PERIOD;
  1458. val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
  1459. REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
  1460. (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
  1461. }
  1462. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1463. AR_RTC_FORCE_WAKE_ON_INT);
  1464. if (AR_SREV_9100(ah)) {
  1465. rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
  1466. AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
  1467. } else {
  1468. tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  1469. if (tmpReg &
  1470. (AR_INTR_SYNC_LOCAL_TIMEOUT |
  1471. AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
  1472. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  1473. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  1474. } else {
  1475. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1476. }
  1477. rst_flags = AR_RTC_RC_MAC_WARM;
  1478. if (type == ATH9K_RESET_COLD)
  1479. rst_flags |= AR_RTC_RC_MAC_COLD;
  1480. }
  1481. REG_WRITE(ah, AR_RTC_RC, rst_flags);
  1482. udelay(50);
  1483. REG_WRITE(ah, AR_RTC_RC, 0);
  1484. if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
  1485. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  1486. "RTC stuck in MAC reset\n");
  1487. return false;
  1488. }
  1489. if (!AR_SREV_9100(ah))
  1490. REG_WRITE(ah, AR_RC, 0);
  1491. if (AR_SREV_9100(ah))
  1492. udelay(50);
  1493. return true;
  1494. }
  1495. static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
  1496. {
  1497. REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
  1498. AR_RTC_FORCE_WAKE_ON_INT);
  1499. if (!AR_SREV_9100(ah))
  1500. REG_WRITE(ah, AR_RC, AR_RC_AHB);
  1501. REG_WRITE(ah, AR_RTC_RESET, 0);
  1502. udelay(2);
  1503. if (!AR_SREV_9100(ah))
  1504. REG_WRITE(ah, AR_RC, 0);
  1505. REG_WRITE(ah, AR_RTC_RESET, 1);
  1506. if (!ath9k_hw_wait(ah,
  1507. AR_RTC_STATUS,
  1508. AR_RTC_STATUS_M,
  1509. AR_RTC_STATUS_ON,
  1510. AH_WAIT_TIMEOUT)) {
  1511. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  1512. "RTC not waking up\n");
  1513. return false;
  1514. }
  1515. ath9k_hw_read_revisions(ah);
  1516. return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
  1517. }
  1518. static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
  1519. {
  1520. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  1521. AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
  1522. switch (type) {
  1523. case ATH9K_RESET_POWER_ON:
  1524. return ath9k_hw_set_reset_power_on(ah);
  1525. case ATH9K_RESET_WARM:
  1526. case ATH9K_RESET_COLD:
  1527. return ath9k_hw_set_reset(ah, type);
  1528. default:
  1529. return false;
  1530. }
  1531. }
  1532. static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan)
  1533. {
  1534. u32 phymode;
  1535. u32 enableDacFifo = 0;
  1536. if (AR_SREV_9285_10_OR_LATER(ah))
  1537. enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
  1538. AR_PHY_FC_ENABLE_DAC_FIFO);
  1539. phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
  1540. | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
  1541. if (IS_CHAN_HT40(chan)) {
  1542. phymode |= AR_PHY_FC_DYN2040_EN;
  1543. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  1544. (chan->chanmode == CHANNEL_G_HT40PLUS))
  1545. phymode |= AR_PHY_FC_DYN2040_PRI_CH;
  1546. }
  1547. REG_WRITE(ah, AR_PHY_TURBO, phymode);
  1548. ath9k_hw_set11nmac2040(ah);
  1549. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  1550. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  1551. }
  1552. static bool ath9k_hw_chip_reset(struct ath_hw *ah,
  1553. struct ath9k_channel *chan)
  1554. {
  1555. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
  1556. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
  1557. return false;
  1558. } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  1559. return false;
  1560. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1561. return false;
  1562. ah->chip_fullsleep = false;
  1563. ath9k_hw_init_pll(ah, chan);
  1564. ath9k_hw_set_rfmode(ah, chan);
  1565. return true;
  1566. }
  1567. static bool ath9k_hw_channel_change(struct ath_hw *ah,
  1568. struct ath9k_channel *chan)
  1569. {
  1570. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  1571. struct ath_common *common = ath9k_hw_common(ah);
  1572. struct ieee80211_channel *channel = chan->chan;
  1573. u32 synthDelay, qnum;
  1574. int r;
  1575. for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
  1576. if (ath9k_hw_numtxpending(ah, qnum)) {
  1577. ath_print(common, ATH_DBG_QUEUE,
  1578. "Transmit frames pending on "
  1579. "queue %d\n", qnum);
  1580. return false;
  1581. }
  1582. }
  1583. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  1584. if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  1585. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
  1586. ath_print(common, ATH_DBG_FATAL,
  1587. "Could not kill baseband RX\n");
  1588. return false;
  1589. }
  1590. ath9k_hw_set_regs(ah, chan);
  1591. r = ah->ath9k_hw_rf_set_freq(ah, chan);
  1592. if (r) {
  1593. ath_print(common, ATH_DBG_FATAL,
  1594. "Failed to set channel\n");
  1595. return false;
  1596. }
  1597. ah->eep_ops->set_txpower(ah, chan,
  1598. ath9k_regd_get_ctl(regulatory, chan),
  1599. channel->max_antenna_gain * 2,
  1600. channel->max_power * 2,
  1601. min((u32) MAX_RATE_POWER,
  1602. (u32) regulatory->power_limit));
  1603. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  1604. if (IS_CHAN_B(chan))
  1605. synthDelay = (4 * synthDelay) / 22;
  1606. else
  1607. synthDelay /= 10;
  1608. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  1609. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  1610. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1611. ath9k_hw_set_delta_slope(ah, chan);
  1612. ah->ath9k_hw_spur_mitigate_freq(ah, chan);
  1613. if (!chan->oneTimeCalsDone)
  1614. chan->oneTimeCalsDone = true;
  1615. return true;
  1616. }
  1617. static void ath9k_enable_rfkill(struct ath_hw *ah)
  1618. {
  1619. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  1620. AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
  1621. REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
  1622. AR_GPIO_INPUT_MUX2_RFSILENT);
  1623. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  1624. REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
  1625. }
  1626. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  1627. bool bChannelChange)
  1628. {
  1629. struct ath_common *common = ath9k_hw_common(ah);
  1630. u32 saveLedState;
  1631. struct ath9k_channel *curchan = ah->curchan;
  1632. u32 saveDefAntenna;
  1633. u32 macStaId1;
  1634. u64 tsf = 0;
  1635. int i, rx_chainmask, r;
  1636. ah->txchainmask = common->tx_chainmask;
  1637. ah->rxchainmask = common->rx_chainmask;
  1638. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  1639. return -EIO;
  1640. if (curchan && !ah->chip_fullsleep)
  1641. ath9k_hw_getnf(ah, curchan);
  1642. if (bChannelChange &&
  1643. (ah->chip_fullsleep != true) &&
  1644. (ah->curchan != NULL) &&
  1645. (chan->channel != ah->curchan->channel) &&
  1646. ((chan->channelFlags & CHANNEL_ALL) ==
  1647. (ah->curchan->channelFlags & CHANNEL_ALL)) &&
  1648. !(AR_SREV_9280(ah) || IS_CHAN_A_5MHZ_SPACED(chan) ||
  1649. IS_CHAN_A_5MHZ_SPACED(ah->curchan))) {
  1650. if (ath9k_hw_channel_change(ah, chan)) {
  1651. ath9k_hw_loadnf(ah, ah->curchan);
  1652. ath9k_hw_start_nfcal(ah);
  1653. return 0;
  1654. }
  1655. }
  1656. saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
  1657. if (saveDefAntenna == 0)
  1658. saveDefAntenna = 1;
  1659. macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
  1660. /* For chips on which RTC reset is done, save TSF before it gets cleared */
  1661. if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  1662. tsf = ath9k_hw_gettsf64(ah);
  1663. saveLedState = REG_READ(ah, AR_CFG_LED) &
  1664. (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
  1665. AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
  1666. ath9k_hw_mark_phy_inactive(ah);
  1667. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1668. REG_WRITE(ah,
  1669. AR9271_RESET_POWER_DOWN_CONTROL,
  1670. AR9271_RADIO_RF_RST);
  1671. udelay(50);
  1672. }
  1673. if (!ath9k_hw_chip_reset(ah, chan)) {
  1674. ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
  1675. return -EINVAL;
  1676. }
  1677. if (AR_SREV_9271(ah) && ah->htc_reset_init) {
  1678. ah->htc_reset_init = false;
  1679. REG_WRITE(ah,
  1680. AR9271_RESET_POWER_DOWN_CONTROL,
  1681. AR9271_GATE_MAC_CTL);
  1682. udelay(50);
  1683. }
  1684. /* Restore TSF */
  1685. if (tsf && AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
  1686. ath9k_hw_settsf64(ah, tsf);
  1687. if (AR_SREV_9280_10_OR_LATER(ah))
  1688. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
  1689. if (AR_SREV_9287_12_OR_LATER(ah)) {
  1690. /* Enable ASYNC FIFO */
  1691. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  1692. AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
  1693. REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
  1694. REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  1695. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  1696. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  1697. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  1698. }
  1699. r = ath9k_hw_process_ini(ah, chan);
  1700. if (r)
  1701. return r;
  1702. /* Setup MFP options for CCMP */
  1703. if (AR_SREV_9280_20_OR_LATER(ah)) {
  1704. /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
  1705. * frames when constructing CCMP AAD. */
  1706. REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
  1707. 0xc7ff);
  1708. ah->sw_mgmt_crypto = false;
  1709. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  1710. /* Disable hardware crypto for management frames */
  1711. REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
  1712. AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
  1713. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1714. AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
  1715. ah->sw_mgmt_crypto = true;
  1716. } else
  1717. ah->sw_mgmt_crypto = true;
  1718. if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
  1719. ath9k_hw_set_delta_slope(ah, chan);
  1720. ah->ath9k_hw_spur_mitigate_freq(ah, chan);
  1721. ah->eep_ops->set_board_values(ah, chan);
  1722. REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
  1723. REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
  1724. | macStaId1
  1725. | AR_STA_ID1_RTS_USE_DEF
  1726. | (ah->config.
  1727. ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
  1728. | ah->sta_id1_defaults);
  1729. ath9k_hw_set_operating_mode(ah, ah->opmode);
  1730. ath_hw_setbssidmask(common);
  1731. REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
  1732. ath9k_hw_write_associd(ah);
  1733. REG_WRITE(ah, AR_ISR, ~0);
  1734. REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
  1735. r = ah->ath9k_hw_rf_set_freq(ah, chan);
  1736. if (r)
  1737. return r;
  1738. for (i = 0; i < AR_NUM_DCU; i++)
  1739. REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
  1740. ah->intr_txqs = 0;
  1741. for (i = 0; i < ah->caps.total_queues; i++)
  1742. ath9k_hw_resettxqueue(ah, i);
  1743. ath9k_hw_init_interrupt_masks(ah, ah->opmode);
  1744. ath9k_hw_init_qos(ah);
  1745. if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
  1746. ath9k_enable_rfkill(ah);
  1747. ath9k_hw_init_global_settings(ah);
  1748. if (AR_SREV_9287_12_OR_LATER(ah)) {
  1749. REG_WRITE(ah, AR_D_GBL_IFS_SIFS,
  1750. AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR);
  1751. REG_WRITE(ah, AR_D_GBL_IFS_SLOT,
  1752. AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR);
  1753. REG_WRITE(ah, AR_D_GBL_IFS_EIFS,
  1754. AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR);
  1755. REG_WRITE(ah, AR_TIME_OUT, AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR);
  1756. REG_WRITE(ah, AR_USEC, AR_USEC_ASYNC_FIFO_DUR);
  1757. REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
  1758. AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
  1759. REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
  1760. AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
  1761. }
  1762. if (AR_SREV_9287_12_OR_LATER(ah)) {
  1763. REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
  1764. AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
  1765. }
  1766. REG_WRITE(ah, AR_STA_ID1,
  1767. REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
  1768. ath9k_hw_set_dma(ah);
  1769. REG_WRITE(ah, AR_OBS, 8);
  1770. if (ah->config.rx_intr_mitigation) {
  1771. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
  1772. REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
  1773. }
  1774. ath9k_hw_init_bb(ah, chan);
  1775. if (!ath9k_hw_init_cal(ah, chan))
  1776. return -EIO;
  1777. rx_chainmask = ah->rxchainmask;
  1778. if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
  1779. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  1780. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  1781. }
  1782. REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
  1783. /*
  1784. * For big endian systems turn on swapping for descriptors
  1785. */
  1786. if (AR_SREV_9100(ah)) {
  1787. u32 mask;
  1788. mask = REG_READ(ah, AR_CFG);
  1789. if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
  1790. ath_print(common, ATH_DBG_RESET,
  1791. "CFG Byte Swap Set 0x%x\n", mask);
  1792. } else {
  1793. mask =
  1794. INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
  1795. REG_WRITE(ah, AR_CFG, mask);
  1796. ath_print(common, ATH_DBG_RESET,
  1797. "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
  1798. }
  1799. } else {
  1800. /* Configure AR9271 target WLAN */
  1801. if (AR_SREV_9271(ah))
  1802. REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
  1803. #ifdef __BIG_ENDIAN
  1804. else
  1805. REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
  1806. #endif
  1807. }
  1808. if (ah->btcoex_hw.enabled)
  1809. ath9k_hw_btcoex_enable(ah);
  1810. return 0;
  1811. }
  1812. EXPORT_SYMBOL(ath9k_hw_reset);
  1813. /************************/
  1814. /* Key Cache Management */
  1815. /************************/
  1816. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
  1817. {
  1818. u32 keyType;
  1819. if (entry >= ah->caps.keycache_size) {
  1820. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1821. "keychache entry %u out of range\n", entry);
  1822. return false;
  1823. }
  1824. keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
  1825. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
  1826. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
  1827. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
  1828. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
  1829. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
  1830. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
  1831. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
  1832. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
  1833. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  1834. u16 micentry = entry + 64;
  1835. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
  1836. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  1837. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
  1838. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  1839. }
  1840. return true;
  1841. }
  1842. EXPORT_SYMBOL(ath9k_hw_keyreset);
  1843. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
  1844. {
  1845. u32 macHi, macLo;
  1846. if (entry >= ah->caps.keycache_size) {
  1847. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  1848. "keychache entry %u out of range\n", entry);
  1849. return false;
  1850. }
  1851. if (mac != NULL) {
  1852. macHi = (mac[5] << 8) | mac[4];
  1853. macLo = (mac[3] << 24) |
  1854. (mac[2] << 16) |
  1855. (mac[1] << 8) |
  1856. mac[0];
  1857. macLo >>= 1;
  1858. macLo |= (macHi & 1) << 31;
  1859. macHi >>= 1;
  1860. } else {
  1861. macLo = macHi = 0;
  1862. }
  1863. REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
  1864. REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
  1865. return true;
  1866. }
  1867. EXPORT_SYMBOL(ath9k_hw_keysetmac);
  1868. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  1869. const struct ath9k_keyval *k,
  1870. const u8 *mac)
  1871. {
  1872. const struct ath9k_hw_capabilities *pCap = &ah->caps;
  1873. struct ath_common *common = ath9k_hw_common(ah);
  1874. u32 key0, key1, key2, key3, key4;
  1875. u32 keyType;
  1876. if (entry >= pCap->keycache_size) {
  1877. ath_print(common, ATH_DBG_FATAL,
  1878. "keycache entry %u out of range\n", entry);
  1879. return false;
  1880. }
  1881. switch (k->kv_type) {
  1882. case ATH9K_CIPHER_AES_OCB:
  1883. keyType = AR_KEYTABLE_TYPE_AES;
  1884. break;
  1885. case ATH9K_CIPHER_AES_CCM:
  1886. if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
  1887. ath_print(common, ATH_DBG_ANY,
  1888. "AES-CCM not supported by mac rev 0x%x\n",
  1889. ah->hw_version.macRev);
  1890. return false;
  1891. }
  1892. keyType = AR_KEYTABLE_TYPE_CCM;
  1893. break;
  1894. case ATH9K_CIPHER_TKIP:
  1895. keyType = AR_KEYTABLE_TYPE_TKIP;
  1896. if (ATH9K_IS_MIC_ENABLED(ah)
  1897. && entry + 64 >= pCap->keycache_size) {
  1898. ath_print(common, ATH_DBG_ANY,
  1899. "entry %u inappropriate for TKIP\n", entry);
  1900. return false;
  1901. }
  1902. break;
  1903. case ATH9K_CIPHER_WEP:
  1904. if (k->kv_len < WLAN_KEY_LEN_WEP40) {
  1905. ath_print(common, ATH_DBG_ANY,
  1906. "WEP key length %u too small\n", k->kv_len);
  1907. return false;
  1908. }
  1909. if (k->kv_len <= WLAN_KEY_LEN_WEP40)
  1910. keyType = AR_KEYTABLE_TYPE_40;
  1911. else if (k->kv_len <= WLAN_KEY_LEN_WEP104)
  1912. keyType = AR_KEYTABLE_TYPE_104;
  1913. else
  1914. keyType = AR_KEYTABLE_TYPE_128;
  1915. break;
  1916. case ATH9K_CIPHER_CLR:
  1917. keyType = AR_KEYTABLE_TYPE_CLR;
  1918. break;
  1919. default:
  1920. ath_print(common, ATH_DBG_FATAL,
  1921. "cipher %u not supported\n", k->kv_type);
  1922. return false;
  1923. }
  1924. key0 = get_unaligned_le32(k->kv_val + 0);
  1925. key1 = get_unaligned_le16(k->kv_val + 4);
  1926. key2 = get_unaligned_le32(k->kv_val + 6);
  1927. key3 = get_unaligned_le16(k->kv_val + 10);
  1928. key4 = get_unaligned_le32(k->kv_val + 12);
  1929. if (k->kv_len <= WLAN_KEY_LEN_WEP104)
  1930. key4 &= 0xff;
  1931. /*
  1932. * Note: Key cache registers access special memory area that requires
  1933. * two 32-bit writes to actually update the values in the internal
  1934. * memory. Consequently, the exact order and pairs used here must be
  1935. * maintained.
  1936. */
  1937. if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
  1938. u16 micentry = entry + 64;
  1939. /*
  1940. * Write inverted key[47:0] first to avoid Michael MIC errors
  1941. * on frames that could be sent or received at the same time.
  1942. * The correct key will be written in the end once everything
  1943. * else is ready.
  1944. */
  1945. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
  1946. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
  1947. /* Write key[95:48] */
  1948. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  1949. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  1950. /* Write key[127:96] and key type */
  1951. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  1952. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  1953. /* Write MAC address for the entry */
  1954. (void) ath9k_hw_keysetmac(ah, entry, mac);
  1955. if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
  1956. /*
  1957. * TKIP uses two key cache entries:
  1958. * Michael MIC TX/RX keys in the same key cache entry
  1959. * (idx = main index + 64):
  1960. * key0 [31:0] = RX key [31:0]
  1961. * key1 [15:0] = TX key [31:16]
  1962. * key1 [31:16] = reserved
  1963. * key2 [31:0] = RX key [63:32]
  1964. * key3 [15:0] = TX key [15:0]
  1965. * key3 [31:16] = reserved
  1966. * key4 [31:0] = TX key [63:32]
  1967. */
  1968. u32 mic0, mic1, mic2, mic3, mic4;
  1969. mic0 = get_unaligned_le32(k->kv_mic + 0);
  1970. mic2 = get_unaligned_le32(k->kv_mic + 4);
  1971. mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
  1972. mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
  1973. mic4 = get_unaligned_le32(k->kv_txmic + 4);
  1974. /* Write RX[31:0] and TX[31:16] */
  1975. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  1976. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
  1977. /* Write RX[63:32] and TX[15:0] */
  1978. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  1979. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
  1980. /* Write TX[63:32] and keyType(reserved) */
  1981. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
  1982. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  1983. AR_KEYTABLE_TYPE_CLR);
  1984. } else {
  1985. /*
  1986. * TKIP uses four key cache entries (two for group
  1987. * keys):
  1988. * Michael MIC TX/RX keys are in different key cache
  1989. * entries (idx = main index + 64 for TX and
  1990. * main index + 32 + 96 for RX):
  1991. * key0 [31:0] = TX/RX MIC key [31:0]
  1992. * key1 [31:0] = reserved
  1993. * key2 [31:0] = TX/RX MIC key [63:32]
  1994. * key3 [31:0] = reserved
  1995. * key4 [31:0] = reserved
  1996. *
  1997. * Upper layer code will call this function separately
  1998. * for TX and RX keys when these registers offsets are
  1999. * used.
  2000. */
  2001. u32 mic0, mic2;
  2002. mic0 = get_unaligned_le32(k->kv_mic + 0);
  2003. mic2 = get_unaligned_le32(k->kv_mic + 4);
  2004. /* Write MIC key[31:0] */
  2005. REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
  2006. REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
  2007. /* Write MIC key[63:32] */
  2008. REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
  2009. REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
  2010. /* Write TX[63:32] and keyType(reserved) */
  2011. REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
  2012. REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
  2013. AR_KEYTABLE_TYPE_CLR);
  2014. }
  2015. /* MAC address registers are reserved for the MIC entry */
  2016. REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
  2017. REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
  2018. /*
  2019. * Write the correct (un-inverted) key[47:0] last to enable
  2020. * TKIP now that all other registers are set with correct
  2021. * values.
  2022. */
  2023. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  2024. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  2025. } else {
  2026. /* Write key[47:0] */
  2027. REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
  2028. REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
  2029. /* Write key[95:48] */
  2030. REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
  2031. REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
  2032. /* Write key[127:96] and key type */
  2033. REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
  2034. REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
  2035. /* Write MAC address for the entry */
  2036. (void) ath9k_hw_keysetmac(ah, entry, mac);
  2037. }
  2038. return true;
  2039. }
  2040. EXPORT_SYMBOL(ath9k_hw_set_keycache_entry);
  2041. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
  2042. {
  2043. if (entry < ah->caps.keycache_size) {
  2044. u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
  2045. if (val & AR_KEYTABLE_VALID)
  2046. return true;
  2047. }
  2048. return false;
  2049. }
  2050. EXPORT_SYMBOL(ath9k_hw_keyisvalid);
  2051. /******************************/
  2052. /* Power Management (Chipset) */
  2053. /******************************/
  2054. static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
  2055. {
  2056. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2057. if (setChip) {
  2058. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2059. AR_RTC_FORCE_WAKE_EN);
  2060. if (!AR_SREV_9100(ah))
  2061. REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
  2062. if(!AR_SREV_5416(ah))
  2063. REG_CLR_BIT(ah, (AR_RTC_RESET),
  2064. AR_RTC_RESET_EN);
  2065. }
  2066. }
  2067. static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
  2068. {
  2069. REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2070. if (setChip) {
  2071. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2072. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2073. REG_WRITE(ah, AR_RTC_FORCE_WAKE,
  2074. AR_RTC_FORCE_WAKE_ON_INT);
  2075. } else {
  2076. REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
  2077. AR_RTC_FORCE_WAKE_EN);
  2078. }
  2079. }
  2080. }
  2081. static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
  2082. {
  2083. u32 val;
  2084. int i;
  2085. if (setChip) {
  2086. if ((REG_READ(ah, AR_RTC_STATUS) &
  2087. AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
  2088. if (ath9k_hw_set_reset_reg(ah,
  2089. ATH9K_RESET_POWER_ON) != true) {
  2090. return false;
  2091. }
  2092. ath9k_hw_init_pll(ah, NULL);
  2093. }
  2094. if (AR_SREV_9100(ah))
  2095. REG_SET_BIT(ah, AR_RTC_RESET,
  2096. AR_RTC_RESET_EN);
  2097. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2098. AR_RTC_FORCE_WAKE_EN);
  2099. udelay(50);
  2100. for (i = POWER_UP_TIME / 50; i > 0; i--) {
  2101. val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
  2102. if (val == AR_RTC_STATUS_ON)
  2103. break;
  2104. udelay(50);
  2105. REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
  2106. AR_RTC_FORCE_WAKE_EN);
  2107. }
  2108. if (i == 0) {
  2109. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  2110. "Failed to wakeup in %uus\n",
  2111. POWER_UP_TIME / 20);
  2112. return false;
  2113. }
  2114. }
  2115. REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
  2116. return true;
  2117. }
  2118. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
  2119. {
  2120. struct ath_common *common = ath9k_hw_common(ah);
  2121. int status = true, setChip = true;
  2122. static const char *modes[] = {
  2123. "AWAKE",
  2124. "FULL-SLEEP",
  2125. "NETWORK SLEEP",
  2126. "UNDEFINED"
  2127. };
  2128. if (ah->power_mode == mode)
  2129. return status;
  2130. ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
  2131. modes[ah->power_mode], modes[mode]);
  2132. switch (mode) {
  2133. case ATH9K_PM_AWAKE:
  2134. status = ath9k_hw_set_power_awake(ah, setChip);
  2135. break;
  2136. case ATH9K_PM_FULL_SLEEP:
  2137. ath9k_set_power_sleep(ah, setChip);
  2138. ah->chip_fullsleep = true;
  2139. break;
  2140. case ATH9K_PM_NETWORK_SLEEP:
  2141. ath9k_set_power_network_sleep(ah, setChip);
  2142. break;
  2143. default:
  2144. ath_print(common, ATH_DBG_FATAL,
  2145. "Unknown power mode %u\n", mode);
  2146. return false;
  2147. }
  2148. ah->power_mode = mode;
  2149. return status;
  2150. }
  2151. EXPORT_SYMBOL(ath9k_hw_setpower);
  2152. /*
  2153. * Helper for ASPM support.
  2154. *
  2155. * Disable PLL when in L0s as well as receiver clock when in L1.
  2156. * This power saving option must be enabled through the SerDes.
  2157. *
  2158. * Programming the SerDes must go through the same 288 bit serial shift
  2159. * register as the other analog registers. Hence the 9 writes.
  2160. */
  2161. void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off)
  2162. {
  2163. u8 i;
  2164. u32 val;
  2165. if (ah->is_pciexpress != true)
  2166. return;
  2167. /* Do not touch SerDes registers */
  2168. if (ah->config.pcie_powersave_enable == 2)
  2169. return;
  2170. /* Nothing to do on restore for 11N */
  2171. if (!restore) {
  2172. if (AR_SREV_9280_20_OR_LATER(ah)) {
  2173. /*
  2174. * AR9280 2.0 or later chips use SerDes values from the
  2175. * initvals.h initialized depending on chipset during
  2176. * ath9k_hw_init()
  2177. */
  2178. for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
  2179. REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
  2180. INI_RA(&ah->iniPcieSerdes, i, 1));
  2181. }
  2182. } else if (AR_SREV_9280(ah) &&
  2183. (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
  2184. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
  2185. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2186. /* RX shut off when elecidle is asserted */
  2187. REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
  2188. REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
  2189. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
  2190. /* Shut off CLKREQ active in L1 */
  2191. if (ah->config.pcie_clock_req)
  2192. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
  2193. else
  2194. REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
  2195. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2196. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2197. REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
  2198. /* Load the new settings */
  2199. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2200. } else {
  2201. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  2202. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  2203. /* RX shut off when elecidle is asserted */
  2204. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  2205. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  2206. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  2207. /*
  2208. * Ignore ah->ah_config.pcie_clock_req setting for
  2209. * pre-AR9280 11n
  2210. */
  2211. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  2212. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  2213. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  2214. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  2215. /* Load the new settings */
  2216. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  2217. }
  2218. udelay(1000);
  2219. /* set bit 19 to allow forcing of pcie core into L1 state */
  2220. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  2221. /* Several PCIe massages to ensure proper behaviour */
  2222. if (ah->config.pcie_waen) {
  2223. val = ah->config.pcie_waen;
  2224. if (!power_off)
  2225. val &= (~AR_WA_D3_L1_DISABLE);
  2226. } else {
  2227. if (AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
  2228. AR_SREV_9287(ah)) {
  2229. val = AR9285_WA_DEFAULT;
  2230. if (!power_off)
  2231. val &= (~AR_WA_D3_L1_DISABLE);
  2232. } else if (AR_SREV_9280(ah)) {
  2233. /*
  2234. * On AR9280 chips bit 22 of 0x4004 needs to be
  2235. * set otherwise card may disappear.
  2236. */
  2237. val = AR9280_WA_DEFAULT;
  2238. if (!power_off)
  2239. val &= (~AR_WA_D3_L1_DISABLE);
  2240. } else
  2241. val = AR_WA_DEFAULT;
  2242. }
  2243. REG_WRITE(ah, AR_WA, val);
  2244. }
  2245. if (power_off) {
  2246. /*
  2247. * Set PCIe workaround bits
  2248. * bit 14 in WA register (disable L1) should only
  2249. * be set when device enters D3 and be cleared
  2250. * when device comes back to D0.
  2251. */
  2252. if (ah->config.pcie_waen) {
  2253. if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
  2254. REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
  2255. } else {
  2256. if (((AR_SREV_9285(ah) || AR_SREV_9271(ah) ||
  2257. AR_SREV_9287(ah)) &&
  2258. (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
  2259. (AR_SREV_9280(ah) &&
  2260. (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
  2261. REG_SET_BIT(ah, AR_WA, AR_WA_D3_L1_DISABLE);
  2262. }
  2263. }
  2264. }
  2265. }
  2266. EXPORT_SYMBOL(ath9k_hw_configpcipowersave);
  2267. /**********************/
  2268. /* Interrupt Handling */
  2269. /**********************/
  2270. bool ath9k_hw_intrpend(struct ath_hw *ah)
  2271. {
  2272. u32 host_isr;
  2273. if (AR_SREV_9100(ah))
  2274. return true;
  2275. host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
  2276. if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
  2277. return true;
  2278. host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
  2279. if ((host_isr & AR_INTR_SYNC_DEFAULT)
  2280. && (host_isr != AR_INTR_SPURIOUS))
  2281. return true;
  2282. return false;
  2283. }
  2284. EXPORT_SYMBOL(ath9k_hw_intrpend);
  2285. bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
  2286. {
  2287. u32 isr = 0;
  2288. u32 mask2 = 0;
  2289. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2290. u32 sync_cause = 0;
  2291. bool fatal_int = false;
  2292. struct ath_common *common = ath9k_hw_common(ah);
  2293. if (!AR_SREV_9100(ah)) {
  2294. if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
  2295. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  2296. == AR_RTC_STATUS_ON) {
  2297. isr = REG_READ(ah, AR_ISR);
  2298. }
  2299. }
  2300. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
  2301. AR_INTR_SYNC_DEFAULT;
  2302. *masked = 0;
  2303. if (!isr && !sync_cause)
  2304. return false;
  2305. } else {
  2306. *masked = 0;
  2307. isr = REG_READ(ah, AR_ISR);
  2308. }
  2309. if (isr) {
  2310. if (isr & AR_ISR_BCNMISC) {
  2311. u32 isr2;
  2312. isr2 = REG_READ(ah, AR_ISR_S2);
  2313. if (isr2 & AR_ISR_S2_TIM)
  2314. mask2 |= ATH9K_INT_TIM;
  2315. if (isr2 & AR_ISR_S2_DTIM)
  2316. mask2 |= ATH9K_INT_DTIM;
  2317. if (isr2 & AR_ISR_S2_DTIMSYNC)
  2318. mask2 |= ATH9K_INT_DTIMSYNC;
  2319. if (isr2 & (AR_ISR_S2_CABEND))
  2320. mask2 |= ATH9K_INT_CABEND;
  2321. if (isr2 & AR_ISR_S2_GTT)
  2322. mask2 |= ATH9K_INT_GTT;
  2323. if (isr2 & AR_ISR_S2_CST)
  2324. mask2 |= ATH9K_INT_CST;
  2325. if (isr2 & AR_ISR_S2_TSFOOR)
  2326. mask2 |= ATH9K_INT_TSFOOR;
  2327. }
  2328. isr = REG_READ(ah, AR_ISR_RAC);
  2329. if (isr == 0xffffffff) {
  2330. *masked = 0;
  2331. return false;
  2332. }
  2333. *masked = isr & ATH9K_INT_COMMON;
  2334. if (ah->config.rx_intr_mitigation) {
  2335. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
  2336. *masked |= ATH9K_INT_RX;
  2337. }
  2338. if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
  2339. *masked |= ATH9K_INT_RX;
  2340. if (isr &
  2341. (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
  2342. AR_ISR_TXEOL)) {
  2343. u32 s0_s, s1_s;
  2344. *masked |= ATH9K_INT_TX;
  2345. s0_s = REG_READ(ah, AR_ISR_S0_S);
  2346. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
  2347. ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
  2348. s1_s = REG_READ(ah, AR_ISR_S1_S);
  2349. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
  2350. ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
  2351. }
  2352. if (isr & AR_ISR_RXORN) {
  2353. ath_print(common, ATH_DBG_INTERRUPT,
  2354. "receive FIFO overrun interrupt\n");
  2355. }
  2356. if (!AR_SREV_9100(ah)) {
  2357. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2358. u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
  2359. if (isr5 & AR_ISR_S5_TIM_TIMER)
  2360. *masked |= ATH9K_INT_TIM_TIMER;
  2361. }
  2362. }
  2363. *masked |= mask2;
  2364. }
  2365. if (AR_SREV_9100(ah))
  2366. return true;
  2367. if (isr & AR_ISR_GENTMR) {
  2368. u32 s5_s;
  2369. s5_s = REG_READ(ah, AR_ISR_S5_S);
  2370. if (isr & AR_ISR_GENTMR) {
  2371. ah->intr_gen_timer_trigger =
  2372. MS(s5_s, AR_ISR_S5_GENTIMER_TRIG);
  2373. ah->intr_gen_timer_thresh =
  2374. MS(s5_s, AR_ISR_S5_GENTIMER_THRESH);
  2375. if (ah->intr_gen_timer_trigger)
  2376. *masked |= ATH9K_INT_GENTIMER;
  2377. }
  2378. }
  2379. if (sync_cause) {
  2380. fatal_int =
  2381. (sync_cause &
  2382. (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
  2383. ? true : false;
  2384. if (fatal_int) {
  2385. if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
  2386. ath_print(common, ATH_DBG_ANY,
  2387. "received PCI FATAL interrupt\n");
  2388. }
  2389. if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
  2390. ath_print(common, ATH_DBG_ANY,
  2391. "received PCI PERR interrupt\n");
  2392. }
  2393. *masked |= ATH9K_INT_FATAL;
  2394. }
  2395. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  2396. ath_print(common, ATH_DBG_INTERRUPT,
  2397. "AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
  2398. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  2399. REG_WRITE(ah, AR_RC, 0);
  2400. *masked |= ATH9K_INT_FATAL;
  2401. }
  2402. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
  2403. ath_print(common, ATH_DBG_INTERRUPT,
  2404. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  2405. }
  2406. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  2407. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  2408. }
  2409. return true;
  2410. }
  2411. EXPORT_SYMBOL(ath9k_hw_getisr);
  2412. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
  2413. {
  2414. u32 omask = ah->mask_reg;
  2415. u32 mask, mask2;
  2416. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2417. struct ath_common *common = ath9k_hw_common(ah);
  2418. ath_print(common, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
  2419. if (omask & ATH9K_INT_GLOBAL) {
  2420. ath_print(common, ATH_DBG_INTERRUPT, "disable IER\n");
  2421. REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
  2422. (void) REG_READ(ah, AR_IER);
  2423. if (!AR_SREV_9100(ah)) {
  2424. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
  2425. (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
  2426. REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
  2427. (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
  2428. }
  2429. }
  2430. mask = ints & ATH9K_INT_COMMON;
  2431. mask2 = 0;
  2432. if (ints & ATH9K_INT_TX) {
  2433. if (ah->txok_interrupt_mask)
  2434. mask |= AR_IMR_TXOK;
  2435. if (ah->txdesc_interrupt_mask)
  2436. mask |= AR_IMR_TXDESC;
  2437. if (ah->txerr_interrupt_mask)
  2438. mask |= AR_IMR_TXERR;
  2439. if (ah->txeol_interrupt_mask)
  2440. mask |= AR_IMR_TXEOL;
  2441. }
  2442. if (ints & ATH9K_INT_RX) {
  2443. mask |= AR_IMR_RXERR;
  2444. if (ah->config.rx_intr_mitigation)
  2445. mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
  2446. else
  2447. mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
  2448. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
  2449. mask |= AR_IMR_GENTMR;
  2450. }
  2451. if (ints & (ATH9K_INT_BMISC)) {
  2452. mask |= AR_IMR_BCNMISC;
  2453. if (ints & ATH9K_INT_TIM)
  2454. mask2 |= AR_IMR_S2_TIM;
  2455. if (ints & ATH9K_INT_DTIM)
  2456. mask2 |= AR_IMR_S2_DTIM;
  2457. if (ints & ATH9K_INT_DTIMSYNC)
  2458. mask2 |= AR_IMR_S2_DTIMSYNC;
  2459. if (ints & ATH9K_INT_CABEND)
  2460. mask2 |= AR_IMR_S2_CABEND;
  2461. if (ints & ATH9K_INT_TSFOOR)
  2462. mask2 |= AR_IMR_S2_TSFOOR;
  2463. }
  2464. if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
  2465. mask |= AR_IMR_BCNMISC;
  2466. if (ints & ATH9K_INT_GTT)
  2467. mask2 |= AR_IMR_S2_GTT;
  2468. if (ints & ATH9K_INT_CST)
  2469. mask2 |= AR_IMR_S2_CST;
  2470. }
  2471. ath_print(common, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
  2472. REG_WRITE(ah, AR_IMR, mask);
  2473. ah->imrs2_reg &= ~(AR_IMR_S2_TIM | AR_IMR_S2_DTIM | AR_IMR_S2_DTIMSYNC |
  2474. AR_IMR_S2_CABEND | AR_IMR_S2_CABTO |
  2475. AR_IMR_S2_TSFOOR | AR_IMR_S2_GTT | AR_IMR_S2_CST);
  2476. ah->imrs2_reg |= mask2;
  2477. REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
  2478. ah->mask_reg = ints;
  2479. if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
  2480. if (ints & ATH9K_INT_TIM_TIMER)
  2481. REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2482. else
  2483. REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
  2484. }
  2485. if (ints & ATH9K_INT_GLOBAL) {
  2486. ath_print(common, ATH_DBG_INTERRUPT, "enable IER\n");
  2487. REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
  2488. if (!AR_SREV_9100(ah)) {
  2489. REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
  2490. AR_INTR_MAC_IRQ);
  2491. REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
  2492. REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
  2493. AR_INTR_SYNC_DEFAULT);
  2494. REG_WRITE(ah, AR_INTR_SYNC_MASK,
  2495. AR_INTR_SYNC_DEFAULT);
  2496. }
  2497. ath_print(common, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
  2498. REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
  2499. }
  2500. return omask;
  2501. }
  2502. EXPORT_SYMBOL(ath9k_hw_set_interrupts);
  2503. /*******************/
  2504. /* Beacon Handling */
  2505. /*******************/
  2506. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
  2507. {
  2508. int flags = 0;
  2509. ah->beacon_interval = beacon_period;
  2510. switch (ah->opmode) {
  2511. case NL80211_IFTYPE_STATION:
  2512. case NL80211_IFTYPE_MONITOR:
  2513. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2514. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
  2515. REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
  2516. flags |= AR_TBTT_TIMER_EN;
  2517. break;
  2518. case NL80211_IFTYPE_ADHOC:
  2519. case NL80211_IFTYPE_MESH_POINT:
  2520. REG_SET_BIT(ah, AR_TXCFG,
  2521. AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
  2522. REG_WRITE(ah, AR_NEXT_NDP_TIMER,
  2523. TU_TO_USEC(next_beacon +
  2524. (ah->atim_window ? ah->
  2525. atim_window : 1)));
  2526. flags |= AR_NDP_TIMER_EN;
  2527. case NL80211_IFTYPE_AP:
  2528. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
  2529. REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
  2530. TU_TO_USEC(next_beacon -
  2531. ah->config.
  2532. dma_beacon_response_time));
  2533. REG_WRITE(ah, AR_NEXT_SWBA,
  2534. TU_TO_USEC(next_beacon -
  2535. ah->config.
  2536. sw_beacon_response_time));
  2537. flags |=
  2538. AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
  2539. break;
  2540. default:
  2541. ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
  2542. "%s: unsupported opmode: %d\n",
  2543. __func__, ah->opmode);
  2544. return;
  2545. break;
  2546. }
  2547. REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2548. REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
  2549. REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
  2550. REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
  2551. beacon_period &= ~ATH9K_BEACON_ENA;
  2552. if (beacon_period & ATH9K_BEACON_RESET_TSF) {
  2553. ath9k_hw_reset_tsf(ah);
  2554. }
  2555. REG_SET_BIT(ah, AR_TIMER_MODE, flags);
  2556. }
  2557. EXPORT_SYMBOL(ath9k_hw_beaconinit);
  2558. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  2559. const struct ath9k_beacon_state *bs)
  2560. {
  2561. u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
  2562. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2563. struct ath_common *common = ath9k_hw_common(ah);
  2564. REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
  2565. REG_WRITE(ah, AR_BEACON_PERIOD,
  2566. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2567. REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
  2568. TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
  2569. REG_RMW_FIELD(ah, AR_RSSI_THR,
  2570. AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
  2571. beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
  2572. if (bs->bs_sleepduration > beaconintval)
  2573. beaconintval = bs->bs_sleepduration;
  2574. dtimperiod = bs->bs_dtimperiod;
  2575. if (bs->bs_sleepduration > dtimperiod)
  2576. dtimperiod = bs->bs_sleepduration;
  2577. if (beaconintval == dtimperiod)
  2578. nextTbtt = bs->bs_nextdtim;
  2579. else
  2580. nextTbtt = bs->bs_nexttbtt;
  2581. ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
  2582. ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
  2583. ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
  2584. ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
  2585. REG_WRITE(ah, AR_NEXT_DTIM,
  2586. TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
  2587. REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
  2588. REG_WRITE(ah, AR_SLEEP1,
  2589. SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
  2590. | AR_SLEEP1_ASSUME_DTIM);
  2591. if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
  2592. beacontimeout = (BEACON_TIMEOUT_VAL << 3);
  2593. else
  2594. beacontimeout = MIN_BEACON_TIMEOUT_VAL;
  2595. REG_WRITE(ah, AR_SLEEP2,
  2596. SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
  2597. REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
  2598. REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
  2599. REG_SET_BIT(ah, AR_TIMER_MODE,
  2600. AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
  2601. AR_DTIM_TIMER_EN);
  2602. /* TSF Out of Range Threshold */
  2603. REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
  2604. }
  2605. EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
  2606. /*******************/
  2607. /* HW Capabilities */
  2608. /*******************/
  2609. int ath9k_hw_fill_cap_info(struct ath_hw *ah)
  2610. {
  2611. struct ath9k_hw_capabilities *pCap = &ah->caps;
  2612. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  2613. struct ath_common *common = ath9k_hw_common(ah);
  2614. struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
  2615. u16 capField = 0, eeval;
  2616. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
  2617. regulatory->current_rd = eeval;
  2618. eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
  2619. if (AR_SREV_9285_10_OR_LATER(ah))
  2620. eeval |= AR9285_RDEXT_DEFAULT;
  2621. regulatory->current_rd_ext = eeval;
  2622. capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
  2623. if (ah->opmode != NL80211_IFTYPE_AP &&
  2624. ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
  2625. if (regulatory->current_rd == 0x64 ||
  2626. regulatory->current_rd == 0x65)
  2627. regulatory->current_rd += 5;
  2628. else if (regulatory->current_rd == 0x41)
  2629. regulatory->current_rd = 0x43;
  2630. ath_print(common, ATH_DBG_REGULATORY,
  2631. "regdomain mapped to 0x%x\n", regulatory->current_rd);
  2632. }
  2633. eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
  2634. if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
  2635. ath_print(common, ATH_DBG_FATAL,
  2636. "no band has been marked as supported in EEPROM.\n");
  2637. return -EINVAL;
  2638. }
  2639. bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
  2640. if (eeval & AR5416_OPFLAGS_11A) {
  2641. set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
  2642. if (ah->config.ht_enable) {
  2643. if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
  2644. set_bit(ATH9K_MODE_11NA_HT20,
  2645. pCap->wireless_modes);
  2646. if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
  2647. set_bit(ATH9K_MODE_11NA_HT40PLUS,
  2648. pCap->wireless_modes);
  2649. set_bit(ATH9K_MODE_11NA_HT40MINUS,
  2650. pCap->wireless_modes);
  2651. }
  2652. }
  2653. }
  2654. if (eeval & AR5416_OPFLAGS_11G) {
  2655. set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
  2656. if (ah->config.ht_enable) {
  2657. if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
  2658. set_bit(ATH9K_MODE_11NG_HT20,
  2659. pCap->wireless_modes);
  2660. if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
  2661. set_bit(ATH9K_MODE_11NG_HT40PLUS,
  2662. pCap->wireless_modes);
  2663. set_bit(ATH9K_MODE_11NG_HT40MINUS,
  2664. pCap->wireless_modes);
  2665. }
  2666. }
  2667. }
  2668. pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
  2669. /*
  2670. * For AR9271 we will temporarilly uses the rx chainmax as read from
  2671. * the EEPROM.
  2672. */
  2673. if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
  2674. !(eeval & AR5416_OPFLAGS_11A) &&
  2675. !(AR_SREV_9271(ah)))
  2676. /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
  2677. pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
  2678. else
  2679. /* Use rx_chainmask from EEPROM. */
  2680. pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
  2681. if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
  2682. ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
  2683. pCap->low_2ghz_chan = 2312;
  2684. pCap->high_2ghz_chan = 2732;
  2685. pCap->low_5ghz_chan = 4920;
  2686. pCap->high_5ghz_chan = 6100;
  2687. pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
  2688. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
  2689. pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
  2690. pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
  2691. pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
  2692. pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
  2693. if (ah->config.ht_enable)
  2694. pCap->hw_caps |= ATH9K_HW_CAP_HT;
  2695. else
  2696. pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
  2697. pCap->hw_caps |= ATH9K_HW_CAP_GTT;
  2698. pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
  2699. pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
  2700. pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
  2701. if (capField & AR_EEPROM_EEPCAP_MAXQCU)
  2702. pCap->total_queues =
  2703. MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
  2704. else
  2705. pCap->total_queues = ATH9K_NUM_TX_QUEUES;
  2706. if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
  2707. pCap->keycache_size =
  2708. 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
  2709. else
  2710. pCap->keycache_size = AR_KEYTABLE_SIZE;
  2711. pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
  2712. if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
  2713. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
  2714. else
  2715. pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
  2716. if (AR_SREV_9271(ah))
  2717. pCap->num_gpio_pins = AR9271_NUM_GPIO;
  2718. else if (AR_SREV_9285_10_OR_LATER(ah))
  2719. pCap->num_gpio_pins = AR9285_NUM_GPIO;
  2720. else if (AR_SREV_9280_10_OR_LATER(ah))
  2721. pCap->num_gpio_pins = AR928X_NUM_GPIO;
  2722. else
  2723. pCap->num_gpio_pins = AR_NUM_GPIO;
  2724. if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
  2725. pCap->hw_caps |= ATH9K_HW_CAP_CST;
  2726. pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
  2727. } else {
  2728. pCap->rts_aggr_limit = (8 * 1024);
  2729. }
  2730. pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
  2731. #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
  2732. ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
  2733. if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
  2734. ah->rfkill_gpio =
  2735. MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
  2736. ah->rfkill_polarity =
  2737. MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
  2738. pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
  2739. }
  2740. #endif
  2741. pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
  2742. if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
  2743. pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
  2744. else
  2745. pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
  2746. if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
  2747. pCap->reg_cap =
  2748. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2749. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
  2750. AR_EEPROM_EEREGCAP_EN_KK_U2 |
  2751. AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
  2752. } else {
  2753. pCap->reg_cap =
  2754. AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
  2755. AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
  2756. }
  2757. /* Advertise midband for AR5416 with FCC midband set in eeprom */
  2758. if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
  2759. AR_SREV_5416(ah))
  2760. pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
  2761. pCap->num_antcfg_5ghz =
  2762. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
  2763. pCap->num_antcfg_2ghz =
  2764. ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
  2765. if (AR_SREV_9280_10_OR_LATER(ah) &&
  2766. ath9k_hw_btcoex_supported(ah)) {
  2767. btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
  2768. btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
  2769. if (AR_SREV_9285(ah)) {
  2770. btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
  2771. btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
  2772. } else {
  2773. btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
  2774. }
  2775. } else {
  2776. btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
  2777. }
  2778. return 0;
  2779. }
  2780. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  2781. u32 capability, u32 *result)
  2782. {
  2783. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  2784. switch (type) {
  2785. case ATH9K_CAP_CIPHER:
  2786. switch (capability) {
  2787. case ATH9K_CIPHER_AES_CCM:
  2788. case ATH9K_CIPHER_AES_OCB:
  2789. case ATH9K_CIPHER_TKIP:
  2790. case ATH9K_CIPHER_WEP:
  2791. case ATH9K_CIPHER_MIC:
  2792. case ATH9K_CIPHER_CLR:
  2793. return true;
  2794. default:
  2795. return false;
  2796. }
  2797. case ATH9K_CAP_TKIP_MIC:
  2798. switch (capability) {
  2799. case 0:
  2800. return true;
  2801. case 1:
  2802. return (ah->sta_id1_defaults &
  2803. AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
  2804. false;
  2805. }
  2806. case ATH9K_CAP_TKIP_SPLIT:
  2807. return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
  2808. false : true;
  2809. case ATH9K_CAP_DIVERSITY:
  2810. return (REG_READ(ah, AR_PHY_CCK_DETECT) &
  2811. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
  2812. true : false;
  2813. case ATH9K_CAP_MCAST_KEYSRCH:
  2814. switch (capability) {
  2815. case 0:
  2816. return true;
  2817. case 1:
  2818. if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
  2819. return false;
  2820. } else {
  2821. return (ah->sta_id1_defaults &
  2822. AR_STA_ID1_MCAST_KSRCH) ? true :
  2823. false;
  2824. }
  2825. }
  2826. return false;
  2827. case ATH9K_CAP_TXPOW:
  2828. switch (capability) {
  2829. case 0:
  2830. return 0;
  2831. case 1:
  2832. *result = regulatory->power_limit;
  2833. return 0;
  2834. case 2:
  2835. *result = regulatory->max_power_level;
  2836. return 0;
  2837. case 3:
  2838. *result = regulatory->tp_scale;
  2839. return 0;
  2840. }
  2841. return false;
  2842. case ATH9K_CAP_DS:
  2843. return (AR_SREV_9280_20_OR_LATER(ah) &&
  2844. (ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
  2845. ? false : true;
  2846. default:
  2847. return false;
  2848. }
  2849. }
  2850. EXPORT_SYMBOL(ath9k_hw_getcapability);
  2851. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  2852. u32 capability, u32 setting, int *status)
  2853. {
  2854. u32 v;
  2855. switch (type) {
  2856. case ATH9K_CAP_TKIP_MIC:
  2857. if (setting)
  2858. ah->sta_id1_defaults |=
  2859. AR_STA_ID1_CRPT_MIC_ENABLE;
  2860. else
  2861. ah->sta_id1_defaults &=
  2862. ~AR_STA_ID1_CRPT_MIC_ENABLE;
  2863. return true;
  2864. case ATH9K_CAP_DIVERSITY:
  2865. v = REG_READ(ah, AR_PHY_CCK_DETECT);
  2866. if (setting)
  2867. v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2868. else
  2869. v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  2870. REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
  2871. return true;
  2872. case ATH9K_CAP_MCAST_KEYSRCH:
  2873. if (setting)
  2874. ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
  2875. else
  2876. ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
  2877. return true;
  2878. default:
  2879. return false;
  2880. }
  2881. }
  2882. EXPORT_SYMBOL(ath9k_hw_setcapability);
  2883. /****************************/
  2884. /* GPIO / RFKILL / Antennae */
  2885. /****************************/
  2886. static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
  2887. u32 gpio, u32 type)
  2888. {
  2889. int addr;
  2890. u32 gpio_shift, tmp;
  2891. if (gpio > 11)
  2892. addr = AR_GPIO_OUTPUT_MUX3;
  2893. else if (gpio > 5)
  2894. addr = AR_GPIO_OUTPUT_MUX2;
  2895. else
  2896. addr = AR_GPIO_OUTPUT_MUX1;
  2897. gpio_shift = (gpio % 6) * 5;
  2898. if (AR_SREV_9280_20_OR_LATER(ah)
  2899. || (addr != AR_GPIO_OUTPUT_MUX1)) {
  2900. REG_RMW(ah, addr, (type << gpio_shift),
  2901. (0x1f << gpio_shift));
  2902. } else {
  2903. tmp = REG_READ(ah, addr);
  2904. tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
  2905. tmp &= ~(0x1f << gpio_shift);
  2906. tmp |= (type << gpio_shift);
  2907. REG_WRITE(ah, addr, tmp);
  2908. }
  2909. }
  2910. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
  2911. {
  2912. u32 gpio_shift;
  2913. BUG_ON(gpio >= ah->caps.num_gpio_pins);
  2914. gpio_shift = gpio << 1;
  2915. REG_RMW(ah,
  2916. AR_GPIO_OE_OUT,
  2917. (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
  2918. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2919. }
  2920. EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
  2921. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
  2922. {
  2923. #define MS_REG_READ(x, y) \
  2924. (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
  2925. if (gpio >= ah->caps.num_gpio_pins)
  2926. return 0xffffffff;
  2927. if (AR_SREV_9271(ah))
  2928. return MS_REG_READ(AR9271, gpio) != 0;
  2929. else if (AR_SREV_9287_10_OR_LATER(ah))
  2930. return MS_REG_READ(AR9287, gpio) != 0;
  2931. else if (AR_SREV_9285_10_OR_LATER(ah))
  2932. return MS_REG_READ(AR9285, gpio) != 0;
  2933. else if (AR_SREV_9280_10_OR_LATER(ah))
  2934. return MS_REG_READ(AR928X, gpio) != 0;
  2935. else
  2936. return MS_REG_READ(AR, gpio) != 0;
  2937. }
  2938. EXPORT_SYMBOL(ath9k_hw_gpio_get);
  2939. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  2940. u32 ah_signal_type)
  2941. {
  2942. u32 gpio_shift;
  2943. ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
  2944. gpio_shift = 2 * gpio;
  2945. REG_RMW(ah,
  2946. AR_GPIO_OE_OUT,
  2947. (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
  2948. (AR_GPIO_OE_OUT_DRV << gpio_shift));
  2949. }
  2950. EXPORT_SYMBOL(ath9k_hw_cfg_output);
  2951. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
  2952. {
  2953. if (AR_SREV_9271(ah))
  2954. val = ~val;
  2955. REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
  2956. AR_GPIO_BIT(gpio));
  2957. }
  2958. EXPORT_SYMBOL(ath9k_hw_set_gpio);
  2959. u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
  2960. {
  2961. return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
  2962. }
  2963. EXPORT_SYMBOL(ath9k_hw_getdefantenna);
  2964. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
  2965. {
  2966. REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
  2967. }
  2968. EXPORT_SYMBOL(ath9k_hw_setantenna);
  2969. /*********************/
  2970. /* General Operation */
  2971. /*********************/
  2972. u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
  2973. {
  2974. u32 bits = REG_READ(ah, AR_RX_FILTER);
  2975. u32 phybits = REG_READ(ah, AR_PHY_ERR);
  2976. if (phybits & AR_PHY_ERR_RADAR)
  2977. bits |= ATH9K_RX_FILTER_PHYRADAR;
  2978. if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
  2979. bits |= ATH9K_RX_FILTER_PHYERR;
  2980. return bits;
  2981. }
  2982. EXPORT_SYMBOL(ath9k_hw_getrxfilter);
  2983. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
  2984. {
  2985. u32 phybits;
  2986. REG_WRITE(ah, AR_RX_FILTER, bits);
  2987. phybits = 0;
  2988. if (bits & ATH9K_RX_FILTER_PHYRADAR)
  2989. phybits |= AR_PHY_ERR_RADAR;
  2990. if (bits & ATH9K_RX_FILTER_PHYERR)
  2991. phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
  2992. REG_WRITE(ah, AR_PHY_ERR, phybits);
  2993. if (phybits)
  2994. REG_WRITE(ah, AR_RXCFG,
  2995. REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
  2996. else
  2997. REG_WRITE(ah, AR_RXCFG,
  2998. REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
  2999. }
  3000. EXPORT_SYMBOL(ath9k_hw_setrxfilter);
  3001. bool ath9k_hw_phy_disable(struct ath_hw *ah)
  3002. {
  3003. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
  3004. return false;
  3005. ath9k_hw_init_pll(ah, NULL);
  3006. return true;
  3007. }
  3008. EXPORT_SYMBOL(ath9k_hw_phy_disable);
  3009. bool ath9k_hw_disable(struct ath_hw *ah)
  3010. {
  3011. if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
  3012. return false;
  3013. if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
  3014. return false;
  3015. ath9k_hw_init_pll(ah, NULL);
  3016. return true;
  3017. }
  3018. EXPORT_SYMBOL(ath9k_hw_disable);
  3019. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
  3020. {
  3021. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  3022. struct ath9k_channel *chan = ah->curchan;
  3023. struct ieee80211_channel *channel = chan->chan;
  3024. regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
  3025. ah->eep_ops->set_txpower(ah, chan,
  3026. ath9k_regd_get_ctl(regulatory, chan),
  3027. channel->max_antenna_gain * 2,
  3028. channel->max_power * 2,
  3029. min((u32) MAX_RATE_POWER,
  3030. (u32) regulatory->power_limit));
  3031. }
  3032. EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
  3033. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
  3034. {
  3035. memcpy(ath9k_hw_common(ah)->macaddr, mac, ETH_ALEN);
  3036. }
  3037. EXPORT_SYMBOL(ath9k_hw_setmac);
  3038. void ath9k_hw_setopmode(struct ath_hw *ah)
  3039. {
  3040. ath9k_hw_set_operating_mode(ah, ah->opmode);
  3041. }
  3042. EXPORT_SYMBOL(ath9k_hw_setopmode);
  3043. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
  3044. {
  3045. REG_WRITE(ah, AR_MCAST_FIL0, filter0);
  3046. REG_WRITE(ah, AR_MCAST_FIL1, filter1);
  3047. }
  3048. EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
  3049. void ath9k_hw_write_associd(struct ath_hw *ah)
  3050. {
  3051. struct ath_common *common = ath9k_hw_common(ah);
  3052. REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
  3053. REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
  3054. ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
  3055. }
  3056. EXPORT_SYMBOL(ath9k_hw_write_associd);
  3057. u64 ath9k_hw_gettsf64(struct ath_hw *ah)
  3058. {
  3059. u64 tsf;
  3060. tsf = REG_READ(ah, AR_TSF_U32);
  3061. tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
  3062. return tsf;
  3063. }
  3064. EXPORT_SYMBOL(ath9k_hw_gettsf64);
  3065. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
  3066. {
  3067. REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
  3068. REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
  3069. }
  3070. EXPORT_SYMBOL(ath9k_hw_settsf64);
  3071. void ath9k_hw_reset_tsf(struct ath_hw *ah)
  3072. {
  3073. if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
  3074. AH_TSF_WRITE_TIMEOUT))
  3075. ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
  3076. "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
  3077. REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
  3078. }
  3079. EXPORT_SYMBOL(ath9k_hw_reset_tsf);
  3080. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
  3081. {
  3082. if (setting)
  3083. ah->misc_mode |= AR_PCU_TX_ADD_TSF;
  3084. else
  3085. ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
  3086. }
  3087. EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
  3088. /*
  3089. * Extend 15-bit time stamp from rx descriptor to
  3090. * a full 64-bit TSF using the current h/w TSF.
  3091. */
  3092. u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp)
  3093. {
  3094. u64 tsf;
  3095. tsf = ath9k_hw_gettsf64(ah);
  3096. if ((tsf & 0x7fff) < rstamp)
  3097. tsf -= 0x8000;
  3098. return (tsf & ~0x7fff) | rstamp;
  3099. }
  3100. EXPORT_SYMBOL(ath9k_hw_extend_tsf);
  3101. void ath9k_hw_set11nmac2040(struct ath_hw *ah)
  3102. {
  3103. struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
  3104. u32 macmode;
  3105. if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
  3106. macmode = AR_2040_JOINED_RX_CLEAR;
  3107. else
  3108. macmode = 0;
  3109. REG_WRITE(ah, AR_2040_MODE, macmode);
  3110. }
  3111. /* HW Generic timers configuration */
  3112. static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
  3113. {
  3114. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3115. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3116. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3117. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3118. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3119. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3120. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3121. {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
  3122. {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
  3123. {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
  3124. AR_NDP2_TIMER_MODE, 0x0002},
  3125. {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
  3126. AR_NDP2_TIMER_MODE, 0x0004},
  3127. {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
  3128. AR_NDP2_TIMER_MODE, 0x0008},
  3129. {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
  3130. AR_NDP2_TIMER_MODE, 0x0010},
  3131. {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
  3132. AR_NDP2_TIMER_MODE, 0x0020},
  3133. {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
  3134. AR_NDP2_TIMER_MODE, 0x0040},
  3135. {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
  3136. AR_NDP2_TIMER_MODE, 0x0080}
  3137. };
  3138. /* HW generic timer primitives */
  3139. /* compute and clear index of rightmost 1 */
  3140. static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
  3141. {
  3142. u32 b;
  3143. b = *mask;
  3144. b &= (0-b);
  3145. *mask &= ~b;
  3146. b *= debruijn32;
  3147. b >>= 27;
  3148. return timer_table->gen_timer_index[b];
  3149. }
  3150. u32 ath9k_hw_gettsf32(struct ath_hw *ah)
  3151. {
  3152. return REG_READ(ah, AR_TSF_L32);
  3153. }
  3154. EXPORT_SYMBOL(ath9k_hw_gettsf32);
  3155. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  3156. void (*trigger)(void *),
  3157. void (*overflow)(void *),
  3158. void *arg,
  3159. u8 timer_index)
  3160. {
  3161. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3162. struct ath_gen_timer *timer;
  3163. timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
  3164. if (timer == NULL) {
  3165. ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
  3166. "Failed to allocate memory"
  3167. "for hw timer[%d]\n", timer_index);
  3168. return NULL;
  3169. }
  3170. /* allocate a hardware generic timer slot */
  3171. timer_table->timers[timer_index] = timer;
  3172. timer->index = timer_index;
  3173. timer->trigger = trigger;
  3174. timer->overflow = overflow;
  3175. timer->arg = arg;
  3176. return timer;
  3177. }
  3178. EXPORT_SYMBOL(ath_gen_timer_alloc);
  3179. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  3180. struct ath_gen_timer *timer,
  3181. u32 timer_next,
  3182. u32 timer_period)
  3183. {
  3184. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3185. u32 tsf;
  3186. BUG_ON(!timer_period);
  3187. set_bit(timer->index, &timer_table->timer_mask.timer_bits);
  3188. tsf = ath9k_hw_gettsf32(ah);
  3189. ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
  3190. "curent tsf %x period %x"
  3191. "timer_next %x\n", tsf, timer_period, timer_next);
  3192. /*
  3193. * Pull timer_next forward if the current TSF already passed it
  3194. * because of software latency
  3195. */
  3196. if (timer_next < tsf)
  3197. timer_next = tsf + timer_period;
  3198. /*
  3199. * Program generic timer registers
  3200. */
  3201. REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
  3202. timer_next);
  3203. REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
  3204. timer_period);
  3205. REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  3206. gen_tmr_configuration[timer->index].mode_mask);
  3207. /* Enable both trigger and thresh interrupt masks */
  3208. REG_SET_BIT(ah, AR_IMR_S5,
  3209. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  3210. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  3211. }
  3212. EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
  3213. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
  3214. {
  3215. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3216. if ((timer->index < AR_FIRST_NDP_TIMER) ||
  3217. (timer->index >= ATH_MAX_GEN_TIMER)) {
  3218. return;
  3219. }
  3220. /* Clear generic timer enable bits. */
  3221. REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
  3222. gen_tmr_configuration[timer->index].mode_mask);
  3223. /* Disable both trigger and thresh interrupt masks */
  3224. REG_CLR_BIT(ah, AR_IMR_S5,
  3225. (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
  3226. SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
  3227. clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
  3228. }
  3229. EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
  3230. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
  3231. {
  3232. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3233. /* free the hardware generic timer slot */
  3234. timer_table->timers[timer->index] = NULL;
  3235. kfree(timer);
  3236. }
  3237. EXPORT_SYMBOL(ath_gen_timer_free);
  3238. /*
  3239. * Generic Timer Interrupts handling
  3240. */
  3241. void ath_gen_timer_isr(struct ath_hw *ah)
  3242. {
  3243. struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
  3244. struct ath_gen_timer *timer;
  3245. struct ath_common *common = ath9k_hw_common(ah);
  3246. u32 trigger_mask, thresh_mask, index;
  3247. /* get hardware generic timer interrupt status */
  3248. trigger_mask = ah->intr_gen_timer_trigger;
  3249. thresh_mask = ah->intr_gen_timer_thresh;
  3250. trigger_mask &= timer_table->timer_mask.val;
  3251. thresh_mask &= timer_table->timer_mask.val;
  3252. trigger_mask &= ~thresh_mask;
  3253. while (thresh_mask) {
  3254. index = rightmost_index(timer_table, &thresh_mask);
  3255. timer = timer_table->timers[index];
  3256. BUG_ON(!timer);
  3257. ath_print(common, ATH_DBG_HWTIMER,
  3258. "TSF overflow for Gen timer %d\n", index);
  3259. timer->overflow(timer->arg);
  3260. }
  3261. while (trigger_mask) {
  3262. index = rightmost_index(timer_table, &trigger_mask);
  3263. timer = timer_table->timers[index];
  3264. BUG_ON(!timer);
  3265. ath_print(common, ATH_DBG_HWTIMER,
  3266. "Gen timer[%d] trigger\n", index);
  3267. timer->trigger(timer->arg);
  3268. }
  3269. }
  3270. EXPORT_SYMBOL(ath_gen_timer_isr);
  3271. static struct {
  3272. u32 version;
  3273. const char * name;
  3274. } ath_mac_bb_names[] = {
  3275. /* Devices with external radios */
  3276. { AR_SREV_VERSION_5416_PCI, "5416" },
  3277. { AR_SREV_VERSION_5416_PCIE, "5418" },
  3278. { AR_SREV_VERSION_9100, "9100" },
  3279. { AR_SREV_VERSION_9160, "9160" },
  3280. /* Single-chip solutions */
  3281. { AR_SREV_VERSION_9280, "9280" },
  3282. { AR_SREV_VERSION_9285, "9285" },
  3283. { AR_SREV_VERSION_9287, "9287" },
  3284. { AR_SREV_VERSION_9271, "9271" },
  3285. };
  3286. /* For devices with external radios */
  3287. static struct {
  3288. u16 version;
  3289. const char * name;
  3290. } ath_rf_names[] = {
  3291. { 0, "5133" },
  3292. { AR_RAD5133_SREV_MAJOR, "5133" },
  3293. { AR_RAD5122_SREV_MAJOR, "5122" },
  3294. { AR_RAD2133_SREV_MAJOR, "2133" },
  3295. { AR_RAD2122_SREV_MAJOR, "2122" }
  3296. };
  3297. /*
  3298. * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
  3299. */
  3300. static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
  3301. {
  3302. int i;
  3303. for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
  3304. if (ath_mac_bb_names[i].version == mac_bb_version) {
  3305. return ath_mac_bb_names[i].name;
  3306. }
  3307. }
  3308. return "????";
  3309. }
  3310. /*
  3311. * Return the RF name. "????" is returned if the RF is unknown.
  3312. * Used for devices with external radios.
  3313. */
  3314. static const char *ath9k_hw_rf_name(u16 rf_version)
  3315. {
  3316. int i;
  3317. for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
  3318. if (ath_rf_names[i].version == rf_version) {
  3319. return ath_rf_names[i].name;
  3320. }
  3321. }
  3322. return "????";
  3323. }
  3324. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
  3325. {
  3326. int used;
  3327. /* chipsets >= AR9280 are single-chip */
  3328. if (AR_SREV_9280_10_OR_LATER(ah)) {
  3329. used = snprintf(hw_name, len,
  3330. "Atheros AR%s Rev:%x",
  3331. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  3332. ah->hw_version.macRev);
  3333. }
  3334. else {
  3335. used = snprintf(hw_name, len,
  3336. "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
  3337. ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
  3338. ah->hw_version.macRev,
  3339. ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
  3340. AR_RADIO_SREV_MAJOR)),
  3341. ah->hw_version.phyRev);
  3342. }
  3343. hw_name[used] = '\0';
  3344. }
  3345. EXPORT_SYMBOL(ath9k_hw_name);