dw_dmac.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
  3. * AVR32 systems.)
  4. *
  5. * Copyright (C) 2007 Atmel Corporation
  6. * Copyright (C) 2010-2011 ST Microelectronics
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef DW_DMAC_H
  13. #define DW_DMAC_H
  14. #include <linux/dmaengine.h>
  15. /**
  16. * struct dw_dma_slave - Controller-specific information about a slave
  17. *
  18. * @dma_dev: required DMA master device. Depricated.
  19. * @bus_id: name of this device channel, not just a device name since
  20. * devices may have more than one channel e.g. "foo_tx"
  21. * @cfg_hi: Platform-specific initializer for the CFG_HI register
  22. * @cfg_lo: Platform-specific initializer for the CFG_LO register
  23. * @src_master: src master for transfers on allocated channel.
  24. * @dst_master: dest master for transfers on allocated channel.
  25. */
  26. struct dw_dma_slave {
  27. struct device *dma_dev;
  28. u32 cfg_hi;
  29. u32 cfg_lo;
  30. u8 src_master;
  31. u8 dst_master;
  32. };
  33. /**
  34. * struct dw_dma_platform_data - Controller configuration parameters
  35. * @nr_channels: Number of channels supported by hardware (max 8)
  36. * @is_private: The device channels should be marked as private and not for
  37. * by the general purpose DMA channel allocator.
  38. * @chan_allocation_order: Allocate channels starting from 0 or 7
  39. * @chan_priority: Set channel priority increasing from 0 to 7 or 7 to 0.
  40. * @block_size: Maximum block size supported by the controller
  41. * @nr_masters: Number of AHB masters supported by the controller
  42. * @data_width: Maximum data width supported by hardware per AHB master
  43. * (0 - 8bits, 1 - 16bits, ..., 5 - 256bits)
  44. * @sd: slave specific data. Used for configuring channels
  45. * @sd_count: count of slave data structures passed.
  46. */
  47. struct dw_dma_platform_data {
  48. unsigned int nr_channels;
  49. bool is_private;
  50. #define CHAN_ALLOCATION_ASCENDING 0 /* zero to seven */
  51. #define CHAN_ALLOCATION_DESCENDING 1 /* seven to zero */
  52. unsigned char chan_allocation_order;
  53. #define CHAN_PRIORITY_ASCENDING 0 /* chan0 highest */
  54. #define CHAN_PRIORITY_DESCENDING 1 /* chan7 highest */
  55. unsigned char chan_priority;
  56. unsigned short block_size;
  57. unsigned char nr_masters;
  58. unsigned char data_width[4];
  59. };
  60. /* bursts size */
  61. enum dw_dma_msize {
  62. DW_DMA_MSIZE_1,
  63. DW_DMA_MSIZE_4,
  64. DW_DMA_MSIZE_8,
  65. DW_DMA_MSIZE_16,
  66. DW_DMA_MSIZE_32,
  67. DW_DMA_MSIZE_64,
  68. DW_DMA_MSIZE_128,
  69. DW_DMA_MSIZE_256,
  70. };
  71. /* Platform-configurable bits in CFG_HI */
  72. #define DWC_CFGH_FCMODE (1 << 0)
  73. #define DWC_CFGH_FIFO_MODE (1 << 1)
  74. #define DWC_CFGH_PROTCTL(x) ((x) << 2)
  75. #define DWC_CFGH_SRC_PER(x) ((x) << 7)
  76. #define DWC_CFGH_DST_PER(x) ((x) << 11)
  77. /* Platform-configurable bits in CFG_LO */
  78. #define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
  79. #define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
  80. #define DWC_CFGL_LOCK_CH_XACT (2 << 12)
  81. #define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
  82. #define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
  83. #define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
  84. #define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
  85. #define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
  86. #define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
  87. #define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
  88. /* DMA API extensions */
  89. struct dw_cyclic_desc {
  90. struct dw_desc **desc;
  91. unsigned long periods;
  92. void (*period_callback)(void *param);
  93. void *period_callback_param;
  94. };
  95. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  96. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  97. enum dma_transfer_direction direction);
  98. void dw_dma_cyclic_free(struct dma_chan *chan);
  99. int dw_dma_cyclic_start(struct dma_chan *chan);
  100. void dw_dma_cyclic_stop(struct dma_chan *chan);
  101. dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
  102. dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
  103. #endif /* DW_DMAC_H */