mm.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/hardware.h>
  17. #include <mach/common.h>
  18. #include <mach/devices-common.h>
  19. #include <mach/iomux-v3.h>
  20. static void imx5_idle(void)
  21. {
  22. mx5_cpu_lp_set(WAIT_UNCLOCKED_POWER_OFF);
  23. }
  24. /*
  25. * Define the MX50 memory map.
  26. */
  27. static struct map_desc mx50_io_desc[] __initdata = {
  28. imx_map_entry(MX50, TZIC, MT_DEVICE),
  29. imx_map_entry(MX50, SPBA0, MT_DEVICE),
  30. imx_map_entry(MX50, AIPS1, MT_DEVICE),
  31. imx_map_entry(MX50, AIPS2, MT_DEVICE),
  32. };
  33. /*
  34. * Define the MX51 memory map.
  35. */
  36. static struct map_desc mx51_io_desc[] __initdata = {
  37. imx_map_entry(MX51, TZIC, MT_DEVICE),
  38. imx_map_entry(MX51, IRAM, MT_DEVICE),
  39. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  40. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  41. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  42. };
  43. /*
  44. * Define the MX53 memory map.
  45. */
  46. static struct map_desc mx53_io_desc[] __initdata = {
  47. imx_map_entry(MX53, TZIC, MT_DEVICE),
  48. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  49. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  50. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  51. };
  52. /*
  53. * This function initializes the memory map. It is called during the
  54. * system startup to create static physical to virtual memory mappings
  55. * for the IO modules.
  56. */
  57. void __init mx50_map_io(void)
  58. {
  59. iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
  60. }
  61. void __init mx51_map_io(void)
  62. {
  63. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  64. }
  65. void __init mx53_map_io(void)
  66. {
  67. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  68. }
  69. void __init imx50_init_early(void)
  70. {
  71. mxc_set_cpu_type(MXC_CPU_MX50);
  72. mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
  73. mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
  74. }
  75. void __init imx51_init_early(void)
  76. {
  77. mxc_set_cpu_type(MXC_CPU_MX51);
  78. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  79. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  80. imx_idle = imx5_idle;
  81. }
  82. void __init imx53_init_early(void)
  83. {
  84. mxc_set_cpu_type(MXC_CPU_MX53);
  85. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  86. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  87. }
  88. void __init mx50_init_irq(void)
  89. {
  90. tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
  91. }
  92. void __init mx51_init_irq(void)
  93. {
  94. tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
  95. }
  96. void __init mx53_init_irq(void)
  97. {
  98. tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
  99. }
  100. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  101. .ap_2_ap_addr = 642,
  102. .uart_2_mcu_addr = 817,
  103. .mcu_2_app_addr = 747,
  104. .mcu_2_shp_addr = 961,
  105. .ata_2_mcu_addr = 1473,
  106. .mcu_2_ata_addr = 1392,
  107. .app_2_per_addr = 1033,
  108. .app_2_mcu_addr = 683,
  109. .shp_2_per_addr = 1251,
  110. .shp_2_mcu_addr = 892,
  111. };
  112. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  113. .fw_name = "sdma-imx51.bin",
  114. .script_addrs = &imx51_sdma_script,
  115. };
  116. static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
  117. .ap_2_ap_addr = 642,
  118. .app_2_mcu_addr = 683,
  119. .mcu_2_app_addr = 747,
  120. .uart_2_mcu_addr = 817,
  121. .shp_2_mcu_addr = 891,
  122. .mcu_2_shp_addr = 960,
  123. .uartsh_2_mcu_addr = 1032,
  124. .spdif_2_mcu_addr = 1100,
  125. .mcu_2_spdif_addr = 1134,
  126. .firi_2_mcu_addr = 1193,
  127. .mcu_2_firi_addr = 1290,
  128. };
  129. static struct sdma_platform_data imx53_sdma_pdata __initdata = {
  130. .fw_name = "sdma-imx53.bin",
  131. .script_addrs = &imx53_sdma_script,
  132. };
  133. void __init imx50_soc_init(void)
  134. {
  135. /* i.mx50 has the i.mx31 type gpio */
  136. mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
  137. mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
  138. mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
  139. mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
  140. mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
  141. mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
  142. }
  143. void __init imx51_soc_init(void)
  144. {
  145. /* i.mx51 has the i.mx31 type gpio */
  146. mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
  147. mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
  148. mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
  149. mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
  150. /* i.mx51 has the i.mx35 type sdma */
  151. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  152. }
  153. void __init imx53_soc_init(void)
  154. {
  155. /* i.mx53 has the i.mx31 type gpio */
  156. mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
  157. mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
  158. mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
  159. mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
  160. mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
  161. mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
  162. mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
  163. /* i.mx53 has the i.mx35 type sdma */
  164. imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
  165. }