sata_sil.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. * The contents of this file are subject to the Open
  12. * Software License version 1.1 that can be found at
  13. * http://www.opensource.org/licenses/osl-1.1.txt and is included herein
  14. * by reference.
  15. *
  16. * Alternatively, the contents of this file may be used under the terms
  17. * of the GNU General Public License version 2 (the "GPL") as distributed
  18. * in the kernel source COPYING file, in which case the provisions of
  19. * the GPL are applicable instead of the above. If you wish to allow
  20. * the use of your version of this file only under the terms of the
  21. * GPL and not to allow others to use your version of this file under
  22. * the OSL, indicate your decision by deleting the provisions above and
  23. * replace them with the notice and other provisions required by the GPL.
  24. * If you do not delete the provisions above, a recipient may use your
  25. * version of this file under either the OSL or the GPL.
  26. *
  27. */
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/pci.h>
  31. #include <linux/init.h>
  32. #include <linux/blkdev.h>
  33. #include <linux/delay.h>
  34. #include <linux/interrupt.h>
  35. #include "scsi.h"
  36. #include <scsi/scsi_host.h>
  37. #include <linux/libata.h>
  38. #define DRV_NAME "sata_sil"
  39. #define DRV_VERSION "0.9"
  40. enum {
  41. sil_3112 = 0,
  42. sil_3114 = 1,
  43. SIL_FIFO_R0 = 0x40,
  44. SIL_FIFO_W0 = 0x41,
  45. SIL_FIFO_R1 = 0x44,
  46. SIL_FIFO_W1 = 0x45,
  47. SIL_FIFO_R2 = 0x240,
  48. SIL_FIFO_W2 = 0x241,
  49. SIL_FIFO_R3 = 0x244,
  50. SIL_FIFO_W3 = 0x245,
  51. SIL_SYSCFG = 0x48,
  52. SIL_MASK_IDE0_INT = (1 << 22),
  53. SIL_MASK_IDE1_INT = (1 << 23),
  54. SIL_MASK_IDE2_INT = (1 << 24),
  55. SIL_MASK_IDE3_INT = (1 << 25),
  56. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  57. SIL_MASK_4PORT = SIL_MASK_2PORT |
  58. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  59. SIL_IDE2_BMDMA = 0x200,
  60. SIL_INTR_STEERING = (1 << 1),
  61. SIL_QUIRK_MOD15WRITE = (1 << 0),
  62. SIL_QUIRK_UDMA5MAX = (1 << 1),
  63. };
  64. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  65. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  66. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  67. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  68. static void sil_post_set_mode (struct ata_port *ap);
  69. static struct pci_device_id sil_pci_tbl[] = {
  70. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  71. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  72. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  73. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  74. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  75. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  76. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  77. { } /* terminate list */
  78. };
  79. /* TODO firmware versions should be added - eric */
  80. static const struct sil_drivelist {
  81. const char * product;
  82. unsigned int quirk;
  83. } sil_blacklist [] = {
  84. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  85. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  86. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  87. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  88. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  89. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  90. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  91. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  92. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  93. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  94. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  95. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  96. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  97. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  98. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  99. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  100. { }
  101. };
  102. static struct pci_driver sil_pci_driver = {
  103. .name = DRV_NAME,
  104. .id_table = sil_pci_tbl,
  105. .probe = sil_init_one,
  106. .remove = ata_pci_remove_one,
  107. };
  108. static Scsi_Host_Template sil_sht = {
  109. .module = THIS_MODULE,
  110. .name = DRV_NAME,
  111. .ioctl = ata_scsi_ioctl,
  112. .queuecommand = ata_scsi_queuecmd,
  113. .eh_strategy_handler = ata_scsi_error,
  114. .can_queue = ATA_DEF_QUEUE,
  115. .this_id = ATA_SHT_THIS_ID,
  116. .sg_tablesize = LIBATA_MAX_PRD,
  117. .max_sectors = ATA_MAX_SECTORS,
  118. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  119. .emulated = ATA_SHT_EMULATED,
  120. .use_clustering = ATA_SHT_USE_CLUSTERING,
  121. .proc_name = DRV_NAME,
  122. .dma_boundary = ATA_DMA_BOUNDARY,
  123. .slave_configure = ata_scsi_slave_config,
  124. .bios_param = ata_std_bios_param,
  125. .ordered_flush = 1,
  126. };
  127. static struct ata_port_operations sil_ops = {
  128. .port_disable = ata_port_disable,
  129. .dev_config = sil_dev_config,
  130. .tf_load = ata_tf_load,
  131. .tf_read = ata_tf_read,
  132. .check_status = ata_check_status,
  133. .exec_command = ata_exec_command,
  134. .dev_select = ata_std_dev_select,
  135. .phy_reset = sata_phy_reset,
  136. .post_set_mode = sil_post_set_mode,
  137. .bmdma_setup = ata_bmdma_setup,
  138. .bmdma_start = ata_bmdma_start,
  139. .bmdma_stop = ata_bmdma_stop,
  140. .bmdma_status = ata_bmdma_status,
  141. .qc_prep = ata_qc_prep,
  142. .qc_issue = ata_qc_issue_prot,
  143. .eng_timeout = ata_eng_timeout,
  144. .irq_handler = ata_interrupt,
  145. .irq_clear = ata_bmdma_irq_clear,
  146. .scr_read = sil_scr_read,
  147. .scr_write = sil_scr_write,
  148. .port_start = ata_port_start,
  149. .port_stop = ata_port_stop,
  150. };
  151. static struct ata_port_info sil_port_info[] = {
  152. /* sil_3112 */
  153. {
  154. .sht = &sil_sht,
  155. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  156. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  157. .pio_mask = 0x1f, /* pio0-4 */
  158. .mwdma_mask = 0x07, /* mwdma0-2 */
  159. .udma_mask = 0x3f, /* udma0-5 */
  160. .port_ops = &sil_ops,
  161. }, /* sil_3114 */
  162. {
  163. .sht = &sil_sht,
  164. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  165. ATA_FLAG_SRST | ATA_FLAG_MMIO,
  166. .pio_mask = 0x1f, /* pio0-4 */
  167. .mwdma_mask = 0x07, /* mwdma0-2 */
  168. .udma_mask = 0x3f, /* udma0-5 */
  169. .port_ops = &sil_ops,
  170. },
  171. };
  172. /* per-port register offsets */
  173. /* TODO: we can probably calculate rather than use a table */
  174. static const struct {
  175. unsigned long tf; /* ATA taskfile register block */
  176. unsigned long ctl; /* ATA control/altstatus register block */
  177. unsigned long bmdma; /* DMA register block */
  178. unsigned long scr; /* SATA control register block */
  179. unsigned long sien; /* SATA Interrupt Enable register */
  180. unsigned long xfer_mode;/* data transfer mode register */
  181. } sil_port[] = {
  182. /* port 0 ... */
  183. { 0x80, 0x8A, 0x00, 0x100, 0x148, 0xb4 },
  184. { 0xC0, 0xCA, 0x08, 0x180, 0x1c8, 0xf4 },
  185. { 0x280, 0x28A, 0x200, 0x300, 0x348, 0x2b4 },
  186. { 0x2C0, 0x2CA, 0x208, 0x380, 0x3c8, 0x2f4 },
  187. /* ... port 3 */
  188. };
  189. MODULE_AUTHOR("Jeff Garzik");
  190. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  191. MODULE_LICENSE("GPL");
  192. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  193. MODULE_VERSION(DRV_VERSION);
  194. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  195. {
  196. u8 cache_line = 0;
  197. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  198. return cache_line;
  199. }
  200. static void sil_post_set_mode (struct ata_port *ap)
  201. {
  202. struct ata_host_set *host_set = ap->host_set;
  203. struct ata_device *dev;
  204. void *addr = host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  205. u32 tmp, dev_mode[2];
  206. unsigned int i;
  207. for (i = 0; i < 2; i++) {
  208. dev = &ap->device[i];
  209. if (!ata_dev_present(dev))
  210. dev_mode[i] = 0; /* PIO0/1/2 */
  211. else if (dev->flags & ATA_DFLAG_PIO)
  212. dev_mode[i] = 1; /* PIO3/4 */
  213. else
  214. dev_mode[i] = 3; /* UDMA */
  215. /* value 2 indicates MDMA */
  216. }
  217. tmp = readl(addr);
  218. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  219. tmp |= dev_mode[0];
  220. tmp |= (dev_mode[1] << 4);
  221. writel(tmp, addr);
  222. readl(addr); /* flush */
  223. }
  224. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  225. {
  226. unsigned long offset = ap->ioaddr.scr_addr;
  227. switch (sc_reg) {
  228. case SCR_STATUS:
  229. return offset + 4;
  230. case SCR_ERROR:
  231. return offset + 8;
  232. case SCR_CONTROL:
  233. return offset;
  234. default:
  235. /* do nothing */
  236. break;
  237. }
  238. return 0;
  239. }
  240. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  241. {
  242. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  243. if (mmio)
  244. return readl(mmio);
  245. return 0xffffffffU;
  246. }
  247. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  248. {
  249. void *mmio = (void *) sil_scr_addr(ap, sc_reg);
  250. if (mmio)
  251. writel(val, mmio);
  252. }
  253. /**
  254. * sil_dev_config - Apply device/host-specific errata fixups
  255. * @ap: Port containing device to be examined
  256. * @dev: Device to be examined
  257. *
  258. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  259. * device is known to be present, this function is called.
  260. * We apply two errata fixups which are specific to Silicon Image,
  261. * a Seagate and a Maxtor fixup.
  262. *
  263. * For certain Seagate devices, we must limit the maximum sectors
  264. * to under 8K.
  265. *
  266. * For certain Maxtor devices, we must not program the drive
  267. * beyond udma5.
  268. *
  269. * Both fixups are unfairly pessimistic. As soon as I get more
  270. * information on these errata, I will create a more exhaustive
  271. * list, and apply the fixups to only the specific
  272. * devices/hosts/firmwares that need it.
  273. *
  274. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  275. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  276. * pessimistic fix for the following reasons...
  277. * - There seems to be less info on it, only one device gleaned off the
  278. * Windows driver, maybe only one is affected. More info would be greatly
  279. * appreciated.
  280. * - But then again UDMA5 is hardly anything to complain about
  281. */
  282. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  283. {
  284. unsigned int n, quirks = 0;
  285. unsigned char model_num[40];
  286. const char *s;
  287. unsigned int len;
  288. ata_dev_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
  289. sizeof(model_num));
  290. s = &model_num[0];
  291. len = strnlen(s, sizeof(model_num));
  292. /* ATAPI specifies that empty space is blank-filled; remove blanks */
  293. while ((len > 0) && (s[len - 1] == ' '))
  294. len--;
  295. for (n = 0; sil_blacklist[n].product; n++)
  296. if (!memcmp(sil_blacklist[n].product, s,
  297. strlen(sil_blacklist[n].product))) {
  298. quirks = sil_blacklist[n].quirk;
  299. break;
  300. }
  301. /* limit requests to 15 sectors */
  302. if (quirks & SIL_QUIRK_MOD15WRITE) {
  303. printk(KERN_INFO "ata%u(%u): applying Seagate errata fix\n",
  304. ap->id, dev->devno);
  305. ap->host->max_sectors = 15;
  306. ap->host->hostt->max_sectors = 15;
  307. dev->flags |= ATA_DFLAG_LOCK_SECTORS;
  308. return;
  309. }
  310. /* limit to udma5 */
  311. if (quirks & SIL_QUIRK_UDMA5MAX) {
  312. printk(KERN_INFO "ata%u(%u): applying Maxtor errata fix %s\n",
  313. ap->id, dev->devno, s);
  314. ap->udma_mask &= ATA_UDMA5;
  315. return;
  316. }
  317. }
  318. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  319. {
  320. static int printed_version;
  321. struct ata_probe_ent *probe_ent = NULL;
  322. unsigned long base;
  323. void *mmio_base;
  324. int rc;
  325. unsigned int i;
  326. int pci_dev_busy = 0;
  327. u32 tmp, irq_mask;
  328. u8 cls;
  329. if (!printed_version++)
  330. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  331. /*
  332. * If this driver happens to only be useful on Apple's K2, then
  333. * we should check that here as it has a normal Serverworks ID
  334. */
  335. rc = pci_enable_device(pdev);
  336. if (rc)
  337. return rc;
  338. rc = pci_request_regions(pdev, DRV_NAME);
  339. if (rc) {
  340. pci_dev_busy = 1;
  341. goto err_out;
  342. }
  343. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  344. if (rc)
  345. goto err_out_regions;
  346. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  347. if (rc)
  348. goto err_out_regions;
  349. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  350. if (probe_ent == NULL) {
  351. rc = -ENOMEM;
  352. goto err_out_regions;
  353. }
  354. memset(probe_ent, 0, sizeof(*probe_ent));
  355. INIT_LIST_HEAD(&probe_ent->node);
  356. probe_ent->dev = pci_dev_to_dev(pdev);
  357. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  358. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  359. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  360. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  361. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  362. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  363. probe_ent->irq = pdev->irq;
  364. probe_ent->irq_flags = SA_SHIRQ;
  365. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  366. mmio_base = ioremap(pci_resource_start(pdev, 5),
  367. pci_resource_len(pdev, 5));
  368. if (mmio_base == NULL) {
  369. rc = -ENOMEM;
  370. goto err_out_free_ent;
  371. }
  372. probe_ent->mmio_base = mmio_base;
  373. base = (unsigned long) mmio_base;
  374. for (i = 0; i < probe_ent->n_ports; i++) {
  375. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  376. probe_ent->port[i].altstatus_addr =
  377. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  378. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  379. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  380. ata_std_ports(&probe_ent->port[i]);
  381. }
  382. /* Initialize FIFO PCI bus arbitration */
  383. cls = sil_get_device_cache_line(pdev);
  384. if (cls) {
  385. cls >>= 3;
  386. cls++; /* cls = (line_size/8)+1 */
  387. writeb(cls, mmio_base + SIL_FIFO_R0);
  388. writeb(cls, mmio_base + SIL_FIFO_W0);
  389. writeb(cls, mmio_base + SIL_FIFO_R1);
  390. writeb(cls, mmio_base + SIL_FIFO_W2);
  391. } else
  392. printk(KERN_WARNING DRV_NAME "(%s): cache line size not set. Driver may not function\n",
  393. pci_name(pdev));
  394. if (ent->driver_data == sil_3114) {
  395. irq_mask = SIL_MASK_4PORT;
  396. /* flip the magic "make 4 ports work" bit */
  397. tmp = readl(mmio_base + SIL_IDE2_BMDMA);
  398. if ((tmp & SIL_INTR_STEERING) == 0)
  399. writel(tmp | SIL_INTR_STEERING,
  400. mmio_base + SIL_IDE2_BMDMA);
  401. } else {
  402. irq_mask = SIL_MASK_2PORT;
  403. }
  404. /* make sure IDE0/1/2/3 interrupts are not masked */
  405. tmp = readl(mmio_base + SIL_SYSCFG);
  406. if (tmp & irq_mask) {
  407. tmp &= ~irq_mask;
  408. writel(tmp, mmio_base + SIL_SYSCFG);
  409. readl(mmio_base + SIL_SYSCFG); /* flush */
  410. }
  411. /* mask all SATA phy-related interrupts */
  412. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  413. for (i = 0; i < probe_ent->n_ports; i++)
  414. writel(0, mmio_base + sil_port[i].sien);
  415. pci_set_master(pdev);
  416. /* FIXME: check ata_device_add return value */
  417. ata_device_add(probe_ent);
  418. kfree(probe_ent);
  419. return 0;
  420. err_out_free_ent:
  421. kfree(probe_ent);
  422. err_out_regions:
  423. pci_release_regions(pdev);
  424. err_out:
  425. if (!pci_dev_busy)
  426. pci_disable_device(pdev);
  427. return rc;
  428. }
  429. static int __init sil_init(void)
  430. {
  431. return pci_module_init(&sil_pci_driver);
  432. }
  433. static void __exit sil_exit(void)
  434. {
  435. pci_unregister_driver(&sil_pci_driver);
  436. }
  437. module_init(sil_init);
  438. module_exit(sil_exit);