sp887x.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. Driver for the Spase sp887x demodulator
  3. */
  4. /*
  5. * This driver needs external firmware. Please use the command
  6. * "<kerneldir>/Documentation/dvb/get_dvb_firmware sp887x" to
  7. * download/extract it, and then copy it to /usr/lib/hotplug/firmware.
  8. */
  9. #define SP887X_DEFAULT_FIRMWARE "dvb-fe-sp887x.fw"
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/device.h>
  14. #include <linux/firmware.h>
  15. #include <linux/string.h>
  16. #include <linux/slab.h>
  17. #include "dvb_frontend.h"
  18. #include "sp887x.h"
  19. struct sp887x_state {
  20. struct i2c_adapter* i2c;
  21. struct dvb_frontend_ops ops;
  22. const struct sp887x_config* config;
  23. struct dvb_frontend frontend;
  24. /* demodulator private data */
  25. u8 initialised:1;
  26. };
  27. static int debug;
  28. #define dprintk(args...) \
  29. do { \
  30. if (debug) printk(KERN_DEBUG "sp887x: " args); \
  31. } while (0)
  32. static int i2c_writebytes (struct sp887x_state* state, u8 *buf, u8 len)
  33. {
  34. struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = len };
  35. int err;
  36. if ((err = i2c_transfer (state->i2c, &msg, 1)) != 1) {
  37. printk ("%s: i2c write error (addr %02x, err == %i)\n",
  38. __FUNCTION__, state->config->demod_address, err);
  39. return -EREMOTEIO;
  40. }
  41. return 0;
  42. }
  43. static int sp887x_writereg (struct sp887x_state* state, u16 reg, u16 data)
  44. {
  45. u8 b0 [] = { reg >> 8 , reg & 0xff, data >> 8, data & 0xff };
  46. struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 4 };
  47. int ret;
  48. if ((ret = i2c_transfer(state->i2c, &msg, 1)) != 1) {
  49. /**
  50. * in case of soft reset we ignore ACK errors...
  51. */
  52. if (!(reg == 0xf1a && data == 0x000 &&
  53. (ret == -EREMOTEIO || ret == -EFAULT)))
  54. {
  55. printk("%s: writereg error "
  56. "(reg %03x, data %03x, ret == %i)\n",
  57. __FUNCTION__, reg & 0xffff, data & 0xffff, ret);
  58. return ret;
  59. }
  60. }
  61. return 0;
  62. }
  63. static int sp887x_readreg (struct sp887x_state* state, u16 reg)
  64. {
  65. u8 b0 [] = { reg >> 8 , reg & 0xff };
  66. u8 b1 [2];
  67. int ret;
  68. struct i2c_msg msg[] = {{ .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 2 },
  69. { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 2 }};
  70. if ((ret = i2c_transfer(state->i2c, msg, 2)) != 2) {
  71. printk("%s: readreg error (ret == %i)\n", __FUNCTION__, ret);
  72. return -1;
  73. }
  74. return (((b1[0] << 8) | b1[1]) & 0xfff);
  75. }
  76. static void sp887x_microcontroller_stop (struct sp887x_state* state)
  77. {
  78. dprintk("%s\n", __FUNCTION__);
  79. sp887x_writereg(state, 0xf08, 0x000);
  80. sp887x_writereg(state, 0xf09, 0x000);
  81. /* microcontroller STOP */
  82. sp887x_writereg(state, 0xf00, 0x000);
  83. }
  84. static void sp887x_microcontroller_start (struct sp887x_state* state)
  85. {
  86. dprintk("%s\n", __FUNCTION__);
  87. sp887x_writereg(state, 0xf08, 0x000);
  88. sp887x_writereg(state, 0xf09, 0x000);
  89. /* microcontroller START */
  90. sp887x_writereg(state, 0xf00, 0x001);
  91. }
  92. static void sp887x_setup_agc (struct sp887x_state* state)
  93. {
  94. /* setup AGC parameters */
  95. dprintk("%s\n", __FUNCTION__);
  96. sp887x_writereg(state, 0x33c, 0x054);
  97. sp887x_writereg(state, 0x33b, 0x04c);
  98. sp887x_writereg(state, 0x328, 0x000);
  99. sp887x_writereg(state, 0x327, 0x005);
  100. sp887x_writereg(state, 0x326, 0x001);
  101. sp887x_writereg(state, 0x325, 0x001);
  102. sp887x_writereg(state, 0x324, 0x001);
  103. sp887x_writereg(state, 0x318, 0x050);
  104. sp887x_writereg(state, 0x317, 0x3fe);
  105. sp887x_writereg(state, 0x316, 0x001);
  106. sp887x_writereg(state, 0x313, 0x005);
  107. sp887x_writereg(state, 0x312, 0x002);
  108. sp887x_writereg(state, 0x306, 0x000);
  109. sp887x_writereg(state, 0x303, 0x000);
  110. }
  111. #define BLOCKSIZE 30
  112. #define FW_SIZE 0x4000
  113. /**
  114. * load firmware and setup MPEG interface...
  115. */
  116. static int sp887x_initial_setup (struct dvb_frontend* fe, const struct firmware *fw)
  117. {
  118. struct sp887x_state* state = fe->demodulator_priv;
  119. u8 buf [BLOCKSIZE+2];
  120. int i;
  121. int fw_size = fw->size;
  122. unsigned char *mem = fw->data;
  123. dprintk("%s\n", __FUNCTION__);
  124. /* ignore the first 10 bytes, then we expect 0x4000 bytes of firmware */
  125. if (fw_size < FW_SIZE+10)
  126. return -ENODEV;
  127. mem = fw->data + 10;
  128. /* soft reset */
  129. sp887x_writereg(state, 0xf1a, 0x000);
  130. sp887x_microcontroller_stop (state);
  131. printk ("%s: firmware upload... ", __FUNCTION__);
  132. /* setup write pointer to -1 (end of memory) */
  133. /* bit 0x8000 in address is set to enable 13bit mode */
  134. sp887x_writereg(state, 0x8f08, 0x1fff);
  135. /* dummy write (wrap around to start of memory) */
  136. sp887x_writereg(state, 0x8f0a, 0x0000);
  137. for (i = 0; i < FW_SIZE; i += BLOCKSIZE) {
  138. int c = BLOCKSIZE;
  139. int err;
  140. if (i+c > FW_SIZE)
  141. c = FW_SIZE - i;
  142. /* bit 0x8000 in address is set to enable 13bit mode */
  143. /* bit 0x4000 enables multibyte read/write transfers */
  144. /* write register is 0xf0a */
  145. buf[0] = 0xcf;
  146. buf[1] = 0x0a;
  147. memcpy(&buf[2], mem + i, c);
  148. if ((err = i2c_writebytes (state, buf, c+2)) < 0) {
  149. printk ("failed.\n");
  150. printk ("%s: i2c error (err == %i)\n", __FUNCTION__, err);
  151. return err;
  152. }
  153. }
  154. /* don't write RS bytes between packets */
  155. sp887x_writereg(state, 0xc13, 0x001);
  156. /* suppress clock if (!data_valid) */
  157. sp887x_writereg(state, 0xc14, 0x000);
  158. /* setup MPEG interface... */
  159. sp887x_writereg(state, 0xc1a, 0x872);
  160. sp887x_writereg(state, 0xc1b, 0x001);
  161. sp887x_writereg(state, 0xc1c, 0x000); /* parallel mode (serial mode == 1) */
  162. sp887x_writereg(state, 0xc1a, 0x871);
  163. /* ADC mode, 2 for MT8872, 3 for SP8870/SP8871 */
  164. sp887x_writereg(state, 0x301, 0x002);
  165. sp887x_setup_agc(state);
  166. /* bit 0x010: enable data valid signal */
  167. sp887x_writereg(state, 0xd00, 0x010);
  168. sp887x_writereg(state, 0x0d1, 0x000);
  169. /* setup the PLL */
  170. if (state->config->pll_init) {
  171. sp887x_writereg(state, 0x206, 0x001);
  172. state->config->pll_init(fe);
  173. sp887x_writereg(state, 0x206, 0x000);
  174. }
  175. printk ("done.\n");
  176. return 0;
  177. };
  178. static int configure_reg0xc05 (struct dvb_frontend_parameters *p, u16 *reg0xc05)
  179. {
  180. int known_parameters = 1;
  181. *reg0xc05 = 0x000;
  182. switch (p->u.ofdm.constellation) {
  183. case QPSK:
  184. break;
  185. case QAM_16:
  186. *reg0xc05 |= (1 << 10);
  187. break;
  188. case QAM_64:
  189. *reg0xc05 |= (2 << 10);
  190. break;
  191. case QAM_AUTO:
  192. known_parameters = 0;
  193. break;
  194. default:
  195. return -EINVAL;
  196. };
  197. switch (p->u.ofdm.hierarchy_information) {
  198. case HIERARCHY_NONE:
  199. break;
  200. case HIERARCHY_1:
  201. *reg0xc05 |= (1 << 7);
  202. break;
  203. case HIERARCHY_2:
  204. *reg0xc05 |= (2 << 7);
  205. break;
  206. case HIERARCHY_4:
  207. *reg0xc05 |= (3 << 7);
  208. break;
  209. case HIERARCHY_AUTO:
  210. known_parameters = 0;
  211. break;
  212. default:
  213. return -EINVAL;
  214. };
  215. switch (p->u.ofdm.code_rate_HP) {
  216. case FEC_1_2:
  217. break;
  218. case FEC_2_3:
  219. *reg0xc05 |= (1 << 3);
  220. break;
  221. case FEC_3_4:
  222. *reg0xc05 |= (2 << 3);
  223. break;
  224. case FEC_5_6:
  225. *reg0xc05 |= (3 << 3);
  226. break;
  227. case FEC_7_8:
  228. *reg0xc05 |= (4 << 3);
  229. break;
  230. case FEC_AUTO:
  231. known_parameters = 0;
  232. break;
  233. default:
  234. return -EINVAL;
  235. };
  236. if (known_parameters)
  237. *reg0xc05 |= (2 << 1); /* use specified parameters */
  238. else
  239. *reg0xc05 |= (1 << 1); /* enable autoprobing */
  240. return 0;
  241. }
  242. /**
  243. * estimates division of two 24bit numbers,
  244. * derived from the ves1820/stv0299 driver code
  245. */
  246. static void divide (int n, int d, int *quotient_i, int *quotient_f)
  247. {
  248. unsigned int q, r;
  249. r = (n % d) << 8;
  250. q = (r / d);
  251. if (quotient_i)
  252. *quotient_i = q;
  253. if (quotient_f) {
  254. r = (r % d) << 8;
  255. q = (q << 8) | (r / d);
  256. r = (r % d) << 8;
  257. *quotient_f = (q << 8) | (r / d);
  258. }
  259. }
  260. static void sp887x_correct_offsets (struct sp887x_state* state,
  261. struct dvb_frontend_parameters *p,
  262. int actual_freq)
  263. {
  264. static const u32 srate_correction [] = { 1879617, 4544878, 8098561 };
  265. int bw_index = p->u.ofdm.bandwidth - BANDWIDTH_8_MHZ;
  266. int freq_offset = actual_freq - p->frequency;
  267. int sysclock = 61003; //[kHz]
  268. int ifreq = 36000000;
  269. int freq;
  270. int frequency_shift;
  271. if (p->inversion == INVERSION_ON)
  272. freq = ifreq - freq_offset;
  273. else
  274. freq = ifreq + freq_offset;
  275. divide(freq / 333, sysclock, NULL, &frequency_shift);
  276. if (p->inversion == INVERSION_ON)
  277. frequency_shift = -frequency_shift;
  278. /* sample rate correction */
  279. sp887x_writereg(state, 0x319, srate_correction[bw_index] >> 12);
  280. sp887x_writereg(state, 0x31a, srate_correction[bw_index] & 0xfff);
  281. /* carrier offset correction */
  282. sp887x_writereg(state, 0x309, frequency_shift >> 12);
  283. sp887x_writereg(state, 0x30a, frequency_shift & 0xfff);
  284. }
  285. static int sp887x_setup_frontend_parameters (struct dvb_frontend* fe,
  286. struct dvb_frontend_parameters *p)
  287. {
  288. struct sp887x_state* state = fe->demodulator_priv;
  289. int actual_freq, err;
  290. u16 val, reg0xc05;
  291. if (p->u.ofdm.bandwidth != BANDWIDTH_8_MHZ &&
  292. p->u.ofdm.bandwidth != BANDWIDTH_7_MHZ &&
  293. p->u.ofdm.bandwidth != BANDWIDTH_6_MHZ)
  294. return -EINVAL;
  295. if ((err = configure_reg0xc05(p, &reg0xc05)))
  296. return err;
  297. sp887x_microcontroller_stop(state);
  298. /* setup the PLL */
  299. sp887x_writereg(state, 0x206, 0x001);
  300. actual_freq = state->config->pll_set(fe, p);
  301. sp887x_writereg(state, 0x206, 0x000);
  302. /* read status reg in order to clear <pending irqs */
  303. sp887x_readreg(state, 0x200);
  304. sp887x_correct_offsets(state, p, actual_freq);
  305. /* filter for 6/7/8 Mhz channel */
  306. if (p->u.ofdm.bandwidth == BANDWIDTH_6_MHZ)
  307. val = 2;
  308. else if (p->u.ofdm.bandwidth == BANDWIDTH_7_MHZ)
  309. val = 1;
  310. else
  311. val = 0;
  312. sp887x_writereg(state, 0x311, val);
  313. /* scan order: 2k first = 0, 8k first = 1 */
  314. if (p->u.ofdm.transmission_mode == TRANSMISSION_MODE_2K)
  315. sp887x_writereg(state, 0x338, 0x000);
  316. else
  317. sp887x_writereg(state, 0x338, 0x001);
  318. sp887x_writereg(state, 0xc05, reg0xc05);
  319. if (p->u.ofdm.bandwidth == BANDWIDTH_6_MHZ)
  320. val = 2 << 3;
  321. else if (p->u.ofdm.bandwidth == BANDWIDTH_7_MHZ)
  322. val = 3 << 3;
  323. else
  324. val = 0 << 3;
  325. /* enable OFDM and SAW bits as lock indicators in sync register 0xf17,
  326. * optimize algorithm for given bandwidth...
  327. */
  328. sp887x_writereg(state, 0xf14, 0x160 | val);
  329. sp887x_writereg(state, 0xf15, 0x000);
  330. sp887x_microcontroller_start(state);
  331. return 0;
  332. }
  333. static int sp887x_read_status(struct dvb_frontend* fe, fe_status_t* status)
  334. {
  335. struct sp887x_state* state = fe->demodulator_priv;
  336. u16 snr12 = sp887x_readreg(state, 0xf16);
  337. u16 sync0x200 = sp887x_readreg(state, 0x200);
  338. u16 sync0xf17 = sp887x_readreg(state, 0xf17);
  339. *status = 0;
  340. if (snr12 > 0x00f)
  341. *status |= FE_HAS_SIGNAL;
  342. //if (sync0x200 & 0x004)
  343. // *status |= FE_HAS_SYNC | FE_HAS_CARRIER;
  344. //if (sync0x200 & 0x008)
  345. // *status |= FE_HAS_VITERBI;
  346. if ((sync0xf17 & 0x00f) == 0x002) {
  347. *status |= FE_HAS_LOCK;
  348. *status |= FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_CARRIER;
  349. }
  350. if (sync0x200 & 0x001) { /* tuner adjustment requested...*/
  351. int steps = (sync0x200 >> 4) & 0x00f;
  352. if (steps & 0x008)
  353. steps = -steps;
  354. dprintk("sp887x: implement tuner adjustment (%+i steps)!!\n",
  355. steps);
  356. }
  357. return 0;
  358. }
  359. static int sp887x_read_ber(struct dvb_frontend* fe, u32* ber)
  360. {
  361. struct sp887x_state* state = fe->demodulator_priv;
  362. *ber = (sp887x_readreg(state, 0xc08) & 0x3f) |
  363. (sp887x_readreg(state, 0xc07) << 6);
  364. sp887x_writereg(state, 0xc08, 0x000);
  365. sp887x_writereg(state, 0xc07, 0x000);
  366. if (*ber >= 0x3fff0)
  367. *ber = ~0;
  368. return 0;
  369. }
  370. static int sp887x_read_signal_strength(struct dvb_frontend* fe, u16* strength)
  371. {
  372. struct sp887x_state* state = fe->demodulator_priv;
  373. u16 snr12 = sp887x_readreg(state, 0xf16);
  374. u32 signal = 3 * (snr12 << 4);
  375. *strength = (signal < 0xffff) ? signal : 0xffff;
  376. return 0;
  377. }
  378. static int sp887x_read_snr(struct dvb_frontend* fe, u16* snr)
  379. {
  380. struct sp887x_state* state = fe->demodulator_priv;
  381. u16 snr12 = sp887x_readreg(state, 0xf16);
  382. *snr = (snr12 << 4) | (snr12 >> 8);
  383. return 0;
  384. }
  385. static int sp887x_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
  386. {
  387. struct sp887x_state* state = fe->demodulator_priv;
  388. *ucblocks = sp887x_readreg(state, 0xc0c);
  389. if (*ucblocks == 0xfff)
  390. *ucblocks = ~0;
  391. return 0;
  392. }
  393. static int sp887x_sleep(struct dvb_frontend* fe)
  394. {
  395. struct sp887x_state* state = fe->demodulator_priv;
  396. /* tristate TS output and disable interface pins */
  397. sp887x_writereg(state, 0xc18, 0x000);
  398. return 0;
  399. }
  400. static int sp887x_init(struct dvb_frontend* fe)
  401. {
  402. struct sp887x_state* state = fe->demodulator_priv;
  403. const struct firmware *fw = NULL;
  404. int ret;
  405. if (!state->initialised) {
  406. /* request the firmware, this will block until someone uploads it */
  407. printk("sp887x: waiting for firmware upload (%s)...\n", SP887X_DEFAULT_FIRMWARE);
  408. ret = state->config->request_firmware(fe, &fw, SP887X_DEFAULT_FIRMWARE);
  409. if (ret) {
  410. printk("sp887x: no firmware upload (timeout or file not found?)\n");
  411. return ret;
  412. }
  413. ret = sp887x_initial_setup(fe, fw);
  414. if (ret) {
  415. printk("sp887x: writing firmware to device failed\n");
  416. release_firmware(fw);
  417. return ret;
  418. }
  419. printk("sp887x: firmware upload complete\n");
  420. state->initialised = 1;
  421. }
  422. /* enable TS output and interface pins */
  423. sp887x_writereg(state, 0xc18, 0x00d);
  424. return 0;
  425. }
  426. static int sp887x_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fesettings)
  427. {
  428. fesettings->min_delay_ms = 350;
  429. fesettings->step_size = 166666*2;
  430. fesettings->max_drift = (166666*2)+1;
  431. return 0;
  432. }
  433. static void sp887x_release(struct dvb_frontend* fe)
  434. {
  435. struct sp887x_state* state = fe->demodulator_priv;
  436. kfree(state);
  437. }
  438. static struct dvb_frontend_ops sp887x_ops;
  439. struct dvb_frontend* sp887x_attach(const struct sp887x_config* config,
  440. struct i2c_adapter* i2c)
  441. {
  442. struct sp887x_state* state = NULL;
  443. /* allocate memory for the internal state */
  444. state = kmalloc(sizeof(struct sp887x_state), GFP_KERNEL);
  445. if (state == NULL) goto error;
  446. /* setup the state */
  447. state->config = config;
  448. state->i2c = i2c;
  449. memcpy(&state->ops, &sp887x_ops, sizeof(struct dvb_frontend_ops));
  450. state->initialised = 0;
  451. /* check if the demod is there */
  452. if (sp887x_readreg(state, 0x0200) < 0) goto error;
  453. /* create dvb_frontend */
  454. state->frontend.ops = &state->ops;
  455. state->frontend.demodulator_priv = state;
  456. return &state->frontend;
  457. error:
  458. kfree(state);
  459. return NULL;
  460. }
  461. static struct dvb_frontend_ops sp887x_ops = {
  462. .info = {
  463. .name = "Spase SP887x DVB-T",
  464. .type = FE_OFDM,
  465. .frequency_min = 50500000,
  466. .frequency_max = 858000000,
  467. .frequency_stepsize = 166666,
  468. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  469. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  470. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 |
  471. FE_CAN_RECOVER
  472. },
  473. .release = sp887x_release,
  474. .init = sp887x_init,
  475. .sleep = sp887x_sleep,
  476. .set_frontend = sp887x_setup_frontend_parameters,
  477. .get_tune_settings = sp887x_get_tune_settings,
  478. .read_status = sp887x_read_status,
  479. .read_ber = sp887x_read_ber,
  480. .read_signal_strength = sp887x_read_signal_strength,
  481. .read_snr = sp887x_read_snr,
  482. .read_ucblocks = sp887x_read_ucblocks,
  483. };
  484. module_param(debug, int, 0644);
  485. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  486. MODULE_DESCRIPTION("Spase sp887x DVB-T demodulator driver");
  487. MODULE_LICENSE("GPL");
  488. EXPORT_SYMBOL(sp887x_attach);