mpc85xx_cds.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * MPC85xx setup and early boot code plus other random bits.
  3. *
  4. * Maintained by Kumar Gala (see MAINTAINERS for contact information)
  5. *
  6. * Copyright 2005 Freescale Semiconductor Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/stddef.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/reboot.h>
  18. #include <linux/pci.h>
  19. #include <linux/kdev_t.h>
  20. #include <linux/major.h>
  21. #include <linux/console.h>
  22. #include <linux/delay.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/initrd.h>
  25. #include <linux/module.h>
  26. #include <linux/fsl_devices.h>
  27. #include <asm/system.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/page.h>
  30. #include <asm/atomic.h>
  31. #include <asm/time.h>
  32. #include <asm/io.h>
  33. #include <asm/machdep.h>
  34. #include <asm/ipic.h>
  35. #include <asm/bootinfo.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/mpc85xx.h>
  38. #include <asm/irq.h>
  39. #include <mm/mmu_decl.h>
  40. #include <asm/prom.h>
  41. #include <asm/udbg.h>
  42. #include <asm/mpic.h>
  43. #include <asm/i8259.h>
  44. #include <sysdev/fsl_soc.h>
  45. #include "mpc85xx.h"
  46. static int cds_pci_slot = 2;
  47. static volatile u8 *cadmus;
  48. #ifdef CONFIG_PCI
  49. #define ARCADIA_HOST_BRIDGE_IDSEL 17
  50. #define ARCADIA_2ND_BRIDGE_IDSEL 3
  51. static int mpc85xx_exclude_device(struct pci_controller *hose,
  52. u_char bus, u_char devfn)
  53. {
  54. if ((bus == hose->first_busno) && PCI_SLOT(devfn) == 0)
  55. return PCIBIOS_DEVICE_NOT_FOUND;
  56. /* We explicitly do not go past the Tundra 320 Bridge */
  57. if ((bus == 1) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  58. return PCIBIOS_DEVICE_NOT_FOUND;
  59. if ((bus == 0) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  60. return PCIBIOS_DEVICE_NOT_FOUND;
  61. else
  62. return PCIBIOS_SUCCESSFUL;
  63. }
  64. static void __init mpc85xx_cds_pcibios_fixup(void)
  65. {
  66. struct pci_dev *dev;
  67. u_char c;
  68. if ((dev = pci_get_device(PCI_VENDOR_ID_VIA,
  69. PCI_DEVICE_ID_VIA_82C586_1, NULL))) {
  70. /*
  71. * U-Boot does not set the enable bits
  72. * for the IDE device. Force them on here.
  73. */
  74. pci_read_config_byte(dev, 0x40, &c);
  75. c |= 0x03; /* IDE: Chip Enable Bits */
  76. pci_write_config_byte(dev, 0x40, c);
  77. /*
  78. * Since only primary interface works, force the
  79. * IDE function to standard primary IDE interrupt
  80. * w/ 8259 offset
  81. */
  82. dev->irq = 14;
  83. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  84. pci_dev_put(dev);
  85. }
  86. /*
  87. * Force legacy USB interrupt routing
  88. */
  89. if ((dev = pci_get_device(PCI_VENDOR_ID_VIA,
  90. PCI_DEVICE_ID_VIA_82C586_2, NULL))) {
  91. dev->irq = 10;
  92. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 10);
  93. pci_dev_put(dev);
  94. }
  95. if ((dev = pci_get_device(PCI_VENDOR_ID_VIA,
  96. PCI_DEVICE_ID_VIA_82C586_2, dev))) {
  97. dev->irq = 11;
  98. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
  99. pci_dev_put(dev);
  100. }
  101. /* Now map all the PCI irqs */
  102. dev = NULL;
  103. for_each_pci_dev(dev)
  104. pci_read_irq_line(dev);
  105. }
  106. #ifdef CONFIG_PPC_I8259
  107. #warning The i8259 PIC support is currently broken
  108. static void mpc85xx_8259_cascade(unsigned int irq, struct irq_desc *desc)
  109. {
  110. unsigned int cascade_irq = i8259_irq();
  111. if (cascade_irq != NO_IRQ)
  112. generic_handle_irq(cascade_irq);
  113. desc->chip->eoi(irq);
  114. }
  115. #endif /* PPC_I8259 */
  116. #endif /* CONFIG_PCI */
  117. static void __init mpc85xx_cds_pic_init(void)
  118. {
  119. struct mpic *mpic;
  120. struct resource r;
  121. struct device_node *np = NULL;
  122. #ifdef CONFIG_PPC_I8259
  123. struct device_node *cascade_node = NULL;
  124. int cascade_irq;
  125. #endif
  126. np = of_find_node_by_type(np, "open-pic");
  127. if (np == NULL) {
  128. printk(KERN_ERR "Could not find open-pic node\n");
  129. return;
  130. }
  131. if (of_address_to_resource(np, 0, &r)) {
  132. printk(KERN_ERR "Failed to map mpic register space\n");
  133. of_node_put(np);
  134. return;
  135. }
  136. mpic = mpic_alloc(np, r.start,
  137. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
  138. 4, 0, " OpenPIC ");
  139. BUG_ON(mpic == NULL);
  140. /* Return the mpic node */
  141. of_node_put(np);
  142. mpic_assign_isu(mpic, 0, r.start + 0x10200);
  143. mpic_assign_isu(mpic, 1, r.start + 0x10280);
  144. mpic_assign_isu(mpic, 2, r.start + 0x10300);
  145. mpic_assign_isu(mpic, 3, r.start + 0x10380);
  146. mpic_assign_isu(mpic, 4, r.start + 0x10400);
  147. mpic_assign_isu(mpic, 5, r.start + 0x10480);
  148. mpic_assign_isu(mpic, 6, r.start + 0x10500);
  149. mpic_assign_isu(mpic, 7, r.start + 0x10580);
  150. /* Used only for 8548 so far, but no harm in
  151. * allocating them for everyone */
  152. mpic_assign_isu(mpic, 8, r.start + 0x10600);
  153. mpic_assign_isu(mpic, 9, r.start + 0x10680);
  154. mpic_assign_isu(mpic, 10, r.start + 0x10700);
  155. mpic_assign_isu(mpic, 11, r.start + 0x10780);
  156. /* External Interrupts */
  157. mpic_assign_isu(mpic, 12, r.start + 0x10000);
  158. mpic_assign_isu(mpic, 13, r.start + 0x10080);
  159. mpic_assign_isu(mpic, 14, r.start + 0x10100);
  160. mpic_init(mpic);
  161. #ifdef CONFIG_PPC_I8259
  162. /* Initialize the i8259 controller */
  163. for_each_node_by_type(np, "interrupt-controller")
  164. if (of_device_is_compatible(np, "chrp,iic")) {
  165. cascade_node = np;
  166. break;
  167. }
  168. if (cascade_node == NULL) {
  169. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  170. return;
  171. }
  172. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  173. if (cascade_irq == NO_IRQ) {
  174. printk(KERN_ERR "Failed to map cascade interrupt\n");
  175. return;
  176. }
  177. i8259_init(cascade_node, 0);
  178. of_node_put(cascade_node);
  179. set_irq_chained_handler(cascade_irq, mpc85xx_8259_cascade);
  180. #endif /* CONFIG_PPC_I8259 */
  181. }
  182. /*
  183. * Setup the architecture
  184. */
  185. static void __init mpc85xx_cds_setup_arch(void)
  186. {
  187. struct device_node *cpu;
  188. #ifdef CONFIG_PCI
  189. struct device_node *np;
  190. #endif
  191. if (ppc_md.progress)
  192. ppc_md.progress("mpc85xx_cds_setup_arch()", 0);
  193. cpu = of_find_node_by_type(NULL, "cpu");
  194. if (cpu != 0) {
  195. const unsigned int *fp;
  196. fp = of_get_property(cpu, "clock-frequency", NULL);
  197. if (fp != 0)
  198. loops_per_jiffy = *fp / HZ;
  199. else
  200. loops_per_jiffy = 500000000 / HZ;
  201. of_node_put(cpu);
  202. }
  203. cadmus = ioremap(CADMUS_BASE, CADMUS_SIZE);
  204. cds_pci_slot = ((cadmus[CM_CSR] >> 6) & 0x3) + 1;
  205. if (ppc_md.progress) {
  206. char buf[40];
  207. snprintf(buf, 40, "CDS Version = 0x%x in slot %d\n",
  208. cadmus[CM_VER], cds_pci_slot);
  209. ppc_md.progress(buf, 0);
  210. }
  211. #ifdef CONFIG_PCI
  212. for (np = NULL; (np = of_find_node_by_type(np, "pci")) != NULL;)
  213. mpc85xx_add_bridge(np);
  214. ppc_md.pcibios_fixup = mpc85xx_cds_pcibios_fixup;
  215. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  216. #endif
  217. }
  218. static void mpc85xx_cds_show_cpuinfo(struct seq_file *m)
  219. {
  220. uint pvid, svid, phid1;
  221. uint memsize = total_memory;
  222. pvid = mfspr(SPRN_PVR);
  223. svid = mfspr(SPRN_SVR);
  224. seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
  225. seq_printf(m, "Machine\t\t: MPC85xx CDS (0x%x)\n", cadmus[CM_VER]);
  226. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  227. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  228. /* Display cpu Pll setting */
  229. phid1 = mfspr(SPRN_HID1);
  230. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  231. /* Display the amount of memory */
  232. seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
  233. }
  234. /*
  235. * Called very early, device-tree isn't unflattened
  236. */
  237. static int __init mpc85xx_cds_probe(void)
  238. {
  239. unsigned long root = of_get_flat_dt_root();
  240. return of_flat_dt_is_compatible(root, "MPC85xxCDS");
  241. }
  242. define_machine(mpc85xx_cds) {
  243. .name = "MPC85xx CDS",
  244. .probe = mpc85xx_cds_probe,
  245. .setup_arch = mpc85xx_cds_setup_arch,
  246. .init_IRQ = mpc85xx_cds_pic_init,
  247. .show_cpuinfo = mpc85xx_cds_show_cpuinfo,
  248. .get_irq = mpic_get_irq,
  249. .restart = mpc85xx_restart,
  250. .calibrate_decr = generic_calibrate_decr,
  251. .progress = udbg_progress,
  252. };