pcie-sh7786.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * Low-Level PCI Express Support for the SH7786
  3. *
  4. * Copyright (C) 2009 - 2010 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/slab.h>
  16. #include "pcie-sh7786.h"
  17. #include <asm/sizes.h>
  18. struct sh7786_pcie_port {
  19. struct pci_channel *hose;
  20. unsigned int index;
  21. int endpoint;
  22. int link;
  23. };
  24. static struct sh7786_pcie_port *sh7786_pcie_ports;
  25. static unsigned int nr_ports;
  26. static struct sh7786_pcie_hwops {
  27. int (*core_init)(void);
  28. int (*port_init_hw)(struct sh7786_pcie_port *port);
  29. } *sh7786_pcie_hwops;
  30. static struct resource sh7786_pci0_resources[] = {
  31. {
  32. .name = "PCIe0 IO",
  33. .start = 0xfd000000,
  34. .end = 0xfd000000 + SZ_8M - 1,
  35. .flags = IORESOURCE_IO,
  36. }, {
  37. .name = "PCIe0 MEM 0",
  38. .start = 0xc0000000,
  39. .end = 0xc0000000 + SZ_512M - 1,
  40. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  41. }, {
  42. .name = "PCIe0 MEM 1",
  43. .start = 0x10000000,
  44. .end = 0x10000000 + SZ_64M - 1,
  45. .flags = IORESOURCE_MEM,
  46. }, {
  47. .name = "PCIe0 MEM 2",
  48. .start = 0xfe100000,
  49. .end = 0xfe100000 + SZ_1M - 1,
  50. .flags = IORESOURCE_MEM,
  51. },
  52. };
  53. static struct resource sh7786_pci1_resources[] = {
  54. {
  55. .name = "PCIe1 IO",
  56. .start = 0xfd800000,
  57. .end = 0xfd800000 + SZ_8M - 1,
  58. .flags = IORESOURCE_IO,
  59. }, {
  60. .name = "PCIe1 MEM 0",
  61. .start = 0xa0000000,
  62. .end = 0xa0000000 + SZ_512M - 1,
  63. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  64. }, {
  65. .name = "PCIe1 MEM 1",
  66. .start = 0x30000000,
  67. .end = 0x30000000 + SZ_256M - 1,
  68. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  69. }, {
  70. .name = "PCIe1 MEM 2",
  71. .start = 0xfe300000,
  72. .end = 0xfe300000 + SZ_1M - 1,
  73. .flags = IORESOURCE_MEM,
  74. },
  75. };
  76. static struct resource sh7786_pci2_resources[] = {
  77. {
  78. .name = "PCIe2 IO",
  79. .start = 0xfc800000,
  80. .end = 0xfc800000 + SZ_4M - 1,
  81. .flags = IORESOURCE_IO,
  82. }, {
  83. .name = "PCIe2 MEM 0",
  84. .start = 0x80000000,
  85. .end = 0x80000000 + SZ_512M - 1,
  86. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  87. }, {
  88. .name = "PCIe2 MEM 1",
  89. .start = 0x20000000,
  90. .end = 0x20000000 + SZ_256M - 1,
  91. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  92. }, {
  93. .name = "PCIe2 MEM 2",
  94. .start = 0xfcd00000,
  95. .end = 0xfcd00000 + SZ_1M - 1,
  96. .flags = IORESOURCE_MEM,
  97. },
  98. };
  99. extern struct pci_ops sh7786_pci_ops;
  100. #define DEFINE_CONTROLLER(start, idx) \
  101. { \
  102. .pci_ops = &sh7786_pci_ops, \
  103. .resources = sh7786_pci##idx##_resources, \
  104. .nr_resources = ARRAY_SIZE(sh7786_pci##idx##_resources), \
  105. .reg_base = start, \
  106. .mem_offset = 0, \
  107. .io_offset = 0, \
  108. }
  109. static struct pci_channel sh7786_pci_channels[] = {
  110. DEFINE_CONTROLLER(0xfe000000, 0),
  111. DEFINE_CONTROLLER(0xfe200000, 1),
  112. DEFINE_CONTROLLER(0xfcc00000, 2),
  113. };
  114. static int phy_wait_for_ack(struct pci_channel *chan)
  115. {
  116. unsigned int timeout = 100;
  117. while (timeout--) {
  118. if (pci_read_reg(chan, SH4A_PCIEPHYADRR) & (1 << BITS_ACK))
  119. return 0;
  120. udelay(100);
  121. }
  122. return -ETIMEDOUT;
  123. }
  124. static int pci_wait_for_irq(struct pci_channel *chan, unsigned int mask)
  125. {
  126. unsigned int timeout = 100;
  127. while (timeout--) {
  128. if ((pci_read_reg(chan, SH4A_PCIEINTR) & mask) == mask)
  129. return 0;
  130. udelay(100);
  131. }
  132. return -ETIMEDOUT;
  133. }
  134. static void phy_write_reg(struct pci_channel *chan, unsigned int addr,
  135. unsigned int lane, unsigned int data)
  136. {
  137. unsigned long phyaddr;
  138. phyaddr = (1 << BITS_CMD) + ((lane & 0xf) << BITS_LANE) +
  139. ((addr & 0xff) << BITS_ADR);
  140. /* Set write data */
  141. pci_write_reg(chan, data, SH4A_PCIEPHYDOUTR);
  142. pci_write_reg(chan, phyaddr, SH4A_PCIEPHYADRR);
  143. phy_wait_for_ack(chan);
  144. /* Clear command */
  145. pci_write_reg(chan, 0, SH4A_PCIEPHYDOUTR);
  146. pci_write_reg(chan, 0, SH4A_PCIEPHYADRR);
  147. phy_wait_for_ack(chan);
  148. }
  149. static int phy_init(struct pci_channel *chan)
  150. {
  151. unsigned long ctrl;
  152. unsigned int timeout = 100;
  153. /* Enable clock */
  154. ctrl = pci_read_reg(chan, SH4A_PCIEPHYCTLR);
  155. ctrl |= (1 << BITS_CKE);
  156. pci_write_reg(chan, ctrl, SH4A_PCIEPHYCTLR);
  157. /* Initialize the phy */
  158. phy_write_reg(chan, 0x60, 0xf, 0x004b008b);
  159. phy_write_reg(chan, 0x61, 0xf, 0x00007b41);
  160. phy_write_reg(chan, 0x64, 0xf, 0x00ff4f00);
  161. phy_write_reg(chan, 0x65, 0xf, 0x09070907);
  162. phy_write_reg(chan, 0x66, 0xf, 0x00000010);
  163. phy_write_reg(chan, 0x74, 0xf, 0x0007001c);
  164. phy_write_reg(chan, 0x79, 0xf, 0x01fc000d);
  165. phy_write_reg(chan, 0xb0, 0xf, 0x00000610);
  166. /* Deassert Standby */
  167. phy_write_reg(chan, 0x67, 0x1, 0x00000400);
  168. /* Disable clock */
  169. ctrl = pci_read_reg(chan, SH4A_PCIEPHYCTLR);
  170. ctrl &= ~(1 << BITS_CKE);
  171. pci_write_reg(chan, ctrl, SH4A_PCIEPHYCTLR);
  172. while (timeout--) {
  173. if (pci_read_reg(chan, SH4A_PCIEPHYSR))
  174. return 0;
  175. udelay(100);
  176. }
  177. return -ETIMEDOUT;
  178. }
  179. static void pcie_reset(struct sh7786_pcie_port *port)
  180. {
  181. struct pci_channel *chan = port->hose;
  182. pci_write_reg(chan, 1, SH4A_PCIESRSTR);
  183. pci_write_reg(chan, 0, SH4A_PCIETCTLR);
  184. pci_write_reg(chan, 0, SH4A_PCIESRSTR);
  185. pci_write_reg(chan, 0, SH4A_PCIETXVC0SR);
  186. }
  187. static int pcie_init(struct sh7786_pcie_port *port)
  188. {
  189. struct pci_channel *chan = port->hose;
  190. unsigned int data;
  191. phys_addr_t memphys;
  192. size_t memsize;
  193. int ret, i, win;
  194. /* Begin initialization */
  195. pcie_reset(port);
  196. /* Initialize as type1. */
  197. data = pci_read_reg(chan, SH4A_PCIEPCICONF3);
  198. data &= ~(0x7f << 16);
  199. data |= PCI_HEADER_TYPE_BRIDGE << 16;
  200. pci_write_reg(chan, data, SH4A_PCIEPCICONF3);
  201. /* Initialize default capabilities. */
  202. data = pci_read_reg(chan, SH4A_PCIEEXPCAP0);
  203. data &= ~(PCI_EXP_FLAGS_TYPE << 16);
  204. if (port->endpoint)
  205. data |= PCI_EXP_TYPE_ENDPOINT << 20;
  206. else
  207. data |= PCI_EXP_TYPE_ROOT_PORT << 20;
  208. data |= PCI_CAP_ID_EXP;
  209. pci_write_reg(chan, data, SH4A_PCIEEXPCAP0);
  210. /* Enable data link layer active state reporting */
  211. pci_write_reg(chan, PCI_EXP_LNKCAP_DLLLARC, SH4A_PCIEEXPCAP3);
  212. /* Enable extended sync and ASPM L0s support */
  213. data = pci_read_reg(chan, SH4A_PCIEEXPCAP4);
  214. data &= ~PCI_EXP_LNKCTL_ASPMC;
  215. data |= PCI_EXP_LNKCTL_ES | 1;
  216. pci_write_reg(chan, data, SH4A_PCIEEXPCAP4);
  217. /* Write out the physical slot number */
  218. data = pci_read_reg(chan, SH4A_PCIEEXPCAP5);
  219. data &= ~PCI_EXP_SLTCAP_PSN;
  220. data |= (port->index + 1) << 19;
  221. pci_write_reg(chan, data, SH4A_PCIEEXPCAP5);
  222. /* Set the completion timer timeout to the maximum 32ms. */
  223. data = pci_read_reg(chan, SH4A_PCIETLCTLR);
  224. data &= ~0x3f00;
  225. data |= 0x32 << 8;
  226. pci_write_reg(chan, data, SH4A_PCIETLCTLR);
  227. /*
  228. * Set fast training sequences to the maximum 255,
  229. * and enable MAC data scrambling.
  230. */
  231. data = pci_read_reg(chan, SH4A_PCIEMACCTLR);
  232. data &= ~PCIEMACCTLR_SCR_DIS;
  233. data |= (0xff << 16);
  234. pci_write_reg(chan, data, SH4A_PCIEMACCTLR);
  235. memphys = __pa(memory_start);
  236. memsize = roundup_pow_of_two(memory_end - memory_start);
  237. /*
  238. * If there's more than 512MB of memory, we need to roll over to
  239. * LAR1/LAMR1.
  240. */
  241. if (memsize > SZ_512M) {
  242. __raw_writel(memphys + SZ_512M, chan->reg_base + SH4A_PCIELAR1);
  243. __raw_writel(((memsize - SZ_512M) - SZ_256) | 1,
  244. chan->reg_base + SH4A_PCIELAMR1);
  245. memsize = SZ_512M;
  246. } else {
  247. /*
  248. * Otherwise just zero it out and disable it.
  249. */
  250. __raw_writel(0, chan->reg_base + SH4A_PCIELAR1);
  251. __raw_writel(0, chan->reg_base + SH4A_PCIELAMR1);
  252. }
  253. /*
  254. * LAR0/LAMR0 covers up to the first 512MB, which is enough to
  255. * cover all of lowmem on most platforms.
  256. */
  257. __raw_writel(memphys, chan->reg_base + SH4A_PCIELAR0);
  258. __raw_writel((memsize - SZ_256) | 1, chan->reg_base + SH4A_PCIELAMR0);
  259. __raw_writel(memphys, chan->reg_base + SH4A_PCIEPCICONF4);
  260. __raw_writel(0, chan->reg_base + SH4A_PCIEPCICONF5);
  261. /* Finish initialization */
  262. data = pci_read_reg(chan, SH4A_PCIETCTLR);
  263. data |= 0x1;
  264. pci_write_reg(chan, data, SH4A_PCIETCTLR);
  265. /* Enable DL_Active Interrupt generation */
  266. data = pci_read_reg(chan, SH4A_PCIEDLINTENR);
  267. data |= PCIEDLINTENR_DLL_ACT_ENABLE;
  268. pci_write_reg(chan, data, SH4A_PCIEDLINTENR);
  269. /* Disable MAC data scrambling. */
  270. data = pci_read_reg(chan, SH4A_PCIEMACCTLR);
  271. data |= PCIEMACCTLR_SCR_DIS | (0xff << 16);
  272. pci_write_reg(chan, data, SH4A_PCIEMACCTLR);
  273. ret = pci_wait_for_irq(chan, MASK_INT_TX_CTRL);
  274. if (unlikely(ret != 0))
  275. return -ENODEV;
  276. data = pci_read_reg(chan, SH4A_PCIEPCICONF1);
  277. data &= ~(PCI_STATUS_DEVSEL_MASK << 16);
  278. data |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  279. (PCI_STATUS_CAP_LIST | PCI_STATUS_DEVSEL_FAST) << 16;
  280. pci_write_reg(chan, data, SH4A_PCIEPCICONF1);
  281. pci_write_reg(chan, 0x80888000, SH4A_PCIETXVC0DCTLR);
  282. pci_write_reg(chan, 0x00222000, SH4A_PCIERXVC0DCTLR);
  283. wmb();
  284. data = pci_read_reg(chan, SH4A_PCIEMACSR);
  285. printk(KERN_NOTICE "PCI: PCIe#%d link width %d\n",
  286. port->index, (data >> 20) & 0x3f);
  287. for (i = win = 0; i < chan->nr_resources; i++) {
  288. struct resource *res = chan->resources + i;
  289. resource_size_t size;
  290. u32 enable_mask;
  291. /*
  292. * We can't use the 32-bit mode windows in legacy 29-bit
  293. * mode, so just skip them entirely.
  294. */
  295. if ((res->flags & IORESOURCE_MEM_32BIT) && __in_29bit_mode())
  296. continue;
  297. pci_write_reg(chan, 0x00000000, SH4A_PCIEPTCTLR(win));
  298. size = resource_size(res);
  299. /*
  300. * The PAMR mask is calculated in units of 256kB, which
  301. * keeps things pretty simple.
  302. */
  303. __raw_writel(((roundup_pow_of_two(size) / SZ_256K) - 1) << 18,
  304. chan->reg_base + SH4A_PCIEPAMR(win));
  305. pci_write_reg(chan, res->start, SH4A_PCIEPARL(win));
  306. pci_write_reg(chan, 0x00000000, SH4A_PCIEPARH(win));
  307. enable_mask = MASK_PARE;
  308. if (res->flags & IORESOURCE_IO)
  309. enable_mask |= MASK_SPC;
  310. pci_write_reg(chan, enable_mask, SH4A_PCIEPTCTLR(win));
  311. win++;
  312. }
  313. return 0;
  314. }
  315. int __init pcibios_map_platform_irq(struct pci_dev *pdev, u8 slot, u8 pin)
  316. {
  317. return 71;
  318. }
  319. static int sh7786_pcie_core_init(void)
  320. {
  321. /* Return the number of ports */
  322. return test_mode_pin(MODE_PIN12) ? 3 : 2;
  323. }
  324. static int __devinit sh7786_pcie_init_hw(struct sh7786_pcie_port *port)
  325. {
  326. int ret;
  327. ret = phy_init(port->hose);
  328. if (unlikely(ret < 0))
  329. return ret;
  330. /*
  331. * Check if we are configured in endpoint or root complex mode,
  332. * this is a fixed pin setting that applies to all PCIe ports.
  333. */
  334. port->endpoint = test_mode_pin(MODE_PIN11);
  335. ret = pcie_init(port);
  336. if (unlikely(ret < 0))
  337. return ret;
  338. return register_pci_controller(port->hose);
  339. }
  340. static struct sh7786_pcie_hwops sh7786_65nm_pcie_hwops __initdata = {
  341. .core_init = sh7786_pcie_core_init,
  342. .port_init_hw = sh7786_pcie_init_hw,
  343. };
  344. static int __init sh7786_pcie_init(void)
  345. {
  346. int ret = 0, i;
  347. printk(KERN_NOTICE "PCI: Starting initialization.\n");
  348. sh7786_pcie_hwops = &sh7786_65nm_pcie_hwops;
  349. nr_ports = sh7786_pcie_hwops->core_init();
  350. BUG_ON(nr_ports > ARRAY_SIZE(sh7786_pci_channels));
  351. if (unlikely(nr_ports == 0))
  352. return -ENODEV;
  353. sh7786_pcie_ports = kzalloc(nr_ports * sizeof(struct sh7786_pcie_port),
  354. GFP_KERNEL);
  355. if (unlikely(!sh7786_pcie_ports))
  356. return -ENOMEM;
  357. printk(KERN_NOTICE "PCI: probing %d ports.\n", nr_ports);
  358. for (i = 0; i < nr_ports; i++) {
  359. struct sh7786_pcie_port *port = sh7786_pcie_ports + i;
  360. port->index = i;
  361. port->hose = sh7786_pci_channels + i;
  362. port->hose->io_map_base = port->hose->resources[0].start;
  363. ret |= sh7786_pcie_hwops->port_init_hw(port);
  364. }
  365. if (unlikely(ret))
  366. return ret;
  367. return 0;
  368. }
  369. arch_initcall(sh7786_pcie_init);