emulate.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpBits 4 /* Width of operand field */
  45. #define OpMask ((1ull << OpBits) - 1)
  46. /*
  47. * Opcode effective-address decode tables.
  48. * Note that we only emulate instructions that have at least one memory
  49. * operand (excluding implicit stack references). We assume that stack
  50. * references and instruction fetches will never occur in special memory
  51. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  52. * not be handled.
  53. */
  54. /* Operand sizes: 8-bit operands or specified/overridden size. */
  55. #define ByteOp (1<<0) /* 8-bit operands. */
  56. /* Destination operand type. */
  57. #define DstShift 1
  58. #define ImplicitOps (OpImplicit << DstShift)
  59. #define DstReg (OpReg << DstShift)
  60. #define DstMem (OpMem << DstShift)
  61. #define DstAcc (OpAcc << DstShift)
  62. #define DstDI (OpDI << DstShift)
  63. #define DstMem64 (OpMem64 << DstShift)
  64. #define DstImmUByte (OpImmUByte << DstShift)
  65. #define DstDX (OpDX << DstShift)
  66. #define DstMask (OpMask << DstShift)
  67. /* Source operand type. */
  68. #define SrcNone (0<<5) /* No source operand. */
  69. #define SrcReg (1<<5) /* Register operand. */
  70. #define SrcMem (2<<5) /* Memory operand. */
  71. #define SrcMem16 (3<<5) /* Memory operand (16-bit). */
  72. #define SrcMem32 (4<<5) /* Memory operand (32-bit). */
  73. #define SrcImm (5<<5) /* Immediate operand. */
  74. #define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
  75. #define SrcOne (7<<5) /* Implied '1' */
  76. #define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
  77. #define SrcImmU (9<<5) /* Immediate operand, unsigned */
  78. #define SrcSI (0xa<<5) /* Source is in the DS:RSI */
  79. #define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
  80. #define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
  81. #define SrcAcc (0xd<<5) /* Source Accumulator */
  82. #define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
  83. #define SrcDX (0xf<<5) /* Source is in DX register */
  84. #define SrcMask (0xf<<5)
  85. #define BitOp (1<<11)
  86. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  87. #define String (1<<13) /* String instruction (rep capable) */
  88. #define Stack (1<<14) /* Stack instruction (push/pop) */
  89. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  90. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  91. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  92. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  93. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  94. #define Sse (1<<18) /* SSE Vector instruction */
  95. /* Generic ModRM decode. */
  96. #define ModRM (1<<19)
  97. /* Destination is only written; never read. */
  98. #define Mov (1<<20)
  99. /* Misc flags */
  100. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  101. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  102. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  103. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  104. #define Undefined (1<<25) /* No Such Instruction */
  105. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  106. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  107. #define No64 (1<<28)
  108. /* Source 2 operand type */
  109. #define Src2Shift (29)
  110. #define Src2None (OpNone << Src2Shift)
  111. #define Src2CL (OpCL << Src2Shift)
  112. #define Src2ImmByte (OpImmByte << Src2Shift)
  113. #define Src2One (OpOne << Src2Shift)
  114. #define Src2Imm (OpImm << Src2Shift)
  115. #define Src2Mask (OpMask << Src2Shift)
  116. #define X2(x...) x, x
  117. #define X3(x...) X2(x), x
  118. #define X4(x...) X2(x), X2(x)
  119. #define X5(x...) X4(x), x
  120. #define X6(x...) X4(x), X2(x)
  121. #define X7(x...) X4(x), X3(x)
  122. #define X8(x...) X4(x), X4(x)
  123. #define X16(x...) X8(x), X8(x)
  124. struct opcode {
  125. u64 flags : 56;
  126. u64 intercept : 8;
  127. union {
  128. int (*execute)(struct x86_emulate_ctxt *ctxt);
  129. struct opcode *group;
  130. struct group_dual *gdual;
  131. struct gprefix *gprefix;
  132. } u;
  133. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  134. };
  135. struct group_dual {
  136. struct opcode mod012[8];
  137. struct opcode mod3[8];
  138. };
  139. struct gprefix {
  140. struct opcode pfx_no;
  141. struct opcode pfx_66;
  142. struct opcode pfx_f2;
  143. struct opcode pfx_f3;
  144. };
  145. /* EFLAGS bit definitions. */
  146. #define EFLG_ID (1<<21)
  147. #define EFLG_VIP (1<<20)
  148. #define EFLG_VIF (1<<19)
  149. #define EFLG_AC (1<<18)
  150. #define EFLG_VM (1<<17)
  151. #define EFLG_RF (1<<16)
  152. #define EFLG_IOPL (3<<12)
  153. #define EFLG_NT (1<<14)
  154. #define EFLG_OF (1<<11)
  155. #define EFLG_DF (1<<10)
  156. #define EFLG_IF (1<<9)
  157. #define EFLG_TF (1<<8)
  158. #define EFLG_SF (1<<7)
  159. #define EFLG_ZF (1<<6)
  160. #define EFLG_AF (1<<4)
  161. #define EFLG_PF (1<<2)
  162. #define EFLG_CF (1<<0)
  163. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  164. #define EFLG_RESERVED_ONE_MASK 2
  165. /*
  166. * Instruction emulation:
  167. * Most instructions are emulated directly via a fragment of inline assembly
  168. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  169. * any modified flags.
  170. */
  171. #if defined(CONFIG_X86_64)
  172. #define _LO32 "k" /* force 32-bit operand */
  173. #define _STK "%%rsp" /* stack pointer */
  174. #elif defined(__i386__)
  175. #define _LO32 "" /* force 32-bit operand */
  176. #define _STK "%%esp" /* stack pointer */
  177. #endif
  178. /*
  179. * These EFLAGS bits are restored from saved value during emulation, and
  180. * any changes are written back to the saved value after emulation.
  181. */
  182. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  183. /* Before executing instruction: restore necessary bits in EFLAGS. */
  184. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  185. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  186. "movl %"_sav",%"_LO32 _tmp"; " \
  187. "push %"_tmp"; " \
  188. "push %"_tmp"; " \
  189. "movl %"_msk",%"_LO32 _tmp"; " \
  190. "andl %"_LO32 _tmp",("_STK"); " \
  191. "pushf; " \
  192. "notl %"_LO32 _tmp"; " \
  193. "andl %"_LO32 _tmp",("_STK"); " \
  194. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  195. "pop %"_tmp"; " \
  196. "orl %"_LO32 _tmp",("_STK"); " \
  197. "popf; " \
  198. "pop %"_sav"; "
  199. /* After executing instruction: write-back necessary bits in EFLAGS. */
  200. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  201. /* _sav |= EFLAGS & _msk; */ \
  202. "pushf; " \
  203. "pop %"_tmp"; " \
  204. "andl %"_msk",%"_LO32 _tmp"; " \
  205. "orl %"_LO32 _tmp",%"_sav"; "
  206. #ifdef CONFIG_X86_64
  207. #define ON64(x) x
  208. #else
  209. #define ON64(x)
  210. #endif
  211. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  212. do { \
  213. __asm__ __volatile__ ( \
  214. _PRE_EFLAGS("0", "4", "2") \
  215. _op _suffix " %"_x"3,%1; " \
  216. _POST_EFLAGS("0", "4", "2") \
  217. : "=m" ((ctxt)->eflags), \
  218. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  219. "=&r" (_tmp) \
  220. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  221. } while (0)
  222. /* Raw emulation: instruction has two explicit operands. */
  223. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  224. do { \
  225. unsigned long _tmp; \
  226. \
  227. switch ((ctxt)->dst.bytes) { \
  228. case 2: \
  229. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  230. break; \
  231. case 4: \
  232. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  233. break; \
  234. case 8: \
  235. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  236. break; \
  237. } \
  238. } while (0)
  239. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  240. do { \
  241. unsigned long _tmp; \
  242. switch ((ctxt)->dst.bytes) { \
  243. case 1: \
  244. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  245. break; \
  246. default: \
  247. __emulate_2op_nobyte(ctxt, _op, \
  248. _wx, _wy, _lx, _ly, _qx, _qy); \
  249. break; \
  250. } \
  251. } while (0)
  252. /* Source operand is byte-sized and may be restricted to just %cl. */
  253. #define emulate_2op_SrcB(ctxt, _op) \
  254. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  255. /* Source operand is byte, word, long or quad sized. */
  256. #define emulate_2op_SrcV(ctxt, _op) \
  257. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  258. /* Source operand is word, long or quad sized. */
  259. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  260. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  261. /* Instruction has three operands and one operand is stored in ECX register */
  262. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  263. do { \
  264. unsigned long _tmp; \
  265. _type _clv = (ctxt)->src2.val; \
  266. _type _srcv = (ctxt)->src.val; \
  267. _type _dstv = (ctxt)->dst.val; \
  268. \
  269. __asm__ __volatile__ ( \
  270. _PRE_EFLAGS("0", "5", "2") \
  271. _op _suffix " %4,%1 \n" \
  272. _POST_EFLAGS("0", "5", "2") \
  273. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  274. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  275. ); \
  276. \
  277. (ctxt)->src2.val = (unsigned long) _clv; \
  278. (ctxt)->src2.val = (unsigned long) _srcv; \
  279. (ctxt)->dst.val = (unsigned long) _dstv; \
  280. } while (0)
  281. #define emulate_2op_cl(ctxt, _op) \
  282. do { \
  283. switch ((ctxt)->dst.bytes) { \
  284. case 2: \
  285. __emulate_2op_cl(ctxt, _op, "w", u16); \
  286. break; \
  287. case 4: \
  288. __emulate_2op_cl(ctxt, _op, "l", u32); \
  289. break; \
  290. case 8: \
  291. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  292. break; \
  293. } \
  294. } while (0)
  295. #define __emulate_1op(ctxt, _op, _suffix) \
  296. do { \
  297. unsigned long _tmp; \
  298. \
  299. __asm__ __volatile__ ( \
  300. _PRE_EFLAGS("0", "3", "2") \
  301. _op _suffix " %1; " \
  302. _POST_EFLAGS("0", "3", "2") \
  303. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  304. "=&r" (_tmp) \
  305. : "i" (EFLAGS_MASK)); \
  306. } while (0)
  307. /* Instruction has only one explicit operand (no source operand). */
  308. #define emulate_1op(ctxt, _op) \
  309. do { \
  310. switch ((ctxt)->dst.bytes) { \
  311. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  312. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  313. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  314. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  315. } \
  316. } while (0)
  317. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  318. do { \
  319. unsigned long _tmp; \
  320. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  321. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  322. \
  323. __asm__ __volatile__ ( \
  324. _PRE_EFLAGS("0", "5", "1") \
  325. "1: \n\t" \
  326. _op _suffix " %6; " \
  327. "2: \n\t" \
  328. _POST_EFLAGS("0", "5", "1") \
  329. ".pushsection .fixup,\"ax\" \n\t" \
  330. "3: movb $1, %4 \n\t" \
  331. "jmp 2b \n\t" \
  332. ".popsection \n\t" \
  333. _ASM_EXTABLE(1b, 3b) \
  334. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  335. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  336. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  337. "a" (*rax), "d" (*rdx)); \
  338. } while (0)
  339. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  340. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  341. do { \
  342. switch((ctxt)->src.bytes) { \
  343. case 1: \
  344. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  345. break; \
  346. case 2: \
  347. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  348. break; \
  349. case 4: \
  350. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  351. break; \
  352. case 8: ON64( \
  353. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  354. break; \
  355. } \
  356. } while (0)
  357. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  358. enum x86_intercept intercept,
  359. enum x86_intercept_stage stage)
  360. {
  361. struct x86_instruction_info info = {
  362. .intercept = intercept,
  363. .rep_prefix = ctxt->rep_prefix,
  364. .modrm_mod = ctxt->modrm_mod,
  365. .modrm_reg = ctxt->modrm_reg,
  366. .modrm_rm = ctxt->modrm_rm,
  367. .src_val = ctxt->src.val64,
  368. .src_bytes = ctxt->src.bytes,
  369. .dst_bytes = ctxt->dst.bytes,
  370. .ad_bytes = ctxt->ad_bytes,
  371. .next_rip = ctxt->eip,
  372. };
  373. return ctxt->ops->intercept(ctxt, &info, stage);
  374. }
  375. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  376. {
  377. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  378. }
  379. /* Access/update address held in a register, based on addressing mode. */
  380. static inline unsigned long
  381. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  382. {
  383. if (ctxt->ad_bytes == sizeof(unsigned long))
  384. return reg;
  385. else
  386. return reg & ad_mask(ctxt);
  387. }
  388. static inline unsigned long
  389. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  390. {
  391. return address_mask(ctxt, reg);
  392. }
  393. static inline void
  394. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  395. {
  396. if (ctxt->ad_bytes == sizeof(unsigned long))
  397. *reg += inc;
  398. else
  399. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  400. }
  401. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  402. {
  403. register_address_increment(ctxt, &ctxt->_eip, rel);
  404. }
  405. static u32 desc_limit_scaled(struct desc_struct *desc)
  406. {
  407. u32 limit = get_desc_limit(desc);
  408. return desc->g ? (limit << 12) | 0xfff : limit;
  409. }
  410. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  411. {
  412. ctxt->has_seg_override = true;
  413. ctxt->seg_override = seg;
  414. }
  415. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  416. {
  417. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  418. return 0;
  419. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  420. }
  421. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  422. {
  423. if (!ctxt->has_seg_override)
  424. return 0;
  425. return ctxt->seg_override;
  426. }
  427. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  428. u32 error, bool valid)
  429. {
  430. ctxt->exception.vector = vec;
  431. ctxt->exception.error_code = error;
  432. ctxt->exception.error_code_valid = valid;
  433. return X86EMUL_PROPAGATE_FAULT;
  434. }
  435. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  436. {
  437. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  438. }
  439. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  440. {
  441. return emulate_exception(ctxt, GP_VECTOR, err, true);
  442. }
  443. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  444. {
  445. return emulate_exception(ctxt, SS_VECTOR, err, true);
  446. }
  447. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  448. {
  449. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  450. }
  451. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  452. {
  453. return emulate_exception(ctxt, TS_VECTOR, err, true);
  454. }
  455. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  456. {
  457. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  458. }
  459. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  460. {
  461. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  462. }
  463. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  464. {
  465. u16 selector;
  466. struct desc_struct desc;
  467. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  468. return selector;
  469. }
  470. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  471. unsigned seg)
  472. {
  473. u16 dummy;
  474. u32 base3;
  475. struct desc_struct desc;
  476. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  477. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  478. }
  479. static int __linearize(struct x86_emulate_ctxt *ctxt,
  480. struct segmented_address addr,
  481. unsigned size, bool write, bool fetch,
  482. ulong *linear)
  483. {
  484. struct desc_struct desc;
  485. bool usable;
  486. ulong la;
  487. u32 lim;
  488. u16 sel;
  489. unsigned cpl, rpl;
  490. la = seg_base(ctxt, addr.seg) + addr.ea;
  491. switch (ctxt->mode) {
  492. case X86EMUL_MODE_REAL:
  493. break;
  494. case X86EMUL_MODE_PROT64:
  495. if (((signed long)la << 16) >> 16 != la)
  496. return emulate_gp(ctxt, 0);
  497. break;
  498. default:
  499. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  500. addr.seg);
  501. if (!usable)
  502. goto bad;
  503. /* code segment or read-only data segment */
  504. if (((desc.type & 8) || !(desc.type & 2)) && write)
  505. goto bad;
  506. /* unreadable code segment */
  507. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  508. goto bad;
  509. lim = desc_limit_scaled(&desc);
  510. if ((desc.type & 8) || !(desc.type & 4)) {
  511. /* expand-up segment */
  512. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  513. goto bad;
  514. } else {
  515. /* exapand-down segment */
  516. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  517. goto bad;
  518. lim = desc.d ? 0xffffffff : 0xffff;
  519. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  520. goto bad;
  521. }
  522. cpl = ctxt->ops->cpl(ctxt);
  523. rpl = sel & 3;
  524. cpl = max(cpl, rpl);
  525. if (!(desc.type & 8)) {
  526. /* data segment */
  527. if (cpl > desc.dpl)
  528. goto bad;
  529. } else if ((desc.type & 8) && !(desc.type & 4)) {
  530. /* nonconforming code segment */
  531. if (cpl != desc.dpl)
  532. goto bad;
  533. } else if ((desc.type & 8) && (desc.type & 4)) {
  534. /* conforming code segment */
  535. if (cpl < desc.dpl)
  536. goto bad;
  537. }
  538. break;
  539. }
  540. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  541. la &= (u32)-1;
  542. *linear = la;
  543. return X86EMUL_CONTINUE;
  544. bad:
  545. if (addr.seg == VCPU_SREG_SS)
  546. return emulate_ss(ctxt, addr.seg);
  547. else
  548. return emulate_gp(ctxt, addr.seg);
  549. }
  550. static int linearize(struct x86_emulate_ctxt *ctxt,
  551. struct segmented_address addr,
  552. unsigned size, bool write,
  553. ulong *linear)
  554. {
  555. return __linearize(ctxt, addr, size, write, false, linear);
  556. }
  557. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  558. struct segmented_address addr,
  559. void *data,
  560. unsigned size)
  561. {
  562. int rc;
  563. ulong linear;
  564. rc = linearize(ctxt, addr, size, false, &linear);
  565. if (rc != X86EMUL_CONTINUE)
  566. return rc;
  567. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  568. }
  569. /*
  570. * Fetch the next byte of the instruction being emulated which is pointed to
  571. * by ctxt->_eip, then increment ctxt->_eip.
  572. *
  573. * Also prefetch the remaining bytes of the instruction without crossing page
  574. * boundary if they are not in fetch_cache yet.
  575. */
  576. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  577. {
  578. struct fetch_cache *fc = &ctxt->fetch;
  579. int rc;
  580. int size, cur_size;
  581. if (ctxt->_eip == fc->end) {
  582. unsigned long linear;
  583. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  584. .ea = ctxt->_eip };
  585. cur_size = fc->end - fc->start;
  586. size = min(15UL - cur_size,
  587. PAGE_SIZE - offset_in_page(ctxt->_eip));
  588. rc = __linearize(ctxt, addr, size, false, true, &linear);
  589. if (unlikely(rc != X86EMUL_CONTINUE))
  590. return rc;
  591. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  592. size, &ctxt->exception);
  593. if (unlikely(rc != X86EMUL_CONTINUE))
  594. return rc;
  595. fc->end += size;
  596. }
  597. *dest = fc->data[ctxt->_eip - fc->start];
  598. ctxt->_eip++;
  599. return X86EMUL_CONTINUE;
  600. }
  601. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  602. void *dest, unsigned size)
  603. {
  604. int rc;
  605. /* x86 instructions are limited to 15 bytes. */
  606. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  607. return X86EMUL_UNHANDLEABLE;
  608. while (size--) {
  609. rc = do_insn_fetch_byte(ctxt, dest++);
  610. if (rc != X86EMUL_CONTINUE)
  611. return rc;
  612. }
  613. return X86EMUL_CONTINUE;
  614. }
  615. /* Fetch next part of the instruction being emulated. */
  616. #define insn_fetch(_type, _ctxt) \
  617. ({ unsigned long _x; \
  618. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  619. if (rc != X86EMUL_CONTINUE) \
  620. goto done; \
  621. (_type)_x; \
  622. })
  623. #define insn_fetch_arr(_arr, _size, _ctxt) \
  624. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  625. if (rc != X86EMUL_CONTINUE) \
  626. goto done; \
  627. })
  628. /*
  629. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  630. * pointer into the block that addresses the relevant register.
  631. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  632. */
  633. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  634. int highbyte_regs)
  635. {
  636. void *p;
  637. p = &regs[modrm_reg];
  638. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  639. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  640. return p;
  641. }
  642. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  643. struct segmented_address addr,
  644. u16 *size, unsigned long *address, int op_bytes)
  645. {
  646. int rc;
  647. if (op_bytes == 2)
  648. op_bytes = 3;
  649. *address = 0;
  650. rc = segmented_read_std(ctxt, addr, size, 2);
  651. if (rc != X86EMUL_CONTINUE)
  652. return rc;
  653. addr.ea += 2;
  654. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  655. return rc;
  656. }
  657. static int test_cc(unsigned int condition, unsigned int flags)
  658. {
  659. int rc = 0;
  660. switch ((condition & 15) >> 1) {
  661. case 0: /* o */
  662. rc |= (flags & EFLG_OF);
  663. break;
  664. case 1: /* b/c/nae */
  665. rc |= (flags & EFLG_CF);
  666. break;
  667. case 2: /* z/e */
  668. rc |= (flags & EFLG_ZF);
  669. break;
  670. case 3: /* be/na */
  671. rc |= (flags & (EFLG_CF|EFLG_ZF));
  672. break;
  673. case 4: /* s */
  674. rc |= (flags & EFLG_SF);
  675. break;
  676. case 5: /* p/pe */
  677. rc |= (flags & EFLG_PF);
  678. break;
  679. case 7: /* le/ng */
  680. rc |= (flags & EFLG_ZF);
  681. /* fall through */
  682. case 6: /* l/nge */
  683. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  684. break;
  685. }
  686. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  687. return (!!rc ^ (condition & 1));
  688. }
  689. static void fetch_register_operand(struct operand *op)
  690. {
  691. switch (op->bytes) {
  692. case 1:
  693. op->val = *(u8 *)op->addr.reg;
  694. break;
  695. case 2:
  696. op->val = *(u16 *)op->addr.reg;
  697. break;
  698. case 4:
  699. op->val = *(u32 *)op->addr.reg;
  700. break;
  701. case 8:
  702. op->val = *(u64 *)op->addr.reg;
  703. break;
  704. }
  705. }
  706. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  707. {
  708. ctxt->ops->get_fpu(ctxt);
  709. switch (reg) {
  710. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  711. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  712. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  713. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  714. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  715. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  716. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  717. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  718. #ifdef CONFIG_X86_64
  719. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  720. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  721. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  722. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  723. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  724. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  725. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  726. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  727. #endif
  728. default: BUG();
  729. }
  730. ctxt->ops->put_fpu(ctxt);
  731. }
  732. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  733. int reg)
  734. {
  735. ctxt->ops->get_fpu(ctxt);
  736. switch (reg) {
  737. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  738. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  739. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  740. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  741. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  742. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  743. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  744. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  745. #ifdef CONFIG_X86_64
  746. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  747. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  748. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  749. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  750. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  751. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  752. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  753. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  754. #endif
  755. default: BUG();
  756. }
  757. ctxt->ops->put_fpu(ctxt);
  758. }
  759. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  760. struct operand *op,
  761. int inhibit_bytereg)
  762. {
  763. unsigned reg = ctxt->modrm_reg;
  764. int highbyte_regs = ctxt->rex_prefix == 0;
  765. if (!(ctxt->d & ModRM))
  766. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  767. if (ctxt->d & Sse) {
  768. op->type = OP_XMM;
  769. op->bytes = 16;
  770. op->addr.xmm = reg;
  771. read_sse_reg(ctxt, &op->vec_val, reg);
  772. return;
  773. }
  774. op->type = OP_REG;
  775. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  776. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  777. op->bytes = 1;
  778. } else {
  779. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  780. op->bytes = ctxt->op_bytes;
  781. }
  782. fetch_register_operand(op);
  783. op->orig_val = op->val;
  784. }
  785. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  786. struct operand *op)
  787. {
  788. u8 sib;
  789. int index_reg = 0, base_reg = 0, scale;
  790. int rc = X86EMUL_CONTINUE;
  791. ulong modrm_ea = 0;
  792. if (ctxt->rex_prefix) {
  793. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  794. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  795. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  796. }
  797. ctxt->modrm = insn_fetch(u8, ctxt);
  798. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  799. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  800. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  801. ctxt->modrm_seg = VCPU_SREG_DS;
  802. if (ctxt->modrm_mod == 3) {
  803. op->type = OP_REG;
  804. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  805. op->addr.reg = decode_register(ctxt->modrm_rm,
  806. ctxt->regs, ctxt->d & ByteOp);
  807. if (ctxt->d & Sse) {
  808. op->type = OP_XMM;
  809. op->bytes = 16;
  810. op->addr.xmm = ctxt->modrm_rm;
  811. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  812. return rc;
  813. }
  814. fetch_register_operand(op);
  815. return rc;
  816. }
  817. op->type = OP_MEM;
  818. if (ctxt->ad_bytes == 2) {
  819. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  820. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  821. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  822. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  823. /* 16-bit ModR/M decode. */
  824. switch (ctxt->modrm_mod) {
  825. case 0:
  826. if (ctxt->modrm_rm == 6)
  827. modrm_ea += insn_fetch(u16, ctxt);
  828. break;
  829. case 1:
  830. modrm_ea += insn_fetch(s8, ctxt);
  831. break;
  832. case 2:
  833. modrm_ea += insn_fetch(u16, ctxt);
  834. break;
  835. }
  836. switch (ctxt->modrm_rm) {
  837. case 0:
  838. modrm_ea += bx + si;
  839. break;
  840. case 1:
  841. modrm_ea += bx + di;
  842. break;
  843. case 2:
  844. modrm_ea += bp + si;
  845. break;
  846. case 3:
  847. modrm_ea += bp + di;
  848. break;
  849. case 4:
  850. modrm_ea += si;
  851. break;
  852. case 5:
  853. modrm_ea += di;
  854. break;
  855. case 6:
  856. if (ctxt->modrm_mod != 0)
  857. modrm_ea += bp;
  858. break;
  859. case 7:
  860. modrm_ea += bx;
  861. break;
  862. }
  863. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  864. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  865. ctxt->modrm_seg = VCPU_SREG_SS;
  866. modrm_ea = (u16)modrm_ea;
  867. } else {
  868. /* 32/64-bit ModR/M decode. */
  869. if ((ctxt->modrm_rm & 7) == 4) {
  870. sib = insn_fetch(u8, ctxt);
  871. index_reg |= (sib >> 3) & 7;
  872. base_reg |= sib & 7;
  873. scale = sib >> 6;
  874. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  875. modrm_ea += insn_fetch(s32, ctxt);
  876. else
  877. modrm_ea += ctxt->regs[base_reg];
  878. if (index_reg != 4)
  879. modrm_ea += ctxt->regs[index_reg] << scale;
  880. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  881. if (ctxt->mode == X86EMUL_MODE_PROT64)
  882. ctxt->rip_relative = 1;
  883. } else
  884. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  885. switch (ctxt->modrm_mod) {
  886. case 0:
  887. if (ctxt->modrm_rm == 5)
  888. modrm_ea += insn_fetch(s32, ctxt);
  889. break;
  890. case 1:
  891. modrm_ea += insn_fetch(s8, ctxt);
  892. break;
  893. case 2:
  894. modrm_ea += insn_fetch(s32, ctxt);
  895. break;
  896. }
  897. }
  898. op->addr.mem.ea = modrm_ea;
  899. done:
  900. return rc;
  901. }
  902. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  903. struct operand *op)
  904. {
  905. int rc = X86EMUL_CONTINUE;
  906. op->type = OP_MEM;
  907. switch (ctxt->ad_bytes) {
  908. case 2:
  909. op->addr.mem.ea = insn_fetch(u16, ctxt);
  910. break;
  911. case 4:
  912. op->addr.mem.ea = insn_fetch(u32, ctxt);
  913. break;
  914. case 8:
  915. op->addr.mem.ea = insn_fetch(u64, ctxt);
  916. break;
  917. }
  918. done:
  919. return rc;
  920. }
  921. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  922. {
  923. long sv = 0, mask;
  924. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  925. mask = ~(ctxt->dst.bytes * 8 - 1);
  926. if (ctxt->src.bytes == 2)
  927. sv = (s16)ctxt->src.val & (s16)mask;
  928. else if (ctxt->src.bytes == 4)
  929. sv = (s32)ctxt->src.val & (s32)mask;
  930. ctxt->dst.addr.mem.ea += (sv >> 3);
  931. }
  932. /* only subword offset */
  933. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  934. }
  935. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  936. unsigned long addr, void *dest, unsigned size)
  937. {
  938. int rc;
  939. struct read_cache *mc = &ctxt->mem_read;
  940. while (size) {
  941. int n = min(size, 8u);
  942. size -= n;
  943. if (mc->pos < mc->end)
  944. goto read_cached;
  945. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  946. &ctxt->exception);
  947. if (rc != X86EMUL_CONTINUE)
  948. return rc;
  949. mc->end += n;
  950. read_cached:
  951. memcpy(dest, mc->data + mc->pos, n);
  952. mc->pos += n;
  953. dest += n;
  954. addr += n;
  955. }
  956. return X86EMUL_CONTINUE;
  957. }
  958. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  959. struct segmented_address addr,
  960. void *data,
  961. unsigned size)
  962. {
  963. int rc;
  964. ulong linear;
  965. rc = linearize(ctxt, addr, size, false, &linear);
  966. if (rc != X86EMUL_CONTINUE)
  967. return rc;
  968. return read_emulated(ctxt, linear, data, size);
  969. }
  970. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  971. struct segmented_address addr,
  972. const void *data,
  973. unsigned size)
  974. {
  975. int rc;
  976. ulong linear;
  977. rc = linearize(ctxt, addr, size, true, &linear);
  978. if (rc != X86EMUL_CONTINUE)
  979. return rc;
  980. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  981. &ctxt->exception);
  982. }
  983. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  984. struct segmented_address addr,
  985. const void *orig_data, const void *data,
  986. unsigned size)
  987. {
  988. int rc;
  989. ulong linear;
  990. rc = linearize(ctxt, addr, size, true, &linear);
  991. if (rc != X86EMUL_CONTINUE)
  992. return rc;
  993. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  994. size, &ctxt->exception);
  995. }
  996. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  997. unsigned int size, unsigned short port,
  998. void *dest)
  999. {
  1000. struct read_cache *rc = &ctxt->io_read;
  1001. if (rc->pos == rc->end) { /* refill pio read ahead */
  1002. unsigned int in_page, n;
  1003. unsigned int count = ctxt->rep_prefix ?
  1004. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1005. in_page = (ctxt->eflags & EFLG_DF) ?
  1006. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1007. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1008. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1009. count);
  1010. if (n == 0)
  1011. n = 1;
  1012. rc->pos = rc->end = 0;
  1013. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1014. return 0;
  1015. rc->end = n * size;
  1016. }
  1017. memcpy(dest, rc->data + rc->pos, size);
  1018. rc->pos += size;
  1019. return 1;
  1020. }
  1021. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1022. u16 selector, struct desc_ptr *dt)
  1023. {
  1024. struct x86_emulate_ops *ops = ctxt->ops;
  1025. if (selector & 1 << 2) {
  1026. struct desc_struct desc;
  1027. u16 sel;
  1028. memset (dt, 0, sizeof *dt);
  1029. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1030. return;
  1031. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1032. dt->address = get_desc_base(&desc);
  1033. } else
  1034. ops->get_gdt(ctxt, dt);
  1035. }
  1036. /* allowed just for 8 bytes segments */
  1037. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1038. u16 selector, struct desc_struct *desc)
  1039. {
  1040. struct desc_ptr dt;
  1041. u16 index = selector >> 3;
  1042. ulong addr;
  1043. get_descriptor_table_ptr(ctxt, selector, &dt);
  1044. if (dt.size < index * 8 + 7)
  1045. return emulate_gp(ctxt, selector & 0xfffc);
  1046. addr = dt.address + index * 8;
  1047. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1048. &ctxt->exception);
  1049. }
  1050. /* allowed just for 8 bytes segments */
  1051. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1052. u16 selector, struct desc_struct *desc)
  1053. {
  1054. struct desc_ptr dt;
  1055. u16 index = selector >> 3;
  1056. ulong addr;
  1057. get_descriptor_table_ptr(ctxt, selector, &dt);
  1058. if (dt.size < index * 8 + 7)
  1059. return emulate_gp(ctxt, selector & 0xfffc);
  1060. addr = dt.address + index * 8;
  1061. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1062. &ctxt->exception);
  1063. }
  1064. /* Does not support long mode */
  1065. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1066. u16 selector, int seg)
  1067. {
  1068. struct desc_struct seg_desc;
  1069. u8 dpl, rpl, cpl;
  1070. unsigned err_vec = GP_VECTOR;
  1071. u32 err_code = 0;
  1072. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1073. int ret;
  1074. memset(&seg_desc, 0, sizeof seg_desc);
  1075. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1076. || ctxt->mode == X86EMUL_MODE_REAL) {
  1077. /* set real mode segment descriptor */
  1078. set_desc_base(&seg_desc, selector << 4);
  1079. set_desc_limit(&seg_desc, 0xffff);
  1080. seg_desc.type = 3;
  1081. seg_desc.p = 1;
  1082. seg_desc.s = 1;
  1083. goto load;
  1084. }
  1085. /* NULL selector is not valid for TR, CS and SS */
  1086. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1087. && null_selector)
  1088. goto exception;
  1089. /* TR should be in GDT only */
  1090. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1091. goto exception;
  1092. if (null_selector) /* for NULL selector skip all following checks */
  1093. goto load;
  1094. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1095. if (ret != X86EMUL_CONTINUE)
  1096. return ret;
  1097. err_code = selector & 0xfffc;
  1098. err_vec = GP_VECTOR;
  1099. /* can't load system descriptor into segment selecor */
  1100. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1101. goto exception;
  1102. if (!seg_desc.p) {
  1103. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1104. goto exception;
  1105. }
  1106. rpl = selector & 3;
  1107. dpl = seg_desc.dpl;
  1108. cpl = ctxt->ops->cpl(ctxt);
  1109. switch (seg) {
  1110. case VCPU_SREG_SS:
  1111. /*
  1112. * segment is not a writable data segment or segment
  1113. * selector's RPL != CPL or segment selector's RPL != CPL
  1114. */
  1115. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1116. goto exception;
  1117. break;
  1118. case VCPU_SREG_CS:
  1119. if (!(seg_desc.type & 8))
  1120. goto exception;
  1121. if (seg_desc.type & 4) {
  1122. /* conforming */
  1123. if (dpl > cpl)
  1124. goto exception;
  1125. } else {
  1126. /* nonconforming */
  1127. if (rpl > cpl || dpl != cpl)
  1128. goto exception;
  1129. }
  1130. /* CS(RPL) <- CPL */
  1131. selector = (selector & 0xfffc) | cpl;
  1132. break;
  1133. case VCPU_SREG_TR:
  1134. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1135. goto exception;
  1136. break;
  1137. case VCPU_SREG_LDTR:
  1138. if (seg_desc.s || seg_desc.type != 2)
  1139. goto exception;
  1140. break;
  1141. default: /* DS, ES, FS, or GS */
  1142. /*
  1143. * segment is not a data or readable code segment or
  1144. * ((segment is a data or nonconforming code segment)
  1145. * and (both RPL and CPL > DPL))
  1146. */
  1147. if ((seg_desc.type & 0xa) == 0x8 ||
  1148. (((seg_desc.type & 0xc) != 0xc) &&
  1149. (rpl > dpl && cpl > dpl)))
  1150. goto exception;
  1151. break;
  1152. }
  1153. if (seg_desc.s) {
  1154. /* mark segment as accessed */
  1155. seg_desc.type |= 1;
  1156. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1157. if (ret != X86EMUL_CONTINUE)
  1158. return ret;
  1159. }
  1160. load:
  1161. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1162. return X86EMUL_CONTINUE;
  1163. exception:
  1164. emulate_exception(ctxt, err_vec, err_code, true);
  1165. return X86EMUL_PROPAGATE_FAULT;
  1166. }
  1167. static void write_register_operand(struct operand *op)
  1168. {
  1169. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1170. switch (op->bytes) {
  1171. case 1:
  1172. *(u8 *)op->addr.reg = (u8)op->val;
  1173. break;
  1174. case 2:
  1175. *(u16 *)op->addr.reg = (u16)op->val;
  1176. break;
  1177. case 4:
  1178. *op->addr.reg = (u32)op->val;
  1179. break; /* 64b: zero-extend */
  1180. case 8:
  1181. *op->addr.reg = op->val;
  1182. break;
  1183. }
  1184. }
  1185. static int writeback(struct x86_emulate_ctxt *ctxt)
  1186. {
  1187. int rc;
  1188. switch (ctxt->dst.type) {
  1189. case OP_REG:
  1190. write_register_operand(&ctxt->dst);
  1191. break;
  1192. case OP_MEM:
  1193. if (ctxt->lock_prefix)
  1194. rc = segmented_cmpxchg(ctxt,
  1195. ctxt->dst.addr.mem,
  1196. &ctxt->dst.orig_val,
  1197. &ctxt->dst.val,
  1198. ctxt->dst.bytes);
  1199. else
  1200. rc = segmented_write(ctxt,
  1201. ctxt->dst.addr.mem,
  1202. &ctxt->dst.val,
  1203. ctxt->dst.bytes);
  1204. if (rc != X86EMUL_CONTINUE)
  1205. return rc;
  1206. break;
  1207. case OP_XMM:
  1208. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1209. break;
  1210. case OP_NONE:
  1211. /* no writeback */
  1212. break;
  1213. default:
  1214. break;
  1215. }
  1216. return X86EMUL_CONTINUE;
  1217. }
  1218. static int em_push(struct x86_emulate_ctxt *ctxt)
  1219. {
  1220. struct segmented_address addr;
  1221. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1222. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1223. addr.seg = VCPU_SREG_SS;
  1224. /* Disable writeback. */
  1225. ctxt->dst.type = OP_NONE;
  1226. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1227. }
  1228. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1229. void *dest, int len)
  1230. {
  1231. int rc;
  1232. struct segmented_address addr;
  1233. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1234. addr.seg = VCPU_SREG_SS;
  1235. rc = segmented_read(ctxt, addr, dest, len);
  1236. if (rc != X86EMUL_CONTINUE)
  1237. return rc;
  1238. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1239. return rc;
  1240. }
  1241. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1242. {
  1243. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1244. }
  1245. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1246. void *dest, int len)
  1247. {
  1248. int rc;
  1249. unsigned long val, change_mask;
  1250. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1251. int cpl = ctxt->ops->cpl(ctxt);
  1252. rc = emulate_pop(ctxt, &val, len);
  1253. if (rc != X86EMUL_CONTINUE)
  1254. return rc;
  1255. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1256. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1257. switch(ctxt->mode) {
  1258. case X86EMUL_MODE_PROT64:
  1259. case X86EMUL_MODE_PROT32:
  1260. case X86EMUL_MODE_PROT16:
  1261. if (cpl == 0)
  1262. change_mask |= EFLG_IOPL;
  1263. if (cpl <= iopl)
  1264. change_mask |= EFLG_IF;
  1265. break;
  1266. case X86EMUL_MODE_VM86:
  1267. if (iopl < 3)
  1268. return emulate_gp(ctxt, 0);
  1269. change_mask |= EFLG_IF;
  1270. break;
  1271. default: /* real mode */
  1272. change_mask |= (EFLG_IOPL | EFLG_IF);
  1273. break;
  1274. }
  1275. *(unsigned long *)dest =
  1276. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1277. return rc;
  1278. }
  1279. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1280. {
  1281. ctxt->dst.type = OP_REG;
  1282. ctxt->dst.addr.reg = &ctxt->eflags;
  1283. ctxt->dst.bytes = ctxt->op_bytes;
  1284. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1285. }
  1286. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1287. {
  1288. ctxt->src.val = get_segment_selector(ctxt, seg);
  1289. return em_push(ctxt);
  1290. }
  1291. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1292. {
  1293. unsigned long selector;
  1294. int rc;
  1295. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1296. if (rc != X86EMUL_CONTINUE)
  1297. return rc;
  1298. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1299. return rc;
  1300. }
  1301. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1302. {
  1303. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1304. int rc = X86EMUL_CONTINUE;
  1305. int reg = VCPU_REGS_RAX;
  1306. while (reg <= VCPU_REGS_RDI) {
  1307. (reg == VCPU_REGS_RSP) ?
  1308. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1309. rc = em_push(ctxt);
  1310. if (rc != X86EMUL_CONTINUE)
  1311. return rc;
  1312. ++reg;
  1313. }
  1314. return rc;
  1315. }
  1316. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1317. {
  1318. ctxt->src.val = (unsigned long)ctxt->eflags;
  1319. return em_push(ctxt);
  1320. }
  1321. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1322. {
  1323. int rc = X86EMUL_CONTINUE;
  1324. int reg = VCPU_REGS_RDI;
  1325. while (reg >= VCPU_REGS_RAX) {
  1326. if (reg == VCPU_REGS_RSP) {
  1327. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1328. ctxt->op_bytes);
  1329. --reg;
  1330. }
  1331. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1332. if (rc != X86EMUL_CONTINUE)
  1333. break;
  1334. --reg;
  1335. }
  1336. return rc;
  1337. }
  1338. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1339. {
  1340. struct x86_emulate_ops *ops = ctxt->ops;
  1341. int rc;
  1342. struct desc_ptr dt;
  1343. gva_t cs_addr;
  1344. gva_t eip_addr;
  1345. u16 cs, eip;
  1346. /* TODO: Add limit checks */
  1347. ctxt->src.val = ctxt->eflags;
  1348. rc = em_push(ctxt);
  1349. if (rc != X86EMUL_CONTINUE)
  1350. return rc;
  1351. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1352. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1353. rc = em_push(ctxt);
  1354. if (rc != X86EMUL_CONTINUE)
  1355. return rc;
  1356. ctxt->src.val = ctxt->_eip;
  1357. rc = em_push(ctxt);
  1358. if (rc != X86EMUL_CONTINUE)
  1359. return rc;
  1360. ops->get_idt(ctxt, &dt);
  1361. eip_addr = dt.address + (irq << 2);
  1362. cs_addr = dt.address + (irq << 2) + 2;
  1363. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1364. if (rc != X86EMUL_CONTINUE)
  1365. return rc;
  1366. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1367. if (rc != X86EMUL_CONTINUE)
  1368. return rc;
  1369. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1370. if (rc != X86EMUL_CONTINUE)
  1371. return rc;
  1372. ctxt->_eip = eip;
  1373. return rc;
  1374. }
  1375. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1376. {
  1377. switch(ctxt->mode) {
  1378. case X86EMUL_MODE_REAL:
  1379. return emulate_int_real(ctxt, irq);
  1380. case X86EMUL_MODE_VM86:
  1381. case X86EMUL_MODE_PROT16:
  1382. case X86EMUL_MODE_PROT32:
  1383. case X86EMUL_MODE_PROT64:
  1384. default:
  1385. /* Protected mode interrupts unimplemented yet */
  1386. return X86EMUL_UNHANDLEABLE;
  1387. }
  1388. }
  1389. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1390. {
  1391. int rc = X86EMUL_CONTINUE;
  1392. unsigned long temp_eip = 0;
  1393. unsigned long temp_eflags = 0;
  1394. unsigned long cs = 0;
  1395. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1396. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1397. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1398. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1399. /* TODO: Add stack limit check */
  1400. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1401. if (rc != X86EMUL_CONTINUE)
  1402. return rc;
  1403. if (temp_eip & ~0xffff)
  1404. return emulate_gp(ctxt, 0);
  1405. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1406. if (rc != X86EMUL_CONTINUE)
  1407. return rc;
  1408. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1409. if (rc != X86EMUL_CONTINUE)
  1410. return rc;
  1411. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1412. if (rc != X86EMUL_CONTINUE)
  1413. return rc;
  1414. ctxt->_eip = temp_eip;
  1415. if (ctxt->op_bytes == 4)
  1416. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1417. else if (ctxt->op_bytes == 2) {
  1418. ctxt->eflags &= ~0xffff;
  1419. ctxt->eflags |= temp_eflags;
  1420. }
  1421. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1422. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1423. return rc;
  1424. }
  1425. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1426. {
  1427. switch(ctxt->mode) {
  1428. case X86EMUL_MODE_REAL:
  1429. return emulate_iret_real(ctxt);
  1430. case X86EMUL_MODE_VM86:
  1431. case X86EMUL_MODE_PROT16:
  1432. case X86EMUL_MODE_PROT32:
  1433. case X86EMUL_MODE_PROT64:
  1434. default:
  1435. /* iret from protected mode unimplemented yet */
  1436. return X86EMUL_UNHANDLEABLE;
  1437. }
  1438. }
  1439. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1440. {
  1441. int rc;
  1442. unsigned short sel;
  1443. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1444. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1445. if (rc != X86EMUL_CONTINUE)
  1446. return rc;
  1447. ctxt->_eip = 0;
  1448. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1449. return X86EMUL_CONTINUE;
  1450. }
  1451. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1452. {
  1453. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1454. }
  1455. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1456. {
  1457. switch (ctxt->modrm_reg) {
  1458. case 0: /* rol */
  1459. emulate_2op_SrcB(ctxt, "rol");
  1460. break;
  1461. case 1: /* ror */
  1462. emulate_2op_SrcB(ctxt, "ror");
  1463. break;
  1464. case 2: /* rcl */
  1465. emulate_2op_SrcB(ctxt, "rcl");
  1466. break;
  1467. case 3: /* rcr */
  1468. emulate_2op_SrcB(ctxt, "rcr");
  1469. break;
  1470. case 4: /* sal/shl */
  1471. case 6: /* sal/shl */
  1472. emulate_2op_SrcB(ctxt, "sal");
  1473. break;
  1474. case 5: /* shr */
  1475. emulate_2op_SrcB(ctxt, "shr");
  1476. break;
  1477. case 7: /* sar */
  1478. emulate_2op_SrcB(ctxt, "sar");
  1479. break;
  1480. }
  1481. return X86EMUL_CONTINUE;
  1482. }
  1483. static int em_not(struct x86_emulate_ctxt *ctxt)
  1484. {
  1485. ctxt->dst.val = ~ctxt->dst.val;
  1486. return X86EMUL_CONTINUE;
  1487. }
  1488. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1489. {
  1490. emulate_1op(ctxt, "neg");
  1491. return X86EMUL_CONTINUE;
  1492. }
  1493. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1494. {
  1495. u8 ex = 0;
  1496. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1497. return X86EMUL_CONTINUE;
  1498. }
  1499. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1500. {
  1501. u8 ex = 0;
  1502. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1503. return X86EMUL_CONTINUE;
  1504. }
  1505. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1506. {
  1507. u8 de = 0;
  1508. emulate_1op_rax_rdx(ctxt, "div", de);
  1509. if (de)
  1510. return emulate_de(ctxt);
  1511. return X86EMUL_CONTINUE;
  1512. }
  1513. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1514. {
  1515. u8 de = 0;
  1516. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1517. if (de)
  1518. return emulate_de(ctxt);
  1519. return X86EMUL_CONTINUE;
  1520. }
  1521. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1522. {
  1523. int rc = X86EMUL_CONTINUE;
  1524. switch (ctxt->modrm_reg) {
  1525. case 0: /* inc */
  1526. emulate_1op(ctxt, "inc");
  1527. break;
  1528. case 1: /* dec */
  1529. emulate_1op(ctxt, "dec");
  1530. break;
  1531. case 2: /* call near abs */ {
  1532. long int old_eip;
  1533. old_eip = ctxt->_eip;
  1534. ctxt->_eip = ctxt->src.val;
  1535. ctxt->src.val = old_eip;
  1536. rc = em_push(ctxt);
  1537. break;
  1538. }
  1539. case 4: /* jmp abs */
  1540. ctxt->_eip = ctxt->src.val;
  1541. break;
  1542. case 5: /* jmp far */
  1543. rc = em_jmp_far(ctxt);
  1544. break;
  1545. case 6: /* push */
  1546. rc = em_push(ctxt);
  1547. break;
  1548. }
  1549. return rc;
  1550. }
  1551. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1552. {
  1553. u64 old = ctxt->dst.orig_val64;
  1554. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1555. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1556. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1557. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1558. ctxt->eflags &= ~EFLG_ZF;
  1559. } else {
  1560. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1561. (u32) ctxt->regs[VCPU_REGS_RBX];
  1562. ctxt->eflags |= EFLG_ZF;
  1563. }
  1564. return X86EMUL_CONTINUE;
  1565. }
  1566. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1567. {
  1568. ctxt->dst.type = OP_REG;
  1569. ctxt->dst.addr.reg = &ctxt->_eip;
  1570. ctxt->dst.bytes = ctxt->op_bytes;
  1571. return em_pop(ctxt);
  1572. }
  1573. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1574. {
  1575. int rc;
  1576. unsigned long cs;
  1577. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1578. if (rc != X86EMUL_CONTINUE)
  1579. return rc;
  1580. if (ctxt->op_bytes == 4)
  1581. ctxt->_eip = (u32)ctxt->_eip;
  1582. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1583. if (rc != X86EMUL_CONTINUE)
  1584. return rc;
  1585. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1586. return rc;
  1587. }
  1588. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
  1589. {
  1590. unsigned short sel;
  1591. int rc;
  1592. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1593. rc = load_segment_descriptor(ctxt, sel, seg);
  1594. if (rc != X86EMUL_CONTINUE)
  1595. return rc;
  1596. ctxt->dst.val = ctxt->src.val;
  1597. return rc;
  1598. }
  1599. static void
  1600. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1601. struct desc_struct *cs, struct desc_struct *ss)
  1602. {
  1603. u16 selector;
  1604. memset(cs, 0, sizeof(struct desc_struct));
  1605. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1606. memset(ss, 0, sizeof(struct desc_struct));
  1607. cs->l = 0; /* will be adjusted later */
  1608. set_desc_base(cs, 0); /* flat segment */
  1609. cs->g = 1; /* 4kb granularity */
  1610. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1611. cs->type = 0x0b; /* Read, Execute, Accessed */
  1612. cs->s = 1;
  1613. cs->dpl = 0; /* will be adjusted later */
  1614. cs->p = 1;
  1615. cs->d = 1;
  1616. set_desc_base(ss, 0); /* flat segment */
  1617. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1618. ss->g = 1; /* 4kb granularity */
  1619. ss->s = 1;
  1620. ss->type = 0x03; /* Read/Write, Accessed */
  1621. ss->d = 1; /* 32bit stack segment */
  1622. ss->dpl = 0;
  1623. ss->p = 1;
  1624. }
  1625. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1626. {
  1627. struct x86_emulate_ops *ops = ctxt->ops;
  1628. struct desc_struct cs, ss;
  1629. u64 msr_data;
  1630. u16 cs_sel, ss_sel;
  1631. u64 efer = 0;
  1632. /* syscall is not available in real mode */
  1633. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1634. ctxt->mode == X86EMUL_MODE_VM86)
  1635. return emulate_ud(ctxt);
  1636. ops->get_msr(ctxt, MSR_EFER, &efer);
  1637. setup_syscalls_segments(ctxt, &cs, &ss);
  1638. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1639. msr_data >>= 32;
  1640. cs_sel = (u16)(msr_data & 0xfffc);
  1641. ss_sel = (u16)(msr_data + 8);
  1642. if (efer & EFER_LMA) {
  1643. cs.d = 0;
  1644. cs.l = 1;
  1645. }
  1646. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1647. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1648. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1649. if (efer & EFER_LMA) {
  1650. #ifdef CONFIG_X86_64
  1651. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1652. ops->get_msr(ctxt,
  1653. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1654. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1655. ctxt->_eip = msr_data;
  1656. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1657. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1658. #endif
  1659. } else {
  1660. /* legacy mode */
  1661. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1662. ctxt->_eip = (u32)msr_data;
  1663. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1664. }
  1665. return X86EMUL_CONTINUE;
  1666. }
  1667. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1668. {
  1669. struct x86_emulate_ops *ops = ctxt->ops;
  1670. struct desc_struct cs, ss;
  1671. u64 msr_data;
  1672. u16 cs_sel, ss_sel;
  1673. u64 efer = 0;
  1674. ops->get_msr(ctxt, MSR_EFER, &efer);
  1675. /* inject #GP if in real mode */
  1676. if (ctxt->mode == X86EMUL_MODE_REAL)
  1677. return emulate_gp(ctxt, 0);
  1678. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1679. * Therefore, we inject an #UD.
  1680. */
  1681. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1682. return emulate_ud(ctxt);
  1683. setup_syscalls_segments(ctxt, &cs, &ss);
  1684. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1685. switch (ctxt->mode) {
  1686. case X86EMUL_MODE_PROT32:
  1687. if ((msr_data & 0xfffc) == 0x0)
  1688. return emulate_gp(ctxt, 0);
  1689. break;
  1690. case X86EMUL_MODE_PROT64:
  1691. if (msr_data == 0x0)
  1692. return emulate_gp(ctxt, 0);
  1693. break;
  1694. }
  1695. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1696. cs_sel = (u16)msr_data;
  1697. cs_sel &= ~SELECTOR_RPL_MASK;
  1698. ss_sel = cs_sel + 8;
  1699. ss_sel &= ~SELECTOR_RPL_MASK;
  1700. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1701. cs.d = 0;
  1702. cs.l = 1;
  1703. }
  1704. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1705. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1706. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1707. ctxt->_eip = msr_data;
  1708. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1709. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1710. return X86EMUL_CONTINUE;
  1711. }
  1712. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1713. {
  1714. struct x86_emulate_ops *ops = ctxt->ops;
  1715. struct desc_struct cs, ss;
  1716. u64 msr_data;
  1717. int usermode;
  1718. u16 cs_sel = 0, ss_sel = 0;
  1719. /* inject #GP if in real mode or Virtual 8086 mode */
  1720. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1721. ctxt->mode == X86EMUL_MODE_VM86)
  1722. return emulate_gp(ctxt, 0);
  1723. setup_syscalls_segments(ctxt, &cs, &ss);
  1724. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1725. usermode = X86EMUL_MODE_PROT64;
  1726. else
  1727. usermode = X86EMUL_MODE_PROT32;
  1728. cs.dpl = 3;
  1729. ss.dpl = 3;
  1730. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1731. switch (usermode) {
  1732. case X86EMUL_MODE_PROT32:
  1733. cs_sel = (u16)(msr_data + 16);
  1734. if ((msr_data & 0xfffc) == 0x0)
  1735. return emulate_gp(ctxt, 0);
  1736. ss_sel = (u16)(msr_data + 24);
  1737. break;
  1738. case X86EMUL_MODE_PROT64:
  1739. cs_sel = (u16)(msr_data + 32);
  1740. if (msr_data == 0x0)
  1741. return emulate_gp(ctxt, 0);
  1742. ss_sel = cs_sel + 8;
  1743. cs.d = 0;
  1744. cs.l = 1;
  1745. break;
  1746. }
  1747. cs_sel |= SELECTOR_RPL_MASK;
  1748. ss_sel |= SELECTOR_RPL_MASK;
  1749. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1750. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1751. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1752. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1753. return X86EMUL_CONTINUE;
  1754. }
  1755. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1756. {
  1757. int iopl;
  1758. if (ctxt->mode == X86EMUL_MODE_REAL)
  1759. return false;
  1760. if (ctxt->mode == X86EMUL_MODE_VM86)
  1761. return true;
  1762. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1763. return ctxt->ops->cpl(ctxt) > iopl;
  1764. }
  1765. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1766. u16 port, u16 len)
  1767. {
  1768. struct x86_emulate_ops *ops = ctxt->ops;
  1769. struct desc_struct tr_seg;
  1770. u32 base3;
  1771. int r;
  1772. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1773. unsigned mask = (1 << len) - 1;
  1774. unsigned long base;
  1775. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1776. if (!tr_seg.p)
  1777. return false;
  1778. if (desc_limit_scaled(&tr_seg) < 103)
  1779. return false;
  1780. base = get_desc_base(&tr_seg);
  1781. #ifdef CONFIG_X86_64
  1782. base |= ((u64)base3) << 32;
  1783. #endif
  1784. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1785. if (r != X86EMUL_CONTINUE)
  1786. return false;
  1787. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1788. return false;
  1789. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1790. if (r != X86EMUL_CONTINUE)
  1791. return false;
  1792. if ((perm >> bit_idx) & mask)
  1793. return false;
  1794. return true;
  1795. }
  1796. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1797. u16 port, u16 len)
  1798. {
  1799. if (ctxt->perm_ok)
  1800. return true;
  1801. if (emulator_bad_iopl(ctxt))
  1802. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1803. return false;
  1804. ctxt->perm_ok = true;
  1805. return true;
  1806. }
  1807. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1808. struct tss_segment_16 *tss)
  1809. {
  1810. tss->ip = ctxt->_eip;
  1811. tss->flag = ctxt->eflags;
  1812. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1813. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1814. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1815. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1816. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1817. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1818. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1819. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1820. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1821. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1822. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1823. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1824. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1825. }
  1826. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1827. struct tss_segment_16 *tss)
  1828. {
  1829. int ret;
  1830. ctxt->_eip = tss->ip;
  1831. ctxt->eflags = tss->flag | 2;
  1832. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1833. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1834. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1835. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1836. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1837. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1838. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1839. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1840. /*
  1841. * SDM says that segment selectors are loaded before segment
  1842. * descriptors
  1843. */
  1844. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1845. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1846. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1847. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1848. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1849. /*
  1850. * Now load segment descriptors. If fault happenes at this stage
  1851. * it is handled in a context of new task
  1852. */
  1853. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1854. if (ret != X86EMUL_CONTINUE)
  1855. return ret;
  1856. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1857. if (ret != X86EMUL_CONTINUE)
  1858. return ret;
  1859. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1860. if (ret != X86EMUL_CONTINUE)
  1861. return ret;
  1862. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1863. if (ret != X86EMUL_CONTINUE)
  1864. return ret;
  1865. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1866. if (ret != X86EMUL_CONTINUE)
  1867. return ret;
  1868. return X86EMUL_CONTINUE;
  1869. }
  1870. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1871. u16 tss_selector, u16 old_tss_sel,
  1872. ulong old_tss_base, struct desc_struct *new_desc)
  1873. {
  1874. struct x86_emulate_ops *ops = ctxt->ops;
  1875. struct tss_segment_16 tss_seg;
  1876. int ret;
  1877. u32 new_tss_base = get_desc_base(new_desc);
  1878. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1879. &ctxt->exception);
  1880. if (ret != X86EMUL_CONTINUE)
  1881. /* FIXME: need to provide precise fault address */
  1882. return ret;
  1883. save_state_to_tss16(ctxt, &tss_seg);
  1884. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1885. &ctxt->exception);
  1886. if (ret != X86EMUL_CONTINUE)
  1887. /* FIXME: need to provide precise fault address */
  1888. return ret;
  1889. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1890. &ctxt->exception);
  1891. if (ret != X86EMUL_CONTINUE)
  1892. /* FIXME: need to provide precise fault address */
  1893. return ret;
  1894. if (old_tss_sel != 0xffff) {
  1895. tss_seg.prev_task_link = old_tss_sel;
  1896. ret = ops->write_std(ctxt, new_tss_base,
  1897. &tss_seg.prev_task_link,
  1898. sizeof tss_seg.prev_task_link,
  1899. &ctxt->exception);
  1900. if (ret != X86EMUL_CONTINUE)
  1901. /* FIXME: need to provide precise fault address */
  1902. return ret;
  1903. }
  1904. return load_state_from_tss16(ctxt, &tss_seg);
  1905. }
  1906. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1907. struct tss_segment_32 *tss)
  1908. {
  1909. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1910. tss->eip = ctxt->_eip;
  1911. tss->eflags = ctxt->eflags;
  1912. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1913. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1914. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1915. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1916. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1917. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1918. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1919. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1920. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1921. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1922. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1923. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1924. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1925. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1926. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1927. }
  1928. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1929. struct tss_segment_32 *tss)
  1930. {
  1931. int ret;
  1932. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1933. return emulate_gp(ctxt, 0);
  1934. ctxt->_eip = tss->eip;
  1935. ctxt->eflags = tss->eflags | 2;
  1936. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1937. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1938. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1939. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1940. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1941. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1942. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1943. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1944. /*
  1945. * SDM says that segment selectors are loaded before segment
  1946. * descriptors
  1947. */
  1948. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1949. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1950. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1951. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1952. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1953. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1954. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1955. /*
  1956. * Now load segment descriptors. If fault happenes at this stage
  1957. * it is handled in a context of new task
  1958. */
  1959. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1960. if (ret != X86EMUL_CONTINUE)
  1961. return ret;
  1962. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1963. if (ret != X86EMUL_CONTINUE)
  1964. return ret;
  1965. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1966. if (ret != X86EMUL_CONTINUE)
  1967. return ret;
  1968. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1969. if (ret != X86EMUL_CONTINUE)
  1970. return ret;
  1971. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1972. if (ret != X86EMUL_CONTINUE)
  1973. return ret;
  1974. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1975. if (ret != X86EMUL_CONTINUE)
  1976. return ret;
  1977. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  1978. if (ret != X86EMUL_CONTINUE)
  1979. return ret;
  1980. return X86EMUL_CONTINUE;
  1981. }
  1982. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1983. u16 tss_selector, u16 old_tss_sel,
  1984. ulong old_tss_base, struct desc_struct *new_desc)
  1985. {
  1986. struct x86_emulate_ops *ops = ctxt->ops;
  1987. struct tss_segment_32 tss_seg;
  1988. int ret;
  1989. u32 new_tss_base = get_desc_base(new_desc);
  1990. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1991. &ctxt->exception);
  1992. if (ret != X86EMUL_CONTINUE)
  1993. /* FIXME: need to provide precise fault address */
  1994. return ret;
  1995. save_state_to_tss32(ctxt, &tss_seg);
  1996. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1997. &ctxt->exception);
  1998. if (ret != X86EMUL_CONTINUE)
  1999. /* FIXME: need to provide precise fault address */
  2000. return ret;
  2001. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2002. &ctxt->exception);
  2003. if (ret != X86EMUL_CONTINUE)
  2004. /* FIXME: need to provide precise fault address */
  2005. return ret;
  2006. if (old_tss_sel != 0xffff) {
  2007. tss_seg.prev_task_link = old_tss_sel;
  2008. ret = ops->write_std(ctxt, new_tss_base,
  2009. &tss_seg.prev_task_link,
  2010. sizeof tss_seg.prev_task_link,
  2011. &ctxt->exception);
  2012. if (ret != X86EMUL_CONTINUE)
  2013. /* FIXME: need to provide precise fault address */
  2014. return ret;
  2015. }
  2016. return load_state_from_tss32(ctxt, &tss_seg);
  2017. }
  2018. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2019. u16 tss_selector, int reason,
  2020. bool has_error_code, u32 error_code)
  2021. {
  2022. struct x86_emulate_ops *ops = ctxt->ops;
  2023. struct desc_struct curr_tss_desc, next_tss_desc;
  2024. int ret;
  2025. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2026. ulong old_tss_base =
  2027. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2028. u32 desc_limit;
  2029. /* FIXME: old_tss_base == ~0 ? */
  2030. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2031. if (ret != X86EMUL_CONTINUE)
  2032. return ret;
  2033. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2034. if (ret != X86EMUL_CONTINUE)
  2035. return ret;
  2036. /* FIXME: check that next_tss_desc is tss */
  2037. if (reason != TASK_SWITCH_IRET) {
  2038. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2039. ops->cpl(ctxt) > next_tss_desc.dpl)
  2040. return emulate_gp(ctxt, 0);
  2041. }
  2042. desc_limit = desc_limit_scaled(&next_tss_desc);
  2043. if (!next_tss_desc.p ||
  2044. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2045. desc_limit < 0x2b)) {
  2046. emulate_ts(ctxt, tss_selector & 0xfffc);
  2047. return X86EMUL_PROPAGATE_FAULT;
  2048. }
  2049. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2050. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2051. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2052. }
  2053. if (reason == TASK_SWITCH_IRET)
  2054. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2055. /* set back link to prev task only if NT bit is set in eflags
  2056. note that old_tss_sel is not used afetr this point */
  2057. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2058. old_tss_sel = 0xffff;
  2059. if (next_tss_desc.type & 8)
  2060. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2061. old_tss_base, &next_tss_desc);
  2062. else
  2063. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2064. old_tss_base, &next_tss_desc);
  2065. if (ret != X86EMUL_CONTINUE)
  2066. return ret;
  2067. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2068. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2069. if (reason != TASK_SWITCH_IRET) {
  2070. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2071. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2072. }
  2073. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2074. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2075. if (has_error_code) {
  2076. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2077. ctxt->lock_prefix = 0;
  2078. ctxt->src.val = (unsigned long) error_code;
  2079. ret = em_push(ctxt);
  2080. }
  2081. return ret;
  2082. }
  2083. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2084. u16 tss_selector, int reason,
  2085. bool has_error_code, u32 error_code)
  2086. {
  2087. int rc;
  2088. ctxt->_eip = ctxt->eip;
  2089. ctxt->dst.type = OP_NONE;
  2090. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2091. has_error_code, error_code);
  2092. if (rc == X86EMUL_CONTINUE)
  2093. ctxt->eip = ctxt->_eip;
  2094. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2095. }
  2096. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2097. int reg, struct operand *op)
  2098. {
  2099. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2100. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2101. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2102. op->addr.mem.seg = seg;
  2103. }
  2104. static int em_das(struct x86_emulate_ctxt *ctxt)
  2105. {
  2106. u8 al, old_al;
  2107. bool af, cf, old_cf;
  2108. cf = ctxt->eflags & X86_EFLAGS_CF;
  2109. al = ctxt->dst.val;
  2110. old_al = al;
  2111. old_cf = cf;
  2112. cf = false;
  2113. af = ctxt->eflags & X86_EFLAGS_AF;
  2114. if ((al & 0x0f) > 9 || af) {
  2115. al -= 6;
  2116. cf = old_cf | (al >= 250);
  2117. af = true;
  2118. } else {
  2119. af = false;
  2120. }
  2121. if (old_al > 0x99 || old_cf) {
  2122. al -= 0x60;
  2123. cf = true;
  2124. }
  2125. ctxt->dst.val = al;
  2126. /* Set PF, ZF, SF */
  2127. ctxt->src.type = OP_IMM;
  2128. ctxt->src.val = 0;
  2129. ctxt->src.bytes = 1;
  2130. emulate_2op_SrcV(ctxt, "or");
  2131. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2132. if (cf)
  2133. ctxt->eflags |= X86_EFLAGS_CF;
  2134. if (af)
  2135. ctxt->eflags |= X86_EFLAGS_AF;
  2136. return X86EMUL_CONTINUE;
  2137. }
  2138. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2139. {
  2140. u16 sel, old_cs;
  2141. ulong old_eip;
  2142. int rc;
  2143. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2144. old_eip = ctxt->_eip;
  2145. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2146. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2147. return X86EMUL_CONTINUE;
  2148. ctxt->_eip = 0;
  2149. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2150. ctxt->src.val = old_cs;
  2151. rc = em_push(ctxt);
  2152. if (rc != X86EMUL_CONTINUE)
  2153. return rc;
  2154. ctxt->src.val = old_eip;
  2155. return em_push(ctxt);
  2156. }
  2157. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2158. {
  2159. int rc;
  2160. ctxt->dst.type = OP_REG;
  2161. ctxt->dst.addr.reg = &ctxt->_eip;
  2162. ctxt->dst.bytes = ctxt->op_bytes;
  2163. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2164. if (rc != X86EMUL_CONTINUE)
  2165. return rc;
  2166. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2167. return X86EMUL_CONTINUE;
  2168. }
  2169. static int em_add(struct x86_emulate_ctxt *ctxt)
  2170. {
  2171. emulate_2op_SrcV(ctxt, "add");
  2172. return X86EMUL_CONTINUE;
  2173. }
  2174. static int em_or(struct x86_emulate_ctxt *ctxt)
  2175. {
  2176. emulate_2op_SrcV(ctxt, "or");
  2177. return X86EMUL_CONTINUE;
  2178. }
  2179. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2180. {
  2181. emulate_2op_SrcV(ctxt, "adc");
  2182. return X86EMUL_CONTINUE;
  2183. }
  2184. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2185. {
  2186. emulate_2op_SrcV(ctxt, "sbb");
  2187. return X86EMUL_CONTINUE;
  2188. }
  2189. static int em_and(struct x86_emulate_ctxt *ctxt)
  2190. {
  2191. emulate_2op_SrcV(ctxt, "and");
  2192. return X86EMUL_CONTINUE;
  2193. }
  2194. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2195. {
  2196. emulate_2op_SrcV(ctxt, "sub");
  2197. return X86EMUL_CONTINUE;
  2198. }
  2199. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2200. {
  2201. emulate_2op_SrcV(ctxt, "xor");
  2202. return X86EMUL_CONTINUE;
  2203. }
  2204. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2205. {
  2206. emulate_2op_SrcV(ctxt, "cmp");
  2207. /* Disable writeback. */
  2208. ctxt->dst.type = OP_NONE;
  2209. return X86EMUL_CONTINUE;
  2210. }
  2211. static int em_test(struct x86_emulate_ctxt *ctxt)
  2212. {
  2213. emulate_2op_SrcV(ctxt, "test");
  2214. /* Disable writeback. */
  2215. ctxt->dst.type = OP_NONE;
  2216. return X86EMUL_CONTINUE;
  2217. }
  2218. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2219. {
  2220. /* Write back the register source. */
  2221. ctxt->src.val = ctxt->dst.val;
  2222. write_register_operand(&ctxt->src);
  2223. /* Write back the memory destination with implicit LOCK prefix. */
  2224. ctxt->dst.val = ctxt->src.orig_val;
  2225. ctxt->lock_prefix = 1;
  2226. return X86EMUL_CONTINUE;
  2227. }
  2228. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2229. {
  2230. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2231. return X86EMUL_CONTINUE;
  2232. }
  2233. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2234. {
  2235. ctxt->dst.val = ctxt->src2.val;
  2236. return em_imul(ctxt);
  2237. }
  2238. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2239. {
  2240. ctxt->dst.type = OP_REG;
  2241. ctxt->dst.bytes = ctxt->src.bytes;
  2242. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2243. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2244. return X86EMUL_CONTINUE;
  2245. }
  2246. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2247. {
  2248. u64 tsc = 0;
  2249. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2250. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2251. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2252. return X86EMUL_CONTINUE;
  2253. }
  2254. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2255. {
  2256. ctxt->dst.val = ctxt->src.val;
  2257. return X86EMUL_CONTINUE;
  2258. }
  2259. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2260. {
  2261. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2262. return emulate_ud(ctxt);
  2263. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2264. return X86EMUL_CONTINUE;
  2265. }
  2266. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2267. {
  2268. u16 sel = ctxt->src.val;
  2269. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2270. return emulate_ud(ctxt);
  2271. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2272. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2273. /* Disable writeback. */
  2274. ctxt->dst.type = OP_NONE;
  2275. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2276. }
  2277. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2278. {
  2279. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2280. return X86EMUL_CONTINUE;
  2281. }
  2282. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2283. {
  2284. int rc;
  2285. ulong linear;
  2286. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2287. if (rc == X86EMUL_CONTINUE)
  2288. ctxt->ops->invlpg(ctxt, linear);
  2289. /* Disable writeback. */
  2290. ctxt->dst.type = OP_NONE;
  2291. return X86EMUL_CONTINUE;
  2292. }
  2293. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2294. {
  2295. ulong cr0;
  2296. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2297. cr0 &= ~X86_CR0_TS;
  2298. ctxt->ops->set_cr(ctxt, 0, cr0);
  2299. return X86EMUL_CONTINUE;
  2300. }
  2301. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2302. {
  2303. int rc;
  2304. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2305. return X86EMUL_UNHANDLEABLE;
  2306. rc = ctxt->ops->fix_hypercall(ctxt);
  2307. if (rc != X86EMUL_CONTINUE)
  2308. return rc;
  2309. /* Let the processor re-execute the fixed hypercall */
  2310. ctxt->_eip = ctxt->eip;
  2311. /* Disable writeback. */
  2312. ctxt->dst.type = OP_NONE;
  2313. return X86EMUL_CONTINUE;
  2314. }
  2315. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2316. {
  2317. struct desc_ptr desc_ptr;
  2318. int rc;
  2319. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2320. &desc_ptr.size, &desc_ptr.address,
  2321. ctxt->op_bytes);
  2322. if (rc != X86EMUL_CONTINUE)
  2323. return rc;
  2324. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2325. /* Disable writeback. */
  2326. ctxt->dst.type = OP_NONE;
  2327. return X86EMUL_CONTINUE;
  2328. }
  2329. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2330. {
  2331. int rc;
  2332. rc = ctxt->ops->fix_hypercall(ctxt);
  2333. /* Disable writeback. */
  2334. ctxt->dst.type = OP_NONE;
  2335. return rc;
  2336. }
  2337. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2338. {
  2339. struct desc_ptr desc_ptr;
  2340. int rc;
  2341. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2342. &desc_ptr.size, &desc_ptr.address,
  2343. ctxt->op_bytes);
  2344. if (rc != X86EMUL_CONTINUE)
  2345. return rc;
  2346. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2347. /* Disable writeback. */
  2348. ctxt->dst.type = OP_NONE;
  2349. return X86EMUL_CONTINUE;
  2350. }
  2351. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2352. {
  2353. ctxt->dst.bytes = 2;
  2354. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2355. return X86EMUL_CONTINUE;
  2356. }
  2357. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2358. {
  2359. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2360. | (ctxt->src.val & 0x0f));
  2361. ctxt->dst.type = OP_NONE;
  2362. return X86EMUL_CONTINUE;
  2363. }
  2364. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2365. {
  2366. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2367. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2368. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2369. jmp_rel(ctxt, ctxt->src.val);
  2370. return X86EMUL_CONTINUE;
  2371. }
  2372. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2373. {
  2374. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2375. jmp_rel(ctxt, ctxt->src.val);
  2376. return X86EMUL_CONTINUE;
  2377. }
  2378. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2379. {
  2380. if (emulator_bad_iopl(ctxt))
  2381. return emulate_gp(ctxt, 0);
  2382. ctxt->eflags &= ~X86_EFLAGS_IF;
  2383. return X86EMUL_CONTINUE;
  2384. }
  2385. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2386. {
  2387. if (emulator_bad_iopl(ctxt))
  2388. return emulate_gp(ctxt, 0);
  2389. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2390. ctxt->eflags |= X86_EFLAGS_IF;
  2391. return X86EMUL_CONTINUE;
  2392. }
  2393. static bool valid_cr(int nr)
  2394. {
  2395. switch (nr) {
  2396. case 0:
  2397. case 2 ... 4:
  2398. case 8:
  2399. return true;
  2400. default:
  2401. return false;
  2402. }
  2403. }
  2404. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2405. {
  2406. if (!valid_cr(ctxt->modrm_reg))
  2407. return emulate_ud(ctxt);
  2408. return X86EMUL_CONTINUE;
  2409. }
  2410. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2411. {
  2412. u64 new_val = ctxt->src.val64;
  2413. int cr = ctxt->modrm_reg;
  2414. u64 efer = 0;
  2415. static u64 cr_reserved_bits[] = {
  2416. 0xffffffff00000000ULL,
  2417. 0, 0, 0, /* CR3 checked later */
  2418. CR4_RESERVED_BITS,
  2419. 0, 0, 0,
  2420. CR8_RESERVED_BITS,
  2421. };
  2422. if (!valid_cr(cr))
  2423. return emulate_ud(ctxt);
  2424. if (new_val & cr_reserved_bits[cr])
  2425. return emulate_gp(ctxt, 0);
  2426. switch (cr) {
  2427. case 0: {
  2428. u64 cr4;
  2429. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2430. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2431. return emulate_gp(ctxt, 0);
  2432. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2433. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2434. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2435. !(cr4 & X86_CR4_PAE))
  2436. return emulate_gp(ctxt, 0);
  2437. break;
  2438. }
  2439. case 3: {
  2440. u64 rsvd = 0;
  2441. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2442. if (efer & EFER_LMA)
  2443. rsvd = CR3_L_MODE_RESERVED_BITS;
  2444. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2445. rsvd = CR3_PAE_RESERVED_BITS;
  2446. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2447. rsvd = CR3_NONPAE_RESERVED_BITS;
  2448. if (new_val & rsvd)
  2449. return emulate_gp(ctxt, 0);
  2450. break;
  2451. }
  2452. case 4: {
  2453. u64 cr4;
  2454. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2455. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2456. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2457. return emulate_gp(ctxt, 0);
  2458. break;
  2459. }
  2460. }
  2461. return X86EMUL_CONTINUE;
  2462. }
  2463. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2464. {
  2465. unsigned long dr7;
  2466. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2467. /* Check if DR7.Global_Enable is set */
  2468. return dr7 & (1 << 13);
  2469. }
  2470. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2471. {
  2472. int dr = ctxt->modrm_reg;
  2473. u64 cr4;
  2474. if (dr > 7)
  2475. return emulate_ud(ctxt);
  2476. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2477. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2478. return emulate_ud(ctxt);
  2479. if (check_dr7_gd(ctxt))
  2480. return emulate_db(ctxt);
  2481. return X86EMUL_CONTINUE;
  2482. }
  2483. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2484. {
  2485. u64 new_val = ctxt->src.val64;
  2486. int dr = ctxt->modrm_reg;
  2487. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2488. return emulate_gp(ctxt, 0);
  2489. return check_dr_read(ctxt);
  2490. }
  2491. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. u64 efer;
  2494. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2495. if (!(efer & EFER_SVME))
  2496. return emulate_ud(ctxt);
  2497. return X86EMUL_CONTINUE;
  2498. }
  2499. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2500. {
  2501. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2502. /* Valid physical address? */
  2503. if (rax & 0xffff000000000000ULL)
  2504. return emulate_gp(ctxt, 0);
  2505. return check_svme(ctxt);
  2506. }
  2507. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2508. {
  2509. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2510. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2511. return emulate_ud(ctxt);
  2512. return X86EMUL_CONTINUE;
  2513. }
  2514. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2515. {
  2516. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2517. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2518. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2519. (rcx > 3))
  2520. return emulate_gp(ctxt, 0);
  2521. return X86EMUL_CONTINUE;
  2522. }
  2523. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2524. {
  2525. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2526. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2527. return emulate_gp(ctxt, 0);
  2528. return X86EMUL_CONTINUE;
  2529. }
  2530. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2531. {
  2532. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2533. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2534. return emulate_gp(ctxt, 0);
  2535. return X86EMUL_CONTINUE;
  2536. }
  2537. #define D(_y) { .flags = (_y) }
  2538. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2539. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2540. .check_perm = (_p) }
  2541. #define N D(0)
  2542. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2543. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2544. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2545. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2546. #define II(_f, _e, _i) \
  2547. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2548. #define IIP(_f, _e, _i, _p) \
  2549. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2550. .check_perm = (_p) }
  2551. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2552. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2553. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2554. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2555. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2556. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2557. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2558. static struct opcode group7_rm1[] = {
  2559. DI(SrcNone | ModRM | Priv, monitor),
  2560. DI(SrcNone | ModRM | Priv, mwait),
  2561. N, N, N, N, N, N,
  2562. };
  2563. static struct opcode group7_rm3[] = {
  2564. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2565. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2566. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2567. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2568. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2569. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2570. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2571. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2572. };
  2573. static struct opcode group7_rm7[] = {
  2574. N,
  2575. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2576. N, N, N, N, N, N,
  2577. };
  2578. static struct opcode group1[] = {
  2579. I(Lock, em_add),
  2580. I(Lock, em_or),
  2581. I(Lock, em_adc),
  2582. I(Lock, em_sbb),
  2583. I(Lock, em_and),
  2584. I(Lock, em_sub),
  2585. I(Lock, em_xor),
  2586. I(0, em_cmp),
  2587. };
  2588. static struct opcode group1A[] = {
  2589. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2590. };
  2591. static struct opcode group3[] = {
  2592. I(DstMem | SrcImm | ModRM, em_test),
  2593. I(DstMem | SrcImm | ModRM, em_test),
  2594. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2595. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2596. I(SrcMem | ModRM, em_mul_ex),
  2597. I(SrcMem | ModRM, em_imul_ex),
  2598. I(SrcMem | ModRM, em_div_ex),
  2599. I(SrcMem | ModRM, em_idiv_ex),
  2600. };
  2601. static struct opcode group4[] = {
  2602. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2603. N, N, N, N, N, N,
  2604. };
  2605. static struct opcode group5[] = {
  2606. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2607. D(SrcMem | ModRM | Stack),
  2608. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2609. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2610. D(SrcMem | ModRM | Stack), N,
  2611. };
  2612. static struct opcode group6[] = {
  2613. DI(ModRM | Prot, sldt),
  2614. DI(ModRM | Prot, str),
  2615. DI(ModRM | Prot | Priv, lldt),
  2616. DI(ModRM | Prot | Priv, ltr),
  2617. N, N, N, N,
  2618. };
  2619. static struct group_dual group7 = { {
  2620. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2621. DI(ModRM | Mov | DstMem | Priv, sidt),
  2622. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2623. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2624. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2625. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2626. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2627. }, {
  2628. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2629. EXT(0, group7_rm1),
  2630. N, EXT(0, group7_rm3),
  2631. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2632. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2633. } };
  2634. static struct opcode group8[] = {
  2635. N, N, N, N,
  2636. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2637. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2638. };
  2639. static struct group_dual group9 = { {
  2640. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2641. }, {
  2642. N, N, N, N, N, N, N, N,
  2643. } };
  2644. static struct opcode group11[] = {
  2645. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2646. };
  2647. static struct gprefix pfx_0f_6f_0f_7f = {
  2648. N, N, N, I(Sse, em_movdqu),
  2649. };
  2650. static struct opcode opcode_table[256] = {
  2651. /* 0x00 - 0x07 */
  2652. I6ALU(Lock, em_add),
  2653. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2654. /* 0x08 - 0x0F */
  2655. I6ALU(Lock, em_or),
  2656. D(ImplicitOps | Stack | No64), N,
  2657. /* 0x10 - 0x17 */
  2658. I6ALU(Lock, em_adc),
  2659. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2660. /* 0x18 - 0x1F */
  2661. I6ALU(Lock, em_sbb),
  2662. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2663. /* 0x20 - 0x27 */
  2664. I6ALU(Lock, em_and), N, N,
  2665. /* 0x28 - 0x2F */
  2666. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2667. /* 0x30 - 0x37 */
  2668. I6ALU(Lock, em_xor), N, N,
  2669. /* 0x38 - 0x3F */
  2670. I6ALU(0, em_cmp), N, N,
  2671. /* 0x40 - 0x4F */
  2672. X16(D(DstReg)),
  2673. /* 0x50 - 0x57 */
  2674. X8(I(SrcReg | Stack, em_push)),
  2675. /* 0x58 - 0x5F */
  2676. X8(I(DstReg | Stack, em_pop)),
  2677. /* 0x60 - 0x67 */
  2678. I(ImplicitOps | Stack | No64, em_pusha),
  2679. I(ImplicitOps | Stack | No64, em_popa),
  2680. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2681. N, N, N, N,
  2682. /* 0x68 - 0x6F */
  2683. I(SrcImm | Mov | Stack, em_push),
  2684. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2685. I(SrcImmByte | Mov | Stack, em_push),
  2686. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2687. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2688. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2689. /* 0x70 - 0x7F */
  2690. X16(D(SrcImmByte)),
  2691. /* 0x80 - 0x87 */
  2692. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2693. G(DstMem | SrcImm | ModRM | Group, group1),
  2694. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2695. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2696. I2bv(DstMem | SrcReg | ModRM, em_test),
  2697. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2698. /* 0x88 - 0x8F */
  2699. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2700. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2701. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2702. D(ModRM | SrcMem | NoAccess | DstReg),
  2703. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2704. G(0, group1A),
  2705. /* 0x90 - 0x97 */
  2706. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2707. /* 0x98 - 0x9F */
  2708. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2709. I(SrcImmFAddr | No64, em_call_far), N,
  2710. II(ImplicitOps | Stack, em_pushf, pushf),
  2711. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2712. /* 0xA0 - 0xA7 */
  2713. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2714. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2715. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2716. I2bv(SrcSI | DstDI | String, em_cmp),
  2717. /* 0xA8 - 0xAF */
  2718. I2bv(DstAcc | SrcImm, em_test),
  2719. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2720. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2721. I2bv(SrcAcc | DstDI | String, em_cmp),
  2722. /* 0xB0 - 0xB7 */
  2723. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2724. /* 0xB8 - 0xBF */
  2725. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2726. /* 0xC0 - 0xC7 */
  2727. D2bv(DstMem | SrcImmByte | ModRM),
  2728. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2729. I(ImplicitOps | Stack, em_ret),
  2730. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2731. G(ByteOp, group11), G(0, group11),
  2732. /* 0xC8 - 0xCF */
  2733. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2734. D(ImplicitOps), DI(SrcImmByte, intn),
  2735. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2736. /* 0xD0 - 0xD7 */
  2737. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2738. N, N, N, N,
  2739. /* 0xD8 - 0xDF */
  2740. N, N, N, N, N, N, N, N,
  2741. /* 0xE0 - 0xE7 */
  2742. X3(I(SrcImmByte, em_loop)),
  2743. I(SrcImmByte, em_jcxz),
  2744. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2745. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2746. /* 0xE8 - 0xEF */
  2747. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2748. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2749. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2750. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2751. /* 0xF0 - 0xF7 */
  2752. N, DI(ImplicitOps, icebp), N, N,
  2753. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2754. G(ByteOp, group3), G(0, group3),
  2755. /* 0xF8 - 0xFF */
  2756. D(ImplicitOps), D(ImplicitOps),
  2757. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2758. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2759. };
  2760. static struct opcode twobyte_table[256] = {
  2761. /* 0x00 - 0x0F */
  2762. G(0, group6), GD(0, &group7), N, N,
  2763. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2764. II(ImplicitOps | Priv, em_clts, clts), N,
  2765. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2766. N, D(ImplicitOps | ModRM), N, N,
  2767. /* 0x10 - 0x1F */
  2768. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2769. /* 0x20 - 0x2F */
  2770. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2771. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2772. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2773. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2774. N, N, N, N,
  2775. N, N, N, N, N, N, N, N,
  2776. /* 0x30 - 0x3F */
  2777. DI(ImplicitOps | Priv, wrmsr),
  2778. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2779. DI(ImplicitOps | Priv, rdmsr),
  2780. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2781. I(ImplicitOps | VendorSpecific, em_sysenter),
  2782. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2783. N, N,
  2784. N, N, N, N, N, N, N, N,
  2785. /* 0x40 - 0x4F */
  2786. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2787. /* 0x50 - 0x5F */
  2788. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2789. /* 0x60 - 0x6F */
  2790. N, N, N, N,
  2791. N, N, N, N,
  2792. N, N, N, N,
  2793. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2794. /* 0x70 - 0x7F */
  2795. N, N, N, N,
  2796. N, N, N, N,
  2797. N, N, N, N,
  2798. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2799. /* 0x80 - 0x8F */
  2800. X16(D(SrcImm)),
  2801. /* 0x90 - 0x9F */
  2802. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2803. /* 0xA0 - 0xA7 */
  2804. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2805. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2806. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2807. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2808. /* 0xA8 - 0xAF */
  2809. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2810. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2811. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2812. D(DstMem | SrcReg | Src2CL | ModRM),
  2813. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2814. /* 0xB0 - 0xB7 */
  2815. D2bv(DstMem | SrcReg | ModRM | Lock),
  2816. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2817. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2818. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2819. /* 0xB8 - 0xBF */
  2820. N, N,
  2821. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2822. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2823. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2824. /* 0xC0 - 0xCF */
  2825. D2bv(DstMem | SrcReg | ModRM | Lock),
  2826. N, D(DstMem | SrcReg | ModRM | Mov),
  2827. N, N, N, GD(0, &group9),
  2828. N, N, N, N, N, N, N, N,
  2829. /* 0xD0 - 0xDF */
  2830. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2831. /* 0xE0 - 0xEF */
  2832. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2833. /* 0xF0 - 0xFF */
  2834. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2835. };
  2836. #undef D
  2837. #undef N
  2838. #undef G
  2839. #undef GD
  2840. #undef I
  2841. #undef GP
  2842. #undef EXT
  2843. #undef D2bv
  2844. #undef D2bvIP
  2845. #undef I2bv
  2846. #undef I6ALU
  2847. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2848. {
  2849. unsigned size;
  2850. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2851. if (size == 8)
  2852. size = 4;
  2853. return size;
  2854. }
  2855. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2856. unsigned size, bool sign_extension)
  2857. {
  2858. int rc = X86EMUL_CONTINUE;
  2859. op->type = OP_IMM;
  2860. op->bytes = size;
  2861. op->addr.mem.ea = ctxt->_eip;
  2862. /* NB. Immediates are sign-extended as necessary. */
  2863. switch (op->bytes) {
  2864. case 1:
  2865. op->val = insn_fetch(s8, ctxt);
  2866. break;
  2867. case 2:
  2868. op->val = insn_fetch(s16, ctxt);
  2869. break;
  2870. case 4:
  2871. op->val = insn_fetch(s32, ctxt);
  2872. break;
  2873. }
  2874. if (!sign_extension) {
  2875. switch (op->bytes) {
  2876. case 1:
  2877. op->val &= 0xff;
  2878. break;
  2879. case 2:
  2880. op->val &= 0xffff;
  2881. break;
  2882. case 4:
  2883. op->val &= 0xffffffff;
  2884. break;
  2885. }
  2886. }
  2887. done:
  2888. return rc;
  2889. }
  2890. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2891. unsigned d)
  2892. {
  2893. int rc = X86EMUL_CONTINUE;
  2894. switch (d) {
  2895. case OpReg:
  2896. decode_register_operand(ctxt, op,
  2897. op == &ctxt->dst &&
  2898. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  2899. break;
  2900. case OpImmUByte:
  2901. rc = decode_imm(ctxt, op, 1, false);
  2902. break;
  2903. case OpMem:
  2904. case OpMem64:
  2905. *op = ctxt->memop;
  2906. ctxt->memopp = op;
  2907. if (d == OpMem64)
  2908. op->bytes = 8;
  2909. else
  2910. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2911. if (ctxt->d & BitOp)
  2912. fetch_bit_operand(ctxt);
  2913. op->orig_val = op->val;
  2914. break;
  2915. case OpAcc:
  2916. op->type = OP_REG;
  2917. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2918. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  2919. fetch_register_operand(op);
  2920. op->orig_val = op->val;
  2921. break;
  2922. case OpDI:
  2923. op->type = OP_MEM;
  2924. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2925. op->addr.mem.ea =
  2926. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  2927. op->addr.mem.seg = VCPU_SREG_ES;
  2928. op->val = 0;
  2929. break;
  2930. case OpDX:
  2931. op->type = OP_REG;
  2932. op->bytes = 2;
  2933. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2934. fetch_register_operand(op);
  2935. break;
  2936. case OpCL:
  2937. op->bytes = 1;
  2938. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  2939. break;
  2940. case OpImmByte:
  2941. rc = decode_imm(ctxt, op, 1, true);
  2942. break;
  2943. case OpOne:
  2944. op->bytes = 1;
  2945. op->val = 1;
  2946. break;
  2947. case OpImm:
  2948. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  2949. break;
  2950. case OpImplicit:
  2951. /* Special instructions do their own operand decoding. */
  2952. default:
  2953. op->type = OP_NONE; /* Disable writeback. */
  2954. break;
  2955. }
  2956. done:
  2957. return rc;
  2958. }
  2959. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2960. {
  2961. int rc = X86EMUL_CONTINUE;
  2962. int mode = ctxt->mode;
  2963. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2964. bool op_prefix = false;
  2965. struct opcode opcode;
  2966. ctxt->memop.type = OP_NONE;
  2967. ctxt->memopp = NULL;
  2968. ctxt->_eip = ctxt->eip;
  2969. ctxt->fetch.start = ctxt->_eip;
  2970. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  2971. if (insn_len > 0)
  2972. memcpy(ctxt->fetch.data, insn, insn_len);
  2973. switch (mode) {
  2974. case X86EMUL_MODE_REAL:
  2975. case X86EMUL_MODE_VM86:
  2976. case X86EMUL_MODE_PROT16:
  2977. def_op_bytes = def_ad_bytes = 2;
  2978. break;
  2979. case X86EMUL_MODE_PROT32:
  2980. def_op_bytes = def_ad_bytes = 4;
  2981. break;
  2982. #ifdef CONFIG_X86_64
  2983. case X86EMUL_MODE_PROT64:
  2984. def_op_bytes = 4;
  2985. def_ad_bytes = 8;
  2986. break;
  2987. #endif
  2988. default:
  2989. return EMULATION_FAILED;
  2990. }
  2991. ctxt->op_bytes = def_op_bytes;
  2992. ctxt->ad_bytes = def_ad_bytes;
  2993. /* Legacy prefixes. */
  2994. for (;;) {
  2995. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  2996. case 0x66: /* operand-size override */
  2997. op_prefix = true;
  2998. /* switch between 2/4 bytes */
  2999. ctxt->op_bytes = def_op_bytes ^ 6;
  3000. break;
  3001. case 0x67: /* address-size override */
  3002. if (mode == X86EMUL_MODE_PROT64)
  3003. /* switch between 4/8 bytes */
  3004. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3005. else
  3006. /* switch between 2/4 bytes */
  3007. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3008. break;
  3009. case 0x26: /* ES override */
  3010. case 0x2e: /* CS override */
  3011. case 0x36: /* SS override */
  3012. case 0x3e: /* DS override */
  3013. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3014. break;
  3015. case 0x64: /* FS override */
  3016. case 0x65: /* GS override */
  3017. set_seg_override(ctxt, ctxt->b & 7);
  3018. break;
  3019. case 0x40 ... 0x4f: /* REX */
  3020. if (mode != X86EMUL_MODE_PROT64)
  3021. goto done_prefixes;
  3022. ctxt->rex_prefix = ctxt->b;
  3023. continue;
  3024. case 0xf0: /* LOCK */
  3025. ctxt->lock_prefix = 1;
  3026. break;
  3027. case 0xf2: /* REPNE/REPNZ */
  3028. case 0xf3: /* REP/REPE/REPZ */
  3029. ctxt->rep_prefix = ctxt->b;
  3030. break;
  3031. default:
  3032. goto done_prefixes;
  3033. }
  3034. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3035. ctxt->rex_prefix = 0;
  3036. }
  3037. done_prefixes:
  3038. /* REX prefix. */
  3039. if (ctxt->rex_prefix & 8)
  3040. ctxt->op_bytes = 8; /* REX.W */
  3041. /* Opcode byte(s). */
  3042. opcode = opcode_table[ctxt->b];
  3043. /* Two-byte opcode? */
  3044. if (ctxt->b == 0x0f) {
  3045. ctxt->twobyte = 1;
  3046. ctxt->b = insn_fetch(u8, ctxt);
  3047. opcode = twobyte_table[ctxt->b];
  3048. }
  3049. ctxt->d = opcode.flags;
  3050. while (ctxt->d & GroupMask) {
  3051. switch (ctxt->d & GroupMask) {
  3052. case Group:
  3053. ctxt->modrm = insn_fetch(u8, ctxt);
  3054. --ctxt->_eip;
  3055. goffset = (ctxt->modrm >> 3) & 7;
  3056. opcode = opcode.u.group[goffset];
  3057. break;
  3058. case GroupDual:
  3059. ctxt->modrm = insn_fetch(u8, ctxt);
  3060. --ctxt->_eip;
  3061. goffset = (ctxt->modrm >> 3) & 7;
  3062. if ((ctxt->modrm >> 6) == 3)
  3063. opcode = opcode.u.gdual->mod3[goffset];
  3064. else
  3065. opcode = opcode.u.gdual->mod012[goffset];
  3066. break;
  3067. case RMExt:
  3068. goffset = ctxt->modrm & 7;
  3069. opcode = opcode.u.group[goffset];
  3070. break;
  3071. case Prefix:
  3072. if (ctxt->rep_prefix && op_prefix)
  3073. return EMULATION_FAILED;
  3074. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3075. switch (simd_prefix) {
  3076. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3077. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3078. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3079. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3080. }
  3081. break;
  3082. default:
  3083. return EMULATION_FAILED;
  3084. }
  3085. ctxt->d &= ~(u64)GroupMask;
  3086. ctxt->d |= opcode.flags;
  3087. }
  3088. ctxt->execute = opcode.u.execute;
  3089. ctxt->check_perm = opcode.check_perm;
  3090. ctxt->intercept = opcode.intercept;
  3091. /* Unrecognised? */
  3092. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3093. return EMULATION_FAILED;
  3094. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3095. return EMULATION_FAILED;
  3096. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3097. ctxt->op_bytes = 8;
  3098. if (ctxt->d & Op3264) {
  3099. if (mode == X86EMUL_MODE_PROT64)
  3100. ctxt->op_bytes = 8;
  3101. else
  3102. ctxt->op_bytes = 4;
  3103. }
  3104. if (ctxt->d & Sse)
  3105. ctxt->op_bytes = 16;
  3106. /* ModRM and SIB bytes. */
  3107. if (ctxt->d & ModRM) {
  3108. rc = decode_modrm(ctxt, &ctxt->memop);
  3109. if (!ctxt->has_seg_override)
  3110. set_seg_override(ctxt, ctxt->modrm_seg);
  3111. } else if (ctxt->d & MemAbs)
  3112. rc = decode_abs(ctxt, &ctxt->memop);
  3113. if (rc != X86EMUL_CONTINUE)
  3114. goto done;
  3115. if (!ctxt->has_seg_override)
  3116. set_seg_override(ctxt, VCPU_SREG_DS);
  3117. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3118. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3119. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3120. /*
  3121. * Decode and fetch the source operand: register, memory
  3122. * or immediate.
  3123. */
  3124. switch (ctxt->d & SrcMask) {
  3125. case SrcNone:
  3126. break;
  3127. case SrcReg:
  3128. decode_register_operand(ctxt, &ctxt->src, 0);
  3129. break;
  3130. case SrcMem16:
  3131. ctxt->memop.bytes = 2;
  3132. goto srcmem_common;
  3133. case SrcMem32:
  3134. ctxt->memop.bytes = 4;
  3135. goto srcmem_common;
  3136. case SrcMem:
  3137. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3138. srcmem_common:
  3139. ctxt->src = ctxt->memop;
  3140. ctxt->memopp = &ctxt->src;
  3141. break;
  3142. case SrcImmU16:
  3143. rc = decode_imm(ctxt, &ctxt->src, 2, false);
  3144. break;
  3145. case SrcImm:
  3146. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), true);
  3147. break;
  3148. case SrcImmU:
  3149. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), false);
  3150. break;
  3151. case SrcImmByte:
  3152. rc = decode_imm(ctxt, &ctxt->src, 1, true);
  3153. break;
  3154. case SrcImmUByte:
  3155. rc = decode_imm(ctxt, &ctxt->src, 1, false);
  3156. break;
  3157. case SrcAcc:
  3158. ctxt->src.type = OP_REG;
  3159. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3160. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3161. fetch_register_operand(&ctxt->src);
  3162. break;
  3163. case SrcOne:
  3164. ctxt->src.bytes = 1;
  3165. ctxt->src.val = 1;
  3166. break;
  3167. case SrcSI:
  3168. ctxt->src.type = OP_MEM;
  3169. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3170. ctxt->src.addr.mem.ea =
  3171. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3172. ctxt->src.addr.mem.seg = seg_override(ctxt);
  3173. ctxt->src.val = 0;
  3174. break;
  3175. case SrcImmFAddr:
  3176. ctxt->src.type = OP_IMM;
  3177. ctxt->src.addr.mem.ea = ctxt->_eip;
  3178. ctxt->src.bytes = ctxt->op_bytes + 2;
  3179. insn_fetch_arr(ctxt->src.valptr, ctxt->src.bytes, ctxt);
  3180. break;
  3181. case SrcMemFAddr:
  3182. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3183. goto srcmem_common;
  3184. break;
  3185. case SrcDX:
  3186. ctxt->src.type = OP_REG;
  3187. ctxt->src.bytes = 2;
  3188. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3189. fetch_register_operand(&ctxt->src);
  3190. break;
  3191. }
  3192. if (rc != X86EMUL_CONTINUE)
  3193. goto done;
  3194. /*
  3195. * Decode and fetch the second source operand: register, memory
  3196. * or immediate.
  3197. */
  3198. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3199. if (rc != X86EMUL_CONTINUE)
  3200. goto done;
  3201. /* Decode and fetch the destination operand: register or memory. */
  3202. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3203. done:
  3204. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3205. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3206. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3207. }
  3208. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3209. {
  3210. /* The second termination condition only applies for REPE
  3211. * and REPNE. Test if the repeat string operation prefix is
  3212. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3213. * corresponding termination condition according to:
  3214. * - if REPE/REPZ and ZF = 0 then done
  3215. * - if REPNE/REPNZ and ZF = 1 then done
  3216. */
  3217. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3218. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3219. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3220. ((ctxt->eflags & EFLG_ZF) == 0))
  3221. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3222. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3223. return true;
  3224. return false;
  3225. }
  3226. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3227. {
  3228. struct x86_emulate_ops *ops = ctxt->ops;
  3229. u64 msr_data;
  3230. int rc = X86EMUL_CONTINUE;
  3231. int saved_dst_type = ctxt->dst.type;
  3232. ctxt->mem_read.pos = 0;
  3233. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3234. rc = emulate_ud(ctxt);
  3235. goto done;
  3236. }
  3237. /* LOCK prefix is allowed only with some instructions */
  3238. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3239. rc = emulate_ud(ctxt);
  3240. goto done;
  3241. }
  3242. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3243. rc = emulate_ud(ctxt);
  3244. goto done;
  3245. }
  3246. if ((ctxt->d & Sse)
  3247. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3248. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3249. rc = emulate_ud(ctxt);
  3250. goto done;
  3251. }
  3252. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3253. rc = emulate_nm(ctxt);
  3254. goto done;
  3255. }
  3256. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3257. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3258. X86_ICPT_PRE_EXCEPT);
  3259. if (rc != X86EMUL_CONTINUE)
  3260. goto done;
  3261. }
  3262. /* Privileged instruction can be executed only in CPL=0 */
  3263. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3264. rc = emulate_gp(ctxt, 0);
  3265. goto done;
  3266. }
  3267. /* Instruction can only be executed in protected mode */
  3268. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3269. rc = emulate_ud(ctxt);
  3270. goto done;
  3271. }
  3272. /* Do instruction specific permission checks */
  3273. if (ctxt->check_perm) {
  3274. rc = ctxt->check_perm(ctxt);
  3275. if (rc != X86EMUL_CONTINUE)
  3276. goto done;
  3277. }
  3278. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3279. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3280. X86_ICPT_POST_EXCEPT);
  3281. if (rc != X86EMUL_CONTINUE)
  3282. goto done;
  3283. }
  3284. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3285. /* All REP prefixes have the same first termination condition */
  3286. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3287. ctxt->eip = ctxt->_eip;
  3288. goto done;
  3289. }
  3290. }
  3291. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3292. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3293. ctxt->src.valptr, ctxt->src.bytes);
  3294. if (rc != X86EMUL_CONTINUE)
  3295. goto done;
  3296. ctxt->src.orig_val64 = ctxt->src.val64;
  3297. }
  3298. if (ctxt->src2.type == OP_MEM) {
  3299. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3300. &ctxt->src2.val, ctxt->src2.bytes);
  3301. if (rc != X86EMUL_CONTINUE)
  3302. goto done;
  3303. }
  3304. if ((ctxt->d & DstMask) == ImplicitOps)
  3305. goto special_insn;
  3306. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3307. /* optimisation - avoid slow emulated read if Mov */
  3308. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3309. &ctxt->dst.val, ctxt->dst.bytes);
  3310. if (rc != X86EMUL_CONTINUE)
  3311. goto done;
  3312. }
  3313. ctxt->dst.orig_val = ctxt->dst.val;
  3314. special_insn:
  3315. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3316. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3317. X86_ICPT_POST_MEMACCESS);
  3318. if (rc != X86EMUL_CONTINUE)
  3319. goto done;
  3320. }
  3321. if (ctxt->execute) {
  3322. rc = ctxt->execute(ctxt);
  3323. if (rc != X86EMUL_CONTINUE)
  3324. goto done;
  3325. goto writeback;
  3326. }
  3327. if (ctxt->twobyte)
  3328. goto twobyte_insn;
  3329. switch (ctxt->b) {
  3330. case 0x06: /* push es */
  3331. rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
  3332. break;
  3333. case 0x07: /* pop es */
  3334. rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
  3335. break;
  3336. case 0x0e: /* push cs */
  3337. rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
  3338. break;
  3339. case 0x16: /* push ss */
  3340. rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
  3341. break;
  3342. case 0x17: /* pop ss */
  3343. rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
  3344. break;
  3345. case 0x1e: /* push ds */
  3346. rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
  3347. break;
  3348. case 0x1f: /* pop ds */
  3349. rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
  3350. break;
  3351. case 0x40 ... 0x47: /* inc r16/r32 */
  3352. emulate_1op(ctxt, "inc");
  3353. break;
  3354. case 0x48 ... 0x4f: /* dec r16/r32 */
  3355. emulate_1op(ctxt, "dec");
  3356. break;
  3357. case 0x63: /* movsxd */
  3358. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3359. goto cannot_emulate;
  3360. ctxt->dst.val = (s32) ctxt->src.val;
  3361. break;
  3362. case 0x6c: /* insb */
  3363. case 0x6d: /* insw/insd */
  3364. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3365. goto do_io_in;
  3366. case 0x6e: /* outsb */
  3367. case 0x6f: /* outsw/outsd */
  3368. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3369. goto do_io_out;
  3370. break;
  3371. case 0x70 ... 0x7f: /* jcc (short) */
  3372. if (test_cc(ctxt->b, ctxt->eflags))
  3373. jmp_rel(ctxt, ctxt->src.val);
  3374. break;
  3375. case 0x8d: /* lea r16/r32, m */
  3376. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3377. break;
  3378. case 0x8f: /* pop (sole member of Grp1a) */
  3379. rc = em_grp1a(ctxt);
  3380. break;
  3381. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3382. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3383. break;
  3384. rc = em_xchg(ctxt);
  3385. break;
  3386. case 0x98: /* cbw/cwde/cdqe */
  3387. switch (ctxt->op_bytes) {
  3388. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3389. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3390. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3391. }
  3392. break;
  3393. case 0xc0 ... 0xc1:
  3394. rc = em_grp2(ctxt);
  3395. break;
  3396. case 0xc4: /* les */
  3397. rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
  3398. break;
  3399. case 0xc5: /* lds */
  3400. rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
  3401. break;
  3402. case 0xcc: /* int3 */
  3403. rc = emulate_int(ctxt, 3);
  3404. break;
  3405. case 0xcd: /* int n */
  3406. rc = emulate_int(ctxt, ctxt->src.val);
  3407. break;
  3408. case 0xce: /* into */
  3409. if (ctxt->eflags & EFLG_OF)
  3410. rc = emulate_int(ctxt, 4);
  3411. break;
  3412. case 0xd0 ... 0xd1: /* Grp2 */
  3413. rc = em_grp2(ctxt);
  3414. break;
  3415. case 0xd2 ... 0xd3: /* Grp2 */
  3416. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3417. rc = em_grp2(ctxt);
  3418. break;
  3419. case 0xe4: /* inb */
  3420. case 0xe5: /* in */
  3421. goto do_io_in;
  3422. case 0xe6: /* outb */
  3423. case 0xe7: /* out */
  3424. goto do_io_out;
  3425. case 0xe8: /* call (near) */ {
  3426. long int rel = ctxt->src.val;
  3427. ctxt->src.val = (unsigned long) ctxt->_eip;
  3428. jmp_rel(ctxt, rel);
  3429. rc = em_push(ctxt);
  3430. break;
  3431. }
  3432. case 0xe9: /* jmp rel */
  3433. case 0xeb: /* jmp rel short */
  3434. jmp_rel(ctxt, ctxt->src.val);
  3435. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3436. break;
  3437. case 0xec: /* in al,dx */
  3438. case 0xed: /* in (e/r)ax,dx */
  3439. do_io_in:
  3440. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3441. &ctxt->dst.val))
  3442. goto done; /* IO is needed */
  3443. break;
  3444. case 0xee: /* out dx,al */
  3445. case 0xef: /* out dx,(e/r)ax */
  3446. do_io_out:
  3447. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3448. &ctxt->src.val, 1);
  3449. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3450. break;
  3451. case 0xf4: /* hlt */
  3452. ctxt->ops->halt(ctxt);
  3453. break;
  3454. case 0xf5: /* cmc */
  3455. /* complement carry flag from eflags reg */
  3456. ctxt->eflags ^= EFLG_CF;
  3457. break;
  3458. case 0xf8: /* clc */
  3459. ctxt->eflags &= ~EFLG_CF;
  3460. break;
  3461. case 0xf9: /* stc */
  3462. ctxt->eflags |= EFLG_CF;
  3463. break;
  3464. case 0xfc: /* cld */
  3465. ctxt->eflags &= ~EFLG_DF;
  3466. break;
  3467. case 0xfd: /* std */
  3468. ctxt->eflags |= EFLG_DF;
  3469. break;
  3470. case 0xfe: /* Grp4 */
  3471. rc = em_grp45(ctxt);
  3472. break;
  3473. case 0xff: /* Grp5 */
  3474. rc = em_grp45(ctxt);
  3475. break;
  3476. default:
  3477. goto cannot_emulate;
  3478. }
  3479. if (rc != X86EMUL_CONTINUE)
  3480. goto done;
  3481. writeback:
  3482. rc = writeback(ctxt);
  3483. if (rc != X86EMUL_CONTINUE)
  3484. goto done;
  3485. /*
  3486. * restore dst type in case the decoding will be reused
  3487. * (happens for string instruction )
  3488. */
  3489. ctxt->dst.type = saved_dst_type;
  3490. if ((ctxt->d & SrcMask) == SrcSI)
  3491. string_addr_inc(ctxt, seg_override(ctxt),
  3492. VCPU_REGS_RSI, &ctxt->src);
  3493. if ((ctxt->d & DstMask) == DstDI)
  3494. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3495. &ctxt->dst);
  3496. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3497. struct read_cache *r = &ctxt->io_read;
  3498. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3499. if (!string_insn_completed(ctxt)) {
  3500. /*
  3501. * Re-enter guest when pio read ahead buffer is empty
  3502. * or, if it is not used, after each 1024 iteration.
  3503. */
  3504. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3505. (r->end == 0 || r->end != r->pos)) {
  3506. /*
  3507. * Reset read cache. Usually happens before
  3508. * decode, but since instruction is restarted
  3509. * we have to do it here.
  3510. */
  3511. ctxt->mem_read.end = 0;
  3512. return EMULATION_RESTART;
  3513. }
  3514. goto done; /* skip rip writeback */
  3515. }
  3516. }
  3517. ctxt->eip = ctxt->_eip;
  3518. done:
  3519. if (rc == X86EMUL_PROPAGATE_FAULT)
  3520. ctxt->have_exception = true;
  3521. if (rc == X86EMUL_INTERCEPTED)
  3522. return EMULATION_INTERCEPTED;
  3523. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3524. twobyte_insn:
  3525. switch (ctxt->b) {
  3526. case 0x09: /* wbinvd */
  3527. (ctxt->ops->wbinvd)(ctxt);
  3528. break;
  3529. case 0x08: /* invd */
  3530. case 0x0d: /* GrpP (prefetch) */
  3531. case 0x18: /* Grp16 (prefetch/nop) */
  3532. break;
  3533. case 0x20: /* mov cr, reg */
  3534. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3535. break;
  3536. case 0x21: /* mov from dr to reg */
  3537. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3538. break;
  3539. case 0x22: /* mov reg, cr */
  3540. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3541. emulate_gp(ctxt, 0);
  3542. rc = X86EMUL_PROPAGATE_FAULT;
  3543. goto done;
  3544. }
  3545. ctxt->dst.type = OP_NONE;
  3546. break;
  3547. case 0x23: /* mov from reg to dr */
  3548. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3549. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3550. ~0ULL : ~0U)) < 0) {
  3551. /* #UD condition is already handled by the code above */
  3552. emulate_gp(ctxt, 0);
  3553. rc = X86EMUL_PROPAGATE_FAULT;
  3554. goto done;
  3555. }
  3556. ctxt->dst.type = OP_NONE; /* no writeback */
  3557. break;
  3558. case 0x30:
  3559. /* wrmsr */
  3560. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3561. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3562. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3563. emulate_gp(ctxt, 0);
  3564. rc = X86EMUL_PROPAGATE_FAULT;
  3565. goto done;
  3566. }
  3567. rc = X86EMUL_CONTINUE;
  3568. break;
  3569. case 0x32:
  3570. /* rdmsr */
  3571. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3572. emulate_gp(ctxt, 0);
  3573. rc = X86EMUL_PROPAGATE_FAULT;
  3574. goto done;
  3575. } else {
  3576. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3577. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3578. }
  3579. rc = X86EMUL_CONTINUE;
  3580. break;
  3581. case 0x40 ... 0x4f: /* cmov */
  3582. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3583. if (!test_cc(ctxt->b, ctxt->eflags))
  3584. ctxt->dst.type = OP_NONE; /* no writeback */
  3585. break;
  3586. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3587. if (test_cc(ctxt->b, ctxt->eflags))
  3588. jmp_rel(ctxt, ctxt->src.val);
  3589. break;
  3590. case 0x90 ... 0x9f: /* setcc r/m8 */
  3591. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3592. break;
  3593. case 0xa0: /* push fs */
  3594. rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
  3595. break;
  3596. case 0xa1: /* pop fs */
  3597. rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
  3598. break;
  3599. case 0xa3:
  3600. bt: /* bt */
  3601. ctxt->dst.type = OP_NONE;
  3602. /* only subword offset */
  3603. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3604. emulate_2op_SrcV_nobyte(ctxt, "bt");
  3605. break;
  3606. case 0xa4: /* shld imm8, r, r/m */
  3607. case 0xa5: /* shld cl, r, r/m */
  3608. emulate_2op_cl(ctxt, "shld");
  3609. break;
  3610. case 0xa8: /* push gs */
  3611. rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
  3612. break;
  3613. case 0xa9: /* pop gs */
  3614. rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
  3615. break;
  3616. case 0xab:
  3617. bts: /* bts */
  3618. emulate_2op_SrcV_nobyte(ctxt, "bts");
  3619. break;
  3620. case 0xac: /* shrd imm8, r, r/m */
  3621. case 0xad: /* shrd cl, r, r/m */
  3622. emulate_2op_cl(ctxt, "shrd");
  3623. break;
  3624. case 0xae: /* clflush */
  3625. break;
  3626. case 0xb0 ... 0xb1: /* cmpxchg */
  3627. /*
  3628. * Save real source value, then compare EAX against
  3629. * destination.
  3630. */
  3631. ctxt->src.orig_val = ctxt->src.val;
  3632. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3633. emulate_2op_SrcV(ctxt, "cmp");
  3634. if (ctxt->eflags & EFLG_ZF) {
  3635. /* Success: write back to memory. */
  3636. ctxt->dst.val = ctxt->src.orig_val;
  3637. } else {
  3638. /* Failure: write the value we saw to EAX. */
  3639. ctxt->dst.type = OP_REG;
  3640. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3641. }
  3642. break;
  3643. case 0xb2: /* lss */
  3644. rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
  3645. break;
  3646. case 0xb3:
  3647. btr: /* btr */
  3648. emulate_2op_SrcV_nobyte(ctxt, "btr");
  3649. break;
  3650. case 0xb4: /* lfs */
  3651. rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
  3652. break;
  3653. case 0xb5: /* lgs */
  3654. rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
  3655. break;
  3656. case 0xb6 ... 0xb7: /* movzx */
  3657. ctxt->dst.bytes = ctxt->op_bytes;
  3658. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3659. : (u16) ctxt->src.val;
  3660. break;
  3661. case 0xba: /* Grp8 */
  3662. switch (ctxt->modrm_reg & 3) {
  3663. case 0:
  3664. goto bt;
  3665. case 1:
  3666. goto bts;
  3667. case 2:
  3668. goto btr;
  3669. case 3:
  3670. goto btc;
  3671. }
  3672. break;
  3673. case 0xbb:
  3674. btc: /* btc */
  3675. emulate_2op_SrcV_nobyte(ctxt, "btc");
  3676. break;
  3677. case 0xbc: { /* bsf */
  3678. u8 zf;
  3679. __asm__ ("bsf %2, %0; setz %1"
  3680. : "=r"(ctxt->dst.val), "=q"(zf)
  3681. : "r"(ctxt->src.val));
  3682. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3683. if (zf) {
  3684. ctxt->eflags |= X86_EFLAGS_ZF;
  3685. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3686. }
  3687. break;
  3688. }
  3689. case 0xbd: { /* bsr */
  3690. u8 zf;
  3691. __asm__ ("bsr %2, %0; setz %1"
  3692. : "=r"(ctxt->dst.val), "=q"(zf)
  3693. : "r"(ctxt->src.val));
  3694. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3695. if (zf) {
  3696. ctxt->eflags |= X86_EFLAGS_ZF;
  3697. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3698. }
  3699. break;
  3700. }
  3701. case 0xbe ... 0xbf: /* movsx */
  3702. ctxt->dst.bytes = ctxt->op_bytes;
  3703. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3704. (s16) ctxt->src.val;
  3705. break;
  3706. case 0xc0 ... 0xc1: /* xadd */
  3707. emulate_2op_SrcV(ctxt, "add");
  3708. /* Write back the register source. */
  3709. ctxt->src.val = ctxt->dst.orig_val;
  3710. write_register_operand(&ctxt->src);
  3711. break;
  3712. case 0xc3: /* movnti */
  3713. ctxt->dst.bytes = ctxt->op_bytes;
  3714. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3715. (u64) ctxt->src.val;
  3716. break;
  3717. case 0xc7: /* Grp9 (cmpxchg8b) */
  3718. rc = em_grp9(ctxt);
  3719. break;
  3720. default:
  3721. goto cannot_emulate;
  3722. }
  3723. if (rc != X86EMUL_CONTINUE)
  3724. goto done;
  3725. goto writeback;
  3726. cannot_emulate:
  3727. return EMULATION_FAILED;
  3728. }