lcd.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include <linux/via_i2c.h>
  20. #include "global.h"
  21. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  22. /* CLE266 Software Power Sequence */
  23. /* {Mask}, {Data}, {Delay} */
  24. int PowerSequenceOn[3][3] = { {0x10, 0x08, 0x06}, {0x10, 0x08, 0x06},
  25. {0x19, 0x1FE, 0x01} };
  26. int PowerSequenceOff[3][3] = { {0x06, 0x08, 0x10}, {0x00, 0x00, 0x00},
  27. {0xD2, 0x19, 0x01} };
  28. static struct _lcd_scaling_factor lcd_scaling_factor = {
  29. /* LCD Horizontal Scaling Factor Register */
  30. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  31. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  32. /* LCD Vertical Scaling Factor Register */
  33. {LCD_VER_SCALING_FACTOR_REG_NUM,
  34. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  35. };
  36. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  37. /* LCD Horizontal Scaling Factor Register */
  38. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  39. /* LCD Vertical Scaling Factor Register */
  40. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  41. };
  42. static int check_lvds_chip(int device_id_subaddr, int device_id);
  43. static bool lvds_identify_integratedlvds(void);
  44. static void __devinit fp_id_to_vindex(int panel_id);
  45. static int lvds_register_read(int index);
  46. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  47. int panel_vres);
  48. static void via_pitch_alignment_patch_lcd(
  49. struct lvds_setting_information *plvds_setting_info,
  50. struct lvds_chip_information
  51. *plvds_chip_info);
  52. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  53. *plvds_setting_info,
  54. struct lvds_chip_information *plvds_chip_info);
  55. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  56. *plvds_setting_info,
  57. struct lvds_chip_information *plvds_chip_info);
  58. static void lcd_patch_skew(struct lvds_setting_information
  59. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  60. static void integrated_lvds_disable(struct lvds_setting_information
  61. *plvds_setting_info,
  62. struct lvds_chip_information *plvds_chip_info);
  63. static void integrated_lvds_enable(struct lvds_setting_information
  64. *plvds_setting_info,
  65. struct lvds_chip_information *plvds_chip_info);
  66. static void lcd_powersequence_off(void);
  67. static void lcd_powersequence_on(void);
  68. static void fill_lcd_format(void);
  69. static void check_diport_of_integrated_lvds(
  70. struct lvds_chip_information *plvds_chip_info,
  71. struct lvds_setting_information
  72. *plvds_setting_info);
  73. static struct display_timing lcd_centering_timging(struct display_timing
  74. mode_crt_reg,
  75. struct display_timing panel_crt_reg);
  76. static int check_lvds_chip(int device_id_subaddr, int device_id)
  77. {
  78. if (lvds_register_read(device_id_subaddr) == device_id)
  79. return OK;
  80. else
  81. return FAIL;
  82. }
  83. void __devinit viafb_init_lcd_size(void)
  84. {
  85. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  86. fp_id_to_vindex(viafb_lcd_panel_id);
  87. viaparinfo->lvds_setting_info2->lcd_panel_id =
  88. viaparinfo->lvds_setting_info->lcd_panel_id;
  89. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  90. viaparinfo->lvds_setting_info->lcd_panel_hres;
  91. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  92. viaparinfo->lvds_setting_info->lcd_panel_vres;
  93. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  94. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  95. viaparinfo->lvds_setting_info2->LCDDithering =
  96. viaparinfo->lvds_setting_info->LCDDithering;
  97. }
  98. static bool lvds_identify_integratedlvds(void)
  99. {
  100. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  101. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  102. /* If we have an external LVDS, such as VT1636, we should
  103. have its chip ID already. */
  104. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  105. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  106. INTEGRATED_LVDS;
  107. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  108. "(Internal LVDS + External LVDS)\n");
  109. } else {
  110. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  111. INTEGRATED_LVDS;
  112. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  113. "so can't support two dual channel LVDS!\n");
  114. }
  115. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  116. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  117. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  118. INTEGRATED_LVDS;
  119. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  120. INTEGRATED_LVDS;
  121. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  122. "(Internal LVDS + Internal LVDS)\n");
  123. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  124. /* If we have found external LVDS, just use it,
  125. otherwise, we will use internal LVDS as default. */
  126. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  127. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  128. INTEGRATED_LVDS;
  129. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  130. }
  131. } else {
  132. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  133. NON_LVDS_TRANSMITTER;
  134. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  135. return false;
  136. }
  137. return true;
  138. }
  139. int __devinit viafb_lvds_trasmitter_identify(void)
  140. {
  141. if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
  142. viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
  143. DEBUG_MSG(KERN_INFO
  144. "Found VIA VT1636 LVDS on port i2c 0x31\n");
  145. } else {
  146. if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
  147. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  148. VIA_PORT_2C;
  149. DEBUG_MSG(KERN_INFO
  150. "Found VIA VT1636 LVDS on port gpio 0x2c\n");
  151. }
  152. }
  153. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  154. lvds_identify_integratedlvds();
  155. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  156. return true;
  157. /* Check for VT1631: */
  158. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  159. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  160. VT1631_LVDS_I2C_ADDR;
  161. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  162. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  163. DEBUG_MSG(KERN_INFO "\n %2d",
  164. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  165. DEBUG_MSG(KERN_INFO "\n %2d",
  166. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  167. return OK;
  168. }
  169. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  170. NON_LVDS_TRANSMITTER;
  171. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  172. VT1631_LVDS_I2C_ADDR;
  173. return FAIL;
  174. }
  175. static void __devinit fp_id_to_vindex(int panel_id)
  176. {
  177. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  178. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  179. viafb_lcd_panel_id = panel_id =
  180. viafb_read_reg(VIACR, CR3F) & 0x0F;
  181. switch (panel_id) {
  182. case 0x0:
  183. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  184. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  185. viaparinfo->lvds_setting_info->lcd_panel_id =
  186. LCD_PANEL_ID0_640X480;
  187. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  188. viaparinfo->lvds_setting_info->LCDDithering = 1;
  189. break;
  190. case 0x1:
  191. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  192. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  193. viaparinfo->lvds_setting_info->lcd_panel_id =
  194. LCD_PANEL_ID1_800X600;
  195. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  196. viaparinfo->lvds_setting_info->LCDDithering = 1;
  197. break;
  198. case 0x2:
  199. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  200. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  201. viaparinfo->lvds_setting_info->lcd_panel_id =
  202. LCD_PANEL_ID2_1024X768;
  203. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  204. viaparinfo->lvds_setting_info->LCDDithering = 1;
  205. break;
  206. case 0x3:
  207. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  208. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  209. viaparinfo->lvds_setting_info->lcd_panel_id =
  210. LCD_PANEL_ID3_1280X768;
  211. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  212. viaparinfo->lvds_setting_info->LCDDithering = 1;
  213. break;
  214. case 0x4:
  215. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  216. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  217. viaparinfo->lvds_setting_info->lcd_panel_id =
  218. LCD_PANEL_ID4_1280X1024;
  219. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  220. viaparinfo->lvds_setting_info->LCDDithering = 1;
  221. break;
  222. case 0x5:
  223. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  224. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  225. viaparinfo->lvds_setting_info->lcd_panel_id =
  226. LCD_PANEL_ID5_1400X1050;
  227. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  228. viaparinfo->lvds_setting_info->LCDDithering = 1;
  229. break;
  230. case 0x6:
  231. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  232. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  233. viaparinfo->lvds_setting_info->lcd_panel_id =
  234. LCD_PANEL_ID6_1600X1200;
  235. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  236. viaparinfo->lvds_setting_info->LCDDithering = 1;
  237. break;
  238. case 0x8:
  239. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  240. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  241. viaparinfo->lvds_setting_info->lcd_panel_id =
  242. LCD_PANEL_IDA_800X480;
  243. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  244. viaparinfo->lvds_setting_info->LCDDithering = 1;
  245. break;
  246. case 0x9:
  247. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  248. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  249. viaparinfo->lvds_setting_info->lcd_panel_id =
  250. LCD_PANEL_ID2_1024X768;
  251. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  252. viaparinfo->lvds_setting_info->LCDDithering = 1;
  253. break;
  254. case 0xA:
  255. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  256. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  257. viaparinfo->lvds_setting_info->lcd_panel_id =
  258. LCD_PANEL_ID2_1024X768;
  259. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  260. viaparinfo->lvds_setting_info->LCDDithering = 0;
  261. break;
  262. case 0xB:
  263. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  264. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  265. viaparinfo->lvds_setting_info->lcd_panel_id =
  266. LCD_PANEL_ID2_1024X768;
  267. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  268. viaparinfo->lvds_setting_info->LCDDithering = 0;
  269. break;
  270. case 0xC:
  271. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  272. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  273. viaparinfo->lvds_setting_info->lcd_panel_id =
  274. LCD_PANEL_ID3_1280X768;
  275. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  276. viaparinfo->lvds_setting_info->LCDDithering = 0;
  277. break;
  278. case 0xD:
  279. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  280. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  281. viaparinfo->lvds_setting_info->lcd_panel_id =
  282. LCD_PANEL_ID4_1280X1024;
  283. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  284. viaparinfo->lvds_setting_info->LCDDithering = 0;
  285. break;
  286. case 0xE:
  287. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  288. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  289. viaparinfo->lvds_setting_info->lcd_panel_id =
  290. LCD_PANEL_ID5_1400X1050;
  291. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  292. viaparinfo->lvds_setting_info->LCDDithering = 0;
  293. break;
  294. case 0xF:
  295. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  296. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  297. viaparinfo->lvds_setting_info->lcd_panel_id =
  298. LCD_PANEL_ID6_1600X1200;
  299. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  300. viaparinfo->lvds_setting_info->LCDDithering = 0;
  301. break;
  302. case 0x10:
  303. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  304. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  305. viaparinfo->lvds_setting_info->lcd_panel_id =
  306. LCD_PANEL_ID7_1366X768;
  307. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  308. viaparinfo->lvds_setting_info->LCDDithering = 0;
  309. break;
  310. case 0x11:
  311. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  312. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  313. viaparinfo->lvds_setting_info->lcd_panel_id =
  314. LCD_PANEL_ID8_1024X600;
  315. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  316. viaparinfo->lvds_setting_info->LCDDithering = 1;
  317. break;
  318. case 0x12:
  319. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  320. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  321. viaparinfo->lvds_setting_info->lcd_panel_id =
  322. LCD_PANEL_ID3_1280X768;
  323. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  324. viaparinfo->lvds_setting_info->LCDDithering = 1;
  325. break;
  326. case 0x13:
  327. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  328. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  329. viaparinfo->lvds_setting_info->lcd_panel_id =
  330. LCD_PANEL_ID9_1280X800;
  331. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  332. viaparinfo->lvds_setting_info->LCDDithering = 1;
  333. break;
  334. case 0x14:
  335. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  336. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  337. viaparinfo->lvds_setting_info->lcd_panel_id =
  338. LCD_PANEL_IDB_1360X768;
  339. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  340. viaparinfo->lvds_setting_info->LCDDithering = 0;
  341. break;
  342. case 0x15:
  343. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  344. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  345. viaparinfo->lvds_setting_info->lcd_panel_id =
  346. LCD_PANEL_ID3_1280X768;
  347. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  348. viaparinfo->lvds_setting_info->LCDDithering = 0;
  349. break;
  350. case 0x16:
  351. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  352. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  353. viaparinfo->lvds_setting_info->lcd_panel_id =
  354. LCD_PANEL_IDC_480X640;
  355. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  356. viaparinfo->lvds_setting_info->LCDDithering = 1;
  357. break;
  358. case 0x17:
  359. /* OLPC XO-1.5 panel */
  360. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  361. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  362. viaparinfo->lvds_setting_info->lcd_panel_id =
  363. LCD_PANEL_IDD_1200X900;
  364. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  365. viaparinfo->lvds_setting_info->LCDDithering = 0;
  366. break;
  367. default:
  368. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  369. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  370. viaparinfo->lvds_setting_info->lcd_panel_id =
  371. LCD_PANEL_ID1_800X600;
  372. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  373. viaparinfo->lvds_setting_info->LCDDithering = 1;
  374. }
  375. }
  376. static int lvds_register_read(int index)
  377. {
  378. u8 data;
  379. viafb_i2c_readbyte(VIA_PORT_2C,
  380. (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
  381. (u8) index, &data);
  382. return data;
  383. }
  384. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  385. int panel_vres)
  386. {
  387. int reg_value = 0;
  388. int viafb_load_reg_num;
  389. struct io_register *reg = NULL;
  390. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  391. /* LCD Scaling Enable */
  392. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  393. /* Check if expansion for horizontal */
  394. if (set_hres < panel_hres) {
  395. /* Load Horizontal Scaling Factor */
  396. switch (viaparinfo->chip_info->gfx_chip_name) {
  397. case UNICHROME_CLE266:
  398. case UNICHROME_K400:
  399. reg_value =
  400. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  401. viafb_load_reg_num =
  402. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  403. reg_num;
  404. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  405. viafb_load_reg(reg_value,
  406. viafb_load_reg_num, reg, VIACR);
  407. break;
  408. case UNICHROME_K800:
  409. case UNICHROME_PM800:
  410. case UNICHROME_CN700:
  411. case UNICHROME_CX700:
  412. case UNICHROME_K8M890:
  413. case UNICHROME_P4M890:
  414. case UNICHROME_P4M900:
  415. case UNICHROME_CN750:
  416. case UNICHROME_VX800:
  417. case UNICHROME_VX855:
  418. case UNICHROME_VX900:
  419. reg_value =
  420. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  421. /* Horizontal scaling enabled */
  422. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  423. viafb_load_reg_num =
  424. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  425. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  426. viafb_load_reg(reg_value,
  427. viafb_load_reg_num, reg, VIACR);
  428. break;
  429. }
  430. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  431. } else {
  432. /* Horizontal scaling disabled */
  433. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  434. }
  435. /* Check if expansion for vertical */
  436. if (set_vres < panel_vres) {
  437. /* Load Vertical Scaling Factor */
  438. switch (viaparinfo->chip_info->gfx_chip_name) {
  439. case UNICHROME_CLE266:
  440. case UNICHROME_K400:
  441. reg_value =
  442. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  443. viafb_load_reg_num =
  444. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  445. reg_num;
  446. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  447. viafb_load_reg(reg_value,
  448. viafb_load_reg_num, reg, VIACR);
  449. break;
  450. case UNICHROME_K800:
  451. case UNICHROME_PM800:
  452. case UNICHROME_CN700:
  453. case UNICHROME_CX700:
  454. case UNICHROME_K8M890:
  455. case UNICHROME_P4M890:
  456. case UNICHROME_P4M900:
  457. case UNICHROME_CN750:
  458. case UNICHROME_VX800:
  459. case UNICHROME_VX855:
  460. case UNICHROME_VX900:
  461. reg_value =
  462. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  463. /* Vertical scaling enabled */
  464. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  465. viafb_load_reg_num =
  466. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  467. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  468. viafb_load_reg(reg_value,
  469. viafb_load_reg_num, reg, VIACR);
  470. break;
  471. }
  472. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  473. } else {
  474. /* Vertical scaling disabled */
  475. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  476. }
  477. }
  478. static void via_pitch_alignment_patch_lcd(
  479. struct lvds_setting_information *plvds_setting_info,
  480. struct lvds_chip_information
  481. *plvds_chip_info)
  482. {
  483. unsigned char cr13, cr35, cr65, cr66, cr67;
  484. unsigned long dwScreenPitch = 0;
  485. unsigned long dwPitch;
  486. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  487. if (dwPitch & 0x1F) {
  488. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  489. if (plvds_setting_info->iga_path == IGA2) {
  490. if (plvds_setting_info->bpp > 8) {
  491. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  492. viafb_write_reg(CR66, VIACR, cr66);
  493. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  494. cr67 |=
  495. (unsigned
  496. char)((dwScreenPitch & 0x300) >> 8);
  497. viafb_write_reg(CR67, VIACR, cr67);
  498. }
  499. /* Fetch Count */
  500. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  501. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  502. viafb_write_reg(CR67, VIACR, cr67);
  503. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  504. cr65 += 2;
  505. viafb_write_reg(CR65, VIACR, cr65);
  506. } else {
  507. if (plvds_setting_info->bpp > 8) {
  508. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  509. viafb_write_reg(CR13, VIACR, cr13);
  510. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  511. cr35 |=
  512. (unsigned
  513. char)((dwScreenPitch & 0x700) >> 3);
  514. viafb_write_reg(CR35, VIACR, cr35);
  515. }
  516. }
  517. }
  518. }
  519. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  520. *plvds_setting_info,
  521. struct lvds_chip_information *plvds_chip_info)
  522. {
  523. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  524. switch (viaparinfo->chip_info->gfx_chip_name) {
  525. case UNICHROME_P4M900:
  526. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  527. plvds_chip_info);
  528. break;
  529. case UNICHROME_P4M890:
  530. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  531. plvds_chip_info);
  532. break;
  533. }
  534. }
  535. }
  536. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  537. *plvds_setting_info,
  538. struct lvds_chip_information *plvds_chip_info)
  539. {
  540. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  541. switch (viaparinfo->chip_info->gfx_chip_name) {
  542. case UNICHROME_CX700:
  543. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  544. plvds_chip_info);
  545. break;
  546. }
  547. }
  548. }
  549. static void lcd_patch_skew(struct lvds_setting_information
  550. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  551. {
  552. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  553. switch (plvds_chip_info->output_interface) {
  554. case INTERFACE_DVP0:
  555. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  556. break;
  557. case INTERFACE_DVP1:
  558. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  559. break;
  560. case INTERFACE_DFP_LOW:
  561. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  562. viafb_write_reg_mask(CR99, VIACR, 0x08,
  563. BIT0 + BIT1 + BIT2 + BIT3);
  564. }
  565. break;
  566. }
  567. }
  568. /* LCD Set Mode */
  569. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  570. struct lvds_setting_information *plvds_setting_info,
  571. struct lvds_chip_information *plvds_chip_info)
  572. {
  573. int set_iga = plvds_setting_info->iga_path;
  574. int mode_bpp = plvds_setting_info->bpp;
  575. int set_hres = plvds_setting_info->h_active;
  576. int set_vres = plvds_setting_info->v_active;
  577. int panel_hres = plvds_setting_info->lcd_panel_hres;
  578. int panel_vres = plvds_setting_info->lcd_panel_vres;
  579. u32 pll_D_N;
  580. struct display_timing mode_crt_reg, panel_crt_reg;
  581. struct crt_mode_table *panel_crt_table = NULL;
  582. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  583. panel_vres);
  584. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  585. /* Get mode table */
  586. mode_crt_reg = mode_crt_table->crtc;
  587. /* Get panel table Pointer */
  588. panel_crt_table = vmode_tbl->crtc;
  589. panel_crt_reg = panel_crt_table->crtc;
  590. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  591. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  592. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  593. plvds_setting_info->vclk = panel_crt_table->clk;
  594. if (set_iga == IGA1) {
  595. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  596. viafb_load_crtc_timing(lcd_centering_timging
  597. (mode_crt_reg, panel_crt_reg), IGA1);
  598. } else {
  599. /* Expansion */
  600. if (plvds_setting_info->display_method == LCD_EXPANDSION
  601. && (set_hres < panel_hres || set_vres < panel_vres)) {
  602. /* expansion timing IGA2 loaded panel set timing*/
  603. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  604. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  605. load_lcd_scaling(set_hres, set_vres, panel_hres,
  606. panel_vres);
  607. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  608. } else { /* Centering */
  609. /* centering timing IGA2 always loaded panel
  610. and mode releative timing */
  611. viafb_load_crtc_timing(lcd_centering_timging
  612. (mode_crt_reg, panel_crt_reg), IGA2);
  613. viafb_write_reg_mask(CR79, VIACR, 0x00,
  614. BIT0 + BIT1 + BIT2);
  615. /* LCD scaling disabled */
  616. }
  617. }
  618. /* Fetch count for IGA2 only */
  619. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  620. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  621. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  622. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  623. fill_lcd_format();
  624. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  625. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  626. viafb_set_vclock(pll_D_N, set_iga);
  627. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  628. /* If K8M800, enable LCD Prefetch Mode. */
  629. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  630. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  631. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  632. /* Patch for non 32bit alignment mode */
  633. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  634. }
  635. static void integrated_lvds_disable(struct lvds_setting_information
  636. *plvds_setting_info,
  637. struct lvds_chip_information *plvds_chip_info)
  638. {
  639. bool turn_off_first_powersequence = false;
  640. bool turn_off_second_powersequence = false;
  641. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  642. turn_off_first_powersequence = true;
  643. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  644. turn_off_first_powersequence = true;
  645. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  646. turn_off_second_powersequence = true;
  647. if (turn_off_second_powersequence) {
  648. /* Use second power sequence control: */
  649. /* Turn off power sequence. */
  650. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  651. /* Turn off back light. */
  652. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  653. }
  654. if (turn_off_first_powersequence) {
  655. /* Use first power sequence control: */
  656. /* Turn off power sequence. */
  657. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  658. /* Turn off back light. */
  659. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  660. }
  661. /* Power off LVDS channel. */
  662. switch (plvds_chip_info->output_interface) {
  663. case INTERFACE_LVDS0:
  664. {
  665. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  666. break;
  667. }
  668. case INTERFACE_LVDS1:
  669. {
  670. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  671. break;
  672. }
  673. case INTERFACE_LVDS0LVDS1:
  674. {
  675. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  676. break;
  677. }
  678. }
  679. }
  680. static void integrated_lvds_enable(struct lvds_setting_information
  681. *plvds_setting_info,
  682. struct lvds_chip_information *plvds_chip_info)
  683. {
  684. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  685. plvds_chip_info->output_interface);
  686. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  687. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  688. else
  689. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  690. switch (plvds_chip_info->output_interface) {
  691. case INTERFACE_LVDS0LVDS1:
  692. case INTERFACE_LVDS0:
  693. /* Use first power sequence control: */
  694. /* Use hardware control power sequence. */
  695. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  696. /* Turn on back light. */
  697. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  698. /* Turn on hardware power sequence. */
  699. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  700. break;
  701. case INTERFACE_LVDS1:
  702. /* Use second power sequence control: */
  703. /* Use hardware control power sequence. */
  704. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  705. /* Turn on back light. */
  706. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  707. /* Turn on hardware power sequence. */
  708. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  709. break;
  710. }
  711. /* Power on LVDS channel. */
  712. switch (plvds_chip_info->output_interface) {
  713. case INTERFACE_LVDS0:
  714. {
  715. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  716. break;
  717. }
  718. case INTERFACE_LVDS1:
  719. {
  720. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  721. break;
  722. }
  723. case INTERFACE_LVDS0LVDS1:
  724. {
  725. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  726. break;
  727. }
  728. }
  729. }
  730. void viafb_lcd_disable(void)
  731. {
  732. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  733. lcd_powersequence_off();
  734. /* DI1 pad off */
  735. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  736. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  737. if (viafb_LCD2_ON
  738. && (INTEGRATED_LVDS ==
  739. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  740. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  741. &viaparinfo->chip_info->lvds_chip_info2);
  742. if (INTEGRATED_LVDS ==
  743. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  744. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  745. &viaparinfo->chip_info->lvds_chip_info);
  746. if (VT1636_LVDS == viaparinfo->chip_info->
  747. lvds_chip_info.lvds_chip_name)
  748. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  749. &viaparinfo->chip_info->lvds_chip_info);
  750. } else if (VT1636_LVDS ==
  751. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  752. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  753. &viaparinfo->chip_info->lvds_chip_info);
  754. } else {
  755. /* Backlight off */
  756. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  757. /* 24 bit DI data paht off */
  758. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  759. }
  760. /* Disable expansion bit */
  761. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  762. /* Simultaneout disabled */
  763. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  764. }
  765. static void set_lcd_output_path(int set_iga, int output_interface)
  766. {
  767. switch (output_interface) {
  768. case INTERFACE_DFP:
  769. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  770. || (UNICHROME_P4M890 ==
  771. viaparinfo->chip_info->gfx_chip_name))
  772. viafb_write_reg_mask(CR97, VIACR, 0x84,
  773. BIT7 + BIT2 + BIT1 + BIT0);
  774. case INTERFACE_DVP0:
  775. case INTERFACE_DVP1:
  776. case INTERFACE_DFP_HIGH:
  777. case INTERFACE_DFP_LOW:
  778. if (set_iga == IGA2)
  779. viafb_write_reg(CR91, VIACR, 0x00);
  780. break;
  781. }
  782. }
  783. void viafb_lcd_enable(void)
  784. {
  785. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  786. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  787. set_lcd_output_path(viaparinfo->lvds_setting_info->iga_path,
  788. viaparinfo->chip_info->lvds_chip_info.output_interface);
  789. if (viafb_LCD2_ON)
  790. set_lcd_output_path(viaparinfo->lvds_setting_info2->iga_path,
  791. viaparinfo->chip_info->
  792. lvds_chip_info2.output_interface);
  793. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  794. /* DI1 pad on */
  795. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  796. lcd_powersequence_on();
  797. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  798. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  799. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  800. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  801. &viaparinfo->chip_info->lvds_chip_info2);
  802. if (INTEGRATED_LVDS ==
  803. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  804. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  805. &viaparinfo->chip_info->lvds_chip_info);
  806. if (VT1636_LVDS == viaparinfo->chip_info->
  807. lvds_chip_info.lvds_chip_name)
  808. viafb_enable_lvds_vt1636(viaparinfo->
  809. lvds_setting_info, &viaparinfo->chip_info->
  810. lvds_chip_info);
  811. } else if (VT1636_LVDS ==
  812. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  813. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  814. &viaparinfo->chip_info->lvds_chip_info);
  815. } else {
  816. /* Backlight on */
  817. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  818. /* 24 bit DI data paht on */
  819. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  820. /* LCD enabled */
  821. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  822. }
  823. }
  824. static void lcd_powersequence_off(void)
  825. {
  826. int i, mask, data;
  827. /* Software control power sequence */
  828. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  829. for (i = 0; i < 3; i++) {
  830. mask = PowerSequenceOff[0][i];
  831. data = PowerSequenceOff[1][i] & mask;
  832. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  833. udelay(PowerSequenceOff[2][i]);
  834. }
  835. /* Disable LCD */
  836. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  837. }
  838. static void lcd_powersequence_on(void)
  839. {
  840. int i, mask, data;
  841. /* Software control power sequence */
  842. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  843. /* Enable LCD */
  844. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  845. for (i = 0; i < 3; i++) {
  846. mask = PowerSequenceOn[0][i];
  847. data = PowerSequenceOn[1][i] & mask;
  848. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  849. udelay(PowerSequenceOn[2][i]);
  850. }
  851. udelay(1);
  852. }
  853. static void fill_lcd_format(void)
  854. {
  855. u8 bdithering = 0, bdual = 0;
  856. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  857. bdual = BIT4;
  858. if (viaparinfo->lvds_setting_info->LCDDithering)
  859. bdithering = BIT0;
  860. /* Dual & Dithering */
  861. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  862. }
  863. static void check_diport_of_integrated_lvds(
  864. struct lvds_chip_information *plvds_chip_info,
  865. struct lvds_setting_information
  866. *plvds_setting_info)
  867. {
  868. /* Determine LCD DI Port by hardware layout. */
  869. switch (viafb_display_hardware_layout) {
  870. case HW_LAYOUT_LCD_ONLY:
  871. {
  872. if (plvds_setting_info->device_lcd_dualedge) {
  873. plvds_chip_info->output_interface =
  874. INTERFACE_LVDS0LVDS1;
  875. } else {
  876. plvds_chip_info->output_interface =
  877. INTERFACE_LVDS0;
  878. }
  879. break;
  880. }
  881. case HW_LAYOUT_DVI_ONLY:
  882. {
  883. plvds_chip_info->output_interface = INTERFACE_NONE;
  884. break;
  885. }
  886. case HW_LAYOUT_LCD1_LCD2:
  887. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  888. {
  889. plvds_chip_info->output_interface =
  890. INTERFACE_LVDS0LVDS1;
  891. break;
  892. }
  893. case HW_LAYOUT_LCD_DVI:
  894. {
  895. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  896. break;
  897. }
  898. default:
  899. {
  900. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  901. break;
  902. }
  903. }
  904. DEBUG_MSG(KERN_INFO
  905. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  906. viafb_display_hardware_layout,
  907. plvds_chip_info->output_interface);
  908. }
  909. void __devinit viafb_init_lvds_output_interface(struct lvds_chip_information
  910. *plvds_chip_info,
  911. struct lvds_setting_information
  912. *plvds_setting_info)
  913. {
  914. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  915. /*Do nothing, lcd port is specified by module parameter */
  916. return;
  917. }
  918. switch (plvds_chip_info->lvds_chip_name) {
  919. case VT1636_LVDS:
  920. switch (viaparinfo->chip_info->gfx_chip_name) {
  921. case UNICHROME_CX700:
  922. plvds_chip_info->output_interface = INTERFACE_DVP1;
  923. break;
  924. case UNICHROME_CN700:
  925. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  926. break;
  927. default:
  928. plvds_chip_info->output_interface = INTERFACE_DVP0;
  929. break;
  930. }
  931. break;
  932. case INTEGRATED_LVDS:
  933. check_diport_of_integrated_lvds(plvds_chip_info,
  934. plvds_setting_info);
  935. break;
  936. default:
  937. switch (viaparinfo->chip_info->gfx_chip_name) {
  938. case UNICHROME_K8M890:
  939. case UNICHROME_P4M900:
  940. case UNICHROME_P4M890:
  941. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  942. break;
  943. default:
  944. plvds_chip_info->output_interface = INTERFACE_DFP;
  945. break;
  946. }
  947. break;
  948. }
  949. }
  950. static struct display_timing lcd_centering_timging(struct display_timing
  951. mode_crt_reg,
  952. struct display_timing panel_crt_reg)
  953. {
  954. struct display_timing crt_reg;
  955. crt_reg.hor_total = panel_crt_reg.hor_total;
  956. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  957. crt_reg.hor_blank_start =
  958. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  959. crt_reg.hor_addr;
  960. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  961. crt_reg.hor_sync_start =
  962. (panel_crt_reg.hor_sync_start -
  963. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  964. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  965. crt_reg.ver_total = panel_crt_reg.ver_total;
  966. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  967. crt_reg.ver_blank_start =
  968. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  969. crt_reg.ver_addr;
  970. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  971. crt_reg.ver_sync_start =
  972. (panel_crt_reg.ver_sync_start -
  973. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  974. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  975. return crt_reg;
  976. }
  977. bool viafb_lcd_get_mobile_state(bool *mobile)
  978. {
  979. unsigned char *romptr, *tableptr;
  980. u8 core_base;
  981. unsigned char *biosptr;
  982. /* Rom address */
  983. u32 romaddr = 0x000C0000;
  984. u16 start_pattern = 0;
  985. biosptr = ioremap(romaddr, 0x10000);
  986. memcpy(&start_pattern, biosptr, 2);
  987. /* Compare pattern */
  988. if (start_pattern == 0xAA55) {
  989. /* Get the start of Table */
  990. /* 0x1B means BIOS offset position */
  991. romptr = biosptr + 0x1B;
  992. tableptr = biosptr + *((u16 *) romptr);
  993. /* Get the start of biosver structure */
  994. /* 18 means BIOS version position. */
  995. romptr = tableptr + 18;
  996. romptr = biosptr + *((u16 *) romptr);
  997. /* The offset should be 44, but the
  998. actual image is less three char. */
  999. /* pRom += 44; */
  1000. romptr += 41;
  1001. core_base = *romptr++;
  1002. if (core_base & 0x8)
  1003. *mobile = false;
  1004. else
  1005. *mobile = true;
  1006. /* release memory */
  1007. iounmap(biosptr);
  1008. return true;
  1009. } else {
  1010. iounmap(biosptr);
  1011. return false;
  1012. }
  1013. }