intel_sprite.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static void
  39. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  40. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  41. unsigned int crtc_w, unsigned int crtc_h,
  42. uint32_t x, uint32_t y,
  43. uint32_t src_w, uint32_t src_h)
  44. {
  45. struct drm_device *dev = plane->dev;
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. struct intel_plane *intel_plane = to_intel_plane(plane);
  48. int pipe = intel_plane->pipe;
  49. u32 sprctl, sprscale = 0;
  50. unsigned long sprsurf_offset, linear_offset;
  51. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  52. sprctl = I915_READ(SPRCTL(pipe));
  53. /* Mask out pixel format bits in case we change it */
  54. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  55. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  56. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  57. sprctl &= ~SPRITE_TILED;
  58. switch (fb->pixel_format) {
  59. case DRM_FORMAT_XBGR8888:
  60. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  61. break;
  62. case DRM_FORMAT_XRGB8888:
  63. sprctl |= SPRITE_FORMAT_RGBX888;
  64. break;
  65. case DRM_FORMAT_YUYV:
  66. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  67. break;
  68. case DRM_FORMAT_YVYU:
  69. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  70. break;
  71. case DRM_FORMAT_UYVY:
  72. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  73. break;
  74. case DRM_FORMAT_VYUY:
  75. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  76. break;
  77. default:
  78. BUG();
  79. }
  80. if (obj->tiling_mode != I915_TILING_NONE)
  81. sprctl |= SPRITE_TILED;
  82. /* must disable */
  83. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  84. sprctl |= SPRITE_ENABLE;
  85. /* Sizes are 0 based */
  86. src_w--;
  87. src_h--;
  88. crtc_w--;
  89. crtc_h--;
  90. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  91. /*
  92. * IVB workaround: must disable low power watermarks for at least
  93. * one frame before enabling scaling. LP watermarks can be re-enabled
  94. * when scaling is disabled.
  95. */
  96. if (crtc_w != src_w || crtc_h != src_h) {
  97. if (!dev_priv->sprite_scaling_enabled) {
  98. dev_priv->sprite_scaling_enabled = true;
  99. intel_update_watermarks(dev);
  100. intel_wait_for_vblank(dev, pipe);
  101. }
  102. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  103. } else {
  104. if (dev_priv->sprite_scaling_enabled) {
  105. dev_priv->sprite_scaling_enabled = false;
  106. /* potentially re-enable LP watermarks */
  107. intel_update_watermarks(dev);
  108. }
  109. }
  110. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  111. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  112. linear_offset = y * fb->pitches[0] + x * pixel_size;
  113. sprsurf_offset =
  114. intel_gen4_compute_offset_xtiled(&x, &y,
  115. pixel_size, fb->pitches[0]);
  116. linear_offset -= sprsurf_offset;
  117. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  118. * register */
  119. if (IS_HASWELL(dev))
  120. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  121. else if (obj->tiling_mode != I915_TILING_NONE)
  122. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  123. else
  124. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  125. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  126. if (intel_plane->can_scale)
  127. I915_WRITE(SPRSCALE(pipe), sprscale);
  128. I915_WRITE(SPRCTL(pipe), sprctl);
  129. I915_MODIFY_DISPBASE(SPRSURF(pipe), obj->gtt_offset + sprsurf_offset);
  130. POSTING_READ(SPRSURF(pipe));
  131. }
  132. static void
  133. ivb_disable_plane(struct drm_plane *plane)
  134. {
  135. struct drm_device *dev = plane->dev;
  136. struct drm_i915_private *dev_priv = dev->dev_private;
  137. struct intel_plane *intel_plane = to_intel_plane(plane);
  138. int pipe = intel_plane->pipe;
  139. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  140. /* Can't leave the scaler enabled... */
  141. if (intel_plane->can_scale)
  142. I915_WRITE(SPRSCALE(pipe), 0);
  143. /* Activate double buffered register update */
  144. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  145. POSTING_READ(SPRSURF(pipe));
  146. dev_priv->sprite_scaling_enabled = false;
  147. intel_update_watermarks(dev);
  148. }
  149. static int
  150. ivb_update_colorkey(struct drm_plane *plane,
  151. struct drm_intel_sprite_colorkey *key)
  152. {
  153. struct drm_device *dev = plane->dev;
  154. struct drm_i915_private *dev_priv = dev->dev_private;
  155. struct intel_plane *intel_plane;
  156. u32 sprctl;
  157. int ret = 0;
  158. intel_plane = to_intel_plane(plane);
  159. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  160. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  161. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  162. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  163. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  164. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  165. sprctl |= SPRITE_DEST_KEY;
  166. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  167. sprctl |= SPRITE_SOURCE_KEY;
  168. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  169. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  170. return ret;
  171. }
  172. static void
  173. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  174. {
  175. struct drm_device *dev = plane->dev;
  176. struct drm_i915_private *dev_priv = dev->dev_private;
  177. struct intel_plane *intel_plane;
  178. u32 sprctl;
  179. intel_plane = to_intel_plane(plane);
  180. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  181. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  182. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  183. key->flags = 0;
  184. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  185. if (sprctl & SPRITE_DEST_KEY)
  186. key->flags = I915_SET_COLORKEY_DESTINATION;
  187. else if (sprctl & SPRITE_SOURCE_KEY)
  188. key->flags = I915_SET_COLORKEY_SOURCE;
  189. else
  190. key->flags = I915_SET_COLORKEY_NONE;
  191. }
  192. static void
  193. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  194. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  195. unsigned int crtc_w, unsigned int crtc_h,
  196. uint32_t x, uint32_t y,
  197. uint32_t src_w, uint32_t src_h)
  198. {
  199. struct drm_device *dev = plane->dev;
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. struct intel_plane *intel_plane = to_intel_plane(plane);
  202. int pipe = intel_plane->pipe;
  203. unsigned long dvssurf_offset, linear_offset;
  204. u32 dvscntr, dvsscale;
  205. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  206. dvscntr = I915_READ(DVSCNTR(pipe));
  207. /* Mask out pixel format bits in case we change it */
  208. dvscntr &= ~DVS_PIXFORMAT_MASK;
  209. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  210. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  211. dvscntr &= ~DVS_TILED;
  212. switch (fb->pixel_format) {
  213. case DRM_FORMAT_XBGR8888:
  214. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  215. break;
  216. case DRM_FORMAT_XRGB8888:
  217. dvscntr |= DVS_FORMAT_RGBX888;
  218. break;
  219. case DRM_FORMAT_YUYV:
  220. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  221. break;
  222. case DRM_FORMAT_YVYU:
  223. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  224. break;
  225. case DRM_FORMAT_UYVY:
  226. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  227. break;
  228. case DRM_FORMAT_VYUY:
  229. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  230. break;
  231. default:
  232. BUG();
  233. }
  234. if (obj->tiling_mode != I915_TILING_NONE)
  235. dvscntr |= DVS_TILED;
  236. if (IS_GEN6(dev))
  237. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  238. dvscntr |= DVS_ENABLE;
  239. /* Sizes are 0 based */
  240. src_w--;
  241. src_h--;
  242. crtc_w--;
  243. crtc_h--;
  244. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  245. dvsscale = 0;
  246. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  247. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  248. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  249. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  250. linear_offset = y * fb->pitches[0] + x * pixel_size;
  251. dvssurf_offset =
  252. intel_gen4_compute_offset_xtiled(&x, &y,
  253. pixel_size, fb->pitches[0]);
  254. linear_offset -= dvssurf_offset;
  255. if (obj->tiling_mode != I915_TILING_NONE)
  256. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  257. else
  258. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  259. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  260. I915_WRITE(DVSSCALE(pipe), dvsscale);
  261. I915_WRITE(DVSCNTR(pipe), dvscntr);
  262. I915_MODIFY_DISPBASE(DVSSURF(pipe), obj->gtt_offset + dvssurf_offset);
  263. POSTING_READ(DVSSURF(pipe));
  264. }
  265. static void
  266. ilk_disable_plane(struct drm_plane *plane)
  267. {
  268. struct drm_device *dev = plane->dev;
  269. struct drm_i915_private *dev_priv = dev->dev_private;
  270. struct intel_plane *intel_plane = to_intel_plane(plane);
  271. int pipe = intel_plane->pipe;
  272. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  273. /* Disable the scaler */
  274. I915_WRITE(DVSSCALE(pipe), 0);
  275. /* Flush double buffered register updates */
  276. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  277. POSTING_READ(DVSSURF(pipe));
  278. }
  279. static void
  280. intel_enable_primary(struct drm_crtc *crtc)
  281. {
  282. struct drm_device *dev = crtc->dev;
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  285. int reg = DSPCNTR(intel_crtc->plane);
  286. if (!intel_crtc->primary_disabled)
  287. return;
  288. intel_crtc->primary_disabled = false;
  289. intel_update_fbc(dev);
  290. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  291. }
  292. static void
  293. intel_disable_primary(struct drm_crtc *crtc)
  294. {
  295. struct drm_device *dev = crtc->dev;
  296. struct drm_i915_private *dev_priv = dev->dev_private;
  297. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  298. int reg = DSPCNTR(intel_crtc->plane);
  299. if (intel_crtc->primary_disabled)
  300. return;
  301. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  302. intel_crtc->primary_disabled = true;
  303. intel_update_fbc(dev);
  304. }
  305. static int
  306. ilk_update_colorkey(struct drm_plane *plane,
  307. struct drm_intel_sprite_colorkey *key)
  308. {
  309. struct drm_device *dev = plane->dev;
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct intel_plane *intel_plane;
  312. u32 dvscntr;
  313. int ret = 0;
  314. intel_plane = to_intel_plane(plane);
  315. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  316. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  317. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  318. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  319. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  320. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  321. dvscntr |= DVS_DEST_KEY;
  322. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  323. dvscntr |= DVS_SOURCE_KEY;
  324. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  325. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  326. return ret;
  327. }
  328. static void
  329. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  330. {
  331. struct drm_device *dev = plane->dev;
  332. struct drm_i915_private *dev_priv = dev->dev_private;
  333. struct intel_plane *intel_plane;
  334. u32 dvscntr;
  335. intel_plane = to_intel_plane(plane);
  336. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  337. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  338. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  339. key->flags = 0;
  340. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  341. if (dvscntr & DVS_DEST_KEY)
  342. key->flags = I915_SET_COLORKEY_DESTINATION;
  343. else if (dvscntr & DVS_SOURCE_KEY)
  344. key->flags = I915_SET_COLORKEY_SOURCE;
  345. else
  346. key->flags = I915_SET_COLORKEY_NONE;
  347. }
  348. static int
  349. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  350. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  351. unsigned int crtc_w, unsigned int crtc_h,
  352. uint32_t src_x, uint32_t src_y,
  353. uint32_t src_w, uint32_t src_h)
  354. {
  355. struct drm_device *dev = plane->dev;
  356. struct drm_i915_private *dev_priv = dev->dev_private;
  357. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  358. struct intel_plane *intel_plane = to_intel_plane(plane);
  359. struct intel_framebuffer *intel_fb;
  360. struct drm_i915_gem_object *obj, *old_obj;
  361. int pipe = intel_plane->pipe;
  362. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  363. pipe);
  364. int ret = 0;
  365. int x = src_x >> 16, y = src_y >> 16;
  366. int primary_w = crtc->mode.hdisplay, primary_h = crtc->mode.vdisplay;
  367. bool disable_primary = false;
  368. intel_fb = to_intel_framebuffer(fb);
  369. obj = intel_fb->obj;
  370. old_obj = intel_plane->obj;
  371. src_w = src_w >> 16;
  372. src_h = src_h >> 16;
  373. /* Pipe must be running... */
  374. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE))
  375. return -EINVAL;
  376. if (crtc_x >= primary_w || crtc_y >= primary_h)
  377. return -EINVAL;
  378. /* Don't modify another pipe's plane */
  379. if (intel_plane->pipe != intel_crtc->pipe)
  380. return -EINVAL;
  381. /* Sprite planes can be linear or x-tiled surfaces */
  382. switch (obj->tiling_mode) {
  383. case I915_TILING_NONE:
  384. case I915_TILING_X:
  385. break;
  386. default:
  387. return -EINVAL;
  388. }
  389. /*
  390. * Clamp the width & height into the visible area. Note we don't
  391. * try to scale the source if part of the visible region is offscreen.
  392. * The caller must handle that by adjusting source offset and size.
  393. */
  394. if ((crtc_x < 0) && ((crtc_x + crtc_w) > 0)) {
  395. crtc_w += crtc_x;
  396. crtc_x = 0;
  397. }
  398. if ((crtc_x + crtc_w) <= 0) /* Nothing to display */
  399. goto out;
  400. if ((crtc_x + crtc_w) > primary_w)
  401. crtc_w = primary_w - crtc_x;
  402. if ((crtc_y < 0) && ((crtc_y + crtc_h) > 0)) {
  403. crtc_h += crtc_y;
  404. crtc_y = 0;
  405. }
  406. if ((crtc_y + crtc_h) <= 0) /* Nothing to display */
  407. goto out;
  408. if (crtc_y + crtc_h > primary_h)
  409. crtc_h = primary_h - crtc_y;
  410. if (!crtc_w || !crtc_h) /* Again, nothing to display */
  411. goto out;
  412. /*
  413. * We may not have a scaler, eg. HSW does not have it any more
  414. */
  415. if (!intel_plane->can_scale && (crtc_w != src_w || crtc_h != src_h))
  416. return -EINVAL;
  417. /*
  418. * We can take a larger source and scale it down, but
  419. * only so much... 16x is the max on SNB.
  420. */
  421. if (((src_w * src_h) / (crtc_w * crtc_h)) > intel_plane->max_downscale)
  422. return -EINVAL;
  423. /*
  424. * If the sprite is completely covering the primary plane,
  425. * we can disable the primary and save power.
  426. */
  427. if ((crtc_x == 0) && (crtc_y == 0) &&
  428. (crtc_w == primary_w) && (crtc_h == primary_h))
  429. disable_primary = true;
  430. mutex_lock(&dev->struct_mutex);
  431. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  432. if (ret)
  433. goto out_unlock;
  434. intel_plane->obj = obj;
  435. /*
  436. * Be sure to re-enable the primary before the sprite is no longer
  437. * covering it fully.
  438. */
  439. if (!disable_primary)
  440. intel_enable_primary(crtc);
  441. intel_plane->update_plane(plane, fb, obj, crtc_x, crtc_y,
  442. crtc_w, crtc_h, x, y, src_w, src_h);
  443. if (disable_primary)
  444. intel_disable_primary(crtc);
  445. /* Unpin old obj after new one is active to avoid ugliness */
  446. if (old_obj) {
  447. /*
  448. * It's fairly common to simply update the position of
  449. * an existing object. In that case, we don't need to
  450. * wait for vblank to avoid ugliness, we only need to
  451. * do the pin & ref bookkeeping.
  452. */
  453. if (old_obj != obj) {
  454. mutex_unlock(&dev->struct_mutex);
  455. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  456. mutex_lock(&dev->struct_mutex);
  457. }
  458. intel_unpin_fb_obj(old_obj);
  459. }
  460. out_unlock:
  461. mutex_unlock(&dev->struct_mutex);
  462. out:
  463. return ret;
  464. }
  465. static int
  466. intel_disable_plane(struct drm_plane *plane)
  467. {
  468. struct drm_device *dev = plane->dev;
  469. struct intel_plane *intel_plane = to_intel_plane(plane);
  470. int ret = 0;
  471. if (plane->crtc)
  472. intel_enable_primary(plane->crtc);
  473. intel_plane->disable_plane(plane);
  474. if (!intel_plane->obj)
  475. goto out;
  476. mutex_lock(&dev->struct_mutex);
  477. intel_unpin_fb_obj(intel_plane->obj);
  478. intel_plane->obj = NULL;
  479. mutex_unlock(&dev->struct_mutex);
  480. out:
  481. return ret;
  482. }
  483. static void intel_destroy_plane(struct drm_plane *plane)
  484. {
  485. struct intel_plane *intel_plane = to_intel_plane(plane);
  486. intel_disable_plane(plane);
  487. drm_plane_cleanup(plane);
  488. kfree(intel_plane);
  489. }
  490. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  491. struct drm_file *file_priv)
  492. {
  493. struct drm_intel_sprite_colorkey *set = data;
  494. struct drm_mode_object *obj;
  495. struct drm_plane *plane;
  496. struct intel_plane *intel_plane;
  497. int ret = 0;
  498. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  499. return -ENODEV;
  500. /* Make sure we don't try to enable both src & dest simultaneously */
  501. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  502. return -EINVAL;
  503. mutex_lock(&dev->mode_config.mutex);
  504. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  505. if (!obj) {
  506. ret = -EINVAL;
  507. goto out_unlock;
  508. }
  509. plane = obj_to_plane(obj);
  510. intel_plane = to_intel_plane(plane);
  511. ret = intel_plane->update_colorkey(plane, set);
  512. out_unlock:
  513. mutex_unlock(&dev->mode_config.mutex);
  514. return ret;
  515. }
  516. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  517. struct drm_file *file_priv)
  518. {
  519. struct drm_intel_sprite_colorkey *get = data;
  520. struct drm_mode_object *obj;
  521. struct drm_plane *plane;
  522. struct intel_plane *intel_plane;
  523. int ret = 0;
  524. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  525. return -ENODEV;
  526. mutex_lock(&dev->mode_config.mutex);
  527. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  528. if (!obj) {
  529. ret = -EINVAL;
  530. goto out_unlock;
  531. }
  532. plane = obj_to_plane(obj);
  533. intel_plane = to_intel_plane(plane);
  534. intel_plane->get_colorkey(plane, get);
  535. out_unlock:
  536. mutex_unlock(&dev->mode_config.mutex);
  537. return ret;
  538. }
  539. static const struct drm_plane_funcs intel_plane_funcs = {
  540. .update_plane = intel_update_plane,
  541. .disable_plane = intel_disable_plane,
  542. .destroy = intel_destroy_plane,
  543. };
  544. static uint32_t ilk_plane_formats[] = {
  545. DRM_FORMAT_XRGB8888,
  546. DRM_FORMAT_YUYV,
  547. DRM_FORMAT_YVYU,
  548. DRM_FORMAT_UYVY,
  549. DRM_FORMAT_VYUY,
  550. };
  551. static uint32_t snb_plane_formats[] = {
  552. DRM_FORMAT_XBGR8888,
  553. DRM_FORMAT_XRGB8888,
  554. DRM_FORMAT_YUYV,
  555. DRM_FORMAT_YVYU,
  556. DRM_FORMAT_UYVY,
  557. DRM_FORMAT_VYUY,
  558. };
  559. int
  560. intel_plane_init(struct drm_device *dev, enum pipe pipe)
  561. {
  562. struct intel_plane *intel_plane;
  563. unsigned long possible_crtcs;
  564. const uint32_t *plane_formats;
  565. int num_plane_formats;
  566. int ret;
  567. if (INTEL_INFO(dev)->gen < 5)
  568. return -ENODEV;
  569. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  570. if (!intel_plane)
  571. return -ENOMEM;
  572. switch (INTEL_INFO(dev)->gen) {
  573. case 5:
  574. case 6:
  575. intel_plane->can_scale = true;
  576. intel_plane->max_downscale = 16;
  577. intel_plane->update_plane = ilk_update_plane;
  578. intel_plane->disable_plane = ilk_disable_plane;
  579. intel_plane->update_colorkey = ilk_update_colorkey;
  580. intel_plane->get_colorkey = ilk_get_colorkey;
  581. if (IS_GEN6(dev)) {
  582. plane_formats = snb_plane_formats;
  583. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  584. } else {
  585. plane_formats = ilk_plane_formats;
  586. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  587. }
  588. break;
  589. case 7:
  590. if (IS_HASWELL(dev) || IS_VALLEYVIEW(dev))
  591. intel_plane->can_scale = false;
  592. else
  593. intel_plane->can_scale = true;
  594. intel_plane->max_downscale = 2;
  595. intel_plane->update_plane = ivb_update_plane;
  596. intel_plane->disable_plane = ivb_disable_plane;
  597. intel_plane->update_colorkey = ivb_update_colorkey;
  598. intel_plane->get_colorkey = ivb_get_colorkey;
  599. plane_formats = snb_plane_formats;
  600. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  601. break;
  602. default:
  603. kfree(intel_plane);
  604. return -ENODEV;
  605. }
  606. intel_plane->pipe = pipe;
  607. possible_crtcs = (1 << pipe);
  608. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  609. &intel_plane_funcs,
  610. plane_formats, num_plane_formats,
  611. false);
  612. if (ret)
  613. kfree(intel_plane);
  614. return ret;
  615. }