timer.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/smp_twd.h>
  46. #include <asm/sched_clock.h>
  47. #include <asm/arch_timer.h>
  48. #include "omap_hwmod.h"
  49. #include "omap_device.h"
  50. #include <plat/counter-32k.h>
  51. #include <plat/dmtimer.h>
  52. #include "omap-pm.h"
  53. #include "soc.h"
  54. #include "common.h"
  55. #include "powerdomain.h"
  56. /* Parent clocks, eventually these will come from the clock framework */
  57. #define OMAP2_MPU_SOURCE "sys_ck"
  58. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  59. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  60. #define OMAP2_32K_SOURCE "func_32k_ck"
  61. #define OMAP3_32K_SOURCE "omap_32k_fck"
  62. #define OMAP4_32K_SOURCE "sys_32k_ck"
  63. #define REALTIME_COUNTER_BASE 0x48243200
  64. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  65. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  66. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  67. /* Clockevent code */
  68. static struct omap_dm_timer clkev;
  69. static struct clock_event_device clockevent_gpt;
  70. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  71. {
  72. struct clock_event_device *evt = &clockevent_gpt;
  73. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  74. evt->event_handler(evt);
  75. return IRQ_HANDLED;
  76. }
  77. static struct irqaction omap2_gp_timer_irq = {
  78. .name = "gp_timer",
  79. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  80. .handler = omap2_gp_timer_interrupt,
  81. };
  82. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  83. struct clock_event_device *evt)
  84. {
  85. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  86. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  87. return 0;
  88. }
  89. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  90. struct clock_event_device *evt)
  91. {
  92. u32 period;
  93. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  94. switch (mode) {
  95. case CLOCK_EVT_MODE_PERIODIC:
  96. period = clkev.rate / HZ;
  97. period -= 1;
  98. /* Looks like we need to first set the load value separately */
  99. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  100. 0xffffffff - period, OMAP_TIMER_POSTED);
  101. __omap_dm_timer_load_start(&clkev,
  102. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  103. 0xffffffff - period, OMAP_TIMER_POSTED);
  104. break;
  105. case CLOCK_EVT_MODE_ONESHOT:
  106. break;
  107. case CLOCK_EVT_MODE_UNUSED:
  108. case CLOCK_EVT_MODE_SHUTDOWN:
  109. case CLOCK_EVT_MODE_RESUME:
  110. break;
  111. }
  112. }
  113. static struct clock_event_device clockevent_gpt = {
  114. .name = "gp_timer",
  115. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  116. .shift = 32,
  117. .rating = 300,
  118. .set_next_event = omap2_gp_timer_set_next_event,
  119. .set_mode = omap2_gp_timer_set_mode,
  120. };
  121. static struct property device_disabled = {
  122. .name = "status",
  123. .length = sizeof("disabled"),
  124. .value = "disabled",
  125. };
  126. static struct of_device_id omap_timer_match[] __initdata = {
  127. { .compatible = "ti,omap2-timer", },
  128. { }
  129. };
  130. /**
  131. * omap_get_timer_dt - get a timer using device-tree
  132. * @match - device-tree match structure for matching a device type
  133. * @property - optional timer property to match
  134. *
  135. * Helper function to get a timer during early boot using device-tree for use
  136. * as kernel system timer. Optionally, the property argument can be used to
  137. * select a timer with a specific property. Once a timer is found then mark
  138. * the timer node in device-tree as disabled, to prevent the kernel from
  139. * registering this timer as a platform device and so no one else can use it.
  140. */
  141. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  142. const char *property)
  143. {
  144. struct device_node *np;
  145. for_each_matching_node(np, match) {
  146. if (!of_device_is_available(np))
  147. continue;
  148. if (property && !of_get_property(np, property, NULL))
  149. continue;
  150. of_add_property(np, &device_disabled);
  151. return np;
  152. }
  153. return NULL;
  154. }
  155. /**
  156. * omap_dmtimer_init - initialisation function when device tree is used
  157. *
  158. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  159. * be used by the kernel as they are reserved. Therefore, to prevent the
  160. * kernel registering these devices remove them dynamically from the device
  161. * tree on boot.
  162. */
  163. static void __init omap_dmtimer_init(void)
  164. {
  165. struct device_node *np;
  166. if (!cpu_is_omap34xx())
  167. return;
  168. /* If we are a secure device, remove any secure timer nodes */
  169. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  170. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  171. if (np)
  172. of_node_put(np);
  173. }
  174. }
  175. /**
  176. * omap_dm_timer_get_errata - get errata flags for a timer
  177. *
  178. * Get the timer errata flags that are specific to the OMAP device being used.
  179. */
  180. static u32 __init omap_dm_timer_get_errata(void)
  181. {
  182. if (cpu_is_omap24xx())
  183. return 0;
  184. return OMAP_TIMER_ERRATA_I103_I767;
  185. }
  186. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  187. int gptimer_id,
  188. const char *fck_source,
  189. const char *property,
  190. int posted)
  191. {
  192. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  193. const char *oh_name;
  194. struct device_node *np;
  195. struct omap_hwmod *oh;
  196. struct resource irq, mem;
  197. int r = 0;
  198. if (of_have_populated_dt()) {
  199. np = omap_get_timer_dt(omap_timer_match, NULL);
  200. if (!np)
  201. return -ENODEV;
  202. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  203. if (!oh_name)
  204. return -ENODEV;
  205. timer->irq = irq_of_parse_and_map(np, 0);
  206. if (!timer->irq)
  207. return -ENXIO;
  208. timer->io_base = of_iomap(np, 0);
  209. of_node_put(np);
  210. } else {
  211. if (omap_dm_timer_reserve_systimer(gptimer_id))
  212. return -ENODEV;
  213. sprintf(name, "timer%d", gptimer_id);
  214. oh_name = name;
  215. }
  216. oh = omap_hwmod_lookup(oh_name);
  217. if (!oh)
  218. return -ENODEV;
  219. if (!of_have_populated_dt()) {
  220. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  221. &irq);
  222. if (r)
  223. return -ENXIO;
  224. timer->irq = irq.start;
  225. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  226. &mem);
  227. if (r)
  228. return -ENXIO;
  229. /* Static mapping, never released */
  230. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  231. }
  232. if (!timer->io_base)
  233. return -ENXIO;
  234. /* After the dmtimer is using hwmod these clocks won't be needed */
  235. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  236. if (IS_ERR(timer->fclk))
  237. return -ENODEV;
  238. /* FIXME: Need to remove hard-coded test on timer ID */
  239. if (gptimer_id != 12) {
  240. struct clk *src;
  241. src = clk_get(NULL, fck_source);
  242. if (IS_ERR(src)) {
  243. r = -EINVAL;
  244. } else {
  245. r = clk_set_parent(timer->fclk, src);
  246. if (IS_ERR_VALUE(r))
  247. pr_warn("%s: %s cannot set source\n",
  248. __func__, oh->name);
  249. clk_put(src);
  250. }
  251. }
  252. omap_hwmod_setup_one(oh_name);
  253. omap_hwmod_enable(oh);
  254. __omap_dm_timer_init_regs(timer);
  255. if (posted)
  256. __omap_dm_timer_enable_posted(timer);
  257. /* Check that the intended posted configuration matches the actual */
  258. if (posted != timer->posted)
  259. return -EINVAL;
  260. timer->rate = clk_get_rate(timer->fclk);
  261. timer->reserved = 1;
  262. return r;
  263. }
  264. static void __init omap2_gp_clockevent_init(int gptimer_id,
  265. const char *fck_source,
  266. const char *property)
  267. {
  268. int res;
  269. clkev.errata = omap_dm_timer_get_errata();
  270. /*
  271. * For clock-event timers we never read the timer counter and
  272. * so we are not impacted by errata i103 and i767. Therefore,
  273. * we can safely ignore this errata for clock-event timers.
  274. */
  275. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  276. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  277. OMAP_TIMER_POSTED);
  278. BUG_ON(res);
  279. omap2_gp_timer_irq.dev_id = &clkev;
  280. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  281. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  282. clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
  283. clockevent_gpt.shift);
  284. clockevent_gpt.max_delta_ns =
  285. clockevent_delta2ns(0xffffffff, &clockevent_gpt);
  286. clockevent_gpt.min_delta_ns =
  287. clockevent_delta2ns(3, &clockevent_gpt);
  288. /* Timer internal resynch latency. */
  289. clockevent_gpt.cpumask = cpu_possible_mask;
  290. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  291. clockevents_register_device(&clockevent_gpt);
  292. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  293. gptimer_id, clkev.rate);
  294. }
  295. /* Clocksource code */
  296. static struct omap_dm_timer clksrc;
  297. static bool use_gptimer_clksrc;
  298. /*
  299. * clocksource
  300. */
  301. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  302. {
  303. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  304. OMAP_TIMER_NONPOSTED);
  305. }
  306. static struct clocksource clocksource_gpt = {
  307. .name = "gp_timer",
  308. .rating = 300,
  309. .read = clocksource_read_cycles,
  310. .mask = CLOCKSOURCE_MASK(32),
  311. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  312. };
  313. static u32 notrace dmtimer_read_sched_clock(void)
  314. {
  315. if (clksrc.reserved)
  316. return __omap_dm_timer_read_counter(&clksrc,
  317. OMAP_TIMER_NONPOSTED);
  318. return 0;
  319. }
  320. static struct of_device_id omap_counter_match[] __initdata = {
  321. { .compatible = "ti,omap-counter32k", },
  322. { }
  323. };
  324. /* Setup free-running counter for clocksource */
  325. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  326. {
  327. int ret;
  328. struct device_node *np = NULL;
  329. struct omap_hwmod *oh;
  330. void __iomem *vbase;
  331. const char *oh_name = "counter_32k";
  332. /*
  333. * If device-tree is present, then search the DT blob
  334. * to see if the 32kHz counter is supported.
  335. */
  336. if (of_have_populated_dt()) {
  337. np = omap_get_timer_dt(omap_counter_match, NULL);
  338. if (!np)
  339. return -ENODEV;
  340. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  341. if (!oh_name)
  342. return -ENODEV;
  343. }
  344. /*
  345. * First check hwmod data is available for sync32k counter
  346. */
  347. oh = omap_hwmod_lookup(oh_name);
  348. if (!oh || oh->slaves_cnt == 0)
  349. return -ENODEV;
  350. omap_hwmod_setup_one(oh_name);
  351. if (np) {
  352. vbase = of_iomap(np, 0);
  353. of_node_put(np);
  354. } else {
  355. vbase = omap_hwmod_get_mpu_rt_va(oh);
  356. }
  357. if (!vbase) {
  358. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  359. return -ENXIO;
  360. }
  361. ret = omap_hwmod_enable(oh);
  362. if (ret) {
  363. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  364. __func__, ret);
  365. return ret;
  366. }
  367. ret = omap_init_clocksource_32k(vbase);
  368. if (ret) {
  369. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  370. __func__, ret);
  371. omap_hwmod_idle(oh);
  372. }
  373. return ret;
  374. }
  375. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  376. const char *fck_source)
  377. {
  378. int res;
  379. clksrc.errata = omap_dm_timer_get_errata();
  380. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  381. OMAP_TIMER_NONPOSTED);
  382. BUG_ON(res);
  383. __omap_dm_timer_load_start(&clksrc,
  384. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  385. OMAP_TIMER_NONPOSTED);
  386. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  387. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  388. pr_err("Could not register clocksource %s\n",
  389. clocksource_gpt.name);
  390. else
  391. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  392. gptimer_id, clksrc.rate);
  393. }
  394. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  395. /*
  396. * The realtime counter also called master counter, is a free-running
  397. * counter, which is related to real time. It produces the count used
  398. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  399. * at a rate of 6.144 MHz. Because the device operates on different clocks
  400. * in different power modes, the master counter shifts operation between
  401. * clocks, adjusting the increment per clock in hardware accordingly to
  402. * maintain a constant count rate.
  403. */
  404. static void __init realtime_counter_init(void)
  405. {
  406. void __iomem *base;
  407. static struct clk *sys_clk;
  408. unsigned long rate;
  409. unsigned int reg, num, den;
  410. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  411. if (!base) {
  412. pr_err("%s: ioremap failed\n", __func__);
  413. return;
  414. }
  415. sys_clk = clk_get(NULL, "sys_clkin_ck");
  416. if (IS_ERR(sys_clk)) {
  417. pr_err("%s: failed to get system clock handle\n", __func__);
  418. iounmap(base);
  419. return;
  420. }
  421. rate = clk_get_rate(sys_clk);
  422. /* Numerator/denumerator values refer TRM Realtime Counter section */
  423. switch (rate) {
  424. case 1200000:
  425. num = 64;
  426. den = 125;
  427. break;
  428. case 1300000:
  429. num = 768;
  430. den = 1625;
  431. break;
  432. case 19200000:
  433. num = 8;
  434. den = 25;
  435. break;
  436. case 2600000:
  437. num = 384;
  438. den = 1625;
  439. break;
  440. case 2700000:
  441. num = 256;
  442. den = 1125;
  443. break;
  444. case 38400000:
  445. default:
  446. /* Program it for 38.4 MHz */
  447. num = 4;
  448. den = 25;
  449. break;
  450. }
  451. /* Program numerator and denumerator registers */
  452. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  453. NUMERATOR_DENUMERATOR_MASK;
  454. reg |= num;
  455. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  456. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  457. NUMERATOR_DENUMERATOR_MASK;
  458. reg |= den;
  459. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  460. iounmap(base);
  461. }
  462. #else
  463. static inline void __init realtime_counter_init(void)
  464. {}
  465. #endif
  466. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  467. clksrc_nr, clksrc_src) \
  468. static void __init omap##name##_gptimer_timer_init(void) \
  469. { \
  470. omap_dmtimer_init(); \
  471. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  472. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
  473. }
  474. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  475. clksrc_nr, clksrc_src) \
  476. static void __init omap##name##_sync32k_timer_init(void) \
  477. { \
  478. omap_dmtimer_init(); \
  479. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  480. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  481. if (use_gptimer_clksrc) \
  482. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
  483. else \
  484. omap2_sync32k_clocksource_init(); \
  485. }
  486. #define OMAP_SYS_TIMER(name, clksrc) \
  487. struct sys_timer omap##name##_timer = { \
  488. .init = omap##name##_##clksrc##_timer_init, \
  489. };
  490. #ifdef CONFIG_ARCH_OMAP2
  491. OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
  492. 2, OMAP2_MPU_SOURCE);
  493. OMAP_SYS_TIMER(2, sync32k);
  494. #endif /* CONFIG_ARCH_OMAP2 */
  495. #ifdef CONFIG_ARCH_OMAP3
  496. OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
  497. 2, OMAP3_MPU_SOURCE);
  498. OMAP_SYS_TIMER(3, sync32k);
  499. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
  500. 2, OMAP3_MPU_SOURCE);
  501. OMAP_SYS_TIMER(3_secure, sync32k);
  502. OMAP_SYS_GP_TIMER_INIT(3_gp, 1, OMAP3_MPU_SOURCE, "ti,timer-alwon",
  503. 2, OMAP3_MPU_SOURCE);
  504. OMAP_SYS_TIMER(3_gp, gptimer);
  505. #endif /* CONFIG_ARCH_OMAP3 */
  506. #ifdef CONFIG_SOC_AM33XX
  507. OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  508. 2, OMAP4_MPU_SOURCE);
  509. OMAP_SYS_TIMER(3_am33xx, gptimer);
  510. #endif /* CONFIG_SOC_AM33XX */
  511. #ifdef CONFIG_ARCH_OMAP4
  512. OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  513. 2, OMAP4_MPU_SOURCE);
  514. #ifdef CONFIG_LOCAL_TIMERS
  515. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  516. static void __init omap4_local_timer_init(void)
  517. {
  518. omap4_sync32k_timer_init();
  519. /* Local timers are not supprted on OMAP4430 ES1.0 */
  520. if (omap_rev() != OMAP4430_REV_ES1_0) {
  521. int err;
  522. if (of_have_populated_dt()) {
  523. twd_local_timer_of_register();
  524. return;
  525. }
  526. err = twd_local_timer_register(&twd_local_timer);
  527. if (err)
  528. pr_err("twd_local_timer_register failed %d\n", err);
  529. }
  530. }
  531. #else /* CONFIG_LOCAL_TIMERS */
  532. static void __init omap4_local_timer_init(void)
  533. {
  534. omap4_sync32k_timer_init();
  535. }
  536. #endif /* CONFIG_LOCAL_TIMERS */
  537. OMAP_SYS_TIMER(4, local);
  538. #endif /* CONFIG_ARCH_OMAP4 */
  539. #ifdef CONFIG_SOC_OMAP5
  540. OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  541. 2, OMAP4_MPU_SOURCE);
  542. static void __init omap5_realtime_timer_init(void)
  543. {
  544. int err;
  545. omap5_sync32k_timer_init();
  546. realtime_counter_init();
  547. err = arch_timer_of_register();
  548. if (err)
  549. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  550. }
  551. OMAP_SYS_TIMER(5, realtime);
  552. #endif /* CONFIG_SOC_OMAP5 */
  553. /**
  554. * omap_timer_init - build and register timer device with an
  555. * associated timer hwmod
  556. * @oh: timer hwmod pointer to be used to build timer device
  557. * @user: parameter that can be passed from calling hwmod API
  558. *
  559. * Called by omap_hwmod_for_each_by_class to register each of the timer
  560. * devices present in the system. The number of timer devices is known
  561. * by parsing through the hwmod database for a given class name. At the
  562. * end of function call memory is allocated for timer device and it is
  563. * registered to the framework ready to be proved by the driver.
  564. */
  565. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  566. {
  567. int id;
  568. int ret = 0;
  569. char *name = "omap_timer";
  570. struct dmtimer_platform_data *pdata;
  571. struct platform_device *pdev;
  572. struct omap_timer_capability_dev_attr *timer_dev_attr;
  573. pr_debug("%s: %s\n", __func__, oh->name);
  574. /* on secure device, do not register secure timer */
  575. timer_dev_attr = oh->dev_attr;
  576. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  577. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  578. return ret;
  579. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  580. if (!pdata) {
  581. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  582. return -ENOMEM;
  583. }
  584. /*
  585. * Extract the IDs from name field in hwmod database
  586. * and use the same for constructing ids' for the
  587. * timer devices. In a way, we are avoiding usage of
  588. * static variable witin the function to do the same.
  589. * CAUTION: We have to be careful and make sure the
  590. * name in hwmod database does not change in which case
  591. * we might either make corresponding change here or
  592. * switch back static variable mechanism.
  593. */
  594. sscanf(oh->name, "timer%2d", &id);
  595. if (timer_dev_attr)
  596. pdata->timer_capability = timer_dev_attr->timer_capability;
  597. pdata->timer_errata = omap_dm_timer_get_errata();
  598. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  599. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
  600. NULL, 0, 0);
  601. if (IS_ERR(pdev)) {
  602. pr_err("%s: Can't build omap_device for %s: %s.\n",
  603. __func__, name, oh->name);
  604. ret = -EINVAL;
  605. }
  606. kfree(pdata);
  607. return ret;
  608. }
  609. /**
  610. * omap2_dm_timer_init - top level regular device initialization
  611. *
  612. * Uses dedicated hwmod api to parse through hwmod database for
  613. * given class name and then build and register the timer device.
  614. */
  615. static int __init omap2_dm_timer_init(void)
  616. {
  617. int ret;
  618. /* If dtb is there, the devices will be created dynamically */
  619. if (of_have_populated_dt())
  620. return -ENODEV;
  621. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  622. if (unlikely(ret)) {
  623. pr_err("%s: device registration failed.\n", __func__);
  624. return -EINVAL;
  625. }
  626. return 0;
  627. }
  628. arch_initcall(omap2_dm_timer_init);
  629. /**
  630. * omap2_override_clocksource - clocksource override with user configuration
  631. *
  632. * Allows user to override default clocksource, using kernel parameter
  633. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  634. *
  635. * Note that, here we are using same standard kernel parameter "clocksource=",
  636. * and not introducing any OMAP specific interface.
  637. */
  638. static int __init omap2_override_clocksource(char *str)
  639. {
  640. if (!str)
  641. return 0;
  642. /*
  643. * For OMAP architecture, we only have two options
  644. * - sync_32k (default)
  645. * - gp_timer (sys_clk based)
  646. */
  647. if (!strcmp(str, "gp_timer"))
  648. use_gptimer_clksrc = true;
  649. return 0;
  650. }
  651. early_param("clocksource", omap2_override_clocksource);