clock2420_data.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910
  1. /*
  2. * linux/arch/arm/mach-omap2/clock2420_data.c
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2010 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "prm.h"
  23. #include "cm.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
  28. /*
  29. * 2420 clock tree.
  30. *
  31. * NOTE:In many cases here we are assigning a 'default' parent. In many
  32. * cases the parent is selectable. The get/set parent calls will also
  33. * switch sources.
  34. *
  35. * Many some clocks say always_enabled, but they can be auto idled for
  36. * power savings. They will always be available upon clock request.
  37. *
  38. * Several sources are given initial rates which may be wrong, this will
  39. * be fixed up in the init func.
  40. *
  41. * Things are broadly separated below by clock domains. It is
  42. * noteworthy that most periferals have dependencies on multiple clock
  43. * domains. Many get their interface clocks from the L4 domain, but get
  44. * functional clocks from fixed sources or other core domain derived
  45. * clocks.
  46. */
  47. /* Base external input clocks */
  48. static struct clk func_32k_ck = {
  49. .name = "func_32k_ck",
  50. .ops = &clkops_null,
  51. .rate = 32000,
  52. .clkdm_name = "wkup_clkdm",
  53. };
  54. static struct clk secure_32k_ck = {
  55. .name = "secure_32k_ck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .clkdm_name = "wkup_clkdm",
  59. };
  60. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  61. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  62. .name = "osc_ck",
  63. .ops = &clkops_oscck,
  64. .clkdm_name = "wkup_clkdm",
  65. .recalc = &omap2_osc_clk_recalc,
  66. };
  67. /* Without modem likely 12MHz, with modem likely 13MHz */
  68. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  69. .name = "sys_ck", /* ~ ref_clk also */
  70. .ops = &clkops_null,
  71. .parent = &osc_ck,
  72. .clkdm_name = "wkup_clkdm",
  73. .recalc = &omap2xxx_sys_clk_recalc,
  74. };
  75. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  76. .name = "alt_ck",
  77. .ops = &clkops_null,
  78. .rate = 54000000,
  79. .clkdm_name = "wkup_clkdm",
  80. };
  81. /*
  82. * Analog domain root source clocks
  83. */
  84. /* dpll_ck, is broken out in to special cases through clksel */
  85. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  86. * deal with this
  87. */
  88. static struct dpll_data dpll_dd = {
  89. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  90. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  91. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  92. .clk_bypass = &sys_ck,
  93. .clk_ref = &sys_ck,
  94. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  95. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  96. .max_multiplier = 1023,
  97. .min_divider = 1,
  98. .max_divider = 16,
  99. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  100. };
  101. /*
  102. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  103. * not just a DPLL
  104. */
  105. static struct clk dpll_ck = {
  106. .name = "dpll_ck",
  107. .ops = &clkops_null,
  108. .parent = &sys_ck, /* Can be func_32k also */
  109. .dpll_data = &dpll_dd,
  110. .clkdm_name = "wkup_clkdm",
  111. .recalc = &omap2_dpllcore_recalc,
  112. .set_rate = &omap2_reprogram_dpllcore,
  113. };
  114. static struct clk apll96_ck = {
  115. .name = "apll96_ck",
  116. .ops = &clkops_apll96,
  117. .parent = &sys_ck,
  118. .rate = 96000000,
  119. .flags = ENABLE_ON_INIT,
  120. .clkdm_name = "wkup_clkdm",
  121. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  122. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  123. };
  124. static struct clk apll54_ck = {
  125. .name = "apll54_ck",
  126. .ops = &clkops_apll54,
  127. .parent = &sys_ck,
  128. .rate = 54000000,
  129. .flags = ENABLE_ON_INIT,
  130. .clkdm_name = "wkup_clkdm",
  131. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  132. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  133. };
  134. /*
  135. * PRCM digital base sources
  136. */
  137. /* func_54m_ck */
  138. static const struct clksel_rate func_54m_apll54_rates[] = {
  139. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  140. { .div = 0 },
  141. };
  142. static const struct clksel_rate func_54m_alt_rates[] = {
  143. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  144. { .div = 0 },
  145. };
  146. static const struct clksel func_54m_clksel[] = {
  147. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  148. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  149. { .parent = NULL },
  150. };
  151. static struct clk func_54m_ck = {
  152. .name = "func_54m_ck",
  153. .ops = &clkops_null,
  154. .parent = &apll54_ck, /* can also be alt_clk */
  155. .clkdm_name = "wkup_clkdm",
  156. .init = &omap2_init_clksel_parent,
  157. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  158. .clksel_mask = OMAP24XX_54M_SOURCE,
  159. .clksel = func_54m_clksel,
  160. .recalc = &omap2_clksel_recalc,
  161. };
  162. static struct clk core_ck = {
  163. .name = "core_ck",
  164. .ops = &clkops_null,
  165. .parent = &dpll_ck, /* can also be 32k */
  166. .clkdm_name = "wkup_clkdm",
  167. .recalc = &followparent_recalc,
  168. };
  169. static struct clk func_96m_ck = {
  170. .name = "func_96m_ck",
  171. .ops = &clkops_null,
  172. .parent = &apll96_ck,
  173. .clkdm_name = "wkup_clkdm",
  174. .recalc = &followparent_recalc,
  175. };
  176. /* func_48m_ck */
  177. static const struct clksel_rate func_48m_apll96_rates[] = {
  178. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  179. { .div = 0 },
  180. };
  181. static const struct clksel_rate func_48m_alt_rates[] = {
  182. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  183. { .div = 0 },
  184. };
  185. static const struct clksel func_48m_clksel[] = {
  186. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  187. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  188. { .parent = NULL }
  189. };
  190. static struct clk func_48m_ck = {
  191. .name = "func_48m_ck",
  192. .ops = &clkops_null,
  193. .parent = &apll96_ck, /* 96M or Alt */
  194. .clkdm_name = "wkup_clkdm",
  195. .init = &omap2_init_clksel_parent,
  196. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  197. .clksel_mask = OMAP24XX_48M_SOURCE,
  198. .clksel = func_48m_clksel,
  199. .recalc = &omap2_clksel_recalc,
  200. .round_rate = &omap2_clksel_round_rate,
  201. .set_rate = &omap2_clksel_set_rate
  202. };
  203. static struct clk func_12m_ck = {
  204. .name = "func_12m_ck",
  205. .ops = &clkops_null,
  206. .parent = &func_48m_ck,
  207. .fixed_div = 4,
  208. .clkdm_name = "wkup_clkdm",
  209. .recalc = &omap_fixed_divisor_recalc,
  210. };
  211. /* Secure timer, only available in secure mode */
  212. static struct clk wdt1_osc_ck = {
  213. .name = "ck_wdt1_osc",
  214. .ops = &clkops_null, /* RMK: missing? */
  215. .parent = &osc_ck,
  216. .recalc = &followparent_recalc,
  217. };
  218. /*
  219. * The common_clkout* clksel_rate structs are common to
  220. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  221. * sys_clkout2_* are 2420-only, so the
  222. * clksel_rate flags fields are inaccurate for those clocks. This is
  223. * harmless since access to those clocks are gated by the struct clk
  224. * flags fields, which mark them as 2420-only.
  225. */
  226. static const struct clksel_rate common_clkout_src_core_rates[] = {
  227. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  228. { .div = 0 }
  229. };
  230. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  231. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  232. { .div = 0 }
  233. };
  234. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  235. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  236. { .div = 0 }
  237. };
  238. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  239. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  240. { .div = 0 }
  241. };
  242. static const struct clksel common_clkout_src_clksel[] = {
  243. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  244. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  245. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  246. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  247. { .parent = NULL }
  248. };
  249. static struct clk sys_clkout_src = {
  250. .name = "sys_clkout_src",
  251. .ops = &clkops_omap2_dflt,
  252. .parent = &func_54m_ck,
  253. .clkdm_name = "wkup_clkdm",
  254. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  255. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  256. .init = &omap2_init_clksel_parent,
  257. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  258. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  259. .clksel = common_clkout_src_clksel,
  260. .recalc = &omap2_clksel_recalc,
  261. .round_rate = &omap2_clksel_round_rate,
  262. .set_rate = &omap2_clksel_set_rate
  263. };
  264. static const struct clksel_rate common_clkout_rates[] = {
  265. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  266. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  267. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  268. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  269. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  270. { .div = 0 },
  271. };
  272. static const struct clksel sys_clkout_clksel[] = {
  273. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  274. { .parent = NULL }
  275. };
  276. static struct clk sys_clkout = {
  277. .name = "sys_clkout",
  278. .ops = &clkops_null,
  279. .parent = &sys_clkout_src,
  280. .clkdm_name = "wkup_clkdm",
  281. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  282. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  283. .clksel = sys_clkout_clksel,
  284. .recalc = &omap2_clksel_recalc,
  285. .round_rate = &omap2_clksel_round_rate,
  286. .set_rate = &omap2_clksel_set_rate
  287. };
  288. /* In 2430, new in 2420 ES2 */
  289. static struct clk sys_clkout2_src = {
  290. .name = "sys_clkout2_src",
  291. .ops = &clkops_omap2_dflt,
  292. .parent = &func_54m_ck,
  293. .clkdm_name = "wkup_clkdm",
  294. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  295. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  296. .init = &omap2_init_clksel_parent,
  297. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  298. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  299. .clksel = common_clkout_src_clksel,
  300. .recalc = &omap2_clksel_recalc,
  301. .round_rate = &omap2_clksel_round_rate,
  302. .set_rate = &omap2_clksel_set_rate
  303. };
  304. static const struct clksel sys_clkout2_clksel[] = {
  305. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  306. { .parent = NULL }
  307. };
  308. /* In 2430, new in 2420 ES2 */
  309. static struct clk sys_clkout2 = {
  310. .name = "sys_clkout2",
  311. .ops = &clkops_null,
  312. .parent = &sys_clkout2_src,
  313. .clkdm_name = "wkup_clkdm",
  314. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  315. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  316. .clksel = sys_clkout2_clksel,
  317. .recalc = &omap2_clksel_recalc,
  318. .round_rate = &omap2_clksel_round_rate,
  319. .set_rate = &omap2_clksel_set_rate
  320. };
  321. static struct clk emul_ck = {
  322. .name = "emul_ck",
  323. .ops = &clkops_omap2_dflt,
  324. .parent = &func_54m_ck,
  325. .clkdm_name = "wkup_clkdm",
  326. .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
  327. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  328. .recalc = &followparent_recalc,
  329. };
  330. /*
  331. * MPU clock domain
  332. * Clocks:
  333. * MPU_FCLK, MPU_ICLK
  334. * INT_M_FCLK, INT_M_I_CLK
  335. *
  336. * - Individual clocks are hardware managed.
  337. * - Base divider comes from: CM_CLKSEL_MPU
  338. *
  339. */
  340. static const struct clksel_rate mpu_core_rates[] = {
  341. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  342. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  343. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  344. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  345. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  346. { .div = 0 },
  347. };
  348. static const struct clksel mpu_clksel[] = {
  349. { .parent = &core_ck, .rates = mpu_core_rates },
  350. { .parent = NULL }
  351. };
  352. static struct clk mpu_ck = { /* Control cpu */
  353. .name = "mpu_ck",
  354. .ops = &clkops_null,
  355. .parent = &core_ck,
  356. .clkdm_name = "mpu_clkdm",
  357. .init = &omap2_init_clksel_parent,
  358. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  359. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  360. .clksel = mpu_clksel,
  361. .recalc = &omap2_clksel_recalc,
  362. };
  363. /*
  364. * DSP (2420-UMA+IVA1) clock domain
  365. * Clocks:
  366. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  367. *
  368. * Won't be too specific here. The core clock comes into this block
  369. * it is divided then tee'ed. One branch goes directly to xyz enable
  370. * controls. The other branch gets further divided by 2 then possibly
  371. * routed into a synchronizer and out of clocks abc.
  372. */
  373. static const struct clksel_rate dsp_fck_core_rates[] = {
  374. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  375. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  376. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  377. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  378. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  379. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  380. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  381. { .div = 0 },
  382. };
  383. static const struct clksel dsp_fck_clksel[] = {
  384. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  385. { .parent = NULL }
  386. };
  387. static struct clk dsp_fck = {
  388. .name = "dsp_fck",
  389. .ops = &clkops_omap2_dflt_wait,
  390. .parent = &core_ck,
  391. .clkdm_name = "dsp_clkdm",
  392. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  393. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  394. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  395. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  396. .clksel = dsp_fck_clksel,
  397. .recalc = &omap2_clksel_recalc,
  398. };
  399. /* DSP interface clock */
  400. static const struct clksel_rate dsp_irate_ick_rates[] = {
  401. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  402. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  403. { .div = 0 },
  404. };
  405. static const struct clksel dsp_irate_ick_clksel[] = {
  406. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  407. { .parent = NULL }
  408. };
  409. /* This clock does not exist as such in the TRM. */
  410. static struct clk dsp_irate_ick = {
  411. .name = "dsp_irate_ick",
  412. .ops = &clkops_null,
  413. .parent = &dsp_fck,
  414. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  415. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  416. .clksel = dsp_irate_ick_clksel,
  417. .recalc = &omap2_clksel_recalc,
  418. };
  419. /* 2420 only */
  420. static struct clk dsp_ick = {
  421. .name = "dsp_ick", /* apparently ipi and isp */
  422. .ops = &clkops_omap2_dflt_wait,
  423. .parent = &dsp_irate_ick,
  424. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  425. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  426. };
  427. /*
  428. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  429. * the C54x, but which is contained in the DSP powerdomain. Does not
  430. * exist on later OMAPs.
  431. */
  432. static struct clk iva1_ifck = {
  433. .name = "iva1_ifck",
  434. .ops = &clkops_omap2_dflt_wait,
  435. .parent = &core_ck,
  436. .clkdm_name = "iva1_clkdm",
  437. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  438. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  439. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  440. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  441. .clksel = dsp_fck_clksel,
  442. .recalc = &omap2_clksel_recalc,
  443. };
  444. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  445. static struct clk iva1_mpu_int_ifck = {
  446. .name = "iva1_mpu_int_ifck",
  447. .ops = &clkops_omap2_dflt_wait,
  448. .parent = &iva1_ifck,
  449. .clkdm_name = "iva1_clkdm",
  450. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  451. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  452. .fixed_div = 2,
  453. .recalc = &omap_fixed_divisor_recalc,
  454. };
  455. /*
  456. * L3 clock domain
  457. * L3 clocks are used for both interface and functional clocks to
  458. * multiple entities. Some of these clocks are completely managed
  459. * by hardware, and some others allow software control. Hardware
  460. * managed ones general are based on directly CLK_REQ signals and
  461. * various auto idle settings. The functional spec sets many of these
  462. * as 'tie-high' for their enables.
  463. *
  464. * I-CLOCKS:
  465. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  466. * CAM, HS-USB.
  467. * F-CLOCK
  468. * SSI.
  469. *
  470. * GPMC memories and SDRC have timing and clock sensitive registers which
  471. * may very well need notification when the clock changes. Currently for low
  472. * operating points, these are taken care of in sleep.S.
  473. */
  474. static const struct clksel_rate core_l3_core_rates[] = {
  475. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  476. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  477. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  478. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  479. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  480. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  481. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  482. { .div = 0 }
  483. };
  484. static const struct clksel core_l3_clksel[] = {
  485. { .parent = &core_ck, .rates = core_l3_core_rates },
  486. { .parent = NULL }
  487. };
  488. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  489. .name = "core_l3_ck",
  490. .ops = &clkops_null,
  491. .parent = &core_ck,
  492. .clkdm_name = "core_l3_clkdm",
  493. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  494. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  495. .clksel = core_l3_clksel,
  496. .recalc = &omap2_clksel_recalc,
  497. };
  498. /* usb_l4_ick */
  499. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  500. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  501. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  502. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  503. { .div = 0 }
  504. };
  505. static const struct clksel usb_l4_ick_clksel[] = {
  506. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  507. { .parent = NULL },
  508. };
  509. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  510. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  511. .name = "usb_l4_ick",
  512. .ops = &clkops_omap2_dflt_wait,
  513. .parent = &core_l3_ck,
  514. .clkdm_name = "core_l4_clkdm",
  515. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  516. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  517. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  518. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  519. .clksel = usb_l4_ick_clksel,
  520. .recalc = &omap2_clksel_recalc,
  521. };
  522. /*
  523. * L4 clock management domain
  524. *
  525. * This domain contains lots of interface clocks from the L4 interface, some
  526. * functional clocks. Fixed APLL functional source clocks are managed in
  527. * this domain.
  528. */
  529. static const struct clksel_rate l4_core_l3_rates[] = {
  530. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  531. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  532. { .div = 0 }
  533. };
  534. static const struct clksel l4_clksel[] = {
  535. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  536. { .parent = NULL }
  537. };
  538. static struct clk l4_ck = { /* used both as an ick and fck */
  539. .name = "l4_ck",
  540. .ops = &clkops_null,
  541. .parent = &core_l3_ck,
  542. .clkdm_name = "core_l4_clkdm",
  543. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  544. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  545. .clksel = l4_clksel,
  546. .recalc = &omap2_clksel_recalc,
  547. };
  548. /*
  549. * SSI is in L3 management domain, its direct parent is core not l3,
  550. * many core power domain entities are grouped into the L3 clock
  551. * domain.
  552. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  553. *
  554. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  555. */
  556. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  557. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  558. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  559. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  560. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  561. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  562. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  563. { .div = 0 }
  564. };
  565. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  566. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  567. { .parent = NULL }
  568. };
  569. static struct clk ssi_ssr_sst_fck = {
  570. .name = "ssi_fck",
  571. .ops = &clkops_omap2_dflt_wait,
  572. .parent = &core_ck,
  573. .clkdm_name = "core_l3_clkdm",
  574. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  575. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  576. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  577. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  578. .clksel = ssi_ssr_sst_fck_clksel,
  579. .recalc = &omap2_clksel_recalc,
  580. };
  581. /*
  582. * Presumably this is the same as SSI_ICLK.
  583. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  584. */
  585. static struct clk ssi_l4_ick = {
  586. .name = "ssi_l4_ick",
  587. .ops = &clkops_omap2_dflt_wait,
  588. .parent = &l4_ck,
  589. .clkdm_name = "core_l4_clkdm",
  590. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  591. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  592. .recalc = &followparent_recalc,
  593. };
  594. /*
  595. * GFX clock domain
  596. * Clocks:
  597. * GFX_FCLK, GFX_ICLK
  598. * GFX_CG1(2d), GFX_CG2(3d)
  599. *
  600. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  601. * The 2d and 3d clocks run at a hardware determined
  602. * divided value of fclk.
  603. *
  604. */
  605. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  606. static const struct clksel gfx_fck_clksel[] = {
  607. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  608. { .parent = NULL },
  609. };
  610. static struct clk gfx_3d_fck = {
  611. .name = "gfx_3d_fck",
  612. .ops = &clkops_omap2_dflt_wait,
  613. .parent = &core_l3_ck,
  614. .clkdm_name = "gfx_clkdm",
  615. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  616. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  617. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  618. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  619. .clksel = gfx_fck_clksel,
  620. .recalc = &omap2_clksel_recalc,
  621. .round_rate = &omap2_clksel_round_rate,
  622. .set_rate = &omap2_clksel_set_rate
  623. };
  624. static struct clk gfx_2d_fck = {
  625. .name = "gfx_2d_fck",
  626. .ops = &clkops_omap2_dflt_wait,
  627. .parent = &core_l3_ck,
  628. .clkdm_name = "gfx_clkdm",
  629. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  630. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  631. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  632. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  633. .clksel = gfx_fck_clksel,
  634. .recalc = &omap2_clksel_recalc,
  635. };
  636. static struct clk gfx_ick = {
  637. .name = "gfx_ick", /* From l3 */
  638. .ops = &clkops_omap2_dflt_wait,
  639. .parent = &core_l3_ck,
  640. .clkdm_name = "gfx_clkdm",
  641. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  642. .enable_bit = OMAP_EN_GFX_SHIFT,
  643. .recalc = &followparent_recalc,
  644. };
  645. /*
  646. * DSS clock domain
  647. * CLOCKs:
  648. * DSS_L4_ICLK, DSS_L3_ICLK,
  649. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  650. *
  651. * DSS is both initiator and target.
  652. */
  653. /* XXX Add RATE_NOT_VALIDATED */
  654. static const struct clksel_rate dss1_fck_sys_rates[] = {
  655. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  656. { .div = 0 }
  657. };
  658. static const struct clksel_rate dss1_fck_core_rates[] = {
  659. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  660. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  661. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  662. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  663. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  664. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  665. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  666. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  667. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  668. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  669. { .div = 0 }
  670. };
  671. static const struct clksel dss1_fck_clksel[] = {
  672. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  673. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  674. { .parent = NULL },
  675. };
  676. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  677. .name = "dss_ick",
  678. .ops = &clkops_omap2_dflt,
  679. .parent = &l4_ck, /* really both l3 and l4 */
  680. .clkdm_name = "dss_clkdm",
  681. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  682. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  683. .recalc = &followparent_recalc,
  684. };
  685. static struct clk dss1_fck = {
  686. .name = "dss1_fck",
  687. .ops = &clkops_omap2_dflt,
  688. .parent = &core_ck, /* Core or sys */
  689. .clkdm_name = "dss_clkdm",
  690. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  691. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  692. .init = &omap2_init_clksel_parent,
  693. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  694. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  695. .clksel = dss1_fck_clksel,
  696. .recalc = &omap2_clksel_recalc,
  697. };
  698. static const struct clksel_rate dss2_fck_sys_rates[] = {
  699. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  700. { .div = 0 }
  701. };
  702. static const struct clksel_rate dss2_fck_48m_rates[] = {
  703. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  704. { .div = 0 }
  705. };
  706. static const struct clksel dss2_fck_clksel[] = {
  707. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  708. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  709. { .parent = NULL }
  710. };
  711. static struct clk dss2_fck = { /* Alt clk used in power management */
  712. .name = "dss2_fck",
  713. .ops = &clkops_omap2_dflt,
  714. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  715. .clkdm_name = "dss_clkdm",
  716. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  717. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  718. .init = &omap2_init_clksel_parent,
  719. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  720. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  721. .clksel = dss2_fck_clksel,
  722. .recalc = &followparent_recalc,
  723. };
  724. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  725. .name = "dss_54m_fck", /* 54m tv clk */
  726. .ops = &clkops_omap2_dflt_wait,
  727. .parent = &func_54m_ck,
  728. .clkdm_name = "dss_clkdm",
  729. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  730. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  731. .recalc = &followparent_recalc,
  732. };
  733. /*
  734. * CORE power domain ICLK & FCLK defines.
  735. * Many of the these can have more than one possible parent. Entries
  736. * here will likely have an L4 interface parent, and may have multiple
  737. * functional clock parents.
  738. */
  739. static const struct clksel_rate gpt_alt_rates[] = {
  740. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  741. { .div = 0 }
  742. };
  743. static const struct clksel omap24xx_gpt_clksel[] = {
  744. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  745. { .parent = &sys_ck, .rates = gpt_sys_rates },
  746. { .parent = &alt_ck, .rates = gpt_alt_rates },
  747. { .parent = NULL },
  748. };
  749. static struct clk gpt1_ick = {
  750. .name = "gpt1_ick",
  751. .ops = &clkops_omap2_dflt_wait,
  752. .parent = &l4_ck,
  753. .clkdm_name = "core_l4_clkdm",
  754. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  755. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  756. .recalc = &followparent_recalc,
  757. };
  758. static struct clk gpt1_fck = {
  759. .name = "gpt1_fck",
  760. .ops = &clkops_omap2_dflt_wait,
  761. .parent = &func_32k_ck,
  762. .clkdm_name = "core_l4_clkdm",
  763. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  764. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  765. .init = &omap2_init_clksel_parent,
  766. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  767. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  768. .clksel = omap24xx_gpt_clksel,
  769. .recalc = &omap2_clksel_recalc,
  770. .round_rate = &omap2_clksel_round_rate,
  771. .set_rate = &omap2_clksel_set_rate
  772. };
  773. static struct clk gpt2_ick = {
  774. .name = "gpt2_ick",
  775. .ops = &clkops_omap2_dflt_wait,
  776. .parent = &l4_ck,
  777. .clkdm_name = "core_l4_clkdm",
  778. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  779. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  780. .recalc = &followparent_recalc,
  781. };
  782. static struct clk gpt2_fck = {
  783. .name = "gpt2_fck",
  784. .ops = &clkops_omap2_dflt_wait,
  785. .parent = &func_32k_ck,
  786. .clkdm_name = "core_l4_clkdm",
  787. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  788. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  789. .init = &omap2_init_clksel_parent,
  790. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  791. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  792. .clksel = omap24xx_gpt_clksel,
  793. .recalc = &omap2_clksel_recalc,
  794. };
  795. static struct clk gpt3_ick = {
  796. .name = "gpt3_ick",
  797. .ops = &clkops_omap2_dflt_wait,
  798. .parent = &l4_ck,
  799. .clkdm_name = "core_l4_clkdm",
  800. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  801. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  802. .recalc = &followparent_recalc,
  803. };
  804. static struct clk gpt3_fck = {
  805. .name = "gpt3_fck",
  806. .ops = &clkops_omap2_dflt_wait,
  807. .parent = &func_32k_ck,
  808. .clkdm_name = "core_l4_clkdm",
  809. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  810. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  811. .init = &omap2_init_clksel_parent,
  812. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  813. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  814. .clksel = omap24xx_gpt_clksel,
  815. .recalc = &omap2_clksel_recalc,
  816. };
  817. static struct clk gpt4_ick = {
  818. .name = "gpt4_ick",
  819. .ops = &clkops_omap2_dflt_wait,
  820. .parent = &l4_ck,
  821. .clkdm_name = "core_l4_clkdm",
  822. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  823. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  824. .recalc = &followparent_recalc,
  825. };
  826. static struct clk gpt4_fck = {
  827. .name = "gpt4_fck",
  828. .ops = &clkops_omap2_dflt_wait,
  829. .parent = &func_32k_ck,
  830. .clkdm_name = "core_l4_clkdm",
  831. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  832. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  833. .init = &omap2_init_clksel_parent,
  834. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  835. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  836. .clksel = omap24xx_gpt_clksel,
  837. .recalc = &omap2_clksel_recalc,
  838. };
  839. static struct clk gpt5_ick = {
  840. .name = "gpt5_ick",
  841. .ops = &clkops_omap2_dflt_wait,
  842. .parent = &l4_ck,
  843. .clkdm_name = "core_l4_clkdm",
  844. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  845. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  846. .recalc = &followparent_recalc,
  847. };
  848. static struct clk gpt5_fck = {
  849. .name = "gpt5_fck",
  850. .ops = &clkops_omap2_dflt_wait,
  851. .parent = &func_32k_ck,
  852. .clkdm_name = "core_l4_clkdm",
  853. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  854. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  855. .init = &omap2_init_clksel_parent,
  856. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  857. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  858. .clksel = omap24xx_gpt_clksel,
  859. .recalc = &omap2_clksel_recalc,
  860. };
  861. static struct clk gpt6_ick = {
  862. .name = "gpt6_ick",
  863. .ops = &clkops_omap2_dflt_wait,
  864. .parent = &l4_ck,
  865. .clkdm_name = "core_l4_clkdm",
  866. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  867. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  868. .recalc = &followparent_recalc,
  869. };
  870. static struct clk gpt6_fck = {
  871. .name = "gpt6_fck",
  872. .ops = &clkops_omap2_dflt_wait,
  873. .parent = &func_32k_ck,
  874. .clkdm_name = "core_l4_clkdm",
  875. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  876. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  877. .init = &omap2_init_clksel_parent,
  878. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  879. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  880. .clksel = omap24xx_gpt_clksel,
  881. .recalc = &omap2_clksel_recalc,
  882. };
  883. static struct clk gpt7_ick = {
  884. .name = "gpt7_ick",
  885. .ops = &clkops_omap2_dflt_wait,
  886. .parent = &l4_ck,
  887. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  888. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  889. .recalc = &followparent_recalc,
  890. };
  891. static struct clk gpt7_fck = {
  892. .name = "gpt7_fck",
  893. .ops = &clkops_omap2_dflt_wait,
  894. .parent = &func_32k_ck,
  895. .clkdm_name = "core_l4_clkdm",
  896. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  897. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  898. .init = &omap2_init_clksel_parent,
  899. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  900. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  901. .clksel = omap24xx_gpt_clksel,
  902. .recalc = &omap2_clksel_recalc,
  903. };
  904. static struct clk gpt8_ick = {
  905. .name = "gpt8_ick",
  906. .ops = &clkops_omap2_dflt_wait,
  907. .parent = &l4_ck,
  908. .clkdm_name = "core_l4_clkdm",
  909. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  910. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  911. .recalc = &followparent_recalc,
  912. };
  913. static struct clk gpt8_fck = {
  914. .name = "gpt8_fck",
  915. .ops = &clkops_omap2_dflt_wait,
  916. .parent = &func_32k_ck,
  917. .clkdm_name = "core_l4_clkdm",
  918. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  919. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  920. .init = &omap2_init_clksel_parent,
  921. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  922. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  923. .clksel = omap24xx_gpt_clksel,
  924. .recalc = &omap2_clksel_recalc,
  925. };
  926. static struct clk gpt9_ick = {
  927. .name = "gpt9_ick",
  928. .ops = &clkops_omap2_dflt_wait,
  929. .parent = &l4_ck,
  930. .clkdm_name = "core_l4_clkdm",
  931. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  932. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  933. .recalc = &followparent_recalc,
  934. };
  935. static struct clk gpt9_fck = {
  936. .name = "gpt9_fck",
  937. .ops = &clkops_omap2_dflt_wait,
  938. .parent = &func_32k_ck,
  939. .clkdm_name = "core_l4_clkdm",
  940. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  941. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  942. .init = &omap2_init_clksel_parent,
  943. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  944. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  945. .clksel = omap24xx_gpt_clksel,
  946. .recalc = &omap2_clksel_recalc,
  947. };
  948. static struct clk gpt10_ick = {
  949. .name = "gpt10_ick",
  950. .ops = &clkops_omap2_dflt_wait,
  951. .parent = &l4_ck,
  952. .clkdm_name = "core_l4_clkdm",
  953. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  954. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  955. .recalc = &followparent_recalc,
  956. };
  957. static struct clk gpt10_fck = {
  958. .name = "gpt10_fck",
  959. .ops = &clkops_omap2_dflt_wait,
  960. .parent = &func_32k_ck,
  961. .clkdm_name = "core_l4_clkdm",
  962. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  963. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  964. .init = &omap2_init_clksel_parent,
  965. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  966. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  967. .clksel = omap24xx_gpt_clksel,
  968. .recalc = &omap2_clksel_recalc,
  969. };
  970. static struct clk gpt11_ick = {
  971. .name = "gpt11_ick",
  972. .ops = &clkops_omap2_dflt_wait,
  973. .parent = &l4_ck,
  974. .clkdm_name = "core_l4_clkdm",
  975. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  976. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  977. .recalc = &followparent_recalc,
  978. };
  979. static struct clk gpt11_fck = {
  980. .name = "gpt11_fck",
  981. .ops = &clkops_omap2_dflt_wait,
  982. .parent = &func_32k_ck,
  983. .clkdm_name = "core_l4_clkdm",
  984. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  985. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  986. .init = &omap2_init_clksel_parent,
  987. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  988. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  989. .clksel = omap24xx_gpt_clksel,
  990. .recalc = &omap2_clksel_recalc,
  991. };
  992. static struct clk gpt12_ick = {
  993. .name = "gpt12_ick",
  994. .ops = &clkops_omap2_dflt_wait,
  995. .parent = &l4_ck,
  996. .clkdm_name = "core_l4_clkdm",
  997. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  998. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  999. .recalc = &followparent_recalc,
  1000. };
  1001. static struct clk gpt12_fck = {
  1002. .name = "gpt12_fck",
  1003. .ops = &clkops_omap2_dflt_wait,
  1004. .parent = &secure_32k_ck,
  1005. .clkdm_name = "core_l4_clkdm",
  1006. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1007. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1008. .init = &omap2_init_clksel_parent,
  1009. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1010. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1011. .clksel = omap24xx_gpt_clksel,
  1012. .recalc = &omap2_clksel_recalc,
  1013. };
  1014. static struct clk mcbsp1_ick = {
  1015. .name = "mcbsp1_ick",
  1016. .ops = &clkops_omap2_dflt_wait,
  1017. .parent = &l4_ck,
  1018. .clkdm_name = "core_l4_clkdm",
  1019. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1020. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1021. .recalc = &followparent_recalc,
  1022. };
  1023. static struct clk mcbsp1_fck = {
  1024. .name = "mcbsp1_fck",
  1025. .ops = &clkops_omap2_dflt_wait,
  1026. .parent = &func_96m_ck,
  1027. .clkdm_name = "core_l4_clkdm",
  1028. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1029. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1030. .recalc = &followparent_recalc,
  1031. };
  1032. static struct clk mcbsp2_ick = {
  1033. .name = "mcbsp2_ick",
  1034. .ops = &clkops_omap2_dflt_wait,
  1035. .parent = &l4_ck,
  1036. .clkdm_name = "core_l4_clkdm",
  1037. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1038. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1039. .recalc = &followparent_recalc,
  1040. };
  1041. static struct clk mcbsp2_fck = {
  1042. .name = "mcbsp2_fck",
  1043. .ops = &clkops_omap2_dflt_wait,
  1044. .parent = &func_96m_ck,
  1045. .clkdm_name = "core_l4_clkdm",
  1046. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1047. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1048. .recalc = &followparent_recalc,
  1049. };
  1050. static struct clk mcspi1_ick = {
  1051. .name = "mcspi1_ick",
  1052. .ops = &clkops_omap2_dflt_wait,
  1053. .parent = &l4_ck,
  1054. .clkdm_name = "core_l4_clkdm",
  1055. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1056. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1057. .recalc = &followparent_recalc,
  1058. };
  1059. static struct clk mcspi1_fck = {
  1060. .name = "mcspi1_fck",
  1061. .ops = &clkops_omap2_dflt_wait,
  1062. .parent = &func_48m_ck,
  1063. .clkdm_name = "core_l4_clkdm",
  1064. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1065. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1066. .recalc = &followparent_recalc,
  1067. };
  1068. static struct clk mcspi2_ick = {
  1069. .name = "mcspi2_ick",
  1070. .ops = &clkops_omap2_dflt_wait,
  1071. .parent = &l4_ck,
  1072. .clkdm_name = "core_l4_clkdm",
  1073. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1074. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1075. .recalc = &followparent_recalc,
  1076. };
  1077. static struct clk mcspi2_fck = {
  1078. .name = "mcspi2_fck",
  1079. .ops = &clkops_omap2_dflt_wait,
  1080. .parent = &func_48m_ck,
  1081. .clkdm_name = "core_l4_clkdm",
  1082. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1083. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1084. .recalc = &followparent_recalc,
  1085. };
  1086. static struct clk uart1_ick = {
  1087. .name = "uart1_ick",
  1088. .ops = &clkops_omap2_dflt_wait,
  1089. .parent = &l4_ck,
  1090. .clkdm_name = "core_l4_clkdm",
  1091. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1092. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1093. .recalc = &followparent_recalc,
  1094. };
  1095. static struct clk uart1_fck = {
  1096. .name = "uart1_fck",
  1097. .ops = &clkops_omap2_dflt_wait,
  1098. .parent = &func_48m_ck,
  1099. .clkdm_name = "core_l4_clkdm",
  1100. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1101. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1102. .recalc = &followparent_recalc,
  1103. };
  1104. static struct clk uart2_ick = {
  1105. .name = "uart2_ick",
  1106. .ops = &clkops_omap2_dflt_wait,
  1107. .parent = &l4_ck,
  1108. .clkdm_name = "core_l4_clkdm",
  1109. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1110. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1111. .recalc = &followparent_recalc,
  1112. };
  1113. static struct clk uart2_fck = {
  1114. .name = "uart2_fck",
  1115. .ops = &clkops_omap2_dflt_wait,
  1116. .parent = &func_48m_ck,
  1117. .clkdm_name = "core_l4_clkdm",
  1118. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1119. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1120. .recalc = &followparent_recalc,
  1121. };
  1122. static struct clk uart3_ick = {
  1123. .name = "uart3_ick",
  1124. .ops = &clkops_omap2_dflt_wait,
  1125. .parent = &l4_ck,
  1126. .clkdm_name = "core_l4_clkdm",
  1127. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1128. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1129. .recalc = &followparent_recalc,
  1130. };
  1131. static struct clk uart3_fck = {
  1132. .name = "uart3_fck",
  1133. .ops = &clkops_omap2_dflt_wait,
  1134. .parent = &func_48m_ck,
  1135. .clkdm_name = "core_l4_clkdm",
  1136. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1137. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1138. .recalc = &followparent_recalc,
  1139. };
  1140. static struct clk gpios_ick = {
  1141. .name = "gpios_ick",
  1142. .ops = &clkops_omap2_dflt_wait,
  1143. .parent = &l4_ck,
  1144. .clkdm_name = "core_l4_clkdm",
  1145. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1146. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1147. .recalc = &followparent_recalc,
  1148. };
  1149. static struct clk gpios_fck = {
  1150. .name = "gpios_fck",
  1151. .ops = &clkops_omap2_dflt_wait,
  1152. .parent = &func_32k_ck,
  1153. .clkdm_name = "wkup_clkdm",
  1154. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1155. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1156. .recalc = &followparent_recalc,
  1157. };
  1158. static struct clk mpu_wdt_ick = {
  1159. .name = "mpu_wdt_ick",
  1160. .ops = &clkops_omap2_dflt_wait,
  1161. .parent = &l4_ck,
  1162. .clkdm_name = "core_l4_clkdm",
  1163. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1164. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1165. .recalc = &followparent_recalc,
  1166. };
  1167. static struct clk mpu_wdt_fck = {
  1168. .name = "mpu_wdt_fck",
  1169. .ops = &clkops_omap2_dflt_wait,
  1170. .parent = &func_32k_ck,
  1171. .clkdm_name = "wkup_clkdm",
  1172. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1173. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1174. .recalc = &followparent_recalc,
  1175. };
  1176. static struct clk sync_32k_ick = {
  1177. .name = "sync_32k_ick",
  1178. .ops = &clkops_omap2_dflt_wait,
  1179. .parent = &l4_ck,
  1180. .flags = ENABLE_ON_INIT,
  1181. .clkdm_name = "core_l4_clkdm",
  1182. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1183. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1184. .recalc = &followparent_recalc,
  1185. };
  1186. static struct clk wdt1_ick = {
  1187. .name = "wdt1_ick",
  1188. .ops = &clkops_omap2_dflt_wait,
  1189. .parent = &l4_ck,
  1190. .clkdm_name = "core_l4_clkdm",
  1191. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1192. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1193. .recalc = &followparent_recalc,
  1194. };
  1195. static struct clk omapctrl_ick = {
  1196. .name = "omapctrl_ick",
  1197. .ops = &clkops_omap2_dflt_wait,
  1198. .parent = &l4_ck,
  1199. .flags = ENABLE_ON_INIT,
  1200. .clkdm_name = "core_l4_clkdm",
  1201. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1202. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1203. .recalc = &followparent_recalc,
  1204. };
  1205. static struct clk cam_ick = {
  1206. .name = "cam_ick",
  1207. .ops = &clkops_omap2_dflt,
  1208. .parent = &l4_ck,
  1209. .clkdm_name = "core_l4_clkdm",
  1210. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1211. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1212. .recalc = &followparent_recalc,
  1213. };
  1214. /*
  1215. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1216. * split into two separate clocks, since the parent clocks are different
  1217. * and the clockdomains are also different.
  1218. */
  1219. static struct clk cam_fck = {
  1220. .name = "cam_fck",
  1221. .ops = &clkops_omap2_dflt,
  1222. .parent = &func_96m_ck,
  1223. .clkdm_name = "core_l3_clkdm",
  1224. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1225. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1226. .recalc = &followparent_recalc,
  1227. };
  1228. static struct clk mailboxes_ick = {
  1229. .name = "mailboxes_ick",
  1230. .ops = &clkops_omap2_dflt_wait,
  1231. .parent = &l4_ck,
  1232. .clkdm_name = "core_l4_clkdm",
  1233. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1234. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1235. .recalc = &followparent_recalc,
  1236. };
  1237. static struct clk wdt4_ick = {
  1238. .name = "wdt4_ick",
  1239. .ops = &clkops_omap2_dflt_wait,
  1240. .parent = &l4_ck,
  1241. .clkdm_name = "core_l4_clkdm",
  1242. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1243. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1244. .recalc = &followparent_recalc,
  1245. };
  1246. static struct clk wdt4_fck = {
  1247. .name = "wdt4_fck",
  1248. .ops = &clkops_omap2_dflt_wait,
  1249. .parent = &func_32k_ck,
  1250. .clkdm_name = "core_l4_clkdm",
  1251. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1252. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1253. .recalc = &followparent_recalc,
  1254. };
  1255. static struct clk wdt3_ick = {
  1256. .name = "wdt3_ick",
  1257. .ops = &clkops_omap2_dflt_wait,
  1258. .parent = &l4_ck,
  1259. .clkdm_name = "core_l4_clkdm",
  1260. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1261. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1262. .recalc = &followparent_recalc,
  1263. };
  1264. static struct clk wdt3_fck = {
  1265. .name = "wdt3_fck",
  1266. .ops = &clkops_omap2_dflt_wait,
  1267. .parent = &func_32k_ck,
  1268. .clkdm_name = "core_l4_clkdm",
  1269. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1270. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1271. .recalc = &followparent_recalc,
  1272. };
  1273. static struct clk mspro_ick = {
  1274. .name = "mspro_ick",
  1275. .ops = &clkops_omap2_dflt_wait,
  1276. .parent = &l4_ck,
  1277. .clkdm_name = "core_l4_clkdm",
  1278. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1279. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1280. .recalc = &followparent_recalc,
  1281. };
  1282. static struct clk mspro_fck = {
  1283. .name = "mspro_fck",
  1284. .ops = &clkops_omap2_dflt_wait,
  1285. .parent = &func_96m_ck,
  1286. .clkdm_name = "core_l4_clkdm",
  1287. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1288. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1289. .recalc = &followparent_recalc,
  1290. };
  1291. static struct clk mmc_ick = {
  1292. .name = "mmc_ick",
  1293. .ops = &clkops_omap2_dflt_wait,
  1294. .parent = &l4_ck,
  1295. .clkdm_name = "core_l4_clkdm",
  1296. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1297. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1298. .recalc = &followparent_recalc,
  1299. };
  1300. static struct clk mmc_fck = {
  1301. .name = "mmc_fck",
  1302. .ops = &clkops_omap2_dflt_wait,
  1303. .parent = &func_96m_ck,
  1304. .clkdm_name = "core_l4_clkdm",
  1305. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1306. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1307. .recalc = &followparent_recalc,
  1308. };
  1309. static struct clk fac_ick = {
  1310. .name = "fac_ick",
  1311. .ops = &clkops_omap2_dflt_wait,
  1312. .parent = &l4_ck,
  1313. .clkdm_name = "core_l4_clkdm",
  1314. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1315. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1316. .recalc = &followparent_recalc,
  1317. };
  1318. static struct clk fac_fck = {
  1319. .name = "fac_fck",
  1320. .ops = &clkops_omap2_dflt_wait,
  1321. .parent = &func_12m_ck,
  1322. .clkdm_name = "core_l4_clkdm",
  1323. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1324. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1325. .recalc = &followparent_recalc,
  1326. };
  1327. static struct clk eac_ick = {
  1328. .name = "eac_ick",
  1329. .ops = &clkops_omap2_dflt_wait,
  1330. .parent = &l4_ck,
  1331. .clkdm_name = "core_l4_clkdm",
  1332. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1333. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1334. .recalc = &followparent_recalc,
  1335. };
  1336. static struct clk eac_fck = {
  1337. .name = "eac_fck",
  1338. .ops = &clkops_omap2_dflt_wait,
  1339. .parent = &func_96m_ck,
  1340. .clkdm_name = "core_l4_clkdm",
  1341. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1342. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1343. .recalc = &followparent_recalc,
  1344. };
  1345. static struct clk hdq_ick = {
  1346. .name = "hdq_ick",
  1347. .ops = &clkops_omap2_dflt_wait,
  1348. .parent = &l4_ck,
  1349. .clkdm_name = "core_l4_clkdm",
  1350. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1351. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1352. .recalc = &followparent_recalc,
  1353. };
  1354. static struct clk hdq_fck = {
  1355. .name = "hdq_fck",
  1356. .ops = &clkops_omap2_dflt_wait,
  1357. .parent = &func_12m_ck,
  1358. .clkdm_name = "core_l4_clkdm",
  1359. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1360. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1361. .recalc = &followparent_recalc,
  1362. };
  1363. static struct clk i2c2_ick = {
  1364. .name = "i2c2_ick",
  1365. .ops = &clkops_omap2_dflt_wait,
  1366. .parent = &l4_ck,
  1367. .clkdm_name = "core_l4_clkdm",
  1368. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1369. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. static struct clk i2c2_fck = {
  1373. .name = "i2c2_fck",
  1374. .ops = &clkops_omap2_dflt_wait,
  1375. .parent = &func_12m_ck,
  1376. .clkdm_name = "core_l4_clkdm",
  1377. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1378. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1379. .recalc = &followparent_recalc,
  1380. };
  1381. static struct clk i2c1_ick = {
  1382. .name = "i2c1_ick",
  1383. .ops = &clkops_omap2_dflt_wait,
  1384. .parent = &l4_ck,
  1385. .clkdm_name = "core_l4_clkdm",
  1386. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1387. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1388. .recalc = &followparent_recalc,
  1389. };
  1390. static struct clk i2c1_fck = {
  1391. .name = "i2c1_fck",
  1392. .ops = &clkops_omap2_dflt_wait,
  1393. .parent = &func_12m_ck,
  1394. .clkdm_name = "core_l4_clkdm",
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1396. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk gpmc_fck = {
  1400. .name = "gpmc_fck",
  1401. .ops = &clkops_null, /* RMK: missing? */
  1402. .parent = &core_l3_ck,
  1403. .flags = ENABLE_ON_INIT,
  1404. .clkdm_name = "core_l3_clkdm",
  1405. .recalc = &followparent_recalc,
  1406. };
  1407. static struct clk sdma_fck = {
  1408. .name = "sdma_fck",
  1409. .ops = &clkops_null, /* RMK: missing? */
  1410. .parent = &core_l3_ck,
  1411. .clkdm_name = "core_l3_clkdm",
  1412. .recalc = &followparent_recalc,
  1413. };
  1414. static struct clk sdma_ick = {
  1415. .name = "sdma_ick",
  1416. .ops = &clkops_null, /* RMK: missing? */
  1417. .parent = &l4_ck,
  1418. .clkdm_name = "core_l3_clkdm",
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. static struct clk vlynq_ick = {
  1422. .name = "vlynq_ick",
  1423. .ops = &clkops_omap2_dflt_wait,
  1424. .parent = &core_l3_ck,
  1425. .clkdm_name = "core_l3_clkdm",
  1426. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1427. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1428. .recalc = &followparent_recalc,
  1429. };
  1430. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  1431. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  1432. { .div = 0 }
  1433. };
  1434. static const struct clksel_rate vlynq_fck_core_rates[] = {
  1435. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  1436. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1437. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  1438. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  1439. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1440. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1441. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  1442. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1443. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  1444. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  1445. { .div = 0 }
  1446. };
  1447. static const struct clksel vlynq_fck_clksel[] = {
  1448. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  1449. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  1450. { .parent = NULL }
  1451. };
  1452. static struct clk vlynq_fck = {
  1453. .name = "vlynq_fck",
  1454. .ops = &clkops_omap2_dflt_wait,
  1455. .parent = &func_96m_ck,
  1456. .clkdm_name = "core_l3_clkdm",
  1457. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1458. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1459. .init = &omap2_init_clksel_parent,
  1460. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1461. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  1462. .clksel = vlynq_fck_clksel,
  1463. .recalc = &omap2_clksel_recalc,
  1464. };
  1465. static struct clk des_ick = {
  1466. .name = "des_ick",
  1467. .ops = &clkops_omap2_dflt_wait,
  1468. .parent = &l4_ck,
  1469. .clkdm_name = "core_l4_clkdm",
  1470. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1471. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1472. .recalc = &followparent_recalc,
  1473. };
  1474. static struct clk sha_ick = {
  1475. .name = "sha_ick",
  1476. .ops = &clkops_omap2_dflt_wait,
  1477. .parent = &l4_ck,
  1478. .clkdm_name = "core_l4_clkdm",
  1479. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1480. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1481. .recalc = &followparent_recalc,
  1482. };
  1483. static struct clk rng_ick = {
  1484. .name = "rng_ick",
  1485. .ops = &clkops_omap2_dflt_wait,
  1486. .parent = &l4_ck,
  1487. .clkdm_name = "core_l4_clkdm",
  1488. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1489. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1490. .recalc = &followparent_recalc,
  1491. };
  1492. static struct clk aes_ick = {
  1493. .name = "aes_ick",
  1494. .ops = &clkops_omap2_dflt_wait,
  1495. .parent = &l4_ck,
  1496. .clkdm_name = "core_l4_clkdm",
  1497. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1498. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1499. .recalc = &followparent_recalc,
  1500. };
  1501. static struct clk pka_ick = {
  1502. .name = "pka_ick",
  1503. .ops = &clkops_omap2_dflt_wait,
  1504. .parent = &l4_ck,
  1505. .clkdm_name = "core_l4_clkdm",
  1506. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1507. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1508. .recalc = &followparent_recalc,
  1509. };
  1510. static struct clk usb_fck = {
  1511. .name = "usb_fck",
  1512. .ops = &clkops_omap2_dflt_wait,
  1513. .parent = &func_48m_ck,
  1514. .clkdm_name = "core_l3_clkdm",
  1515. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1516. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1517. .recalc = &followparent_recalc,
  1518. };
  1519. /*
  1520. * This clock is a composite clock which does entire set changes then
  1521. * forces a rebalance. It keys on the MPU speed, but it really could
  1522. * be any key speed part of a set in the rate table.
  1523. *
  1524. * to really change a set, you need memory table sets which get changed
  1525. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1526. * having low level display recalc's won't work... this is why dpm notifiers
  1527. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1528. * the bus.
  1529. *
  1530. * This clock should have no parent. It embodies the entire upper level
  1531. * active set. A parent will mess up some of the init also.
  1532. */
  1533. static struct clk virt_prcm_set = {
  1534. .name = "virt_prcm_set",
  1535. .ops = &clkops_null,
  1536. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1537. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1538. .set_rate = &omap2_select_table_rate,
  1539. .round_rate = &omap2_round_to_table_rate,
  1540. };
  1541. /*
  1542. * clkdev integration
  1543. */
  1544. static struct omap_clk omap2420_clks[] = {
  1545. /* external root sources */
  1546. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
  1547. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
  1548. CLK(NULL, "osc_ck", &osc_ck, CK_242X),
  1549. CLK(NULL, "sys_ck", &sys_ck, CK_242X),
  1550. CLK(NULL, "alt_ck", &alt_ck, CK_242X),
  1551. /* internal analog sources */
  1552. CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
  1553. CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
  1554. CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
  1555. /* internal prcm root sources */
  1556. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
  1557. CLK(NULL, "core_ck", &core_ck, CK_242X),
  1558. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
  1559. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
  1560. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
  1561. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
  1562. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
  1563. CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
  1564. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  1565. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  1566. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  1567. /* mpu domain clocks */
  1568. CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
  1569. /* dsp domain clocks */
  1570. CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
  1571. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_242X),
  1572. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  1573. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  1574. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  1575. /* GFX domain clocks */
  1576. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
  1577. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
  1578. CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
  1579. /* DSS domain clocks */
  1580. CLK("omapdss", "ick", &dss_ick, CK_242X),
  1581. CLK("omapdss", "dss1_fck", &dss1_fck, CK_242X),
  1582. CLK("omapdss", "dss2_fck", &dss2_fck, CK_242X),
  1583. CLK("omapdss", "tv_fck", &dss_54m_fck, CK_242X),
  1584. /* L3 domain clocks */
  1585. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
  1586. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
  1587. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
  1588. /* L4 domain clocks */
  1589. CLK(NULL, "l4_ck", &l4_ck, CK_242X),
  1590. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
  1591. /* virtual meta-group clock */
  1592. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
  1593. /* general l4 interface ck, multi-parent functional clk */
  1594. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
  1595. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
  1596. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
  1597. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
  1598. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
  1599. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
  1600. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
  1601. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
  1602. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
  1603. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
  1604. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
  1605. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
  1606. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
  1607. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
  1608. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
  1609. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
  1610. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
  1611. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
  1612. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
  1613. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
  1614. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
  1615. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
  1616. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
  1617. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
  1618. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
  1619. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_242X),
  1620. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
  1621. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_242X),
  1622. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
  1623. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_242X),
  1624. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
  1625. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_242X),
  1626. CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
  1627. CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
  1628. CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
  1629. CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
  1630. CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
  1631. CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
  1632. CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
  1633. CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
  1634. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
  1635. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_242X),
  1636. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
  1637. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
  1638. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
  1639. CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
  1640. CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
  1641. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
  1642. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
  1643. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
  1644. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  1645. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  1646. CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
  1647. CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
  1648. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  1649. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  1650. CLK(NULL, "fac_ick", &fac_ick, CK_242X),
  1651. CLK(NULL, "fac_fck", &fac_fck, CK_242X),
  1652. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  1653. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  1654. CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
  1655. CLK("omap_hdq.1", "fck", &hdq_fck, CK_242X),
  1656. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_242X),
  1657. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_242X),
  1658. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_242X),
  1659. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_242X),
  1660. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
  1661. CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
  1662. CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
  1663. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  1664. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  1665. CLK(NULL, "des_ick", &des_ick, CK_242X),
  1666. CLK(NULL, "sha_ick", &sha_ick, CK_242X),
  1667. CLK("omap_rng", "ick", &rng_ick, CK_242X),
  1668. CLK(NULL, "aes_ick", &aes_ick, CK_242X),
  1669. CLK(NULL, "pka_ick", &pka_ick, CK_242X),
  1670. CLK(NULL, "usb_fck", &usb_fck, CK_242X),
  1671. };
  1672. /*
  1673. * init code
  1674. */
  1675. int __init omap2420_clk_init(void)
  1676. {
  1677. const struct prcm_config *prcm;
  1678. struct omap_clk *c;
  1679. u32 clkrate;
  1680. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  1681. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1682. cpu_mask = RATE_IN_242X;
  1683. rate_table = omap2420_rate_table;
  1684. clk_init(&omap2_clk_functions);
  1685. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1686. c++)
  1687. clk_preinit(c->lk.clk);
  1688. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1689. propagate_rate(&osc_ck);
  1690. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1691. propagate_rate(&sys_ck);
  1692. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1693. c++) {
  1694. clkdev_add(&c->lk);
  1695. clk_register(c->lk.clk);
  1696. omap2_init_clk_clkdm(c->lk.clk);
  1697. }
  1698. /* Check the MPU rate set by bootloader */
  1699. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1700. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1701. if (!(prcm->flags & cpu_mask))
  1702. continue;
  1703. if (prcm->xtal_speed != sys_ck.rate)
  1704. continue;
  1705. if (prcm->dpll_speed <= clkrate)
  1706. break;
  1707. }
  1708. curr_prcm_set = prcm;
  1709. recalculate_root_clocks();
  1710. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1711. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1712. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1713. /*
  1714. * Only enable those clocks we will need, let the drivers
  1715. * enable other clocks as necessary
  1716. */
  1717. clk_enable_init_clocks();
  1718. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1719. vclk = clk_get(NULL, "virt_prcm_set");
  1720. sclk = clk_get(NULL, "sys_ck");
  1721. dclk = clk_get(NULL, "dpll_ck");
  1722. return 0;
  1723. }