clock_data.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837
  1. /*
  2. * linux/arch/arm/mach-omap1/clock_data.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <asm/mach-types.h> /* for machine_is_* */
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/clkdev_omap.h>
  19. #include <plat/usb.h> /* for OTG_BASE */
  20. #include "clock.h"
  21. /*------------------------------------------------------------------------
  22. * Omap1 clocks
  23. *-------------------------------------------------------------------------*/
  24. /* XXX is this necessary? */
  25. static struct clk dummy_ck = {
  26. .name = "dummy",
  27. .ops = &clkops_dummy,
  28. };
  29. static struct clk ck_ref = {
  30. .name = "ck_ref",
  31. .ops = &clkops_null,
  32. .rate = 12000000,
  33. };
  34. static struct clk ck_dpll1 = {
  35. .name = "ck_dpll1",
  36. .ops = &clkops_null,
  37. .parent = &ck_ref,
  38. };
  39. /*
  40. * FIXME: This clock seems to be necessary but no-one has asked for its
  41. * activation. [ FIX: SoSSI, SSR ]
  42. */
  43. static struct arm_idlect1_clk ck_dpll1out = {
  44. .clk = {
  45. .name = "ck_dpll1out",
  46. .ops = &clkops_generic,
  47. .parent = &ck_dpll1,
  48. .flags = CLOCK_IDLE_CONTROL | ENABLE_REG_32BIT |
  49. ENABLE_ON_INIT,
  50. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  51. .enable_bit = EN_CKOUT_ARM,
  52. .recalc = &followparent_recalc,
  53. },
  54. .idlect_shift = 12,
  55. };
  56. static struct clk sossi_ck = {
  57. .name = "ck_sossi",
  58. .ops = &clkops_generic,
  59. .parent = &ck_dpll1out.clk,
  60. .flags = CLOCK_NO_IDLE_PARENT | ENABLE_REG_32BIT,
  61. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_1),
  62. .enable_bit = 16,
  63. .recalc = &omap1_sossi_recalc,
  64. .set_rate = &omap1_set_sossi_rate,
  65. };
  66. static struct clk arm_ck = {
  67. .name = "arm_ck",
  68. .ops = &clkops_null,
  69. .parent = &ck_dpll1,
  70. .rate_offset = CKCTL_ARMDIV_OFFSET,
  71. .recalc = &omap1_ckctl_recalc,
  72. .round_rate = omap1_clk_round_rate_ckctl_arm,
  73. .set_rate = omap1_clk_set_rate_ckctl_arm,
  74. };
  75. static struct arm_idlect1_clk armper_ck = {
  76. .clk = {
  77. .name = "armper_ck",
  78. .ops = &clkops_generic,
  79. .parent = &ck_dpll1,
  80. .flags = CLOCK_IDLE_CONTROL,
  81. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  82. .enable_bit = EN_PERCK,
  83. .rate_offset = CKCTL_PERDIV_OFFSET,
  84. .recalc = &omap1_ckctl_recalc,
  85. .round_rate = omap1_clk_round_rate_ckctl_arm,
  86. .set_rate = omap1_clk_set_rate_ckctl_arm,
  87. },
  88. .idlect_shift = 2,
  89. };
  90. /*
  91. * FIXME: This clock seems to be necessary but no-one has asked for its
  92. * activation. [ GPIO code for 1510 ]
  93. */
  94. static struct clk arm_gpio_ck = {
  95. .name = "arm_gpio_ck",
  96. .ops = &clkops_generic,
  97. .parent = &ck_dpll1,
  98. .flags = ENABLE_ON_INIT,
  99. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  100. .enable_bit = EN_GPIOCK,
  101. .recalc = &followparent_recalc,
  102. };
  103. static struct arm_idlect1_clk armxor_ck = {
  104. .clk = {
  105. .name = "armxor_ck",
  106. .ops = &clkops_generic,
  107. .parent = &ck_ref,
  108. .flags = CLOCK_IDLE_CONTROL,
  109. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  110. .enable_bit = EN_XORPCK,
  111. .recalc = &followparent_recalc,
  112. },
  113. .idlect_shift = 1,
  114. };
  115. static struct arm_idlect1_clk armtim_ck = {
  116. .clk = {
  117. .name = "armtim_ck",
  118. .ops = &clkops_generic,
  119. .parent = &ck_ref,
  120. .flags = CLOCK_IDLE_CONTROL,
  121. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  122. .enable_bit = EN_TIMCK,
  123. .recalc = &followparent_recalc,
  124. },
  125. .idlect_shift = 9,
  126. };
  127. static struct arm_idlect1_clk armwdt_ck = {
  128. .clk = {
  129. .name = "armwdt_ck",
  130. .ops = &clkops_generic,
  131. .parent = &ck_ref,
  132. .flags = CLOCK_IDLE_CONTROL,
  133. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  134. .enable_bit = EN_WDTCK,
  135. .fixed_div = 14,
  136. .recalc = &omap_fixed_divisor_recalc,
  137. },
  138. .idlect_shift = 0,
  139. };
  140. static struct clk arminth_ck16xx = {
  141. .name = "arminth_ck",
  142. .ops = &clkops_null,
  143. .parent = &arm_ck,
  144. .recalc = &followparent_recalc,
  145. /* Note: On 16xx the frequency can be divided by 2 by programming
  146. * ARM_CKCTL:ARM_INTHCK_SEL(14) to 1
  147. *
  148. * 1510 version is in TC clocks.
  149. */
  150. };
  151. static struct clk dsp_ck = {
  152. .name = "dsp_ck",
  153. .ops = &clkops_generic,
  154. .parent = &ck_dpll1,
  155. .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL),
  156. .enable_bit = EN_DSPCK,
  157. .rate_offset = CKCTL_DSPDIV_OFFSET,
  158. .recalc = &omap1_ckctl_recalc,
  159. .round_rate = omap1_clk_round_rate_ckctl_arm,
  160. .set_rate = omap1_clk_set_rate_ckctl_arm,
  161. };
  162. static struct clk dspmmu_ck = {
  163. .name = "dspmmu_ck",
  164. .ops = &clkops_null,
  165. .parent = &ck_dpll1,
  166. .rate_offset = CKCTL_DSPMMUDIV_OFFSET,
  167. .recalc = &omap1_ckctl_recalc,
  168. .round_rate = omap1_clk_round_rate_ckctl_arm,
  169. .set_rate = omap1_clk_set_rate_ckctl_arm,
  170. };
  171. static struct clk dspper_ck = {
  172. .name = "dspper_ck",
  173. .ops = &clkops_dspck,
  174. .parent = &ck_dpll1,
  175. .enable_reg = DSP_IDLECT2,
  176. .enable_bit = EN_PERCK,
  177. .rate_offset = CKCTL_PERDIV_OFFSET,
  178. .recalc = &omap1_ckctl_recalc_dsp_domain,
  179. .round_rate = omap1_clk_round_rate_ckctl_arm,
  180. .set_rate = &omap1_clk_set_rate_dsp_domain,
  181. };
  182. static struct clk dspxor_ck = {
  183. .name = "dspxor_ck",
  184. .ops = &clkops_dspck,
  185. .parent = &ck_ref,
  186. .enable_reg = DSP_IDLECT2,
  187. .enable_bit = EN_XORPCK,
  188. .recalc = &followparent_recalc,
  189. };
  190. static struct clk dsptim_ck = {
  191. .name = "dsptim_ck",
  192. .ops = &clkops_dspck,
  193. .parent = &ck_ref,
  194. .enable_reg = DSP_IDLECT2,
  195. .enable_bit = EN_DSPTIMCK,
  196. .recalc = &followparent_recalc,
  197. };
  198. /* Tie ARM_IDLECT1:IDLIF_ARM to this logical clock structure */
  199. static struct arm_idlect1_clk tc_ck = {
  200. .clk = {
  201. .name = "tc_ck",
  202. .ops = &clkops_null,
  203. .parent = &ck_dpll1,
  204. .flags = CLOCK_IDLE_CONTROL,
  205. .rate_offset = CKCTL_TCDIV_OFFSET,
  206. .recalc = &omap1_ckctl_recalc,
  207. .round_rate = omap1_clk_round_rate_ckctl_arm,
  208. .set_rate = omap1_clk_set_rate_ckctl_arm,
  209. },
  210. .idlect_shift = 6,
  211. };
  212. static struct clk arminth_ck1510 = {
  213. .name = "arminth_ck",
  214. .ops = &clkops_null,
  215. .parent = &tc_ck.clk,
  216. .recalc = &followparent_recalc,
  217. /* Note: On 1510 the frequency follows TC_CK
  218. *
  219. * 16xx version is in MPU clocks.
  220. */
  221. };
  222. static struct clk tipb_ck = {
  223. /* No-idle controlled by "tc_ck" */
  224. .name = "tipb_ck",
  225. .ops = &clkops_null,
  226. .parent = &tc_ck.clk,
  227. .recalc = &followparent_recalc,
  228. };
  229. static struct clk l3_ocpi_ck = {
  230. /* No-idle controlled by "tc_ck" */
  231. .name = "l3_ocpi_ck",
  232. .ops = &clkops_generic,
  233. .parent = &tc_ck.clk,
  234. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  235. .enable_bit = EN_OCPI_CK,
  236. .recalc = &followparent_recalc,
  237. };
  238. static struct clk tc1_ck = {
  239. .name = "tc1_ck",
  240. .ops = &clkops_generic,
  241. .parent = &tc_ck.clk,
  242. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  243. .enable_bit = EN_TC1_CK,
  244. .recalc = &followparent_recalc,
  245. };
  246. /*
  247. * FIXME: This clock seems to be necessary but no-one has asked for its
  248. * activation. [ pm.c (SRAM), CCP, Camera ]
  249. */
  250. static struct clk tc2_ck = {
  251. .name = "tc2_ck",
  252. .ops = &clkops_generic,
  253. .parent = &tc_ck.clk,
  254. .flags = ENABLE_ON_INIT,
  255. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  256. .enable_bit = EN_TC2_CK,
  257. .recalc = &followparent_recalc,
  258. };
  259. static struct clk dma_ck = {
  260. /* No-idle controlled by "tc_ck" */
  261. .name = "dma_ck",
  262. .ops = &clkops_null,
  263. .parent = &tc_ck.clk,
  264. .recalc = &followparent_recalc,
  265. };
  266. static struct clk dma_lcdfree_ck = {
  267. .name = "dma_lcdfree_ck",
  268. .ops = &clkops_null,
  269. .parent = &tc_ck.clk,
  270. .recalc = &followparent_recalc,
  271. };
  272. static struct arm_idlect1_clk api_ck = {
  273. .clk = {
  274. .name = "api_ck",
  275. .ops = &clkops_generic,
  276. .parent = &tc_ck.clk,
  277. .flags = CLOCK_IDLE_CONTROL,
  278. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  279. .enable_bit = EN_APICK,
  280. .recalc = &followparent_recalc,
  281. },
  282. .idlect_shift = 8,
  283. };
  284. static struct arm_idlect1_clk lb_ck = {
  285. .clk = {
  286. .name = "lb_ck",
  287. .ops = &clkops_generic,
  288. .parent = &tc_ck.clk,
  289. .flags = CLOCK_IDLE_CONTROL,
  290. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  291. .enable_bit = EN_LBCK,
  292. .recalc = &followparent_recalc,
  293. },
  294. .idlect_shift = 4,
  295. };
  296. static struct clk rhea1_ck = {
  297. .name = "rhea1_ck",
  298. .ops = &clkops_null,
  299. .parent = &tc_ck.clk,
  300. .recalc = &followparent_recalc,
  301. };
  302. static struct clk rhea2_ck = {
  303. .name = "rhea2_ck",
  304. .ops = &clkops_null,
  305. .parent = &tc_ck.clk,
  306. .recalc = &followparent_recalc,
  307. };
  308. static struct clk lcd_ck_16xx = {
  309. .name = "lcd_ck",
  310. .ops = &clkops_generic,
  311. .parent = &ck_dpll1,
  312. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  313. .enable_bit = EN_LCDCK,
  314. .rate_offset = CKCTL_LCDDIV_OFFSET,
  315. .recalc = &omap1_ckctl_recalc,
  316. .round_rate = omap1_clk_round_rate_ckctl_arm,
  317. .set_rate = omap1_clk_set_rate_ckctl_arm,
  318. };
  319. static struct arm_idlect1_clk lcd_ck_1510 = {
  320. .clk = {
  321. .name = "lcd_ck",
  322. .ops = &clkops_generic,
  323. .parent = &ck_dpll1,
  324. .flags = CLOCK_IDLE_CONTROL,
  325. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  326. .enable_bit = EN_LCDCK,
  327. .rate_offset = CKCTL_LCDDIV_OFFSET,
  328. .recalc = &omap1_ckctl_recalc,
  329. .round_rate = omap1_clk_round_rate_ckctl_arm,
  330. .set_rate = omap1_clk_set_rate_ckctl_arm,
  331. },
  332. .idlect_shift = 3,
  333. };
  334. static struct clk uart1_1510 = {
  335. .name = "uart1_ck",
  336. .ops = &clkops_null,
  337. /* Direct from ULPD, no real parent */
  338. .parent = &armper_ck.clk,
  339. .rate = 12000000,
  340. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  341. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  342. .enable_bit = 29, /* Chooses between 12MHz and 48MHz */
  343. .set_rate = &omap1_set_uart_rate,
  344. .recalc = &omap1_uart_recalc,
  345. };
  346. static struct uart_clk uart1_16xx = {
  347. .clk = {
  348. .name = "uart1_ck",
  349. .ops = &clkops_uart,
  350. /* Direct from ULPD, no real parent */
  351. .parent = &armper_ck.clk,
  352. .rate = 48000000,
  353. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  354. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  355. .enable_bit = 29,
  356. },
  357. .sysc_addr = 0xfffb0054,
  358. };
  359. static struct clk uart2_ck = {
  360. .name = "uart2_ck",
  361. .ops = &clkops_null,
  362. /* Direct from ULPD, no real parent */
  363. .parent = &armper_ck.clk,
  364. .rate = 12000000,
  365. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  366. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  367. .enable_bit = 30, /* Chooses between 12MHz and 48MHz */
  368. .set_rate = &omap1_set_uart_rate,
  369. .recalc = &omap1_uart_recalc,
  370. };
  371. static struct clk uart3_1510 = {
  372. .name = "uart3_ck",
  373. .ops = &clkops_null,
  374. /* Direct from ULPD, no real parent */
  375. .parent = &armper_ck.clk,
  376. .rate = 12000000,
  377. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  378. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  379. .enable_bit = 31, /* Chooses between 12MHz and 48MHz */
  380. .set_rate = &omap1_set_uart_rate,
  381. .recalc = &omap1_uart_recalc,
  382. };
  383. static struct uart_clk uart3_16xx = {
  384. .clk = {
  385. .name = "uart3_ck",
  386. .ops = &clkops_uart,
  387. /* Direct from ULPD, no real parent */
  388. .parent = &armper_ck.clk,
  389. .rate = 48000000,
  390. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  391. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  392. .enable_bit = 31,
  393. },
  394. .sysc_addr = 0xfffb9854,
  395. };
  396. static struct clk usb_clko = { /* 6 MHz output on W4_USB_CLKO */
  397. .name = "usb_clko",
  398. .ops = &clkops_generic,
  399. /* Direct from ULPD, no parent */
  400. .rate = 6000000,
  401. .flags = ENABLE_REG_32BIT,
  402. .enable_reg = OMAP1_IO_ADDRESS(ULPD_CLOCK_CTRL),
  403. .enable_bit = USB_MCLK_EN_BIT,
  404. };
  405. static struct clk usb_hhc_ck1510 = {
  406. .name = "usb_hhc_ck",
  407. .ops = &clkops_generic,
  408. /* Direct from ULPD, no parent */
  409. .rate = 48000000, /* Actually 2 clocks, 12MHz and 48MHz */
  410. .flags = ENABLE_REG_32BIT,
  411. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  412. .enable_bit = USB_HOST_HHC_UHOST_EN,
  413. };
  414. static struct clk usb_hhc_ck16xx = {
  415. .name = "usb_hhc_ck",
  416. .ops = &clkops_generic,
  417. /* Direct from ULPD, no parent */
  418. .rate = 48000000,
  419. /* OTG_SYSCON_2.OTG_PADEN == 0 (not 1510-compatible) */
  420. .flags = ENABLE_REG_32BIT,
  421. .enable_reg = OMAP1_IO_ADDRESS(OTG_BASE + 0x08), /* OTG_SYSCON_2 */
  422. .enable_bit = 8 /* UHOST_EN */,
  423. };
  424. static struct clk usb_dc_ck = {
  425. .name = "usb_dc_ck",
  426. .ops = &clkops_generic,
  427. /* Direct from ULPD, no parent */
  428. .rate = 48000000,
  429. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  430. .enable_bit = 4,
  431. };
  432. static struct clk usb_dc_ck7xx = {
  433. .name = "usb_dc_ck",
  434. .ops = &clkops_generic,
  435. /* Direct from ULPD, no parent */
  436. .rate = 48000000,
  437. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  438. .enable_bit = 8,
  439. };
  440. static struct clk mclk_1510 = {
  441. .name = "mclk",
  442. .ops = &clkops_generic,
  443. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  444. .rate = 12000000,
  445. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  446. .enable_bit = 6,
  447. };
  448. static struct clk mclk_16xx = {
  449. .name = "mclk",
  450. .ops = &clkops_generic,
  451. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  452. .enable_reg = OMAP1_IO_ADDRESS(COM_CLK_DIV_CTRL_SEL),
  453. .enable_bit = COM_ULPD_PLL_CLK_REQ,
  454. .set_rate = &omap1_set_ext_clk_rate,
  455. .round_rate = &omap1_round_ext_clk_rate,
  456. .init = &omap1_init_ext_clk,
  457. };
  458. static struct clk bclk_1510 = {
  459. .name = "bclk",
  460. .ops = &clkops_generic,
  461. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  462. .rate = 12000000,
  463. };
  464. static struct clk bclk_16xx = {
  465. .name = "bclk",
  466. .ops = &clkops_generic,
  467. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  468. .enable_reg = OMAP1_IO_ADDRESS(SWD_CLK_DIV_CTRL_SEL),
  469. .enable_bit = SWD_ULPD_PLL_CLK_REQ,
  470. .set_rate = &omap1_set_ext_clk_rate,
  471. .round_rate = &omap1_round_ext_clk_rate,
  472. .init = &omap1_init_ext_clk,
  473. };
  474. static struct clk mmc1_ck = {
  475. .name = "mmc1_ck",
  476. .ops = &clkops_generic,
  477. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  478. .parent = &armper_ck.clk,
  479. .rate = 48000000,
  480. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  481. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  482. .enable_bit = 23,
  483. };
  484. static struct clk mmc2_ck = {
  485. .name = "mmc2_ck",
  486. .ops = &clkops_generic,
  487. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  488. .parent = &armper_ck.clk,
  489. .rate = 48000000,
  490. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  491. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  492. .enable_bit = 20,
  493. };
  494. static struct clk mmc3_ck = {
  495. .name = "mmc3_ck",
  496. .ops = &clkops_generic,
  497. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  498. .parent = &armper_ck.clk,
  499. .rate = 48000000,
  500. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  501. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  502. .enable_bit = 12,
  503. };
  504. static struct clk virtual_ck_mpu = {
  505. .name = "mpu",
  506. .ops = &clkops_null,
  507. .parent = &arm_ck, /* Is smarter alias for */
  508. .recalc = &followparent_recalc,
  509. .set_rate = &omap1_select_table_rate,
  510. .round_rate = &omap1_round_to_table_rate,
  511. };
  512. /* virtual functional clock domain for I2C. Just for making sure that ARMXOR_CK
  513. remains active during MPU idle whenever this is enabled */
  514. static struct clk i2c_fck = {
  515. .name = "i2c_fck",
  516. .ops = &clkops_null,
  517. .flags = CLOCK_NO_IDLE_PARENT,
  518. .parent = &armxor_ck.clk,
  519. .recalc = &followparent_recalc,
  520. };
  521. static struct clk i2c_ick = {
  522. .name = "i2c_ick",
  523. .ops = &clkops_null,
  524. .flags = CLOCK_NO_IDLE_PARENT,
  525. .parent = &armper_ck.clk,
  526. .recalc = &followparent_recalc,
  527. };
  528. /*
  529. * clkdev integration
  530. */
  531. static struct omap_clk omap_clks[] = {
  532. /* non-ULPD clocks */
  533. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  534. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  535. /* CK_GEN1 clocks */
  536. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  537. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  538. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  539. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  540. CLK(NULL, "arm_gpio_ck", &arm_gpio_ck, CK_1510 | CK_310),
  541. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  542. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  543. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  544. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  545. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  546. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  547. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  548. /* CK_GEN2 clocks */
  549. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  550. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  551. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  552. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  553. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  554. /* CK_GEN3 clocks */
  555. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  556. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  557. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX | CK_7XX),
  558. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  559. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  560. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  561. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  562. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  563. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  564. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  565. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  566. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_7XX),
  567. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  568. /* ULPD clocks */
  569. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  570. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  571. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  572. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  573. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  574. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  575. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  576. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  577. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  578. CLK(NULL, "usb_dc_ck", &usb_dc_ck7xx, CK_7XX),
  579. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  580. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  581. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  582. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  583. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  584. CLK("mmci-omap.0", "fck", &mmc3_ck, CK_7XX),
  585. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  586. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  587. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  588. /* Virtual clocks */
  589. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  590. CLK("i2c_omap.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  591. CLK("i2c_omap.1", "ick", &i2c_ick, CK_16XX),
  592. CLK("i2c_omap.1", "ick", &dummy_ck, CK_1510 | CK_310 | CK_7XX),
  593. CLK("omap1_spi100k.1", "fck", &dummy_ck, CK_7XX),
  594. CLK("omap1_spi100k.1", "ick", &dummy_ck, CK_7XX),
  595. CLK("omap1_spi100k.2", "fck", &dummy_ck, CK_7XX),
  596. CLK("omap1_spi100k.2", "ick", &dummy_ck, CK_7XX),
  597. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  598. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  599. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  600. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  601. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  602. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  603. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  604. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  605. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  606. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  607. };
  608. /*
  609. * init
  610. */
  611. static struct clk_functions omap1_clk_functions = {
  612. .clk_enable = omap1_clk_enable,
  613. .clk_disable = omap1_clk_disable,
  614. .clk_round_rate = omap1_clk_round_rate,
  615. .clk_set_rate = omap1_clk_set_rate,
  616. .clk_disable_unused = omap1_clk_disable_unused,
  617. };
  618. int __init omap1_clk_init(void)
  619. {
  620. struct omap_clk *c;
  621. const struct omap_clock_config *info;
  622. int crystal_type = 0; /* Default 12 MHz */
  623. u32 reg, cpu_mask;
  624. #ifdef CONFIG_DEBUG_LL
  625. /*
  626. * Resets some clocks that may be left on from bootloader,
  627. * but leaves serial clocks on.
  628. */
  629. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  630. #endif
  631. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  632. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  633. omap_writew(reg, SOFT_REQ_REG);
  634. if (!cpu_is_omap15xx())
  635. omap_writew(0, SOFT_REQ_REG2);
  636. clk_init(&omap1_clk_functions);
  637. /* By default all idlect1 clocks are allowed to idle */
  638. arm_idlect1_mask = ~0;
  639. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  640. clk_preinit(c->lk.clk);
  641. cpu_mask = 0;
  642. if (cpu_is_omap16xx())
  643. cpu_mask |= CK_16XX;
  644. if (cpu_is_omap1510())
  645. cpu_mask |= CK_1510;
  646. if (cpu_is_omap7xx())
  647. cpu_mask |= CK_7XX;
  648. if (cpu_is_omap310())
  649. cpu_mask |= CK_310;
  650. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  651. if (c->cpu & cpu_mask) {
  652. clkdev_add(&c->lk);
  653. clk_register(c->lk.clk);
  654. }
  655. /* Pointers to these clocks are needed by code in clock.c */
  656. api_ck_p = clk_get(NULL, "api_ck");
  657. ck_dpll1_p = clk_get(NULL, "ck_dpll1");
  658. ck_ref_p = clk_get(NULL, "ck_ref");
  659. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  660. if (info != NULL) {
  661. if (!cpu_is_omap15xx())
  662. crystal_type = info->system_clock_type;
  663. }
  664. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  665. ck_ref.rate = 13000000;
  666. #elif defined(CONFIG_ARCH_OMAP16XX)
  667. if (crystal_type == 2)
  668. ck_ref.rate = 19200000;
  669. #endif
  670. pr_info("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: "
  671. "0x%04x\n", omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  672. omap_readw(ARM_CKCTL));
  673. /* We want to be in syncronous scalable mode */
  674. omap_writew(0x1000, ARM_SYSST);
  675. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  676. /* Use values set by bootloader. Determine PLL rate and recalculate
  677. * dependent clocks as if kernel had changed PLL or divisors.
  678. */
  679. {
  680. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  681. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  682. if (pll_ctl_val & 0x10) {
  683. /* PLL enabled, apply multiplier and divisor */
  684. if (pll_ctl_val & 0xf80)
  685. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  686. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  687. } else {
  688. /* PLL disabled, apply bypass divisor */
  689. switch (pll_ctl_val & 0xc) {
  690. case 0:
  691. break;
  692. case 0x4:
  693. ck_dpll1.rate /= 2;
  694. break;
  695. default:
  696. ck_dpll1.rate /= 4;
  697. break;
  698. }
  699. }
  700. }
  701. #else
  702. /* Find the highest supported frequency and enable it */
  703. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  704. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  705. /* Guess sane values (60MHz) */
  706. omap_writew(0x2290, DPLL_CTL);
  707. omap_writew(cpu_is_omap7xx() ? 0x3005 : 0x1005, ARM_CKCTL);
  708. ck_dpll1.rate = 60000000;
  709. }
  710. #endif
  711. propagate_rate(&ck_dpll1);
  712. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  713. propagate_rate(&ck_ref);
  714. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  715. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  716. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  717. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  718. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  719. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  720. /* Select slicer output as OMAP input clock */
  721. omap_writew(omap_readw(OMAP7XX_PCC_UPLD_CTRL) & ~0x1, OMAP7XX_PCC_UPLD_CTRL);
  722. #endif
  723. /* Amstrad Delta wants BCLK high when inactive */
  724. if (machine_is_ams_delta())
  725. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  726. (1 << SDW_MCLK_INV_BIT),
  727. ULPD_CLOCK_CTRL);
  728. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  729. /* (on 730, bit 13 must not be cleared) */
  730. if (cpu_is_omap7xx())
  731. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  732. else
  733. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  734. /* Put DSP/MPUI into reset until needed */
  735. omap_writew(0, ARM_RSTCT1);
  736. omap_writew(1, ARM_RSTCT2);
  737. omap_writew(0x400, ARM_IDLECT1);
  738. /*
  739. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  740. * of the ARM_IDLECT2 register must be set to zero. The power-on
  741. * default value of this bit is one.
  742. */
  743. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  744. /*
  745. * Only enable those clocks we will need, let the drivers
  746. * enable other clocks as necessary
  747. */
  748. clk_enable(&armper_ck.clk);
  749. clk_enable(&armxor_ck.clk);
  750. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  751. if (cpu_is_omap15xx())
  752. clk_enable(&arm_gpio_ck);
  753. return 0;
  754. }