clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/clkdev.h>
  23. #include <plat/cpu.h>
  24. #include <plat/usb.h>
  25. #include <plat/clock.h>
  26. #include <plat/sram.h>
  27. #include <plat/clkdev_omap.h>
  28. #include "clock.h"
  29. #include "opp.h"
  30. __u32 arm_idlect1_mask;
  31. struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
  32. /*-------------------------------------------------------------------------
  33. * Omap1 specific clock functions
  34. *-------------------------------------------------------------------------*/
  35. static int clk_omap1_dummy_enable(struct clk *clk)
  36. {
  37. return 0;
  38. }
  39. static void clk_omap1_dummy_disable(struct clk *clk)
  40. {
  41. }
  42. const struct clkops clkops_dummy = {
  43. .enable = clk_omap1_dummy_enable,
  44. .disable = clk_omap1_dummy_disable,
  45. };
  46. unsigned long omap1_uart_recalc(struct clk *clk)
  47. {
  48. unsigned int val = __raw_readl(clk->enable_reg);
  49. return val & clk->enable_bit ? 48000000 : 12000000;
  50. }
  51. unsigned long omap1_sossi_recalc(struct clk *clk)
  52. {
  53. u32 div = omap_readl(MOD_CONF_CTRL_1);
  54. div = (div >> 17) & 0x7;
  55. div++;
  56. return clk->parent->rate / div;
  57. }
  58. static void omap1_clk_allow_idle(struct clk *clk)
  59. {
  60. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  61. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  62. return;
  63. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  64. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  65. }
  66. static void omap1_clk_deny_idle(struct clk *clk)
  67. {
  68. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  69. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  70. return;
  71. if (iclk->no_idle_count++ == 0)
  72. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  73. }
  74. static __u16 verify_ckctl_value(__u16 newval)
  75. {
  76. /* This function checks for following limitations set
  77. * by the hardware (all conditions must be true):
  78. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  79. * ARM_CK >= TC_CK
  80. * DSP_CK >= TC_CK
  81. * DSPMMU_CK >= TC_CK
  82. *
  83. * In addition following rules are enforced:
  84. * LCD_CK <= TC_CK
  85. * ARMPER_CK <= TC_CK
  86. *
  87. * However, maximum frequencies are not checked for!
  88. */
  89. __u8 per_exp;
  90. __u8 lcd_exp;
  91. __u8 arm_exp;
  92. __u8 dsp_exp;
  93. __u8 tc_exp;
  94. __u8 dspmmu_exp;
  95. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  96. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  97. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  98. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  99. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  100. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  101. if (dspmmu_exp < dsp_exp)
  102. dspmmu_exp = dsp_exp;
  103. if (dspmmu_exp > dsp_exp+1)
  104. dspmmu_exp = dsp_exp+1;
  105. if (tc_exp < arm_exp)
  106. tc_exp = arm_exp;
  107. if (tc_exp < dspmmu_exp)
  108. tc_exp = dspmmu_exp;
  109. if (tc_exp > lcd_exp)
  110. lcd_exp = tc_exp;
  111. if (tc_exp > per_exp)
  112. per_exp = tc_exp;
  113. newval &= 0xf000;
  114. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  115. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  116. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  117. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  118. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  119. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  120. return newval;
  121. }
  122. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  123. {
  124. /* Note: If target frequency is too low, this function will return 4,
  125. * which is invalid value. Caller must check for this value and act
  126. * accordingly.
  127. *
  128. * Note: This function does not check for following limitations set
  129. * by the hardware (all conditions must be true):
  130. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  131. * ARM_CK >= TC_CK
  132. * DSP_CK >= TC_CK
  133. * DSPMMU_CK >= TC_CK
  134. */
  135. unsigned long realrate;
  136. struct clk * parent;
  137. unsigned dsor_exp;
  138. parent = clk->parent;
  139. if (unlikely(parent == NULL))
  140. return -EIO;
  141. realrate = parent->rate;
  142. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  143. if (realrate <= rate)
  144. break;
  145. realrate /= 2;
  146. }
  147. return dsor_exp;
  148. }
  149. unsigned long omap1_ckctl_recalc(struct clk *clk)
  150. {
  151. /* Calculate divisor encoded as 2-bit exponent */
  152. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  153. return clk->parent->rate / dsor;
  154. }
  155. unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  156. {
  157. int dsor;
  158. /* Calculate divisor encoded as 2-bit exponent
  159. *
  160. * The clock control bits are in DSP domain,
  161. * so api_ck is needed for access.
  162. * Note that DSP_CKCTL virt addr = phys addr, so
  163. * we must use __raw_readw() instead of omap_readw().
  164. */
  165. omap1_clk_enable(api_ck_p);
  166. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  167. omap1_clk_disable(api_ck_p);
  168. return clk->parent->rate / dsor;
  169. }
  170. /* MPU virtual clock functions */
  171. int omap1_select_table_rate(struct clk *clk, unsigned long rate)
  172. {
  173. /* Find the highest supported frequency <= rate and switch to it */
  174. struct mpu_rate * ptr;
  175. unsigned long dpll1_rate, ref_rate;
  176. dpll1_rate = ck_dpll1_p->rate;
  177. ref_rate = ck_ref_p->rate;
  178. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  179. if (ptr->xtal != ref_rate)
  180. continue;
  181. /* DPLL1 cannot be reprogrammed without risking system crash */
  182. if (likely(dpll1_rate != 0) && ptr->pll_rate != dpll1_rate)
  183. continue;
  184. /* Can check only after xtal frequency check */
  185. if (ptr->rate <= rate)
  186. break;
  187. }
  188. if (!ptr->rate)
  189. return -EINVAL;
  190. /*
  191. * In most cases we should not need to reprogram DPLL.
  192. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  193. * (on 730, bit 13 must always be 1)
  194. */
  195. if (cpu_is_omap7xx())
  196. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  197. else
  198. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  199. /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
  200. ck_dpll1_p->rate = ptr->pll_rate;
  201. return 0;
  202. }
  203. int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  204. {
  205. int dsor_exp;
  206. u16 regval;
  207. dsor_exp = calc_dsor_exp(clk, rate);
  208. if (dsor_exp > 3)
  209. dsor_exp = -EINVAL;
  210. if (dsor_exp < 0)
  211. return dsor_exp;
  212. regval = __raw_readw(DSP_CKCTL);
  213. regval &= ~(3 << clk->rate_offset);
  214. regval |= dsor_exp << clk->rate_offset;
  215. __raw_writew(regval, DSP_CKCTL);
  216. clk->rate = clk->parent->rate / (1 << dsor_exp);
  217. return 0;
  218. }
  219. long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  220. {
  221. int dsor_exp = calc_dsor_exp(clk, rate);
  222. if (dsor_exp < 0)
  223. return dsor_exp;
  224. if (dsor_exp > 3)
  225. dsor_exp = 3;
  226. return clk->parent->rate / (1 << dsor_exp);
  227. }
  228. int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  229. {
  230. int dsor_exp;
  231. u16 regval;
  232. dsor_exp = calc_dsor_exp(clk, rate);
  233. if (dsor_exp > 3)
  234. dsor_exp = -EINVAL;
  235. if (dsor_exp < 0)
  236. return dsor_exp;
  237. regval = omap_readw(ARM_CKCTL);
  238. regval &= ~(3 << clk->rate_offset);
  239. regval |= dsor_exp << clk->rate_offset;
  240. regval = verify_ckctl_value(regval);
  241. omap_writew(regval, ARM_CKCTL);
  242. clk->rate = clk->parent->rate / (1 << dsor_exp);
  243. return 0;
  244. }
  245. long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
  246. {
  247. /* Find the highest supported frequency <= rate */
  248. struct mpu_rate * ptr;
  249. long highest_rate;
  250. unsigned long ref_rate;
  251. ref_rate = ck_ref_p->rate;
  252. highest_rate = -EINVAL;
  253. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  254. if (ptr->xtal != ref_rate)
  255. continue;
  256. highest_rate = ptr->rate;
  257. /* Can check only after xtal frequency check */
  258. if (ptr->rate <= rate)
  259. break;
  260. }
  261. return highest_rate;
  262. }
  263. static unsigned calc_ext_dsor(unsigned long rate)
  264. {
  265. unsigned dsor;
  266. /* MCLK and BCLK divisor selection is not linear:
  267. * freq = 96MHz / dsor
  268. *
  269. * RATIO_SEL range: dsor <-> RATIO_SEL
  270. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  271. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  272. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  273. * can not be used.
  274. */
  275. for (dsor = 2; dsor < 96; ++dsor) {
  276. if ((dsor & 1) && dsor > 8)
  277. continue;
  278. if (rate >= 96000000 / dsor)
  279. break;
  280. }
  281. return dsor;
  282. }
  283. /* XXX Only needed on 1510 */
  284. int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
  285. {
  286. unsigned int val;
  287. val = __raw_readl(clk->enable_reg);
  288. if (rate == 12000000)
  289. val &= ~(1 << clk->enable_bit);
  290. else if (rate == 48000000)
  291. val |= (1 << clk->enable_bit);
  292. else
  293. return -EINVAL;
  294. __raw_writel(val, clk->enable_reg);
  295. clk->rate = rate;
  296. return 0;
  297. }
  298. /* External clock (MCLK & BCLK) functions */
  299. int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
  300. {
  301. unsigned dsor;
  302. __u16 ratio_bits;
  303. dsor = calc_ext_dsor(rate);
  304. clk->rate = 96000000 / dsor;
  305. if (dsor > 8)
  306. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  307. else
  308. ratio_bits = (dsor - 2) << 2;
  309. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  310. __raw_writew(ratio_bits, clk->enable_reg);
  311. return 0;
  312. }
  313. int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  314. {
  315. u32 l;
  316. int div;
  317. unsigned long p_rate;
  318. p_rate = clk->parent->rate;
  319. /* Round towards slower frequency */
  320. div = (p_rate + rate - 1) / rate;
  321. div--;
  322. if (div < 0 || div > 7)
  323. return -EINVAL;
  324. l = omap_readl(MOD_CONF_CTRL_1);
  325. l &= ~(7 << 17);
  326. l |= div << 17;
  327. omap_writel(l, MOD_CONF_CTRL_1);
  328. clk->rate = p_rate / (div + 1);
  329. return 0;
  330. }
  331. long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
  332. {
  333. return 96000000 / calc_ext_dsor(rate);
  334. }
  335. void omap1_init_ext_clk(struct clk *clk)
  336. {
  337. unsigned dsor;
  338. __u16 ratio_bits;
  339. /* Determine current rate and ensure clock is based on 96MHz APLL */
  340. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  341. __raw_writew(ratio_bits, clk->enable_reg);
  342. ratio_bits = (ratio_bits & 0xfc) >> 2;
  343. if (ratio_bits > 6)
  344. dsor = (ratio_bits - 6) * 2 + 8;
  345. else
  346. dsor = ratio_bits + 2;
  347. clk-> rate = 96000000 / dsor;
  348. }
  349. int omap1_clk_enable(struct clk *clk)
  350. {
  351. int ret = 0;
  352. if (clk->usecount++ == 0) {
  353. if (clk->parent) {
  354. ret = omap1_clk_enable(clk->parent);
  355. if (ret)
  356. goto err;
  357. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  358. omap1_clk_deny_idle(clk->parent);
  359. }
  360. ret = clk->ops->enable(clk);
  361. if (ret) {
  362. if (clk->parent)
  363. omap1_clk_disable(clk->parent);
  364. goto err;
  365. }
  366. }
  367. return ret;
  368. err:
  369. clk->usecount--;
  370. return ret;
  371. }
  372. void omap1_clk_disable(struct clk *clk)
  373. {
  374. if (clk->usecount > 0 && !(--clk->usecount)) {
  375. clk->ops->disable(clk);
  376. if (likely(clk->parent)) {
  377. omap1_clk_disable(clk->parent);
  378. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  379. omap1_clk_allow_idle(clk->parent);
  380. }
  381. }
  382. }
  383. static int omap1_clk_enable_generic(struct clk *clk)
  384. {
  385. __u16 regval16;
  386. __u32 regval32;
  387. if (unlikely(clk->enable_reg == NULL)) {
  388. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  389. clk->name);
  390. return -EINVAL;
  391. }
  392. if (clk->flags & ENABLE_REG_32BIT) {
  393. regval32 = __raw_readl(clk->enable_reg);
  394. regval32 |= (1 << clk->enable_bit);
  395. __raw_writel(regval32, clk->enable_reg);
  396. } else {
  397. regval16 = __raw_readw(clk->enable_reg);
  398. regval16 |= (1 << clk->enable_bit);
  399. __raw_writew(regval16, clk->enable_reg);
  400. }
  401. return 0;
  402. }
  403. static void omap1_clk_disable_generic(struct clk *clk)
  404. {
  405. __u16 regval16;
  406. __u32 regval32;
  407. if (clk->enable_reg == NULL)
  408. return;
  409. if (clk->flags & ENABLE_REG_32BIT) {
  410. regval32 = __raw_readl(clk->enable_reg);
  411. regval32 &= ~(1 << clk->enable_bit);
  412. __raw_writel(regval32, clk->enable_reg);
  413. } else {
  414. regval16 = __raw_readw(clk->enable_reg);
  415. regval16 &= ~(1 << clk->enable_bit);
  416. __raw_writew(regval16, clk->enable_reg);
  417. }
  418. }
  419. const struct clkops clkops_generic = {
  420. .enable = omap1_clk_enable_generic,
  421. .disable = omap1_clk_disable_generic,
  422. };
  423. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  424. {
  425. int retval;
  426. retval = omap1_clk_enable(api_ck_p);
  427. if (!retval) {
  428. retval = omap1_clk_enable_generic(clk);
  429. omap1_clk_disable(api_ck_p);
  430. }
  431. return retval;
  432. }
  433. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  434. {
  435. if (omap1_clk_enable(api_ck_p) == 0) {
  436. omap1_clk_disable_generic(clk);
  437. omap1_clk_disable(api_ck_p);
  438. }
  439. }
  440. const struct clkops clkops_dspck = {
  441. .enable = omap1_clk_enable_dsp_domain,
  442. .disable = omap1_clk_disable_dsp_domain,
  443. };
  444. static int omap1_clk_enable_uart_functional(struct clk *clk)
  445. {
  446. int ret;
  447. struct uart_clk *uclk;
  448. ret = omap1_clk_enable_generic(clk);
  449. if (ret == 0) {
  450. /* Set smart idle acknowledgement mode */
  451. uclk = (struct uart_clk *)clk;
  452. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  453. uclk->sysc_addr);
  454. }
  455. return ret;
  456. }
  457. static void omap1_clk_disable_uart_functional(struct clk *clk)
  458. {
  459. struct uart_clk *uclk;
  460. /* Set force idle acknowledgement mode */
  461. uclk = (struct uart_clk *)clk;
  462. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  463. omap1_clk_disable_generic(clk);
  464. }
  465. const struct clkops clkops_uart = {
  466. .enable = omap1_clk_enable_uart_functional,
  467. .disable = omap1_clk_disable_uart_functional,
  468. };
  469. long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  470. {
  471. if (clk->round_rate != NULL)
  472. return clk->round_rate(clk, rate);
  473. return clk->rate;
  474. }
  475. int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  476. {
  477. int ret = -EINVAL;
  478. if (clk->set_rate)
  479. ret = clk->set_rate(clk, rate);
  480. return ret;
  481. }
  482. /*-------------------------------------------------------------------------
  483. * Omap1 clock reset and init functions
  484. *-------------------------------------------------------------------------*/
  485. #ifdef CONFIG_OMAP_RESET_CLOCKS
  486. void __init omap1_clk_disable_unused(struct clk *clk)
  487. {
  488. __u32 regval32;
  489. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  490. * has not enabled any DSP clocks */
  491. if (clk->enable_reg == DSP_IDLECT2) {
  492. printk(KERN_INFO "Skipping reset check for DSP domain "
  493. "clock \"%s\"\n", clk->name);
  494. return;
  495. }
  496. /* Is the clock already disabled? */
  497. if (clk->flags & ENABLE_REG_32BIT)
  498. regval32 = __raw_readl(clk->enable_reg);
  499. else
  500. regval32 = __raw_readw(clk->enable_reg);
  501. if ((regval32 & (1 << clk->enable_bit)) == 0)
  502. return;
  503. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  504. clk->ops->disable(clk);
  505. printk(" done\n");
  506. }
  507. #endif