tc6393xb.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719
  1. /*
  2. * Toshiba TC6393XB SoC support
  3. *
  4. * Copyright(c) 2005-2006 Chris Humbert
  5. * Copyright(c) 2005 Dirk Opfer
  6. * Copyright(c) 2005 Ian Molton <spyro@f2s.com>
  7. * Copyright(c) 2007 Dmitry Baryshkov
  8. *
  9. * Based on code written by Sharp/Lineo for 2.4 kernels
  10. * Based on locomo.c
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/err.h>
  23. #include <linux/mfd/core.h>
  24. #include <linux/mfd/tmio.h>
  25. #include <linux/mfd/tc6393xb.h>
  26. #include <linux/gpio.h>
  27. #define SCR_REVID 0x08 /* b Revision ID */
  28. #define SCR_ISR 0x50 /* b Interrupt Status */
  29. #define SCR_IMR 0x52 /* b Interrupt Mask */
  30. #define SCR_IRR 0x54 /* b Interrupt Routing */
  31. #define SCR_GPER 0x60 /* w GP Enable */
  32. #define SCR_GPI_SR(i) (0x64 + (i)) /* b3 GPI Status */
  33. #define SCR_GPI_IMR(i) (0x68 + (i)) /* b3 GPI INT Mask */
  34. #define SCR_GPI_EDER(i) (0x6c + (i)) /* b3 GPI Edge Detect Enable */
  35. #define SCR_GPI_LIR(i) (0x70 + (i)) /* b3 GPI Level Invert */
  36. #define SCR_GPO_DSR(i) (0x78 + (i)) /* b3 GPO Data Set */
  37. #define SCR_GPO_DOECR(i) (0x7c + (i)) /* b3 GPO Data OE Control */
  38. #define SCR_GP_IARCR(i) (0x80 + (i)) /* b3 GP Internal Active Register Control */
  39. #define SCR_GP_IARLCR(i) (0x84 + (i)) /* b3 GP INTERNAL Active Register Level Control */
  40. #define SCR_GPI_BCR(i) (0x88 + (i)) /* b3 GPI Buffer Control */
  41. #define SCR_GPA_IARCR 0x8c /* w GPa Internal Active Register Control */
  42. #define SCR_GPA_IARLCR 0x90 /* w GPa Internal Active Register Level Control */
  43. #define SCR_GPA_BCR 0x94 /* w GPa Buffer Control */
  44. #define SCR_CCR 0x98 /* w Clock Control */
  45. #define SCR_PLL2CR 0x9a /* w PLL2 Control */
  46. #define SCR_PLL1CR 0x9c /* l PLL1 Control */
  47. #define SCR_DIARCR 0xa0 /* b Device Internal Active Register Control */
  48. #define SCR_DBOCR 0xa1 /* b Device Buffer Off Control */
  49. #define SCR_FER 0xe0 /* b Function Enable */
  50. #define SCR_MCR 0xe4 /* w Mode Control */
  51. #define SCR_CONFIG 0xfc /* b Configuration Control */
  52. #define SCR_DEBUG 0xff /* b Debug */
  53. #define SCR_CCR_CK32K BIT(0)
  54. #define SCR_CCR_USBCK BIT(1)
  55. #define SCR_CCR_UNK1 BIT(4)
  56. #define SCR_CCR_MCLK_MASK (7 << 8)
  57. #define SCR_CCR_MCLK_OFF (0 << 8)
  58. #define SCR_CCR_MCLK_12 (1 << 8)
  59. #define SCR_CCR_MCLK_24 (2 << 8)
  60. #define SCR_CCR_MCLK_48 (3 << 8)
  61. #define SCR_CCR_HCLK_MASK (3 << 12)
  62. #define SCR_CCR_HCLK_24 (0 << 12)
  63. #define SCR_CCR_HCLK_48 (1 << 12)
  64. #define SCR_FER_USBEN BIT(0) /* USB host enable */
  65. #define SCR_FER_LCDCVEN BIT(1) /* polysilicon TFT enable */
  66. #define SCR_FER_SLCDEN BIT(2) /* SLCD enable */
  67. #define SCR_MCR_RDY_MASK (3 << 0)
  68. #define SCR_MCR_RDY_OPENDRAIN (0 << 0)
  69. #define SCR_MCR_RDY_TRISTATE (1 << 0)
  70. #define SCR_MCR_RDY_PUSHPULL (2 << 0)
  71. #define SCR_MCR_RDY_UNK BIT(2)
  72. #define SCR_MCR_RDY_EN BIT(3)
  73. #define SCR_MCR_INT_MASK (3 << 4)
  74. #define SCR_MCR_INT_OPENDRAIN (0 << 4)
  75. #define SCR_MCR_INT_TRISTATE (1 << 4)
  76. #define SCR_MCR_INT_PUSHPULL (2 << 4)
  77. #define SCR_MCR_INT_UNK BIT(6)
  78. #define SCR_MCR_INT_EN BIT(7)
  79. /* bits 8 - 16 are unknown */
  80. #define TC_GPIO_BIT(i) (1 << (i & 0x7))
  81. /*--------------------------------------------------------------------------*/
  82. struct tc6393xb {
  83. void __iomem *scr;
  84. struct gpio_chip gpio;
  85. struct clk *clk; /* 3,6 Mhz */
  86. spinlock_t lock; /* protects RMW cycles */
  87. struct {
  88. u8 fer;
  89. u16 ccr;
  90. u8 gpi_bcr[3];
  91. u8 gpo_dsr[3];
  92. u8 gpo_doecr[3];
  93. } suspend_state;
  94. struct resource rscr;
  95. struct resource *iomem;
  96. int irq;
  97. int irq_base;
  98. };
  99. enum {
  100. TC6393XB_CELL_NAND,
  101. TC6393XB_CELL_MMC,
  102. TC6393XB_CELL_OHCI,
  103. };
  104. /*--------------------------------------------------------------------------*/
  105. static int tc6393xb_nand_enable(struct platform_device *nand)
  106. {
  107. struct platform_device *dev = to_platform_device(nand->dev.parent);
  108. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  109. unsigned long flags;
  110. spin_lock_irqsave(&tc6393xb->lock, flags);
  111. /* SMD buffer on */
  112. dev_dbg(&dev->dev, "SMD buffer on\n");
  113. tmio_iowrite8(0xff, tc6393xb->scr + SCR_GPI_BCR(1));
  114. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  115. return 0;
  116. }
  117. static struct resource __devinitdata tc6393xb_nand_resources[] = {
  118. {
  119. .start = 0x1000,
  120. .end = 0x1007,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. {
  124. .start = 0x0100,
  125. .end = 0x01ff,
  126. .flags = IORESOURCE_MEM,
  127. },
  128. {
  129. .start = IRQ_TC6393_NAND,
  130. .end = IRQ_TC6393_NAND,
  131. .flags = IORESOURCE_IRQ,
  132. },
  133. };
  134. static struct resource __devinitdata tc6393xb_mmc_resources[] = {
  135. {
  136. .start = 0x800,
  137. .end = 0x9ff,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. {
  141. .start = 0x200,
  142. .end = 0x2ff,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. {
  146. .start = IRQ_TC6393_MMC,
  147. .end = IRQ_TC6393_MMC,
  148. .flags = IORESOURCE_IRQ,
  149. },
  150. };
  151. const static struct resource tc6393xb_ohci_resources[] = {
  152. {
  153. .start = 0x3000,
  154. .end = 0x31ff,
  155. .flags = IORESOURCE_MEM,
  156. },
  157. {
  158. .start = 0x0300,
  159. .end = 0x03ff,
  160. .flags = IORESOURCE_MEM,
  161. },
  162. {
  163. .start = 0x010000,
  164. .end = 0x017fff,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. {
  168. .start = 0x018000,
  169. .end = 0x01ffff,
  170. .flags = IORESOURCE_MEM,
  171. },
  172. {
  173. .start = IRQ_TC6393_OHCI,
  174. .end = IRQ_TC6393_OHCI,
  175. .flags = IORESOURCE_IRQ,
  176. },
  177. };
  178. static int tc6393xb_ohci_enable(struct platform_device *dev)
  179. {
  180. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  181. unsigned long flags;
  182. u16 ccr;
  183. u8 fer;
  184. spin_lock_irqsave(&tc6393xb->lock, flags);
  185. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  186. ccr |= SCR_CCR_USBCK;
  187. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  188. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  189. fer |= SCR_FER_USBEN;
  190. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  191. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  192. return 0;
  193. }
  194. static int tc6393xb_ohci_disable(struct platform_device *dev)
  195. {
  196. struct tc6393xb *tc6393xb = dev_get_drvdata(dev->dev.parent);
  197. unsigned long flags;
  198. u16 ccr;
  199. u8 fer;
  200. spin_lock_irqsave(&tc6393xb->lock, flags);
  201. fer = tmio_ioread8(tc6393xb->scr + SCR_FER);
  202. fer &= ~SCR_FER_USBEN;
  203. tmio_iowrite8(fer, tc6393xb->scr + SCR_FER);
  204. ccr = tmio_ioread16(tc6393xb->scr + SCR_CCR);
  205. ccr &= ~SCR_CCR_USBCK;
  206. tmio_iowrite16(ccr, tc6393xb->scr + SCR_CCR);
  207. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  208. return 0;
  209. }
  210. static struct mfd_cell __devinitdata tc6393xb_cells[] = {
  211. [TC6393XB_CELL_NAND] = {
  212. .name = "tmio-nand",
  213. .enable = tc6393xb_nand_enable,
  214. .num_resources = ARRAY_SIZE(tc6393xb_nand_resources),
  215. .resources = tc6393xb_nand_resources,
  216. },
  217. [TC6393XB_CELL_MMC] = {
  218. .name = "tmio-mmc",
  219. .num_resources = ARRAY_SIZE(tc6393xb_mmc_resources),
  220. .resources = tc6393xb_mmc_resources,
  221. },
  222. [TC6393XB_CELL_OHCI] = {
  223. .name = "tmio-ohci",
  224. .num_resources = ARRAY_SIZE(tc6393xb_ohci_resources),
  225. .resources = tc6393xb_ohci_resources,
  226. .enable = tc6393xb_ohci_enable,
  227. .suspend = tc6393xb_ohci_disable,
  228. .resume = tc6393xb_ohci_enable,
  229. .disable = tc6393xb_ohci_disable,
  230. },
  231. };
  232. /*--------------------------------------------------------------------------*/
  233. static int tc6393xb_gpio_get(struct gpio_chip *chip,
  234. unsigned offset)
  235. {
  236. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  237. /* XXX: does dsr also represent inputs? */
  238. return tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8))
  239. & TC_GPIO_BIT(offset);
  240. }
  241. static void __tc6393xb_gpio_set(struct gpio_chip *chip,
  242. unsigned offset, int value)
  243. {
  244. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  245. u8 dsr;
  246. dsr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  247. if (value)
  248. dsr |= TC_GPIO_BIT(offset);
  249. else
  250. dsr &= ~TC_GPIO_BIT(offset);
  251. tmio_iowrite8(dsr, tc6393xb->scr + SCR_GPO_DSR(offset / 8));
  252. }
  253. static void tc6393xb_gpio_set(struct gpio_chip *chip,
  254. unsigned offset, int value)
  255. {
  256. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  257. unsigned long flags;
  258. spin_lock_irqsave(&tc6393xb->lock, flags);
  259. __tc6393xb_gpio_set(chip, offset, value);
  260. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  261. }
  262. static int tc6393xb_gpio_direction_input(struct gpio_chip *chip,
  263. unsigned offset)
  264. {
  265. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  266. unsigned long flags;
  267. u8 doecr;
  268. spin_lock_irqsave(&tc6393xb->lock, flags);
  269. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  270. doecr &= ~TC_GPIO_BIT(offset);
  271. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  272. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  273. return 0;
  274. }
  275. static int tc6393xb_gpio_direction_output(struct gpio_chip *chip,
  276. unsigned offset, int value)
  277. {
  278. struct tc6393xb *tc6393xb = container_of(chip, struct tc6393xb, gpio);
  279. unsigned long flags;
  280. u8 doecr;
  281. spin_lock_irqsave(&tc6393xb->lock, flags);
  282. __tc6393xb_gpio_set(chip, offset, value);
  283. doecr = tmio_ioread8(tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  284. doecr |= TC_GPIO_BIT(offset);
  285. tmio_iowrite8(doecr, tc6393xb->scr + SCR_GPO_DOECR(offset / 8));
  286. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  287. return 0;
  288. }
  289. static int tc6393xb_register_gpio(struct tc6393xb *tc6393xb, int gpio_base)
  290. {
  291. tc6393xb->gpio.label = "tc6393xb";
  292. tc6393xb->gpio.base = gpio_base;
  293. tc6393xb->gpio.ngpio = 16;
  294. tc6393xb->gpio.set = tc6393xb_gpio_set;
  295. tc6393xb->gpio.get = tc6393xb_gpio_get;
  296. tc6393xb->gpio.direction_input = tc6393xb_gpio_direction_input;
  297. tc6393xb->gpio.direction_output = tc6393xb_gpio_direction_output;
  298. return gpiochip_add(&tc6393xb->gpio);
  299. }
  300. /*--------------------------------------------------------------------------*/
  301. static void
  302. tc6393xb_irq(unsigned int irq, struct irq_desc *desc)
  303. {
  304. struct tc6393xb *tc6393xb = get_irq_data(irq);
  305. unsigned int isr;
  306. unsigned int i, irq_base;
  307. irq_base = tc6393xb->irq_base;
  308. while ((isr = tmio_ioread8(tc6393xb->scr + SCR_ISR) &
  309. ~tmio_ioread8(tc6393xb->scr + SCR_IMR)))
  310. for (i = 0; i < TC6393XB_NR_IRQS; i++) {
  311. if (isr & (1 << i))
  312. generic_handle_irq(irq_base + i);
  313. }
  314. }
  315. static void tc6393xb_irq_ack(unsigned int irq)
  316. {
  317. }
  318. static void tc6393xb_irq_mask(unsigned int irq)
  319. {
  320. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  321. unsigned long flags;
  322. u8 imr;
  323. spin_lock_irqsave(&tc6393xb->lock, flags);
  324. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  325. imr |= 1 << (irq - tc6393xb->irq_base);
  326. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  327. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  328. }
  329. static void tc6393xb_irq_unmask(unsigned int irq)
  330. {
  331. struct tc6393xb *tc6393xb = get_irq_chip_data(irq);
  332. unsigned long flags;
  333. u8 imr;
  334. spin_lock_irqsave(&tc6393xb->lock, flags);
  335. imr = tmio_ioread8(tc6393xb->scr + SCR_IMR);
  336. imr &= ~(1 << (irq - tc6393xb->irq_base));
  337. tmio_iowrite8(imr, tc6393xb->scr + SCR_IMR);
  338. spin_unlock_irqrestore(&tc6393xb->lock, flags);
  339. }
  340. static struct irq_chip tc6393xb_chip = {
  341. .name = "tc6393xb",
  342. .ack = tc6393xb_irq_ack,
  343. .mask = tc6393xb_irq_mask,
  344. .unmask = tc6393xb_irq_unmask,
  345. };
  346. static void tc6393xb_attach_irq(struct platform_device *dev)
  347. {
  348. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  349. unsigned int irq, irq_base;
  350. irq_base = tc6393xb->irq_base;
  351. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  352. set_irq_chip(irq, &tc6393xb_chip);
  353. set_irq_chip_data(irq, tc6393xb);
  354. set_irq_handler(irq, handle_edge_irq);
  355. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  356. }
  357. set_irq_type(tc6393xb->irq, IRQ_TYPE_EDGE_FALLING);
  358. set_irq_data(tc6393xb->irq, tc6393xb);
  359. set_irq_chained_handler(tc6393xb->irq, tc6393xb_irq);
  360. }
  361. static void tc6393xb_detach_irq(struct platform_device *dev)
  362. {
  363. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  364. unsigned int irq, irq_base;
  365. set_irq_chained_handler(tc6393xb->irq, NULL);
  366. set_irq_data(tc6393xb->irq, NULL);
  367. irq_base = tc6393xb->irq_base;
  368. for (irq = irq_base; irq < irq_base + TC6393XB_NR_IRQS; irq++) {
  369. set_irq_flags(irq, 0);
  370. set_irq_chip(irq, NULL);
  371. set_irq_chip_data(irq, NULL);
  372. }
  373. }
  374. /*--------------------------------------------------------------------------*/
  375. static int __devinit tc6393xb_probe(struct platform_device *dev)
  376. {
  377. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  378. struct tc6393xb *tc6393xb;
  379. struct resource *iomem, *rscr;
  380. int ret, temp;
  381. iomem = platform_get_resource(dev, IORESOURCE_MEM, 0);
  382. if (!iomem)
  383. return -EINVAL;
  384. tc6393xb = kzalloc(sizeof *tc6393xb, GFP_KERNEL);
  385. if (!tc6393xb) {
  386. ret = -ENOMEM;
  387. goto err_kzalloc;
  388. }
  389. spin_lock_init(&tc6393xb->lock);
  390. platform_set_drvdata(dev, tc6393xb);
  391. ret = platform_get_irq(dev, 0);
  392. if (ret >= 0)
  393. tc6393xb->irq = ret;
  394. else
  395. goto err_noirq;
  396. tc6393xb->iomem = iomem;
  397. tc6393xb->irq_base = tcpd->irq_base;
  398. tc6393xb->clk = clk_get(&dev->dev, "CLK_CK3P6MI");
  399. if (IS_ERR(tc6393xb->clk)) {
  400. ret = PTR_ERR(tc6393xb->clk);
  401. goto err_clk_get;
  402. }
  403. rscr = &tc6393xb->rscr;
  404. rscr->name = "tc6393xb-core";
  405. rscr->start = iomem->start;
  406. rscr->end = iomem->start + 0xff;
  407. rscr->flags = IORESOURCE_MEM;
  408. ret = request_resource(iomem, rscr);
  409. if (ret)
  410. goto err_request_scr;
  411. tc6393xb->scr = ioremap(rscr->start, rscr->end - rscr->start + 1);
  412. if (!tc6393xb->scr) {
  413. ret = -ENOMEM;
  414. goto err_ioremap;
  415. }
  416. ret = clk_enable(tc6393xb->clk);
  417. if (ret)
  418. goto err_clk_enable;
  419. ret = tcpd->enable(dev);
  420. if (ret)
  421. goto err_enable;
  422. iowrite8(0, tc6393xb->scr + SCR_FER);
  423. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  424. iowrite16(SCR_CCR_UNK1 | SCR_CCR_HCLK_48,
  425. tc6393xb->scr + SCR_CCR);
  426. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  427. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  428. BIT(15), tc6393xb->scr + SCR_MCR);
  429. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  430. iowrite8(0, tc6393xb->scr + SCR_IRR);
  431. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  432. printk(KERN_INFO "Toshiba tc6393xb revision %d at 0x%08lx, irq %d\n",
  433. tmio_ioread8(tc6393xb->scr + SCR_REVID),
  434. (unsigned long) iomem->start, tc6393xb->irq);
  435. tc6393xb->gpio.base = -1;
  436. if (tcpd->gpio_base >= 0) {
  437. ret = tc6393xb_register_gpio(tc6393xb, tcpd->gpio_base);
  438. if (ret)
  439. goto err_gpio_add;
  440. }
  441. tc6393xb_attach_irq(dev);
  442. if (tcpd->setup) {
  443. ret = tcpd->setup(dev);
  444. if (ret)
  445. goto err_setup;
  446. }
  447. tc6393xb_cells[TC6393XB_CELL_NAND].driver_data = tcpd->nand_data;
  448. tc6393xb_cells[TC6393XB_CELL_NAND].platform_data =
  449. &tc6393xb_cells[TC6393XB_CELL_NAND];
  450. tc6393xb_cells[TC6393XB_CELL_NAND].data_size =
  451. sizeof(tc6393xb_cells[TC6393XB_CELL_NAND]);
  452. tc6393xb_cells[TC6393XB_CELL_MMC].platform_data =
  453. &tc6393xb_cells[TC6393XB_CELL_MMC];
  454. tc6393xb_cells[TC6393XB_CELL_MMC].data_size =
  455. sizeof(tc6393xb_cells[TC6393XB_CELL_MMC]);
  456. tc6393xb_cells[TC6393XB_CELL_OHCI].platform_data =
  457. &tc6393xb_cells[TC6393XB_CELL_OHCI];
  458. tc6393xb_cells[TC6393XB_CELL_OHCI].data_size =
  459. sizeof(tc6393xb_cells[TC6393XB_CELL_OHCI]);
  460. ret = mfd_add_devices(&dev->dev, dev->id,
  461. tc6393xb_cells, ARRAY_SIZE(tc6393xb_cells),
  462. iomem, tcpd->irq_base);
  463. if (!ret)
  464. return 0;
  465. if (tcpd->teardown)
  466. tcpd->teardown(dev);
  467. err_setup:
  468. tc6393xb_detach_irq(dev);
  469. err_gpio_add:
  470. if (tc6393xb->gpio.base != -1)
  471. temp = gpiochip_remove(&tc6393xb->gpio);
  472. tcpd->disable(dev);
  473. err_clk_enable:
  474. clk_disable(tc6393xb->clk);
  475. err_enable:
  476. iounmap(tc6393xb->scr);
  477. err_ioremap:
  478. release_resource(&tc6393xb->rscr);
  479. err_request_scr:
  480. clk_put(tc6393xb->clk);
  481. err_noirq:
  482. err_clk_get:
  483. kfree(tc6393xb);
  484. err_kzalloc:
  485. return ret;
  486. }
  487. static int __devexit tc6393xb_remove(struct platform_device *dev)
  488. {
  489. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  490. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  491. int ret;
  492. mfd_remove_devices(&dev->dev);
  493. if (tcpd->teardown)
  494. tcpd->teardown(dev);
  495. tc6393xb_detach_irq(dev);
  496. if (tc6393xb->gpio.base != -1) {
  497. ret = gpiochip_remove(&tc6393xb->gpio);
  498. if (ret) {
  499. dev_err(&dev->dev, "Can't remove gpio chip: %d\n", ret);
  500. return ret;
  501. }
  502. }
  503. ret = tcpd->disable(dev);
  504. clk_disable(tc6393xb->clk);
  505. iounmap(tc6393xb->scr);
  506. release_resource(&tc6393xb->rscr);
  507. platform_set_drvdata(dev, NULL);
  508. clk_put(tc6393xb->clk);
  509. kfree(tc6393xb);
  510. return ret;
  511. }
  512. #ifdef CONFIG_PM
  513. static int tc6393xb_suspend(struct platform_device *dev, pm_message_t state)
  514. {
  515. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  516. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  517. int i, ret;
  518. tc6393xb->suspend_state.ccr = ioread16(tc6393xb->scr + SCR_CCR);
  519. tc6393xb->suspend_state.fer = ioread8(tc6393xb->scr + SCR_FER);
  520. for (i = 0; i < 3; i++) {
  521. tc6393xb->suspend_state.gpo_dsr[i] =
  522. ioread8(tc6393xb->scr + SCR_GPO_DSR(i));
  523. tc6393xb->suspend_state.gpo_doecr[i] =
  524. ioread8(tc6393xb->scr + SCR_GPO_DOECR(i));
  525. tc6393xb->suspend_state.gpi_bcr[i] =
  526. ioread8(tc6393xb->scr + SCR_GPI_BCR(i));
  527. }
  528. ret = tcpd->suspend(dev);
  529. clk_disable(tc6393xb->clk);
  530. return ret;
  531. }
  532. static int tc6393xb_resume(struct platform_device *dev)
  533. {
  534. struct tc6393xb_platform_data *tcpd = dev->dev.platform_data;
  535. struct tc6393xb *tc6393xb = platform_get_drvdata(dev);
  536. int ret;
  537. int i;
  538. clk_enable(tc6393xb->clk);
  539. ret = tcpd->resume(dev);
  540. if (ret)
  541. return ret;
  542. if (!tcpd->resume_restore)
  543. return 0;
  544. iowrite8(tc6393xb->suspend_state.fer, tc6393xb->scr + SCR_FER);
  545. iowrite16(tcpd->scr_pll2cr, tc6393xb->scr + SCR_PLL2CR);
  546. iowrite16(tc6393xb->suspend_state.ccr, tc6393xb->scr + SCR_CCR);
  547. iowrite16(SCR_MCR_RDY_OPENDRAIN | SCR_MCR_RDY_UNK | SCR_MCR_RDY_EN |
  548. SCR_MCR_INT_OPENDRAIN | SCR_MCR_INT_UNK | SCR_MCR_INT_EN |
  549. BIT(15), tc6393xb->scr + SCR_MCR);
  550. iowrite16(tcpd->scr_gper, tc6393xb->scr + SCR_GPER);
  551. iowrite8(0, tc6393xb->scr + SCR_IRR);
  552. iowrite8(0xbf, tc6393xb->scr + SCR_IMR);
  553. for (i = 0; i < 3; i++) {
  554. iowrite8(tc6393xb->suspend_state.gpo_dsr[i],
  555. tc6393xb->scr + SCR_GPO_DSR(i));
  556. iowrite8(tc6393xb->suspend_state.gpo_doecr[i],
  557. tc6393xb->scr + SCR_GPO_DOECR(i));
  558. iowrite8(tc6393xb->suspend_state.gpi_bcr[i],
  559. tc6393xb->scr + SCR_GPI_BCR(i));
  560. }
  561. return 0;
  562. }
  563. #else
  564. #define tc6393xb_suspend NULL
  565. #define tc6393xb_resume NULL
  566. #endif
  567. static struct platform_driver tc6393xb_driver = {
  568. .probe = tc6393xb_probe,
  569. .remove = __devexit_p(tc6393xb_remove),
  570. .suspend = tc6393xb_suspend,
  571. .resume = tc6393xb_resume,
  572. .driver = {
  573. .name = "tc6393xb",
  574. .owner = THIS_MODULE,
  575. },
  576. };
  577. static int __init tc6393xb_init(void)
  578. {
  579. return platform_driver_register(&tc6393xb_driver);
  580. }
  581. static void __exit tc6393xb_exit(void)
  582. {
  583. platform_driver_unregister(&tc6393xb_driver);
  584. }
  585. subsys_initcall(tc6393xb_init);
  586. module_exit(tc6393xb_exit);
  587. MODULE_LICENSE("GPL v2");
  588. MODULE_AUTHOR("Ian Molton, Dmitry Baryshkov and Dirk Opfer");
  589. MODULE_DESCRIPTION("tc6393xb Toshiba Mobile IO Controller");
  590. MODULE_ALIAS("platform:tc6393xb");