tg3.c 428 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #ifdef CONFIG_SPARC
  53. #include <asm/idprom.h>
  54. #include <asm/prom.h>
  55. #endif
  56. #define BAR_0 0
  57. #define BAR_2 2
  58. #include "tg3.h"
  59. /* Functions & macros to verify TG3_FLAGS types */
  60. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  61. {
  62. return test_bit(flag, bits);
  63. }
  64. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  65. {
  66. set_bit(flag, bits);
  67. }
  68. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  69. {
  70. clear_bit(flag, bits);
  71. }
  72. #define tg3_flag(tp, flag) \
  73. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_set(tp, flag) \
  75. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_clear(tp, flag) \
  77. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define DRV_MODULE_NAME "tg3"
  79. #define TG3_MAJ_NUM 3
  80. #define TG3_MIN_NUM 125
  81. #define DRV_MODULE_VERSION \
  82. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  83. #define DRV_MODULE_RELDATE "September 26, 2012"
  84. #define RESET_KIND_SHUTDOWN 0
  85. #define RESET_KIND_INIT 1
  86. #define RESET_KIND_SUSPEND 2
  87. #define TG3_DEF_RX_MODE 0
  88. #define TG3_DEF_TX_MODE 0
  89. #define TG3_DEF_MSG_ENABLE \
  90. (NETIF_MSG_DRV | \
  91. NETIF_MSG_PROBE | \
  92. NETIF_MSG_LINK | \
  93. NETIF_MSG_TIMER | \
  94. NETIF_MSG_IFDOWN | \
  95. NETIF_MSG_IFUP | \
  96. NETIF_MSG_RX_ERR | \
  97. NETIF_MSG_TX_ERR)
  98. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  99. /* length of time before we decide the hardware is borked,
  100. * and dev->tx_timeout() should be called to fix the problem
  101. */
  102. #define TG3_TX_TIMEOUT (5 * HZ)
  103. /* hardware minimum and maximum for a single frame's data payload */
  104. #define TG3_MIN_MTU 60
  105. #define TG3_MAX_MTU(tp) \
  106. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  107. /* These numbers seem to be hard coded in the NIC firmware somehow.
  108. * You can't change the ring sizes, but you can change where you place
  109. * them in the NIC onboard memory.
  110. */
  111. #define TG3_RX_STD_RING_SIZE(tp) \
  112. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  113. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  114. #define TG3_DEF_RX_RING_PENDING 200
  115. #define TG3_RX_JMB_RING_SIZE(tp) \
  116. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  117. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  118. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  119. /* Do not place this n-ring entries value into the tp struct itself,
  120. * we really want to expose these constants to GCC so that modulo et
  121. * al. operations are done with shifts and masks instead of with
  122. * hw multiply/modulo instructions. Another solution would be to
  123. * replace things like '% foo' with '& (foo - 1)'.
  124. */
  125. #define TG3_TX_RING_SIZE 512
  126. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  127. #define TG3_RX_STD_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  131. #define TG3_RX_RCB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  133. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  134. TG3_TX_RING_SIZE)
  135. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  136. #define TG3_DMA_BYTE_ENAB 64
  137. #define TG3_RX_STD_DMA_SZ 1536
  138. #define TG3_RX_JMB_DMA_SZ 9046
  139. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  140. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  141. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  142. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  144. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  146. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  147. * that are at least dword aligned when used in PCIX mode. The driver
  148. * works around this bug by double copying the packet. This workaround
  149. * is built into the normal double copy length check for efficiency.
  150. *
  151. * However, the double copy is only necessary on those architectures
  152. * where unaligned memory accesses are inefficient. For those architectures
  153. * where unaligned memory accesses incur little penalty, we can reintegrate
  154. * the 5701 in the normal rx path. Doing so saves a device structure
  155. * dereference by hardcoding the double copy threshold in place.
  156. */
  157. #define TG3_RX_COPY_THRESHOLD 256
  158. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  159. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  160. #else
  161. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  162. #endif
  163. #if (NET_IP_ALIGN != 0)
  164. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  165. #else
  166. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  167. #endif
  168. /* minimum number of free TX descriptors required to wake up TX process */
  169. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  170. #define TG3_TX_BD_DMA_MAX_2K 2048
  171. #define TG3_TX_BD_DMA_MAX_4K 4096
  172. #define TG3_RAW_IP_ALIGN 2
  173. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  174. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  175. #define FIRMWARE_TG3 "tigon/tg3.bin"
  176. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  177. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  178. static char version[] __devinitdata =
  179. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  180. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  181. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  182. MODULE_LICENSE("GPL");
  183. MODULE_VERSION(DRV_MODULE_VERSION);
  184. MODULE_FIRMWARE(FIRMWARE_TG3);
  185. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  186. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  187. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  188. module_param(tg3_debug, int, 0);
  189. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  190. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  272. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  273. {}
  274. };
  275. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  276. static const struct {
  277. const char string[ETH_GSTRING_LEN];
  278. } ethtool_stats_keys[] = {
  279. { "rx_octets" },
  280. { "rx_fragments" },
  281. { "rx_ucast_packets" },
  282. { "rx_mcast_packets" },
  283. { "rx_bcast_packets" },
  284. { "rx_fcs_errors" },
  285. { "rx_align_errors" },
  286. { "rx_xon_pause_rcvd" },
  287. { "rx_xoff_pause_rcvd" },
  288. { "rx_mac_ctrl_rcvd" },
  289. { "rx_xoff_entered" },
  290. { "rx_frame_too_long_errors" },
  291. { "rx_jabbers" },
  292. { "rx_undersize_packets" },
  293. { "rx_in_length_errors" },
  294. { "rx_out_length_errors" },
  295. { "rx_64_or_less_octet_packets" },
  296. { "rx_65_to_127_octet_packets" },
  297. { "rx_128_to_255_octet_packets" },
  298. { "rx_256_to_511_octet_packets" },
  299. { "rx_512_to_1023_octet_packets" },
  300. { "rx_1024_to_1522_octet_packets" },
  301. { "rx_1523_to_2047_octet_packets" },
  302. { "rx_2048_to_4095_octet_packets" },
  303. { "rx_4096_to_8191_octet_packets" },
  304. { "rx_8192_to_9022_octet_packets" },
  305. { "tx_octets" },
  306. { "tx_collisions" },
  307. { "tx_xon_sent" },
  308. { "tx_xoff_sent" },
  309. { "tx_flow_control" },
  310. { "tx_mac_errors" },
  311. { "tx_single_collisions" },
  312. { "tx_mult_collisions" },
  313. { "tx_deferred" },
  314. { "tx_excessive_collisions" },
  315. { "tx_late_collisions" },
  316. { "tx_collide_2times" },
  317. { "tx_collide_3times" },
  318. { "tx_collide_4times" },
  319. { "tx_collide_5times" },
  320. { "tx_collide_6times" },
  321. { "tx_collide_7times" },
  322. { "tx_collide_8times" },
  323. { "tx_collide_9times" },
  324. { "tx_collide_10times" },
  325. { "tx_collide_11times" },
  326. { "tx_collide_12times" },
  327. { "tx_collide_13times" },
  328. { "tx_collide_14times" },
  329. { "tx_collide_15times" },
  330. { "tx_ucast_packets" },
  331. { "tx_mcast_packets" },
  332. { "tx_bcast_packets" },
  333. { "tx_carrier_sense_errors" },
  334. { "tx_discards" },
  335. { "tx_errors" },
  336. { "dma_writeq_full" },
  337. { "dma_write_prioq_full" },
  338. { "rxbds_empty" },
  339. { "rx_discards" },
  340. { "rx_errors" },
  341. { "rx_threshold_hit" },
  342. { "dma_readq_full" },
  343. { "dma_read_prioq_full" },
  344. { "tx_comp_queue_full" },
  345. { "ring_set_send_prod_index" },
  346. { "ring_status_update" },
  347. { "nic_irqs" },
  348. { "nic_avoided_irqs" },
  349. { "nic_tx_threshold_hit" },
  350. { "mbuf_lwm_thresh_hit" },
  351. };
  352. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  353. static const struct {
  354. const char string[ETH_GSTRING_LEN];
  355. } ethtool_test_keys[] = {
  356. { "nvram test (online) " },
  357. { "link test (online) " },
  358. { "register test (offline)" },
  359. { "memory test (offline)" },
  360. { "mac loopback test (offline)" },
  361. { "phy loopback test (offline)" },
  362. { "ext loopback test (offline)" },
  363. { "interrupt test (offline)" },
  364. };
  365. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  366. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  367. {
  368. writel(val, tp->regs + off);
  369. }
  370. static u32 tg3_read32(struct tg3 *tp, u32 off)
  371. {
  372. return readl(tp->regs + off);
  373. }
  374. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. writel(val, tp->aperegs + off);
  377. }
  378. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  379. {
  380. return readl(tp->aperegs + off);
  381. }
  382. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  383. {
  384. unsigned long flags;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. }
  390. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  391. {
  392. writel(val, tp->regs + off);
  393. readl(tp->regs + off);
  394. }
  395. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  396. {
  397. unsigned long flags;
  398. u32 val;
  399. spin_lock_irqsave(&tp->indirect_lock, flags);
  400. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  401. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  402. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  403. return val;
  404. }
  405. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  406. {
  407. unsigned long flags;
  408. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  409. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  410. TG3_64BIT_REG_LOW, val);
  411. return;
  412. }
  413. if (off == TG3_RX_STD_PROD_IDX_REG) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  415. TG3_64BIT_REG_LOW, val);
  416. return;
  417. }
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  420. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  421. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  422. /* In indirect mode when disabling interrupts, we also need
  423. * to clear the interrupt bit in the GRC local ctrl register.
  424. */
  425. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  426. (val == 0x1)) {
  427. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  428. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  429. }
  430. }
  431. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  432. {
  433. unsigned long flags;
  434. u32 val;
  435. spin_lock_irqsave(&tp->indirect_lock, flags);
  436. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  437. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  438. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  439. return val;
  440. }
  441. /* usec_wait specifies the wait time in usec when writing to certain registers
  442. * where it is unsafe to read back the register without some delay.
  443. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  444. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  445. */
  446. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  447. {
  448. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  449. /* Non-posted methods */
  450. tp->write32(tp, off, val);
  451. else {
  452. /* Posted method */
  453. tg3_write32(tp, off, val);
  454. if (usec_wait)
  455. udelay(usec_wait);
  456. tp->read32(tp, off);
  457. }
  458. /* Wait again after the read for the posted method to guarantee that
  459. * the wait time is met.
  460. */
  461. if (usec_wait)
  462. udelay(usec_wait);
  463. }
  464. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  465. {
  466. tp->write32_mbox(tp, off, val);
  467. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  468. tp->read32_mbox(tp, off);
  469. }
  470. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. void __iomem *mbox = tp->regs + off;
  473. writel(val, mbox);
  474. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  475. writel(val, mbox);
  476. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  477. readl(mbox);
  478. }
  479. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  480. {
  481. return readl(tp->regs + off + GRCMBOX_BASE);
  482. }
  483. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  484. {
  485. writel(val, tp->regs + off + GRCMBOX_BASE);
  486. }
  487. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  488. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  489. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  490. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  491. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  492. #define tw32(reg, val) tp->write32(tp, reg, val)
  493. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  494. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  495. #define tr32(reg) tp->read32(tp, reg)
  496. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  497. {
  498. unsigned long flags;
  499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  500. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  501. return;
  502. spin_lock_irqsave(&tp->indirect_lock, flags);
  503. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  505. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  506. /* Always leave this as zero. */
  507. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  508. } else {
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  510. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  511. /* Always leave this as zero. */
  512. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  513. }
  514. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  515. }
  516. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  517. {
  518. unsigned long flags;
  519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  520. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  521. *val = 0;
  522. return;
  523. }
  524. spin_lock_irqsave(&tp->indirect_lock, flags);
  525. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  526. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  527. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  528. /* Always leave this as zero. */
  529. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  530. } else {
  531. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  532. *val = tr32(TG3PCI_MEM_WIN_DATA);
  533. /* Always leave this as zero. */
  534. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  535. }
  536. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  537. }
  538. static void tg3_ape_lock_init(struct tg3 *tp)
  539. {
  540. int i;
  541. u32 regbase, bit;
  542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  543. regbase = TG3_APE_LOCK_GRANT;
  544. else
  545. regbase = TG3_APE_PER_LOCK_GRANT;
  546. /* Make sure the driver hasn't any stale locks. */
  547. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  548. switch (i) {
  549. case TG3_APE_LOCK_PHY0:
  550. case TG3_APE_LOCK_PHY1:
  551. case TG3_APE_LOCK_PHY2:
  552. case TG3_APE_LOCK_PHY3:
  553. bit = APE_LOCK_GRANT_DRIVER;
  554. break;
  555. default:
  556. if (!tp->pci_fn)
  557. bit = APE_LOCK_GRANT_DRIVER;
  558. else
  559. bit = 1 << tp->pci_fn;
  560. }
  561. tg3_ape_write32(tp, regbase + 4 * i, bit);
  562. }
  563. }
  564. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  565. {
  566. int i, off;
  567. int ret = 0;
  568. u32 status, req, gnt, bit;
  569. if (!tg3_flag(tp, ENABLE_APE))
  570. return 0;
  571. switch (locknum) {
  572. case TG3_APE_LOCK_GPIO:
  573. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  574. return 0;
  575. case TG3_APE_LOCK_GRC:
  576. case TG3_APE_LOCK_MEM:
  577. if (!tp->pci_fn)
  578. bit = APE_LOCK_REQ_DRIVER;
  579. else
  580. bit = 1 << tp->pci_fn;
  581. break;
  582. case TG3_APE_LOCK_PHY0:
  583. case TG3_APE_LOCK_PHY1:
  584. case TG3_APE_LOCK_PHY2:
  585. case TG3_APE_LOCK_PHY3:
  586. bit = APE_LOCK_REQ_DRIVER;
  587. break;
  588. default:
  589. return -EINVAL;
  590. }
  591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  592. req = TG3_APE_LOCK_REQ;
  593. gnt = TG3_APE_LOCK_GRANT;
  594. } else {
  595. req = TG3_APE_PER_LOCK_REQ;
  596. gnt = TG3_APE_PER_LOCK_GRANT;
  597. }
  598. off = 4 * locknum;
  599. tg3_ape_write32(tp, req + off, bit);
  600. /* Wait for up to 1 millisecond to acquire lock. */
  601. for (i = 0; i < 100; i++) {
  602. status = tg3_ape_read32(tp, gnt + off);
  603. if (status == bit)
  604. break;
  605. udelay(10);
  606. }
  607. if (status != bit) {
  608. /* Revoke the lock request. */
  609. tg3_ape_write32(tp, gnt + off, bit);
  610. ret = -EBUSY;
  611. }
  612. return ret;
  613. }
  614. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  615. {
  616. u32 gnt, bit;
  617. if (!tg3_flag(tp, ENABLE_APE))
  618. return;
  619. switch (locknum) {
  620. case TG3_APE_LOCK_GPIO:
  621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  622. return;
  623. case TG3_APE_LOCK_GRC:
  624. case TG3_APE_LOCK_MEM:
  625. if (!tp->pci_fn)
  626. bit = APE_LOCK_GRANT_DRIVER;
  627. else
  628. bit = 1 << tp->pci_fn;
  629. break;
  630. case TG3_APE_LOCK_PHY0:
  631. case TG3_APE_LOCK_PHY1:
  632. case TG3_APE_LOCK_PHY2:
  633. case TG3_APE_LOCK_PHY3:
  634. bit = APE_LOCK_GRANT_DRIVER;
  635. break;
  636. default:
  637. return;
  638. }
  639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  640. gnt = TG3_APE_LOCK_GRANT;
  641. else
  642. gnt = TG3_APE_PER_LOCK_GRANT;
  643. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  644. }
  645. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  646. {
  647. u32 apedata;
  648. while (timeout_us) {
  649. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  650. return -EBUSY;
  651. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  652. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  653. break;
  654. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  655. udelay(10);
  656. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  657. }
  658. return timeout_us ? 0 : -EBUSY;
  659. }
  660. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  661. {
  662. u32 i, apedata;
  663. for (i = 0; i < timeout_us / 10; i++) {
  664. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  665. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  666. break;
  667. udelay(10);
  668. }
  669. return i == timeout_us / 10;
  670. }
  671. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  672. u32 len)
  673. {
  674. int err;
  675. u32 i, bufoff, msgoff, maxlen, apedata;
  676. if (!tg3_flag(tp, APE_HAS_NCSI))
  677. return 0;
  678. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  679. if (apedata != APE_SEG_SIG_MAGIC)
  680. return -ENODEV;
  681. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  682. if (!(apedata & APE_FW_STATUS_READY))
  683. return -EAGAIN;
  684. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  685. TG3_APE_SHMEM_BASE;
  686. msgoff = bufoff + 2 * sizeof(u32);
  687. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  688. while (len) {
  689. u32 length;
  690. /* Cap xfer sizes to scratchpad limits. */
  691. length = (len > maxlen) ? maxlen : len;
  692. len -= length;
  693. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  694. if (!(apedata & APE_FW_STATUS_READY))
  695. return -EAGAIN;
  696. /* Wait for up to 1 msec for APE to service previous event. */
  697. err = tg3_ape_event_lock(tp, 1000);
  698. if (err)
  699. return err;
  700. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  701. APE_EVENT_STATUS_SCRTCHPD_READ |
  702. APE_EVENT_STATUS_EVENT_PENDING;
  703. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  704. tg3_ape_write32(tp, bufoff, base_off);
  705. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  706. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  707. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  708. base_off += length;
  709. if (tg3_ape_wait_for_event(tp, 30000))
  710. return -EAGAIN;
  711. for (i = 0; length; i += 4, length -= 4) {
  712. u32 val = tg3_ape_read32(tp, msgoff + i);
  713. memcpy(data, &val, sizeof(u32));
  714. data++;
  715. }
  716. }
  717. return 0;
  718. }
  719. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  720. {
  721. int err;
  722. u32 apedata;
  723. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  724. if (apedata != APE_SEG_SIG_MAGIC)
  725. return -EAGAIN;
  726. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  727. if (!(apedata & APE_FW_STATUS_READY))
  728. return -EAGAIN;
  729. /* Wait for up to 1 millisecond for APE to service previous event. */
  730. err = tg3_ape_event_lock(tp, 1000);
  731. if (err)
  732. return err;
  733. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  734. event | APE_EVENT_STATUS_EVENT_PENDING);
  735. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  736. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  737. return 0;
  738. }
  739. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  740. {
  741. u32 event;
  742. u32 apedata;
  743. if (!tg3_flag(tp, ENABLE_APE))
  744. return;
  745. switch (kind) {
  746. case RESET_KIND_INIT:
  747. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  748. APE_HOST_SEG_SIG_MAGIC);
  749. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  750. APE_HOST_SEG_LEN_MAGIC);
  751. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  752. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  753. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  754. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  755. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  756. APE_HOST_BEHAV_NO_PHYLOCK);
  757. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  758. TG3_APE_HOST_DRVR_STATE_START);
  759. event = APE_EVENT_STATUS_STATE_START;
  760. break;
  761. case RESET_KIND_SHUTDOWN:
  762. /* With the interface we are currently using,
  763. * APE does not track driver state. Wiping
  764. * out the HOST SEGMENT SIGNATURE forces
  765. * the APE to assume OS absent status.
  766. */
  767. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  768. if (device_may_wakeup(&tp->pdev->dev) &&
  769. tg3_flag(tp, WOL_ENABLE)) {
  770. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  771. TG3_APE_HOST_WOL_SPEED_AUTO);
  772. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  773. } else
  774. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  775. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  776. event = APE_EVENT_STATUS_STATE_UNLOAD;
  777. break;
  778. case RESET_KIND_SUSPEND:
  779. event = APE_EVENT_STATUS_STATE_SUSPEND;
  780. break;
  781. default:
  782. return;
  783. }
  784. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  785. tg3_ape_send_event(tp, event);
  786. }
  787. static void tg3_disable_ints(struct tg3 *tp)
  788. {
  789. int i;
  790. tw32(TG3PCI_MISC_HOST_CTRL,
  791. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  792. for (i = 0; i < tp->irq_max; i++)
  793. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  794. }
  795. static void tg3_enable_ints(struct tg3 *tp)
  796. {
  797. int i;
  798. tp->irq_sync = 0;
  799. wmb();
  800. tw32(TG3PCI_MISC_HOST_CTRL,
  801. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  802. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  803. for (i = 0; i < tp->irq_cnt; i++) {
  804. struct tg3_napi *tnapi = &tp->napi[i];
  805. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  806. if (tg3_flag(tp, 1SHOT_MSI))
  807. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  808. tp->coal_now |= tnapi->coal_now;
  809. }
  810. /* Force an initial interrupt */
  811. if (!tg3_flag(tp, TAGGED_STATUS) &&
  812. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  813. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  814. else
  815. tw32(HOSTCC_MODE, tp->coal_now);
  816. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  817. }
  818. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  819. {
  820. struct tg3 *tp = tnapi->tp;
  821. struct tg3_hw_status *sblk = tnapi->hw_status;
  822. unsigned int work_exists = 0;
  823. /* check for phy events */
  824. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  825. if (sblk->status & SD_STATUS_LINK_CHG)
  826. work_exists = 1;
  827. }
  828. /* check for TX work to do */
  829. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  830. work_exists = 1;
  831. /* check for RX work to do */
  832. if (tnapi->rx_rcb_prod_idx &&
  833. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  834. work_exists = 1;
  835. return work_exists;
  836. }
  837. /* tg3_int_reenable
  838. * similar to tg3_enable_ints, but it accurately determines whether there
  839. * is new work pending and can return without flushing the PIO write
  840. * which reenables interrupts
  841. */
  842. static void tg3_int_reenable(struct tg3_napi *tnapi)
  843. {
  844. struct tg3 *tp = tnapi->tp;
  845. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  846. mmiowb();
  847. /* When doing tagged status, this work check is unnecessary.
  848. * The last_tag we write above tells the chip which piece of
  849. * work we've completed.
  850. */
  851. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  852. tw32(HOSTCC_MODE, tp->coalesce_mode |
  853. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  854. }
  855. static void tg3_switch_clocks(struct tg3 *tp)
  856. {
  857. u32 clock_ctrl;
  858. u32 orig_clock_ctrl;
  859. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  860. return;
  861. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  862. orig_clock_ctrl = clock_ctrl;
  863. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  864. CLOCK_CTRL_CLKRUN_OENABLE |
  865. 0x1f);
  866. tp->pci_clock_ctrl = clock_ctrl;
  867. if (tg3_flag(tp, 5705_PLUS)) {
  868. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  869. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  870. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  871. }
  872. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  873. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  874. clock_ctrl |
  875. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  876. 40);
  877. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  878. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  879. 40);
  880. }
  881. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  882. }
  883. #define PHY_BUSY_LOOPS 5000
  884. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  885. {
  886. u32 frame_val;
  887. unsigned int loops;
  888. int ret;
  889. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  890. tw32_f(MAC_MI_MODE,
  891. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  892. udelay(80);
  893. }
  894. tg3_ape_lock(tp, tp->phy_ape_lock);
  895. *val = 0x0;
  896. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  897. MI_COM_PHY_ADDR_MASK);
  898. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  899. MI_COM_REG_ADDR_MASK);
  900. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  901. tw32_f(MAC_MI_COM, frame_val);
  902. loops = PHY_BUSY_LOOPS;
  903. while (loops != 0) {
  904. udelay(10);
  905. frame_val = tr32(MAC_MI_COM);
  906. if ((frame_val & MI_COM_BUSY) == 0) {
  907. udelay(5);
  908. frame_val = tr32(MAC_MI_COM);
  909. break;
  910. }
  911. loops -= 1;
  912. }
  913. ret = -EBUSY;
  914. if (loops != 0) {
  915. *val = frame_val & MI_COM_DATA_MASK;
  916. ret = 0;
  917. }
  918. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  919. tw32_f(MAC_MI_MODE, tp->mi_mode);
  920. udelay(80);
  921. }
  922. tg3_ape_unlock(tp, tp->phy_ape_lock);
  923. return ret;
  924. }
  925. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  926. {
  927. u32 frame_val;
  928. unsigned int loops;
  929. int ret;
  930. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  931. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  932. return 0;
  933. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  934. tw32_f(MAC_MI_MODE,
  935. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  936. udelay(80);
  937. }
  938. tg3_ape_lock(tp, tp->phy_ape_lock);
  939. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  940. MI_COM_PHY_ADDR_MASK);
  941. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  942. MI_COM_REG_ADDR_MASK);
  943. frame_val |= (val & MI_COM_DATA_MASK);
  944. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  945. tw32_f(MAC_MI_COM, frame_val);
  946. loops = PHY_BUSY_LOOPS;
  947. while (loops != 0) {
  948. udelay(10);
  949. frame_val = tr32(MAC_MI_COM);
  950. if ((frame_val & MI_COM_BUSY) == 0) {
  951. udelay(5);
  952. frame_val = tr32(MAC_MI_COM);
  953. break;
  954. }
  955. loops -= 1;
  956. }
  957. ret = -EBUSY;
  958. if (loops != 0)
  959. ret = 0;
  960. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  961. tw32_f(MAC_MI_MODE, tp->mi_mode);
  962. udelay(80);
  963. }
  964. tg3_ape_unlock(tp, tp->phy_ape_lock);
  965. return ret;
  966. }
  967. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  968. {
  969. int err;
  970. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  971. if (err)
  972. goto done;
  973. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  974. if (err)
  975. goto done;
  976. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  977. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  978. if (err)
  979. goto done;
  980. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  981. done:
  982. return err;
  983. }
  984. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  985. {
  986. int err;
  987. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  988. if (err)
  989. goto done;
  990. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  991. if (err)
  992. goto done;
  993. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  994. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  995. if (err)
  996. goto done;
  997. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  998. done:
  999. return err;
  1000. }
  1001. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1002. {
  1003. int err;
  1004. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1005. if (!err)
  1006. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1007. return err;
  1008. }
  1009. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1010. {
  1011. int err;
  1012. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1013. if (!err)
  1014. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1015. return err;
  1016. }
  1017. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1018. {
  1019. int err;
  1020. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1021. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1022. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1023. if (!err)
  1024. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1025. return err;
  1026. }
  1027. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1028. {
  1029. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1030. set |= MII_TG3_AUXCTL_MISC_WREN;
  1031. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1032. }
  1033. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1034. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1035. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1036. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1037. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1038. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1039. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1040. static int tg3_bmcr_reset(struct tg3 *tp)
  1041. {
  1042. u32 phy_control;
  1043. int limit, err;
  1044. /* OK, reset it, and poll the BMCR_RESET bit until it
  1045. * clears or we time out.
  1046. */
  1047. phy_control = BMCR_RESET;
  1048. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1049. if (err != 0)
  1050. return -EBUSY;
  1051. limit = 5000;
  1052. while (limit--) {
  1053. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1054. if (err != 0)
  1055. return -EBUSY;
  1056. if ((phy_control & BMCR_RESET) == 0) {
  1057. udelay(40);
  1058. break;
  1059. }
  1060. udelay(10);
  1061. }
  1062. if (limit < 0)
  1063. return -EBUSY;
  1064. return 0;
  1065. }
  1066. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1067. {
  1068. struct tg3 *tp = bp->priv;
  1069. u32 val;
  1070. spin_lock_bh(&tp->lock);
  1071. if (tg3_readphy(tp, reg, &val))
  1072. val = -EIO;
  1073. spin_unlock_bh(&tp->lock);
  1074. return val;
  1075. }
  1076. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1077. {
  1078. struct tg3 *tp = bp->priv;
  1079. u32 ret = 0;
  1080. spin_lock_bh(&tp->lock);
  1081. if (tg3_writephy(tp, reg, val))
  1082. ret = -EIO;
  1083. spin_unlock_bh(&tp->lock);
  1084. return ret;
  1085. }
  1086. static int tg3_mdio_reset(struct mii_bus *bp)
  1087. {
  1088. return 0;
  1089. }
  1090. static void tg3_mdio_config_5785(struct tg3 *tp)
  1091. {
  1092. u32 val;
  1093. struct phy_device *phydev;
  1094. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1095. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1096. case PHY_ID_BCM50610:
  1097. case PHY_ID_BCM50610M:
  1098. val = MAC_PHYCFG2_50610_LED_MODES;
  1099. break;
  1100. case PHY_ID_BCMAC131:
  1101. val = MAC_PHYCFG2_AC131_LED_MODES;
  1102. break;
  1103. case PHY_ID_RTL8211C:
  1104. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1105. break;
  1106. case PHY_ID_RTL8201E:
  1107. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1108. break;
  1109. default:
  1110. return;
  1111. }
  1112. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1113. tw32(MAC_PHYCFG2, val);
  1114. val = tr32(MAC_PHYCFG1);
  1115. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1116. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1117. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1118. tw32(MAC_PHYCFG1, val);
  1119. return;
  1120. }
  1121. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1122. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1123. MAC_PHYCFG2_FMODE_MASK_MASK |
  1124. MAC_PHYCFG2_GMODE_MASK_MASK |
  1125. MAC_PHYCFG2_ACT_MASK_MASK |
  1126. MAC_PHYCFG2_QUAL_MASK_MASK |
  1127. MAC_PHYCFG2_INBAND_ENABLE;
  1128. tw32(MAC_PHYCFG2, val);
  1129. val = tr32(MAC_PHYCFG1);
  1130. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1131. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1132. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1133. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1134. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1135. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1136. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1137. }
  1138. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1139. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1140. tw32(MAC_PHYCFG1, val);
  1141. val = tr32(MAC_EXT_RGMII_MODE);
  1142. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1143. MAC_RGMII_MODE_RX_QUALITY |
  1144. MAC_RGMII_MODE_RX_ACTIVITY |
  1145. MAC_RGMII_MODE_RX_ENG_DET |
  1146. MAC_RGMII_MODE_TX_ENABLE |
  1147. MAC_RGMII_MODE_TX_LOWPWR |
  1148. MAC_RGMII_MODE_TX_RESET);
  1149. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1150. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1151. val |= MAC_RGMII_MODE_RX_INT_B |
  1152. MAC_RGMII_MODE_RX_QUALITY |
  1153. MAC_RGMII_MODE_RX_ACTIVITY |
  1154. MAC_RGMII_MODE_RX_ENG_DET;
  1155. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1156. val |= MAC_RGMII_MODE_TX_ENABLE |
  1157. MAC_RGMII_MODE_TX_LOWPWR |
  1158. MAC_RGMII_MODE_TX_RESET;
  1159. }
  1160. tw32(MAC_EXT_RGMII_MODE, val);
  1161. }
  1162. static void tg3_mdio_start(struct tg3 *tp)
  1163. {
  1164. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1165. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1166. udelay(80);
  1167. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1168. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1169. tg3_mdio_config_5785(tp);
  1170. }
  1171. static int tg3_mdio_init(struct tg3 *tp)
  1172. {
  1173. int i;
  1174. u32 reg;
  1175. struct phy_device *phydev;
  1176. if (tg3_flag(tp, 5717_PLUS)) {
  1177. u32 is_serdes;
  1178. tp->phy_addr = tp->pci_fn + 1;
  1179. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1180. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1181. else
  1182. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1183. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1184. if (is_serdes)
  1185. tp->phy_addr += 7;
  1186. } else
  1187. tp->phy_addr = TG3_PHY_MII_ADDR;
  1188. tg3_mdio_start(tp);
  1189. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1190. return 0;
  1191. tp->mdio_bus = mdiobus_alloc();
  1192. if (tp->mdio_bus == NULL)
  1193. return -ENOMEM;
  1194. tp->mdio_bus->name = "tg3 mdio bus";
  1195. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1196. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1197. tp->mdio_bus->priv = tp;
  1198. tp->mdio_bus->parent = &tp->pdev->dev;
  1199. tp->mdio_bus->read = &tg3_mdio_read;
  1200. tp->mdio_bus->write = &tg3_mdio_write;
  1201. tp->mdio_bus->reset = &tg3_mdio_reset;
  1202. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1203. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1204. for (i = 0; i < PHY_MAX_ADDR; i++)
  1205. tp->mdio_bus->irq[i] = PHY_POLL;
  1206. /* The bus registration will look for all the PHYs on the mdio bus.
  1207. * Unfortunately, it does not ensure the PHY is powered up before
  1208. * accessing the PHY ID registers. A chip reset is the
  1209. * quickest way to bring the device back to an operational state..
  1210. */
  1211. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1212. tg3_bmcr_reset(tp);
  1213. i = mdiobus_register(tp->mdio_bus);
  1214. if (i) {
  1215. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1216. mdiobus_free(tp->mdio_bus);
  1217. return i;
  1218. }
  1219. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1220. if (!phydev || !phydev->drv) {
  1221. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1222. mdiobus_unregister(tp->mdio_bus);
  1223. mdiobus_free(tp->mdio_bus);
  1224. return -ENODEV;
  1225. }
  1226. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1227. case PHY_ID_BCM57780:
  1228. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1229. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1230. break;
  1231. case PHY_ID_BCM50610:
  1232. case PHY_ID_BCM50610M:
  1233. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1234. PHY_BRCM_RX_REFCLK_UNUSED |
  1235. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1236. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1237. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1238. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1239. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1240. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1241. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1242. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1243. /* fallthru */
  1244. case PHY_ID_RTL8211C:
  1245. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1246. break;
  1247. case PHY_ID_RTL8201E:
  1248. case PHY_ID_BCMAC131:
  1249. phydev->interface = PHY_INTERFACE_MODE_MII;
  1250. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1251. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1252. break;
  1253. }
  1254. tg3_flag_set(tp, MDIOBUS_INITED);
  1255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1256. tg3_mdio_config_5785(tp);
  1257. return 0;
  1258. }
  1259. static void tg3_mdio_fini(struct tg3 *tp)
  1260. {
  1261. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1262. tg3_flag_clear(tp, MDIOBUS_INITED);
  1263. mdiobus_unregister(tp->mdio_bus);
  1264. mdiobus_free(tp->mdio_bus);
  1265. }
  1266. }
  1267. /* tp->lock is held. */
  1268. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1269. {
  1270. u32 val;
  1271. val = tr32(GRC_RX_CPU_EVENT);
  1272. val |= GRC_RX_CPU_DRIVER_EVENT;
  1273. tw32_f(GRC_RX_CPU_EVENT, val);
  1274. tp->last_event_jiffies = jiffies;
  1275. }
  1276. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1277. /* tp->lock is held. */
  1278. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1279. {
  1280. int i;
  1281. unsigned int delay_cnt;
  1282. long time_remain;
  1283. /* If enough time has passed, no wait is necessary. */
  1284. time_remain = (long)(tp->last_event_jiffies + 1 +
  1285. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1286. (long)jiffies;
  1287. if (time_remain < 0)
  1288. return;
  1289. /* Check if we can shorten the wait time. */
  1290. delay_cnt = jiffies_to_usecs(time_remain);
  1291. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1292. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1293. delay_cnt = (delay_cnt >> 3) + 1;
  1294. for (i = 0; i < delay_cnt; i++) {
  1295. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1296. break;
  1297. udelay(8);
  1298. }
  1299. }
  1300. /* tp->lock is held. */
  1301. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1302. {
  1303. u32 reg, val;
  1304. val = 0;
  1305. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1306. val = reg << 16;
  1307. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1308. val |= (reg & 0xffff);
  1309. *data++ = val;
  1310. val = 0;
  1311. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1312. val = reg << 16;
  1313. if (!tg3_readphy(tp, MII_LPA, &reg))
  1314. val |= (reg & 0xffff);
  1315. *data++ = val;
  1316. val = 0;
  1317. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1318. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1319. val = reg << 16;
  1320. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1321. val |= (reg & 0xffff);
  1322. }
  1323. *data++ = val;
  1324. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1325. val = reg << 16;
  1326. else
  1327. val = 0;
  1328. *data++ = val;
  1329. }
  1330. /* tp->lock is held. */
  1331. static void tg3_ump_link_report(struct tg3 *tp)
  1332. {
  1333. u32 data[4];
  1334. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1335. return;
  1336. tg3_phy_gather_ump_data(tp, data);
  1337. tg3_wait_for_event_ack(tp);
  1338. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1339. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1340. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1341. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1342. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1343. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1344. tg3_generate_fw_event(tp);
  1345. }
  1346. /* tp->lock is held. */
  1347. static void tg3_stop_fw(struct tg3 *tp)
  1348. {
  1349. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1350. /* Wait for RX cpu to ACK the previous event. */
  1351. tg3_wait_for_event_ack(tp);
  1352. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1353. tg3_generate_fw_event(tp);
  1354. /* Wait for RX cpu to ACK this event. */
  1355. tg3_wait_for_event_ack(tp);
  1356. }
  1357. }
  1358. /* tp->lock is held. */
  1359. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1360. {
  1361. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1362. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1363. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1364. switch (kind) {
  1365. case RESET_KIND_INIT:
  1366. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1367. DRV_STATE_START);
  1368. break;
  1369. case RESET_KIND_SHUTDOWN:
  1370. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1371. DRV_STATE_UNLOAD);
  1372. break;
  1373. case RESET_KIND_SUSPEND:
  1374. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1375. DRV_STATE_SUSPEND);
  1376. break;
  1377. default:
  1378. break;
  1379. }
  1380. }
  1381. if (kind == RESET_KIND_INIT ||
  1382. kind == RESET_KIND_SUSPEND)
  1383. tg3_ape_driver_state_change(tp, kind);
  1384. }
  1385. /* tp->lock is held. */
  1386. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1387. {
  1388. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1389. switch (kind) {
  1390. case RESET_KIND_INIT:
  1391. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1392. DRV_STATE_START_DONE);
  1393. break;
  1394. case RESET_KIND_SHUTDOWN:
  1395. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1396. DRV_STATE_UNLOAD_DONE);
  1397. break;
  1398. default:
  1399. break;
  1400. }
  1401. }
  1402. if (kind == RESET_KIND_SHUTDOWN)
  1403. tg3_ape_driver_state_change(tp, kind);
  1404. }
  1405. /* tp->lock is held. */
  1406. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1407. {
  1408. if (tg3_flag(tp, ENABLE_ASF)) {
  1409. switch (kind) {
  1410. case RESET_KIND_INIT:
  1411. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1412. DRV_STATE_START);
  1413. break;
  1414. case RESET_KIND_SHUTDOWN:
  1415. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1416. DRV_STATE_UNLOAD);
  1417. break;
  1418. case RESET_KIND_SUSPEND:
  1419. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1420. DRV_STATE_SUSPEND);
  1421. break;
  1422. default:
  1423. break;
  1424. }
  1425. }
  1426. }
  1427. static int tg3_poll_fw(struct tg3 *tp)
  1428. {
  1429. int i;
  1430. u32 val;
  1431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1432. /* Wait up to 20ms for init done. */
  1433. for (i = 0; i < 200; i++) {
  1434. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1435. return 0;
  1436. udelay(100);
  1437. }
  1438. return -ENODEV;
  1439. }
  1440. /* Wait for firmware initialization to complete. */
  1441. for (i = 0; i < 100000; i++) {
  1442. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1443. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1444. break;
  1445. udelay(10);
  1446. }
  1447. /* Chip might not be fitted with firmware. Some Sun onboard
  1448. * parts are configured like that. So don't signal the timeout
  1449. * of the above loop as an error, but do report the lack of
  1450. * running firmware once.
  1451. */
  1452. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1453. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1454. netdev_info(tp->dev, "No firmware running\n");
  1455. }
  1456. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1457. /* The 57765 A0 needs a little more
  1458. * time to do some important work.
  1459. */
  1460. mdelay(10);
  1461. }
  1462. return 0;
  1463. }
  1464. static void tg3_link_report(struct tg3 *tp)
  1465. {
  1466. if (!netif_carrier_ok(tp->dev)) {
  1467. netif_info(tp, link, tp->dev, "Link is down\n");
  1468. tg3_ump_link_report(tp);
  1469. } else if (netif_msg_link(tp)) {
  1470. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1471. (tp->link_config.active_speed == SPEED_1000 ?
  1472. 1000 :
  1473. (tp->link_config.active_speed == SPEED_100 ?
  1474. 100 : 10)),
  1475. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1476. "full" : "half"));
  1477. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1478. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1479. "on" : "off",
  1480. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1481. "on" : "off");
  1482. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1483. netdev_info(tp->dev, "EEE is %s\n",
  1484. tp->setlpicnt ? "enabled" : "disabled");
  1485. tg3_ump_link_report(tp);
  1486. }
  1487. }
  1488. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1489. {
  1490. u16 miireg;
  1491. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1492. miireg = ADVERTISE_1000XPAUSE;
  1493. else if (flow_ctrl & FLOW_CTRL_TX)
  1494. miireg = ADVERTISE_1000XPSE_ASYM;
  1495. else if (flow_ctrl & FLOW_CTRL_RX)
  1496. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1497. else
  1498. miireg = 0;
  1499. return miireg;
  1500. }
  1501. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1502. {
  1503. u8 cap = 0;
  1504. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1505. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1506. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1507. if (lcladv & ADVERTISE_1000XPAUSE)
  1508. cap = FLOW_CTRL_RX;
  1509. if (rmtadv & ADVERTISE_1000XPAUSE)
  1510. cap = FLOW_CTRL_TX;
  1511. }
  1512. return cap;
  1513. }
  1514. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1515. {
  1516. u8 autoneg;
  1517. u8 flowctrl = 0;
  1518. u32 old_rx_mode = tp->rx_mode;
  1519. u32 old_tx_mode = tp->tx_mode;
  1520. if (tg3_flag(tp, USE_PHYLIB))
  1521. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1522. else
  1523. autoneg = tp->link_config.autoneg;
  1524. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1525. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1526. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1527. else
  1528. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1529. } else
  1530. flowctrl = tp->link_config.flowctrl;
  1531. tp->link_config.active_flowctrl = flowctrl;
  1532. if (flowctrl & FLOW_CTRL_RX)
  1533. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1534. else
  1535. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1536. if (old_rx_mode != tp->rx_mode)
  1537. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1538. if (flowctrl & FLOW_CTRL_TX)
  1539. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1540. else
  1541. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1542. if (old_tx_mode != tp->tx_mode)
  1543. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1544. }
  1545. static void tg3_adjust_link(struct net_device *dev)
  1546. {
  1547. u8 oldflowctrl, linkmesg = 0;
  1548. u32 mac_mode, lcl_adv, rmt_adv;
  1549. struct tg3 *tp = netdev_priv(dev);
  1550. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1551. spin_lock_bh(&tp->lock);
  1552. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1553. MAC_MODE_HALF_DUPLEX);
  1554. oldflowctrl = tp->link_config.active_flowctrl;
  1555. if (phydev->link) {
  1556. lcl_adv = 0;
  1557. rmt_adv = 0;
  1558. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1559. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1560. else if (phydev->speed == SPEED_1000 ||
  1561. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1562. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1563. else
  1564. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1565. if (phydev->duplex == DUPLEX_HALF)
  1566. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1567. else {
  1568. lcl_adv = mii_advertise_flowctrl(
  1569. tp->link_config.flowctrl);
  1570. if (phydev->pause)
  1571. rmt_adv = LPA_PAUSE_CAP;
  1572. if (phydev->asym_pause)
  1573. rmt_adv |= LPA_PAUSE_ASYM;
  1574. }
  1575. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1576. } else
  1577. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1578. if (mac_mode != tp->mac_mode) {
  1579. tp->mac_mode = mac_mode;
  1580. tw32_f(MAC_MODE, tp->mac_mode);
  1581. udelay(40);
  1582. }
  1583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1584. if (phydev->speed == SPEED_10)
  1585. tw32(MAC_MI_STAT,
  1586. MAC_MI_STAT_10MBPS_MODE |
  1587. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1588. else
  1589. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1590. }
  1591. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1592. tw32(MAC_TX_LENGTHS,
  1593. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1594. (6 << TX_LENGTHS_IPG_SHIFT) |
  1595. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1596. else
  1597. tw32(MAC_TX_LENGTHS,
  1598. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1599. (6 << TX_LENGTHS_IPG_SHIFT) |
  1600. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1601. if (phydev->link != tp->old_link ||
  1602. phydev->speed != tp->link_config.active_speed ||
  1603. phydev->duplex != tp->link_config.active_duplex ||
  1604. oldflowctrl != tp->link_config.active_flowctrl)
  1605. linkmesg = 1;
  1606. tp->old_link = phydev->link;
  1607. tp->link_config.active_speed = phydev->speed;
  1608. tp->link_config.active_duplex = phydev->duplex;
  1609. spin_unlock_bh(&tp->lock);
  1610. if (linkmesg)
  1611. tg3_link_report(tp);
  1612. }
  1613. static int tg3_phy_init(struct tg3 *tp)
  1614. {
  1615. struct phy_device *phydev;
  1616. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1617. return 0;
  1618. /* Bring the PHY back to a known state. */
  1619. tg3_bmcr_reset(tp);
  1620. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1621. /* Attach the MAC to the PHY. */
  1622. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1623. phydev->dev_flags, phydev->interface);
  1624. if (IS_ERR(phydev)) {
  1625. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1626. return PTR_ERR(phydev);
  1627. }
  1628. /* Mask with MAC supported features. */
  1629. switch (phydev->interface) {
  1630. case PHY_INTERFACE_MODE_GMII:
  1631. case PHY_INTERFACE_MODE_RGMII:
  1632. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1633. phydev->supported &= (PHY_GBIT_FEATURES |
  1634. SUPPORTED_Pause |
  1635. SUPPORTED_Asym_Pause);
  1636. break;
  1637. }
  1638. /* fallthru */
  1639. case PHY_INTERFACE_MODE_MII:
  1640. phydev->supported &= (PHY_BASIC_FEATURES |
  1641. SUPPORTED_Pause |
  1642. SUPPORTED_Asym_Pause);
  1643. break;
  1644. default:
  1645. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1646. return -EINVAL;
  1647. }
  1648. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1649. phydev->advertising = phydev->supported;
  1650. return 0;
  1651. }
  1652. static void tg3_phy_start(struct tg3 *tp)
  1653. {
  1654. struct phy_device *phydev;
  1655. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1656. return;
  1657. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1658. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1659. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1660. phydev->speed = tp->link_config.speed;
  1661. phydev->duplex = tp->link_config.duplex;
  1662. phydev->autoneg = tp->link_config.autoneg;
  1663. phydev->advertising = tp->link_config.advertising;
  1664. }
  1665. phy_start(phydev);
  1666. phy_start_aneg(phydev);
  1667. }
  1668. static void tg3_phy_stop(struct tg3 *tp)
  1669. {
  1670. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1671. return;
  1672. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1673. }
  1674. static void tg3_phy_fini(struct tg3 *tp)
  1675. {
  1676. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1677. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1678. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1679. }
  1680. }
  1681. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1682. {
  1683. int err;
  1684. u32 val;
  1685. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1686. return 0;
  1687. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1688. /* Cannot do read-modify-write on 5401 */
  1689. err = tg3_phy_auxctl_write(tp,
  1690. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1691. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1692. 0x4c20);
  1693. goto done;
  1694. }
  1695. err = tg3_phy_auxctl_read(tp,
  1696. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1697. if (err)
  1698. return err;
  1699. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1700. err = tg3_phy_auxctl_write(tp,
  1701. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1702. done:
  1703. return err;
  1704. }
  1705. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1706. {
  1707. u32 phytest;
  1708. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1709. u32 phy;
  1710. tg3_writephy(tp, MII_TG3_FET_TEST,
  1711. phytest | MII_TG3_FET_SHADOW_EN);
  1712. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1713. if (enable)
  1714. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1715. else
  1716. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1717. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1718. }
  1719. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1720. }
  1721. }
  1722. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1723. {
  1724. u32 reg;
  1725. if (!tg3_flag(tp, 5705_PLUS) ||
  1726. (tg3_flag(tp, 5717_PLUS) &&
  1727. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1728. return;
  1729. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1730. tg3_phy_fet_toggle_apd(tp, enable);
  1731. return;
  1732. }
  1733. reg = MII_TG3_MISC_SHDW_WREN |
  1734. MII_TG3_MISC_SHDW_SCR5_SEL |
  1735. MII_TG3_MISC_SHDW_SCR5_LPED |
  1736. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1737. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1738. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1739. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1740. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1741. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1742. reg = MII_TG3_MISC_SHDW_WREN |
  1743. MII_TG3_MISC_SHDW_APD_SEL |
  1744. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1745. if (enable)
  1746. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1747. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1748. }
  1749. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1750. {
  1751. u32 phy;
  1752. if (!tg3_flag(tp, 5705_PLUS) ||
  1753. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1754. return;
  1755. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1756. u32 ephy;
  1757. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1758. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1759. tg3_writephy(tp, MII_TG3_FET_TEST,
  1760. ephy | MII_TG3_FET_SHADOW_EN);
  1761. if (!tg3_readphy(tp, reg, &phy)) {
  1762. if (enable)
  1763. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1764. else
  1765. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1766. tg3_writephy(tp, reg, phy);
  1767. }
  1768. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1769. }
  1770. } else {
  1771. int ret;
  1772. ret = tg3_phy_auxctl_read(tp,
  1773. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1774. if (!ret) {
  1775. if (enable)
  1776. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1777. else
  1778. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1779. tg3_phy_auxctl_write(tp,
  1780. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1781. }
  1782. }
  1783. }
  1784. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1785. {
  1786. int ret;
  1787. u32 val;
  1788. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1789. return;
  1790. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1791. if (!ret)
  1792. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1793. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1794. }
  1795. static void tg3_phy_apply_otp(struct tg3 *tp)
  1796. {
  1797. u32 otp, phy;
  1798. if (!tp->phy_otp)
  1799. return;
  1800. otp = tp->phy_otp;
  1801. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1802. return;
  1803. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1804. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1805. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1806. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1807. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1808. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1809. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1810. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1811. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1812. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1813. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1814. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1815. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1816. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1817. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1818. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1819. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1820. }
  1821. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1822. {
  1823. u32 val;
  1824. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1825. return;
  1826. tp->setlpicnt = 0;
  1827. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1828. current_link_up == 1 &&
  1829. tp->link_config.active_duplex == DUPLEX_FULL &&
  1830. (tp->link_config.active_speed == SPEED_100 ||
  1831. tp->link_config.active_speed == SPEED_1000)) {
  1832. u32 eeectl;
  1833. if (tp->link_config.active_speed == SPEED_1000)
  1834. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1835. else
  1836. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1837. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1838. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1839. TG3_CL45_D7_EEERES_STAT, &val);
  1840. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1841. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1842. tp->setlpicnt = 2;
  1843. }
  1844. if (!tp->setlpicnt) {
  1845. if (current_link_up == 1 &&
  1846. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1847. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1848. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1849. }
  1850. val = tr32(TG3_CPMU_EEE_MODE);
  1851. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1852. }
  1853. }
  1854. static void tg3_phy_eee_enable(struct tg3 *tp)
  1855. {
  1856. u32 val;
  1857. if (tp->link_config.active_speed == SPEED_1000 &&
  1858. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1860. tg3_flag(tp, 57765_CLASS)) &&
  1861. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1862. val = MII_TG3_DSP_TAP26_ALNOKO |
  1863. MII_TG3_DSP_TAP26_RMRXSTO;
  1864. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1865. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1866. }
  1867. val = tr32(TG3_CPMU_EEE_MODE);
  1868. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1869. }
  1870. static int tg3_wait_macro_done(struct tg3 *tp)
  1871. {
  1872. int limit = 100;
  1873. while (limit--) {
  1874. u32 tmp32;
  1875. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1876. if ((tmp32 & 0x1000) == 0)
  1877. break;
  1878. }
  1879. }
  1880. if (limit < 0)
  1881. return -EBUSY;
  1882. return 0;
  1883. }
  1884. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1885. {
  1886. static const u32 test_pat[4][6] = {
  1887. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1888. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1889. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1890. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1891. };
  1892. int chan;
  1893. for (chan = 0; chan < 4; chan++) {
  1894. int i;
  1895. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1896. (chan * 0x2000) | 0x0200);
  1897. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1898. for (i = 0; i < 6; i++)
  1899. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1900. test_pat[chan][i]);
  1901. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1902. if (tg3_wait_macro_done(tp)) {
  1903. *resetp = 1;
  1904. return -EBUSY;
  1905. }
  1906. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1907. (chan * 0x2000) | 0x0200);
  1908. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1909. if (tg3_wait_macro_done(tp)) {
  1910. *resetp = 1;
  1911. return -EBUSY;
  1912. }
  1913. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1914. if (tg3_wait_macro_done(tp)) {
  1915. *resetp = 1;
  1916. return -EBUSY;
  1917. }
  1918. for (i = 0; i < 6; i += 2) {
  1919. u32 low, high;
  1920. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1921. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1922. tg3_wait_macro_done(tp)) {
  1923. *resetp = 1;
  1924. return -EBUSY;
  1925. }
  1926. low &= 0x7fff;
  1927. high &= 0x000f;
  1928. if (low != test_pat[chan][i] ||
  1929. high != test_pat[chan][i+1]) {
  1930. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1931. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1932. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1933. return -EBUSY;
  1934. }
  1935. }
  1936. }
  1937. return 0;
  1938. }
  1939. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1940. {
  1941. int chan;
  1942. for (chan = 0; chan < 4; chan++) {
  1943. int i;
  1944. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1945. (chan * 0x2000) | 0x0200);
  1946. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1947. for (i = 0; i < 6; i++)
  1948. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1949. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1950. if (tg3_wait_macro_done(tp))
  1951. return -EBUSY;
  1952. }
  1953. return 0;
  1954. }
  1955. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1956. {
  1957. u32 reg32, phy9_orig;
  1958. int retries, do_phy_reset, err;
  1959. retries = 10;
  1960. do_phy_reset = 1;
  1961. do {
  1962. if (do_phy_reset) {
  1963. err = tg3_bmcr_reset(tp);
  1964. if (err)
  1965. return err;
  1966. do_phy_reset = 0;
  1967. }
  1968. /* Disable transmitter and interrupt. */
  1969. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1970. continue;
  1971. reg32 |= 0x3000;
  1972. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1973. /* Set full-duplex, 1000 mbps. */
  1974. tg3_writephy(tp, MII_BMCR,
  1975. BMCR_FULLDPLX | BMCR_SPEED1000);
  1976. /* Set to master mode. */
  1977. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1978. continue;
  1979. tg3_writephy(tp, MII_CTRL1000,
  1980. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1981. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1982. if (err)
  1983. return err;
  1984. /* Block the PHY control access. */
  1985. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1986. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1987. if (!err)
  1988. break;
  1989. } while (--retries);
  1990. err = tg3_phy_reset_chanpat(tp);
  1991. if (err)
  1992. return err;
  1993. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1994. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1995. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1996. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1997. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1998. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1999. reg32 &= ~0x3000;
  2000. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2001. } else if (!err)
  2002. err = -EBUSY;
  2003. return err;
  2004. }
  2005. /* This will reset the tigon3 PHY if there is no valid
  2006. * link unless the FORCE argument is non-zero.
  2007. */
  2008. static int tg3_phy_reset(struct tg3 *tp)
  2009. {
  2010. u32 val, cpmuctrl;
  2011. int err;
  2012. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2013. val = tr32(GRC_MISC_CFG);
  2014. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2015. udelay(40);
  2016. }
  2017. err = tg3_readphy(tp, MII_BMSR, &val);
  2018. err |= tg3_readphy(tp, MII_BMSR, &val);
  2019. if (err != 0)
  2020. return -EBUSY;
  2021. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  2022. netif_carrier_off(tp->dev);
  2023. tg3_link_report(tp);
  2024. }
  2025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2026. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2028. err = tg3_phy_reset_5703_4_5(tp);
  2029. if (err)
  2030. return err;
  2031. goto out;
  2032. }
  2033. cpmuctrl = 0;
  2034. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2035. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2036. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2037. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2038. tw32(TG3_CPMU_CTRL,
  2039. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2040. }
  2041. err = tg3_bmcr_reset(tp);
  2042. if (err)
  2043. return err;
  2044. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2045. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2046. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2047. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2048. }
  2049. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2050. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2051. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2052. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2053. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2054. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2055. udelay(40);
  2056. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2057. }
  2058. }
  2059. if (tg3_flag(tp, 5717_PLUS) &&
  2060. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2061. return 0;
  2062. tg3_phy_apply_otp(tp);
  2063. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2064. tg3_phy_toggle_apd(tp, true);
  2065. else
  2066. tg3_phy_toggle_apd(tp, false);
  2067. out:
  2068. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2069. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2070. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2071. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2072. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2073. }
  2074. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2075. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2076. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2077. }
  2078. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2079. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2080. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2081. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2082. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2083. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2084. }
  2085. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2086. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2087. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2088. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2089. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2090. tg3_writephy(tp, MII_TG3_TEST1,
  2091. MII_TG3_TEST1_TRIM_EN | 0x4);
  2092. } else
  2093. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2094. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2095. }
  2096. }
  2097. /* Set Extended packet length bit (bit 14) on all chips that */
  2098. /* support jumbo frames */
  2099. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2100. /* Cannot do read-modify-write on 5401 */
  2101. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2102. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2103. /* Set bit 14 with read-modify-write to preserve other bits */
  2104. err = tg3_phy_auxctl_read(tp,
  2105. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2106. if (!err)
  2107. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2108. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2109. }
  2110. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2111. * jumbo frames transmission.
  2112. */
  2113. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2114. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2115. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2116. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2117. }
  2118. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2119. /* adjust output voltage */
  2120. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2121. }
  2122. tg3_phy_toggle_automdix(tp, 1);
  2123. tg3_phy_set_wirespeed(tp);
  2124. return 0;
  2125. }
  2126. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2127. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2128. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2129. TG3_GPIO_MSG_NEED_VAUX)
  2130. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2131. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2132. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2133. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2134. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2135. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2136. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2137. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2138. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2139. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2140. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2141. {
  2142. u32 status, shift;
  2143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2145. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2146. else
  2147. status = tr32(TG3_CPMU_DRV_STATUS);
  2148. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2149. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2150. status |= (newstat << shift);
  2151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2153. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2154. else
  2155. tw32(TG3_CPMU_DRV_STATUS, status);
  2156. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2157. }
  2158. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2159. {
  2160. if (!tg3_flag(tp, IS_NIC))
  2161. return 0;
  2162. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2165. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2166. return -EIO;
  2167. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2168. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2169. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2170. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2171. } else {
  2172. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2173. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2174. }
  2175. return 0;
  2176. }
  2177. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2178. {
  2179. u32 grc_local_ctrl;
  2180. if (!tg3_flag(tp, IS_NIC) ||
  2181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2183. return;
  2184. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2185. tw32_wait_f(GRC_LOCAL_CTRL,
  2186. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2187. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2188. tw32_wait_f(GRC_LOCAL_CTRL,
  2189. grc_local_ctrl,
  2190. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2191. tw32_wait_f(GRC_LOCAL_CTRL,
  2192. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2193. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2194. }
  2195. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2196. {
  2197. if (!tg3_flag(tp, IS_NIC))
  2198. return;
  2199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2200. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2201. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2202. (GRC_LCLCTRL_GPIO_OE0 |
  2203. GRC_LCLCTRL_GPIO_OE1 |
  2204. GRC_LCLCTRL_GPIO_OE2 |
  2205. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2206. GRC_LCLCTRL_GPIO_OUTPUT1),
  2207. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2208. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2209. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2210. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2211. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2212. GRC_LCLCTRL_GPIO_OE1 |
  2213. GRC_LCLCTRL_GPIO_OE2 |
  2214. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2215. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2216. tp->grc_local_ctrl;
  2217. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2218. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2219. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2220. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2221. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2222. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2223. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2224. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2225. } else {
  2226. u32 no_gpio2;
  2227. u32 grc_local_ctrl = 0;
  2228. /* Workaround to prevent overdrawing Amps. */
  2229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2230. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2231. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2232. grc_local_ctrl,
  2233. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2234. }
  2235. /* On 5753 and variants, GPIO2 cannot be used. */
  2236. no_gpio2 = tp->nic_sram_data_cfg &
  2237. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2238. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2239. GRC_LCLCTRL_GPIO_OE1 |
  2240. GRC_LCLCTRL_GPIO_OE2 |
  2241. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2242. GRC_LCLCTRL_GPIO_OUTPUT2;
  2243. if (no_gpio2) {
  2244. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2245. GRC_LCLCTRL_GPIO_OUTPUT2);
  2246. }
  2247. tw32_wait_f(GRC_LOCAL_CTRL,
  2248. tp->grc_local_ctrl | grc_local_ctrl,
  2249. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2250. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2251. tw32_wait_f(GRC_LOCAL_CTRL,
  2252. tp->grc_local_ctrl | grc_local_ctrl,
  2253. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2254. if (!no_gpio2) {
  2255. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2256. tw32_wait_f(GRC_LOCAL_CTRL,
  2257. tp->grc_local_ctrl | grc_local_ctrl,
  2258. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2259. }
  2260. }
  2261. }
  2262. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2263. {
  2264. u32 msg = 0;
  2265. /* Serialize power state transitions */
  2266. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2267. return;
  2268. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2269. msg = TG3_GPIO_MSG_NEED_VAUX;
  2270. msg = tg3_set_function_status(tp, msg);
  2271. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2272. goto done;
  2273. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2274. tg3_pwrsrc_switch_to_vaux(tp);
  2275. else
  2276. tg3_pwrsrc_die_with_vmain(tp);
  2277. done:
  2278. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2279. }
  2280. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2281. {
  2282. bool need_vaux = false;
  2283. /* The GPIOs do something completely different on 57765. */
  2284. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2285. return;
  2286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2289. tg3_frob_aux_power_5717(tp, include_wol ?
  2290. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2291. return;
  2292. }
  2293. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2294. struct net_device *dev_peer;
  2295. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2296. /* remove_one() may have been run on the peer. */
  2297. if (dev_peer) {
  2298. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2299. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2300. return;
  2301. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2302. tg3_flag(tp_peer, ENABLE_ASF))
  2303. need_vaux = true;
  2304. }
  2305. }
  2306. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2307. tg3_flag(tp, ENABLE_ASF))
  2308. need_vaux = true;
  2309. if (need_vaux)
  2310. tg3_pwrsrc_switch_to_vaux(tp);
  2311. else
  2312. tg3_pwrsrc_die_with_vmain(tp);
  2313. }
  2314. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2315. {
  2316. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2317. return 1;
  2318. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2319. if (speed != SPEED_10)
  2320. return 1;
  2321. } else if (speed == SPEED_10)
  2322. return 1;
  2323. return 0;
  2324. }
  2325. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2326. {
  2327. u32 val;
  2328. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2330. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2331. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2332. sg_dig_ctrl |=
  2333. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2334. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2335. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2336. }
  2337. return;
  2338. }
  2339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2340. tg3_bmcr_reset(tp);
  2341. val = tr32(GRC_MISC_CFG);
  2342. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2343. udelay(40);
  2344. return;
  2345. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2346. u32 phytest;
  2347. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2348. u32 phy;
  2349. tg3_writephy(tp, MII_ADVERTISE, 0);
  2350. tg3_writephy(tp, MII_BMCR,
  2351. BMCR_ANENABLE | BMCR_ANRESTART);
  2352. tg3_writephy(tp, MII_TG3_FET_TEST,
  2353. phytest | MII_TG3_FET_SHADOW_EN);
  2354. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2355. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2356. tg3_writephy(tp,
  2357. MII_TG3_FET_SHDW_AUXMODE4,
  2358. phy);
  2359. }
  2360. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2361. }
  2362. return;
  2363. } else if (do_low_power) {
  2364. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2365. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2366. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2367. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2368. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2369. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2370. }
  2371. /* The PHY should not be powered down on some chips because
  2372. * of bugs.
  2373. */
  2374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2376. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2377. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2378. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2379. !tp->pci_fn))
  2380. return;
  2381. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2382. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2383. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2384. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2385. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2386. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2387. }
  2388. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2389. }
  2390. /* tp->lock is held. */
  2391. static int tg3_nvram_lock(struct tg3 *tp)
  2392. {
  2393. if (tg3_flag(tp, NVRAM)) {
  2394. int i;
  2395. if (tp->nvram_lock_cnt == 0) {
  2396. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2397. for (i = 0; i < 8000; i++) {
  2398. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2399. break;
  2400. udelay(20);
  2401. }
  2402. if (i == 8000) {
  2403. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2404. return -ENODEV;
  2405. }
  2406. }
  2407. tp->nvram_lock_cnt++;
  2408. }
  2409. return 0;
  2410. }
  2411. /* tp->lock is held. */
  2412. static void tg3_nvram_unlock(struct tg3 *tp)
  2413. {
  2414. if (tg3_flag(tp, NVRAM)) {
  2415. if (tp->nvram_lock_cnt > 0)
  2416. tp->nvram_lock_cnt--;
  2417. if (tp->nvram_lock_cnt == 0)
  2418. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2419. }
  2420. }
  2421. /* tp->lock is held. */
  2422. static void tg3_enable_nvram_access(struct tg3 *tp)
  2423. {
  2424. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2425. u32 nvaccess = tr32(NVRAM_ACCESS);
  2426. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2427. }
  2428. }
  2429. /* tp->lock is held. */
  2430. static void tg3_disable_nvram_access(struct tg3 *tp)
  2431. {
  2432. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2433. u32 nvaccess = tr32(NVRAM_ACCESS);
  2434. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2435. }
  2436. }
  2437. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2438. u32 offset, u32 *val)
  2439. {
  2440. u32 tmp;
  2441. int i;
  2442. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2443. return -EINVAL;
  2444. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2445. EEPROM_ADDR_DEVID_MASK |
  2446. EEPROM_ADDR_READ);
  2447. tw32(GRC_EEPROM_ADDR,
  2448. tmp |
  2449. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2450. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2451. EEPROM_ADDR_ADDR_MASK) |
  2452. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2453. for (i = 0; i < 1000; i++) {
  2454. tmp = tr32(GRC_EEPROM_ADDR);
  2455. if (tmp & EEPROM_ADDR_COMPLETE)
  2456. break;
  2457. msleep(1);
  2458. }
  2459. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2460. return -EBUSY;
  2461. tmp = tr32(GRC_EEPROM_DATA);
  2462. /*
  2463. * The data will always be opposite the native endian
  2464. * format. Perform a blind byteswap to compensate.
  2465. */
  2466. *val = swab32(tmp);
  2467. return 0;
  2468. }
  2469. #define NVRAM_CMD_TIMEOUT 10000
  2470. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2471. {
  2472. int i;
  2473. tw32(NVRAM_CMD, nvram_cmd);
  2474. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2475. udelay(10);
  2476. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2477. udelay(10);
  2478. break;
  2479. }
  2480. }
  2481. if (i == NVRAM_CMD_TIMEOUT)
  2482. return -EBUSY;
  2483. return 0;
  2484. }
  2485. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2486. {
  2487. if (tg3_flag(tp, NVRAM) &&
  2488. tg3_flag(tp, NVRAM_BUFFERED) &&
  2489. tg3_flag(tp, FLASH) &&
  2490. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2491. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2492. addr = ((addr / tp->nvram_pagesize) <<
  2493. ATMEL_AT45DB0X1B_PAGE_POS) +
  2494. (addr % tp->nvram_pagesize);
  2495. return addr;
  2496. }
  2497. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2498. {
  2499. if (tg3_flag(tp, NVRAM) &&
  2500. tg3_flag(tp, NVRAM_BUFFERED) &&
  2501. tg3_flag(tp, FLASH) &&
  2502. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2503. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2504. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2505. tp->nvram_pagesize) +
  2506. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2507. return addr;
  2508. }
  2509. /* NOTE: Data read in from NVRAM is byteswapped according to
  2510. * the byteswapping settings for all other register accesses.
  2511. * tg3 devices are BE devices, so on a BE machine, the data
  2512. * returned will be exactly as it is seen in NVRAM. On a LE
  2513. * machine, the 32-bit value will be byteswapped.
  2514. */
  2515. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2516. {
  2517. int ret;
  2518. if (!tg3_flag(tp, NVRAM))
  2519. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2520. offset = tg3_nvram_phys_addr(tp, offset);
  2521. if (offset > NVRAM_ADDR_MSK)
  2522. return -EINVAL;
  2523. ret = tg3_nvram_lock(tp);
  2524. if (ret)
  2525. return ret;
  2526. tg3_enable_nvram_access(tp);
  2527. tw32(NVRAM_ADDR, offset);
  2528. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2529. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2530. if (ret == 0)
  2531. *val = tr32(NVRAM_RDDATA);
  2532. tg3_disable_nvram_access(tp);
  2533. tg3_nvram_unlock(tp);
  2534. return ret;
  2535. }
  2536. /* Ensures NVRAM data is in bytestream format. */
  2537. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2538. {
  2539. u32 v;
  2540. int res = tg3_nvram_read(tp, offset, &v);
  2541. if (!res)
  2542. *val = cpu_to_be32(v);
  2543. return res;
  2544. }
  2545. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2546. u32 offset, u32 len, u8 *buf)
  2547. {
  2548. int i, j, rc = 0;
  2549. u32 val;
  2550. for (i = 0; i < len; i += 4) {
  2551. u32 addr;
  2552. __be32 data;
  2553. addr = offset + i;
  2554. memcpy(&data, buf + i, 4);
  2555. /*
  2556. * The SEEPROM interface expects the data to always be opposite
  2557. * the native endian format. We accomplish this by reversing
  2558. * all the operations that would have been performed on the
  2559. * data from a call to tg3_nvram_read_be32().
  2560. */
  2561. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2562. val = tr32(GRC_EEPROM_ADDR);
  2563. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2564. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2565. EEPROM_ADDR_READ);
  2566. tw32(GRC_EEPROM_ADDR, val |
  2567. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2568. (addr & EEPROM_ADDR_ADDR_MASK) |
  2569. EEPROM_ADDR_START |
  2570. EEPROM_ADDR_WRITE);
  2571. for (j = 0; j < 1000; j++) {
  2572. val = tr32(GRC_EEPROM_ADDR);
  2573. if (val & EEPROM_ADDR_COMPLETE)
  2574. break;
  2575. msleep(1);
  2576. }
  2577. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2578. rc = -EBUSY;
  2579. break;
  2580. }
  2581. }
  2582. return rc;
  2583. }
  2584. /* offset and length are dword aligned */
  2585. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2586. u8 *buf)
  2587. {
  2588. int ret = 0;
  2589. u32 pagesize = tp->nvram_pagesize;
  2590. u32 pagemask = pagesize - 1;
  2591. u32 nvram_cmd;
  2592. u8 *tmp;
  2593. tmp = kmalloc(pagesize, GFP_KERNEL);
  2594. if (tmp == NULL)
  2595. return -ENOMEM;
  2596. while (len) {
  2597. int j;
  2598. u32 phy_addr, page_off, size;
  2599. phy_addr = offset & ~pagemask;
  2600. for (j = 0; j < pagesize; j += 4) {
  2601. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2602. (__be32 *) (tmp + j));
  2603. if (ret)
  2604. break;
  2605. }
  2606. if (ret)
  2607. break;
  2608. page_off = offset & pagemask;
  2609. size = pagesize;
  2610. if (len < size)
  2611. size = len;
  2612. len -= size;
  2613. memcpy(tmp + page_off, buf, size);
  2614. offset = offset + (pagesize - page_off);
  2615. tg3_enable_nvram_access(tp);
  2616. /*
  2617. * Before we can erase the flash page, we need
  2618. * to issue a special "write enable" command.
  2619. */
  2620. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2621. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2622. break;
  2623. /* Erase the target page */
  2624. tw32(NVRAM_ADDR, phy_addr);
  2625. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2626. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2627. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2628. break;
  2629. /* Issue another write enable to start the write. */
  2630. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2631. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2632. break;
  2633. for (j = 0; j < pagesize; j += 4) {
  2634. __be32 data;
  2635. data = *((__be32 *) (tmp + j));
  2636. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2637. tw32(NVRAM_ADDR, phy_addr + j);
  2638. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2639. NVRAM_CMD_WR;
  2640. if (j == 0)
  2641. nvram_cmd |= NVRAM_CMD_FIRST;
  2642. else if (j == (pagesize - 4))
  2643. nvram_cmd |= NVRAM_CMD_LAST;
  2644. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2645. if (ret)
  2646. break;
  2647. }
  2648. if (ret)
  2649. break;
  2650. }
  2651. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2652. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2653. kfree(tmp);
  2654. return ret;
  2655. }
  2656. /* offset and length are dword aligned */
  2657. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2658. u8 *buf)
  2659. {
  2660. int i, ret = 0;
  2661. for (i = 0; i < len; i += 4, offset += 4) {
  2662. u32 page_off, phy_addr, nvram_cmd;
  2663. __be32 data;
  2664. memcpy(&data, buf + i, 4);
  2665. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2666. page_off = offset % tp->nvram_pagesize;
  2667. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2668. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2669. if (page_off == 0 || i == 0)
  2670. nvram_cmd |= NVRAM_CMD_FIRST;
  2671. if (page_off == (tp->nvram_pagesize - 4))
  2672. nvram_cmd |= NVRAM_CMD_LAST;
  2673. if (i == (len - 4))
  2674. nvram_cmd |= NVRAM_CMD_LAST;
  2675. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2676. !tg3_flag(tp, FLASH) ||
  2677. !tg3_flag(tp, 57765_PLUS))
  2678. tw32(NVRAM_ADDR, phy_addr);
  2679. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2680. !tg3_flag(tp, 5755_PLUS) &&
  2681. (tp->nvram_jedecnum == JEDEC_ST) &&
  2682. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2683. u32 cmd;
  2684. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2685. ret = tg3_nvram_exec_cmd(tp, cmd);
  2686. if (ret)
  2687. break;
  2688. }
  2689. if (!tg3_flag(tp, FLASH)) {
  2690. /* We always do complete word writes to eeprom. */
  2691. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2692. }
  2693. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2694. if (ret)
  2695. break;
  2696. }
  2697. return ret;
  2698. }
  2699. /* offset and length are dword aligned */
  2700. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2701. {
  2702. int ret;
  2703. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2704. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2705. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2706. udelay(40);
  2707. }
  2708. if (!tg3_flag(tp, NVRAM)) {
  2709. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2710. } else {
  2711. u32 grc_mode;
  2712. ret = tg3_nvram_lock(tp);
  2713. if (ret)
  2714. return ret;
  2715. tg3_enable_nvram_access(tp);
  2716. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2717. tw32(NVRAM_WRITE1, 0x406);
  2718. grc_mode = tr32(GRC_MODE);
  2719. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2720. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2721. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2722. buf);
  2723. } else {
  2724. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2725. buf);
  2726. }
  2727. grc_mode = tr32(GRC_MODE);
  2728. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2729. tg3_disable_nvram_access(tp);
  2730. tg3_nvram_unlock(tp);
  2731. }
  2732. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2733. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2734. udelay(40);
  2735. }
  2736. return ret;
  2737. }
  2738. #define RX_CPU_SCRATCH_BASE 0x30000
  2739. #define RX_CPU_SCRATCH_SIZE 0x04000
  2740. #define TX_CPU_SCRATCH_BASE 0x34000
  2741. #define TX_CPU_SCRATCH_SIZE 0x04000
  2742. /* tp->lock is held. */
  2743. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2744. {
  2745. int i;
  2746. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2748. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2749. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2750. return 0;
  2751. }
  2752. if (offset == RX_CPU_BASE) {
  2753. for (i = 0; i < 10000; i++) {
  2754. tw32(offset + CPU_STATE, 0xffffffff);
  2755. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2756. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2757. break;
  2758. }
  2759. tw32(offset + CPU_STATE, 0xffffffff);
  2760. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2761. udelay(10);
  2762. } else {
  2763. for (i = 0; i < 10000; i++) {
  2764. tw32(offset + CPU_STATE, 0xffffffff);
  2765. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2766. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2767. break;
  2768. }
  2769. }
  2770. if (i >= 10000) {
  2771. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2772. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2773. return -ENODEV;
  2774. }
  2775. /* Clear firmware's nvram arbitration. */
  2776. if (tg3_flag(tp, NVRAM))
  2777. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2778. return 0;
  2779. }
  2780. struct fw_info {
  2781. unsigned int fw_base;
  2782. unsigned int fw_len;
  2783. const __be32 *fw_data;
  2784. };
  2785. /* tp->lock is held. */
  2786. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2787. u32 cpu_scratch_base, int cpu_scratch_size,
  2788. struct fw_info *info)
  2789. {
  2790. int err, lock_err, i;
  2791. void (*write_op)(struct tg3 *, u32, u32);
  2792. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2793. netdev_err(tp->dev,
  2794. "%s: Trying to load TX cpu firmware which is 5705\n",
  2795. __func__);
  2796. return -EINVAL;
  2797. }
  2798. if (tg3_flag(tp, 5705_PLUS))
  2799. write_op = tg3_write_mem;
  2800. else
  2801. write_op = tg3_write_indirect_reg32;
  2802. /* It is possible that bootcode is still loading at this point.
  2803. * Get the nvram lock first before halting the cpu.
  2804. */
  2805. lock_err = tg3_nvram_lock(tp);
  2806. err = tg3_halt_cpu(tp, cpu_base);
  2807. if (!lock_err)
  2808. tg3_nvram_unlock(tp);
  2809. if (err)
  2810. goto out;
  2811. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2812. write_op(tp, cpu_scratch_base + i, 0);
  2813. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2814. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2815. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2816. write_op(tp, (cpu_scratch_base +
  2817. (info->fw_base & 0xffff) +
  2818. (i * sizeof(u32))),
  2819. be32_to_cpu(info->fw_data[i]));
  2820. err = 0;
  2821. out:
  2822. return err;
  2823. }
  2824. /* tp->lock is held. */
  2825. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2826. {
  2827. struct fw_info info;
  2828. const __be32 *fw_data;
  2829. int err, i;
  2830. fw_data = (void *)tp->fw->data;
  2831. /* Firmware blob starts with version numbers, followed by
  2832. start address and length. We are setting complete length.
  2833. length = end_address_of_bss - start_address_of_text.
  2834. Remainder is the blob to be loaded contiguously
  2835. from start address. */
  2836. info.fw_base = be32_to_cpu(fw_data[1]);
  2837. info.fw_len = tp->fw->size - 12;
  2838. info.fw_data = &fw_data[3];
  2839. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2840. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2841. &info);
  2842. if (err)
  2843. return err;
  2844. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2845. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2846. &info);
  2847. if (err)
  2848. return err;
  2849. /* Now startup only the RX cpu. */
  2850. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2851. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2852. for (i = 0; i < 5; i++) {
  2853. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2854. break;
  2855. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2856. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2857. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2858. udelay(1000);
  2859. }
  2860. if (i >= 5) {
  2861. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2862. "should be %08x\n", __func__,
  2863. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2864. return -ENODEV;
  2865. }
  2866. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2867. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2868. return 0;
  2869. }
  2870. /* tp->lock is held. */
  2871. static int tg3_load_tso_firmware(struct tg3 *tp)
  2872. {
  2873. struct fw_info info;
  2874. const __be32 *fw_data;
  2875. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2876. int err, i;
  2877. if (tg3_flag(tp, HW_TSO_1) ||
  2878. tg3_flag(tp, HW_TSO_2) ||
  2879. tg3_flag(tp, HW_TSO_3))
  2880. return 0;
  2881. fw_data = (void *)tp->fw->data;
  2882. /* Firmware blob starts with version numbers, followed by
  2883. start address and length. We are setting complete length.
  2884. length = end_address_of_bss - start_address_of_text.
  2885. Remainder is the blob to be loaded contiguously
  2886. from start address. */
  2887. info.fw_base = be32_to_cpu(fw_data[1]);
  2888. cpu_scratch_size = tp->fw_len;
  2889. info.fw_len = tp->fw->size - 12;
  2890. info.fw_data = &fw_data[3];
  2891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2892. cpu_base = RX_CPU_BASE;
  2893. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2894. } else {
  2895. cpu_base = TX_CPU_BASE;
  2896. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2897. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2898. }
  2899. err = tg3_load_firmware_cpu(tp, cpu_base,
  2900. cpu_scratch_base, cpu_scratch_size,
  2901. &info);
  2902. if (err)
  2903. return err;
  2904. /* Now startup the cpu. */
  2905. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2906. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2907. for (i = 0; i < 5; i++) {
  2908. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2909. break;
  2910. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2911. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2912. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2913. udelay(1000);
  2914. }
  2915. if (i >= 5) {
  2916. netdev_err(tp->dev,
  2917. "%s fails to set CPU PC, is %08x should be %08x\n",
  2918. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2919. return -ENODEV;
  2920. }
  2921. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2922. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2923. return 0;
  2924. }
  2925. /* tp->lock is held. */
  2926. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2927. {
  2928. u32 addr_high, addr_low;
  2929. int i;
  2930. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2931. tp->dev->dev_addr[1]);
  2932. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2933. (tp->dev->dev_addr[3] << 16) |
  2934. (tp->dev->dev_addr[4] << 8) |
  2935. (tp->dev->dev_addr[5] << 0));
  2936. for (i = 0; i < 4; i++) {
  2937. if (i == 1 && skip_mac_1)
  2938. continue;
  2939. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2940. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2941. }
  2942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2944. for (i = 0; i < 12; i++) {
  2945. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2946. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2947. }
  2948. }
  2949. addr_high = (tp->dev->dev_addr[0] +
  2950. tp->dev->dev_addr[1] +
  2951. tp->dev->dev_addr[2] +
  2952. tp->dev->dev_addr[3] +
  2953. tp->dev->dev_addr[4] +
  2954. tp->dev->dev_addr[5]) &
  2955. TX_BACKOFF_SEED_MASK;
  2956. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2957. }
  2958. static void tg3_enable_register_access(struct tg3 *tp)
  2959. {
  2960. /*
  2961. * Make sure register accesses (indirect or otherwise) will function
  2962. * correctly.
  2963. */
  2964. pci_write_config_dword(tp->pdev,
  2965. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2966. }
  2967. static int tg3_power_up(struct tg3 *tp)
  2968. {
  2969. int err;
  2970. tg3_enable_register_access(tp);
  2971. err = pci_set_power_state(tp->pdev, PCI_D0);
  2972. if (!err) {
  2973. /* Switch out of Vaux if it is a NIC */
  2974. tg3_pwrsrc_switch_to_vmain(tp);
  2975. } else {
  2976. netdev_err(tp->dev, "Transition to D0 failed\n");
  2977. }
  2978. return err;
  2979. }
  2980. static int tg3_setup_phy(struct tg3 *, int);
  2981. static int tg3_power_down_prepare(struct tg3 *tp)
  2982. {
  2983. u32 misc_host_ctrl;
  2984. bool device_should_wake, do_low_power;
  2985. tg3_enable_register_access(tp);
  2986. /* Restore the CLKREQ setting. */
  2987. if (tg3_flag(tp, CLKREQ_BUG))
  2988. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  2989. PCI_EXP_LNKCTL_CLKREQ_EN);
  2990. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2991. tw32(TG3PCI_MISC_HOST_CTRL,
  2992. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2993. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2994. tg3_flag(tp, WOL_ENABLE);
  2995. if (tg3_flag(tp, USE_PHYLIB)) {
  2996. do_low_power = false;
  2997. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2998. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2999. struct phy_device *phydev;
  3000. u32 phyid, advertising;
  3001. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3002. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3003. tp->link_config.speed = phydev->speed;
  3004. tp->link_config.duplex = phydev->duplex;
  3005. tp->link_config.autoneg = phydev->autoneg;
  3006. tp->link_config.advertising = phydev->advertising;
  3007. advertising = ADVERTISED_TP |
  3008. ADVERTISED_Pause |
  3009. ADVERTISED_Autoneg |
  3010. ADVERTISED_10baseT_Half;
  3011. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3012. if (tg3_flag(tp, WOL_SPEED_100MB))
  3013. advertising |=
  3014. ADVERTISED_100baseT_Half |
  3015. ADVERTISED_100baseT_Full |
  3016. ADVERTISED_10baseT_Full;
  3017. else
  3018. advertising |= ADVERTISED_10baseT_Full;
  3019. }
  3020. phydev->advertising = advertising;
  3021. phy_start_aneg(phydev);
  3022. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3023. if (phyid != PHY_ID_BCMAC131) {
  3024. phyid &= PHY_BCM_OUI_MASK;
  3025. if (phyid == PHY_BCM_OUI_1 ||
  3026. phyid == PHY_BCM_OUI_2 ||
  3027. phyid == PHY_BCM_OUI_3)
  3028. do_low_power = true;
  3029. }
  3030. }
  3031. } else {
  3032. do_low_power = true;
  3033. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3034. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3035. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3036. tg3_setup_phy(tp, 0);
  3037. }
  3038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3039. u32 val;
  3040. val = tr32(GRC_VCPU_EXT_CTRL);
  3041. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3042. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3043. int i;
  3044. u32 val;
  3045. for (i = 0; i < 200; i++) {
  3046. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3047. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3048. break;
  3049. msleep(1);
  3050. }
  3051. }
  3052. if (tg3_flag(tp, WOL_CAP))
  3053. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3054. WOL_DRV_STATE_SHUTDOWN |
  3055. WOL_DRV_WOL |
  3056. WOL_SET_MAGIC_PKT);
  3057. if (device_should_wake) {
  3058. u32 mac_mode;
  3059. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3060. if (do_low_power &&
  3061. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3062. tg3_phy_auxctl_write(tp,
  3063. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3064. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3065. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3066. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3067. udelay(40);
  3068. }
  3069. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3070. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3071. else
  3072. mac_mode = MAC_MODE_PORT_MODE_MII;
  3073. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3074. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3075. ASIC_REV_5700) {
  3076. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3077. SPEED_100 : SPEED_10;
  3078. if (tg3_5700_link_polarity(tp, speed))
  3079. mac_mode |= MAC_MODE_LINK_POLARITY;
  3080. else
  3081. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3082. }
  3083. } else {
  3084. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3085. }
  3086. if (!tg3_flag(tp, 5750_PLUS))
  3087. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3088. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3089. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3090. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3091. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3092. if (tg3_flag(tp, ENABLE_APE))
  3093. mac_mode |= MAC_MODE_APE_TX_EN |
  3094. MAC_MODE_APE_RX_EN |
  3095. MAC_MODE_TDE_ENABLE;
  3096. tw32_f(MAC_MODE, mac_mode);
  3097. udelay(100);
  3098. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3099. udelay(10);
  3100. }
  3101. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3102. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3104. u32 base_val;
  3105. base_val = tp->pci_clock_ctrl;
  3106. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3107. CLOCK_CTRL_TXCLK_DISABLE);
  3108. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3109. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3110. } else if (tg3_flag(tp, 5780_CLASS) ||
  3111. tg3_flag(tp, CPMU_PRESENT) ||
  3112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3113. /* do nothing */
  3114. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3115. u32 newbits1, newbits2;
  3116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3117. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3118. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3119. CLOCK_CTRL_TXCLK_DISABLE |
  3120. CLOCK_CTRL_ALTCLK);
  3121. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3122. } else if (tg3_flag(tp, 5705_PLUS)) {
  3123. newbits1 = CLOCK_CTRL_625_CORE;
  3124. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3125. } else {
  3126. newbits1 = CLOCK_CTRL_ALTCLK;
  3127. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3128. }
  3129. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3130. 40);
  3131. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3132. 40);
  3133. if (!tg3_flag(tp, 5705_PLUS)) {
  3134. u32 newbits3;
  3135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3137. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3138. CLOCK_CTRL_TXCLK_DISABLE |
  3139. CLOCK_CTRL_44MHZ_CORE);
  3140. } else {
  3141. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3142. }
  3143. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3144. tp->pci_clock_ctrl | newbits3, 40);
  3145. }
  3146. }
  3147. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3148. tg3_power_down_phy(tp, do_low_power);
  3149. tg3_frob_aux_power(tp, true);
  3150. /* Workaround for unstable PLL clock */
  3151. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3152. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3153. u32 val = tr32(0x7d00);
  3154. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3155. tw32(0x7d00, val);
  3156. if (!tg3_flag(tp, ENABLE_ASF)) {
  3157. int err;
  3158. err = tg3_nvram_lock(tp);
  3159. tg3_halt_cpu(tp, RX_CPU_BASE);
  3160. if (!err)
  3161. tg3_nvram_unlock(tp);
  3162. }
  3163. }
  3164. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3165. return 0;
  3166. }
  3167. static void tg3_power_down(struct tg3 *tp)
  3168. {
  3169. tg3_power_down_prepare(tp);
  3170. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3171. pci_set_power_state(tp->pdev, PCI_D3hot);
  3172. }
  3173. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3174. {
  3175. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3176. case MII_TG3_AUX_STAT_10HALF:
  3177. *speed = SPEED_10;
  3178. *duplex = DUPLEX_HALF;
  3179. break;
  3180. case MII_TG3_AUX_STAT_10FULL:
  3181. *speed = SPEED_10;
  3182. *duplex = DUPLEX_FULL;
  3183. break;
  3184. case MII_TG3_AUX_STAT_100HALF:
  3185. *speed = SPEED_100;
  3186. *duplex = DUPLEX_HALF;
  3187. break;
  3188. case MII_TG3_AUX_STAT_100FULL:
  3189. *speed = SPEED_100;
  3190. *duplex = DUPLEX_FULL;
  3191. break;
  3192. case MII_TG3_AUX_STAT_1000HALF:
  3193. *speed = SPEED_1000;
  3194. *duplex = DUPLEX_HALF;
  3195. break;
  3196. case MII_TG3_AUX_STAT_1000FULL:
  3197. *speed = SPEED_1000;
  3198. *duplex = DUPLEX_FULL;
  3199. break;
  3200. default:
  3201. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3202. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3203. SPEED_10;
  3204. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3205. DUPLEX_HALF;
  3206. break;
  3207. }
  3208. *speed = SPEED_UNKNOWN;
  3209. *duplex = DUPLEX_UNKNOWN;
  3210. break;
  3211. }
  3212. }
  3213. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3214. {
  3215. int err = 0;
  3216. u32 val, new_adv;
  3217. new_adv = ADVERTISE_CSMA;
  3218. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3219. new_adv |= mii_advertise_flowctrl(flowctrl);
  3220. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3221. if (err)
  3222. goto done;
  3223. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3224. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3225. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3226. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3227. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3228. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3229. if (err)
  3230. goto done;
  3231. }
  3232. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3233. goto done;
  3234. tw32(TG3_CPMU_EEE_MODE,
  3235. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3236. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3237. if (!err) {
  3238. u32 err2;
  3239. val = 0;
  3240. /* Advertise 100-BaseTX EEE ability */
  3241. if (advertise & ADVERTISED_100baseT_Full)
  3242. val |= MDIO_AN_EEE_ADV_100TX;
  3243. /* Advertise 1000-BaseT EEE ability */
  3244. if (advertise & ADVERTISED_1000baseT_Full)
  3245. val |= MDIO_AN_EEE_ADV_1000T;
  3246. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3247. if (err)
  3248. val = 0;
  3249. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3250. case ASIC_REV_5717:
  3251. case ASIC_REV_57765:
  3252. case ASIC_REV_57766:
  3253. case ASIC_REV_5719:
  3254. /* If we advertised any eee advertisements above... */
  3255. if (val)
  3256. val = MII_TG3_DSP_TAP26_ALNOKO |
  3257. MII_TG3_DSP_TAP26_RMRXSTO |
  3258. MII_TG3_DSP_TAP26_OPCSINPT;
  3259. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3260. /* Fall through */
  3261. case ASIC_REV_5720:
  3262. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3263. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3264. MII_TG3_DSP_CH34TP2_HIBW01);
  3265. }
  3266. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3267. if (!err)
  3268. err = err2;
  3269. }
  3270. done:
  3271. return err;
  3272. }
  3273. static void tg3_phy_copper_begin(struct tg3 *tp)
  3274. {
  3275. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3276. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3277. u32 adv, fc;
  3278. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3279. adv = ADVERTISED_10baseT_Half |
  3280. ADVERTISED_10baseT_Full;
  3281. if (tg3_flag(tp, WOL_SPEED_100MB))
  3282. adv |= ADVERTISED_100baseT_Half |
  3283. ADVERTISED_100baseT_Full;
  3284. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3285. } else {
  3286. adv = tp->link_config.advertising;
  3287. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3288. adv &= ~(ADVERTISED_1000baseT_Half |
  3289. ADVERTISED_1000baseT_Full);
  3290. fc = tp->link_config.flowctrl;
  3291. }
  3292. tg3_phy_autoneg_cfg(tp, adv, fc);
  3293. tg3_writephy(tp, MII_BMCR,
  3294. BMCR_ANENABLE | BMCR_ANRESTART);
  3295. } else {
  3296. int i;
  3297. u32 bmcr, orig_bmcr;
  3298. tp->link_config.active_speed = tp->link_config.speed;
  3299. tp->link_config.active_duplex = tp->link_config.duplex;
  3300. bmcr = 0;
  3301. switch (tp->link_config.speed) {
  3302. default:
  3303. case SPEED_10:
  3304. break;
  3305. case SPEED_100:
  3306. bmcr |= BMCR_SPEED100;
  3307. break;
  3308. case SPEED_1000:
  3309. bmcr |= BMCR_SPEED1000;
  3310. break;
  3311. }
  3312. if (tp->link_config.duplex == DUPLEX_FULL)
  3313. bmcr |= BMCR_FULLDPLX;
  3314. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3315. (bmcr != orig_bmcr)) {
  3316. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3317. for (i = 0; i < 1500; i++) {
  3318. u32 tmp;
  3319. udelay(10);
  3320. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3321. tg3_readphy(tp, MII_BMSR, &tmp))
  3322. continue;
  3323. if (!(tmp & BMSR_LSTATUS)) {
  3324. udelay(40);
  3325. break;
  3326. }
  3327. }
  3328. tg3_writephy(tp, MII_BMCR, bmcr);
  3329. udelay(40);
  3330. }
  3331. }
  3332. }
  3333. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3334. {
  3335. int err;
  3336. /* Turn off tap power management. */
  3337. /* Set Extended packet length bit */
  3338. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3339. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3340. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3341. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3342. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3343. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3344. udelay(40);
  3345. return err;
  3346. }
  3347. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3348. {
  3349. u32 advmsk, tgtadv, advertising;
  3350. advertising = tp->link_config.advertising;
  3351. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3352. advmsk = ADVERTISE_ALL;
  3353. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3354. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3355. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3356. }
  3357. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3358. return false;
  3359. if ((*lcladv & advmsk) != tgtadv)
  3360. return false;
  3361. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3362. u32 tg3_ctrl;
  3363. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3364. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3365. return false;
  3366. if (tgtadv &&
  3367. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3368. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3369. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3370. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3371. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3372. } else {
  3373. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3374. }
  3375. if (tg3_ctrl != tgtadv)
  3376. return false;
  3377. }
  3378. return true;
  3379. }
  3380. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3381. {
  3382. u32 lpeth = 0;
  3383. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3384. u32 val;
  3385. if (tg3_readphy(tp, MII_STAT1000, &val))
  3386. return false;
  3387. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3388. }
  3389. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3390. return false;
  3391. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3392. tp->link_config.rmt_adv = lpeth;
  3393. return true;
  3394. }
  3395. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3396. {
  3397. int current_link_up;
  3398. u32 bmsr, val;
  3399. u32 lcl_adv, rmt_adv;
  3400. u16 current_speed;
  3401. u8 current_duplex;
  3402. int i, err;
  3403. tw32(MAC_EVENT, 0);
  3404. tw32_f(MAC_STATUS,
  3405. (MAC_STATUS_SYNC_CHANGED |
  3406. MAC_STATUS_CFG_CHANGED |
  3407. MAC_STATUS_MI_COMPLETION |
  3408. MAC_STATUS_LNKSTATE_CHANGED));
  3409. udelay(40);
  3410. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3411. tw32_f(MAC_MI_MODE,
  3412. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3413. udelay(80);
  3414. }
  3415. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3416. /* Some third-party PHYs need to be reset on link going
  3417. * down.
  3418. */
  3419. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3421. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3422. netif_carrier_ok(tp->dev)) {
  3423. tg3_readphy(tp, MII_BMSR, &bmsr);
  3424. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3425. !(bmsr & BMSR_LSTATUS))
  3426. force_reset = 1;
  3427. }
  3428. if (force_reset)
  3429. tg3_phy_reset(tp);
  3430. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3431. tg3_readphy(tp, MII_BMSR, &bmsr);
  3432. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3433. !tg3_flag(tp, INIT_COMPLETE))
  3434. bmsr = 0;
  3435. if (!(bmsr & BMSR_LSTATUS)) {
  3436. err = tg3_init_5401phy_dsp(tp);
  3437. if (err)
  3438. return err;
  3439. tg3_readphy(tp, MII_BMSR, &bmsr);
  3440. for (i = 0; i < 1000; i++) {
  3441. udelay(10);
  3442. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3443. (bmsr & BMSR_LSTATUS)) {
  3444. udelay(40);
  3445. break;
  3446. }
  3447. }
  3448. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3449. TG3_PHY_REV_BCM5401_B0 &&
  3450. !(bmsr & BMSR_LSTATUS) &&
  3451. tp->link_config.active_speed == SPEED_1000) {
  3452. err = tg3_phy_reset(tp);
  3453. if (!err)
  3454. err = tg3_init_5401phy_dsp(tp);
  3455. if (err)
  3456. return err;
  3457. }
  3458. }
  3459. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3460. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3461. /* 5701 {A0,B0} CRC bug workaround */
  3462. tg3_writephy(tp, 0x15, 0x0a75);
  3463. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3464. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3465. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3466. }
  3467. /* Clear pending interrupts... */
  3468. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3469. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3470. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3471. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3472. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3473. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3474. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3475. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3476. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3477. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3478. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3479. else
  3480. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3481. }
  3482. current_link_up = 0;
  3483. current_speed = SPEED_UNKNOWN;
  3484. current_duplex = DUPLEX_UNKNOWN;
  3485. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3486. tp->link_config.rmt_adv = 0;
  3487. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3488. err = tg3_phy_auxctl_read(tp,
  3489. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3490. &val);
  3491. if (!err && !(val & (1 << 10))) {
  3492. tg3_phy_auxctl_write(tp,
  3493. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3494. val | (1 << 10));
  3495. goto relink;
  3496. }
  3497. }
  3498. bmsr = 0;
  3499. for (i = 0; i < 100; i++) {
  3500. tg3_readphy(tp, MII_BMSR, &bmsr);
  3501. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3502. (bmsr & BMSR_LSTATUS))
  3503. break;
  3504. udelay(40);
  3505. }
  3506. if (bmsr & BMSR_LSTATUS) {
  3507. u32 aux_stat, bmcr;
  3508. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3509. for (i = 0; i < 2000; i++) {
  3510. udelay(10);
  3511. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3512. aux_stat)
  3513. break;
  3514. }
  3515. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3516. &current_speed,
  3517. &current_duplex);
  3518. bmcr = 0;
  3519. for (i = 0; i < 200; i++) {
  3520. tg3_readphy(tp, MII_BMCR, &bmcr);
  3521. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3522. continue;
  3523. if (bmcr && bmcr != 0x7fff)
  3524. break;
  3525. udelay(10);
  3526. }
  3527. lcl_adv = 0;
  3528. rmt_adv = 0;
  3529. tp->link_config.active_speed = current_speed;
  3530. tp->link_config.active_duplex = current_duplex;
  3531. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3532. if ((bmcr & BMCR_ANENABLE) &&
  3533. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3534. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3535. current_link_up = 1;
  3536. } else {
  3537. if (!(bmcr & BMCR_ANENABLE) &&
  3538. tp->link_config.speed == current_speed &&
  3539. tp->link_config.duplex == current_duplex &&
  3540. tp->link_config.flowctrl ==
  3541. tp->link_config.active_flowctrl) {
  3542. current_link_up = 1;
  3543. }
  3544. }
  3545. if (current_link_up == 1 &&
  3546. tp->link_config.active_duplex == DUPLEX_FULL) {
  3547. u32 reg, bit;
  3548. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3549. reg = MII_TG3_FET_GEN_STAT;
  3550. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3551. } else {
  3552. reg = MII_TG3_EXT_STAT;
  3553. bit = MII_TG3_EXT_STAT_MDIX;
  3554. }
  3555. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3556. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3557. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3558. }
  3559. }
  3560. relink:
  3561. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3562. tg3_phy_copper_begin(tp);
  3563. tg3_readphy(tp, MII_BMSR, &bmsr);
  3564. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3565. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3566. current_link_up = 1;
  3567. }
  3568. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3569. if (current_link_up == 1) {
  3570. if (tp->link_config.active_speed == SPEED_100 ||
  3571. tp->link_config.active_speed == SPEED_10)
  3572. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3573. else
  3574. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3575. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3576. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3577. else
  3578. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3579. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3580. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3581. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3583. if (current_link_up == 1 &&
  3584. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3585. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3586. else
  3587. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3588. }
  3589. /* ??? Without this setting Netgear GA302T PHY does not
  3590. * ??? send/receive packets...
  3591. */
  3592. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3593. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3594. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3595. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3596. udelay(80);
  3597. }
  3598. tw32_f(MAC_MODE, tp->mac_mode);
  3599. udelay(40);
  3600. tg3_phy_eee_adjust(tp, current_link_up);
  3601. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3602. /* Polled via timer. */
  3603. tw32_f(MAC_EVENT, 0);
  3604. } else {
  3605. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3606. }
  3607. udelay(40);
  3608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3609. current_link_up == 1 &&
  3610. tp->link_config.active_speed == SPEED_1000 &&
  3611. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3612. udelay(120);
  3613. tw32_f(MAC_STATUS,
  3614. (MAC_STATUS_SYNC_CHANGED |
  3615. MAC_STATUS_CFG_CHANGED));
  3616. udelay(40);
  3617. tg3_write_mem(tp,
  3618. NIC_SRAM_FIRMWARE_MBOX,
  3619. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3620. }
  3621. /* Prevent send BD corruption. */
  3622. if (tg3_flag(tp, CLKREQ_BUG)) {
  3623. if (tp->link_config.active_speed == SPEED_100 ||
  3624. tp->link_config.active_speed == SPEED_10)
  3625. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3626. PCI_EXP_LNKCTL_CLKREQ_EN);
  3627. else
  3628. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3629. PCI_EXP_LNKCTL_CLKREQ_EN);
  3630. }
  3631. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3632. if (current_link_up)
  3633. netif_carrier_on(tp->dev);
  3634. else
  3635. netif_carrier_off(tp->dev);
  3636. tg3_link_report(tp);
  3637. }
  3638. return 0;
  3639. }
  3640. struct tg3_fiber_aneginfo {
  3641. int state;
  3642. #define ANEG_STATE_UNKNOWN 0
  3643. #define ANEG_STATE_AN_ENABLE 1
  3644. #define ANEG_STATE_RESTART_INIT 2
  3645. #define ANEG_STATE_RESTART 3
  3646. #define ANEG_STATE_DISABLE_LINK_OK 4
  3647. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3648. #define ANEG_STATE_ABILITY_DETECT 6
  3649. #define ANEG_STATE_ACK_DETECT_INIT 7
  3650. #define ANEG_STATE_ACK_DETECT 8
  3651. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3652. #define ANEG_STATE_COMPLETE_ACK 10
  3653. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3654. #define ANEG_STATE_IDLE_DETECT 12
  3655. #define ANEG_STATE_LINK_OK 13
  3656. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3657. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3658. u32 flags;
  3659. #define MR_AN_ENABLE 0x00000001
  3660. #define MR_RESTART_AN 0x00000002
  3661. #define MR_AN_COMPLETE 0x00000004
  3662. #define MR_PAGE_RX 0x00000008
  3663. #define MR_NP_LOADED 0x00000010
  3664. #define MR_TOGGLE_TX 0x00000020
  3665. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3666. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3667. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3668. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3669. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3670. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3671. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3672. #define MR_TOGGLE_RX 0x00002000
  3673. #define MR_NP_RX 0x00004000
  3674. #define MR_LINK_OK 0x80000000
  3675. unsigned long link_time, cur_time;
  3676. u32 ability_match_cfg;
  3677. int ability_match_count;
  3678. char ability_match, idle_match, ack_match;
  3679. u32 txconfig, rxconfig;
  3680. #define ANEG_CFG_NP 0x00000080
  3681. #define ANEG_CFG_ACK 0x00000040
  3682. #define ANEG_CFG_RF2 0x00000020
  3683. #define ANEG_CFG_RF1 0x00000010
  3684. #define ANEG_CFG_PS2 0x00000001
  3685. #define ANEG_CFG_PS1 0x00008000
  3686. #define ANEG_CFG_HD 0x00004000
  3687. #define ANEG_CFG_FD 0x00002000
  3688. #define ANEG_CFG_INVAL 0x00001f06
  3689. };
  3690. #define ANEG_OK 0
  3691. #define ANEG_DONE 1
  3692. #define ANEG_TIMER_ENAB 2
  3693. #define ANEG_FAILED -1
  3694. #define ANEG_STATE_SETTLE_TIME 10000
  3695. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3696. struct tg3_fiber_aneginfo *ap)
  3697. {
  3698. u16 flowctrl;
  3699. unsigned long delta;
  3700. u32 rx_cfg_reg;
  3701. int ret;
  3702. if (ap->state == ANEG_STATE_UNKNOWN) {
  3703. ap->rxconfig = 0;
  3704. ap->link_time = 0;
  3705. ap->cur_time = 0;
  3706. ap->ability_match_cfg = 0;
  3707. ap->ability_match_count = 0;
  3708. ap->ability_match = 0;
  3709. ap->idle_match = 0;
  3710. ap->ack_match = 0;
  3711. }
  3712. ap->cur_time++;
  3713. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3714. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3715. if (rx_cfg_reg != ap->ability_match_cfg) {
  3716. ap->ability_match_cfg = rx_cfg_reg;
  3717. ap->ability_match = 0;
  3718. ap->ability_match_count = 0;
  3719. } else {
  3720. if (++ap->ability_match_count > 1) {
  3721. ap->ability_match = 1;
  3722. ap->ability_match_cfg = rx_cfg_reg;
  3723. }
  3724. }
  3725. if (rx_cfg_reg & ANEG_CFG_ACK)
  3726. ap->ack_match = 1;
  3727. else
  3728. ap->ack_match = 0;
  3729. ap->idle_match = 0;
  3730. } else {
  3731. ap->idle_match = 1;
  3732. ap->ability_match_cfg = 0;
  3733. ap->ability_match_count = 0;
  3734. ap->ability_match = 0;
  3735. ap->ack_match = 0;
  3736. rx_cfg_reg = 0;
  3737. }
  3738. ap->rxconfig = rx_cfg_reg;
  3739. ret = ANEG_OK;
  3740. switch (ap->state) {
  3741. case ANEG_STATE_UNKNOWN:
  3742. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3743. ap->state = ANEG_STATE_AN_ENABLE;
  3744. /* fallthru */
  3745. case ANEG_STATE_AN_ENABLE:
  3746. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3747. if (ap->flags & MR_AN_ENABLE) {
  3748. ap->link_time = 0;
  3749. ap->cur_time = 0;
  3750. ap->ability_match_cfg = 0;
  3751. ap->ability_match_count = 0;
  3752. ap->ability_match = 0;
  3753. ap->idle_match = 0;
  3754. ap->ack_match = 0;
  3755. ap->state = ANEG_STATE_RESTART_INIT;
  3756. } else {
  3757. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3758. }
  3759. break;
  3760. case ANEG_STATE_RESTART_INIT:
  3761. ap->link_time = ap->cur_time;
  3762. ap->flags &= ~(MR_NP_LOADED);
  3763. ap->txconfig = 0;
  3764. tw32(MAC_TX_AUTO_NEG, 0);
  3765. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3766. tw32_f(MAC_MODE, tp->mac_mode);
  3767. udelay(40);
  3768. ret = ANEG_TIMER_ENAB;
  3769. ap->state = ANEG_STATE_RESTART;
  3770. /* fallthru */
  3771. case ANEG_STATE_RESTART:
  3772. delta = ap->cur_time - ap->link_time;
  3773. if (delta > ANEG_STATE_SETTLE_TIME)
  3774. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3775. else
  3776. ret = ANEG_TIMER_ENAB;
  3777. break;
  3778. case ANEG_STATE_DISABLE_LINK_OK:
  3779. ret = ANEG_DONE;
  3780. break;
  3781. case ANEG_STATE_ABILITY_DETECT_INIT:
  3782. ap->flags &= ~(MR_TOGGLE_TX);
  3783. ap->txconfig = ANEG_CFG_FD;
  3784. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3785. if (flowctrl & ADVERTISE_1000XPAUSE)
  3786. ap->txconfig |= ANEG_CFG_PS1;
  3787. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3788. ap->txconfig |= ANEG_CFG_PS2;
  3789. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3790. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3791. tw32_f(MAC_MODE, tp->mac_mode);
  3792. udelay(40);
  3793. ap->state = ANEG_STATE_ABILITY_DETECT;
  3794. break;
  3795. case ANEG_STATE_ABILITY_DETECT:
  3796. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3797. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3798. break;
  3799. case ANEG_STATE_ACK_DETECT_INIT:
  3800. ap->txconfig |= ANEG_CFG_ACK;
  3801. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3802. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3803. tw32_f(MAC_MODE, tp->mac_mode);
  3804. udelay(40);
  3805. ap->state = ANEG_STATE_ACK_DETECT;
  3806. /* fallthru */
  3807. case ANEG_STATE_ACK_DETECT:
  3808. if (ap->ack_match != 0) {
  3809. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3810. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3811. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3812. } else {
  3813. ap->state = ANEG_STATE_AN_ENABLE;
  3814. }
  3815. } else if (ap->ability_match != 0 &&
  3816. ap->rxconfig == 0) {
  3817. ap->state = ANEG_STATE_AN_ENABLE;
  3818. }
  3819. break;
  3820. case ANEG_STATE_COMPLETE_ACK_INIT:
  3821. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3822. ret = ANEG_FAILED;
  3823. break;
  3824. }
  3825. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3826. MR_LP_ADV_HALF_DUPLEX |
  3827. MR_LP_ADV_SYM_PAUSE |
  3828. MR_LP_ADV_ASYM_PAUSE |
  3829. MR_LP_ADV_REMOTE_FAULT1 |
  3830. MR_LP_ADV_REMOTE_FAULT2 |
  3831. MR_LP_ADV_NEXT_PAGE |
  3832. MR_TOGGLE_RX |
  3833. MR_NP_RX);
  3834. if (ap->rxconfig & ANEG_CFG_FD)
  3835. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3836. if (ap->rxconfig & ANEG_CFG_HD)
  3837. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3838. if (ap->rxconfig & ANEG_CFG_PS1)
  3839. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3840. if (ap->rxconfig & ANEG_CFG_PS2)
  3841. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3842. if (ap->rxconfig & ANEG_CFG_RF1)
  3843. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3844. if (ap->rxconfig & ANEG_CFG_RF2)
  3845. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3846. if (ap->rxconfig & ANEG_CFG_NP)
  3847. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3848. ap->link_time = ap->cur_time;
  3849. ap->flags ^= (MR_TOGGLE_TX);
  3850. if (ap->rxconfig & 0x0008)
  3851. ap->flags |= MR_TOGGLE_RX;
  3852. if (ap->rxconfig & ANEG_CFG_NP)
  3853. ap->flags |= MR_NP_RX;
  3854. ap->flags |= MR_PAGE_RX;
  3855. ap->state = ANEG_STATE_COMPLETE_ACK;
  3856. ret = ANEG_TIMER_ENAB;
  3857. break;
  3858. case ANEG_STATE_COMPLETE_ACK:
  3859. if (ap->ability_match != 0 &&
  3860. ap->rxconfig == 0) {
  3861. ap->state = ANEG_STATE_AN_ENABLE;
  3862. break;
  3863. }
  3864. delta = ap->cur_time - ap->link_time;
  3865. if (delta > ANEG_STATE_SETTLE_TIME) {
  3866. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3867. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3868. } else {
  3869. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3870. !(ap->flags & MR_NP_RX)) {
  3871. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3872. } else {
  3873. ret = ANEG_FAILED;
  3874. }
  3875. }
  3876. }
  3877. break;
  3878. case ANEG_STATE_IDLE_DETECT_INIT:
  3879. ap->link_time = ap->cur_time;
  3880. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3881. tw32_f(MAC_MODE, tp->mac_mode);
  3882. udelay(40);
  3883. ap->state = ANEG_STATE_IDLE_DETECT;
  3884. ret = ANEG_TIMER_ENAB;
  3885. break;
  3886. case ANEG_STATE_IDLE_DETECT:
  3887. if (ap->ability_match != 0 &&
  3888. ap->rxconfig == 0) {
  3889. ap->state = ANEG_STATE_AN_ENABLE;
  3890. break;
  3891. }
  3892. delta = ap->cur_time - ap->link_time;
  3893. if (delta > ANEG_STATE_SETTLE_TIME) {
  3894. /* XXX another gem from the Broadcom driver :( */
  3895. ap->state = ANEG_STATE_LINK_OK;
  3896. }
  3897. break;
  3898. case ANEG_STATE_LINK_OK:
  3899. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3900. ret = ANEG_DONE;
  3901. break;
  3902. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3903. /* ??? unimplemented */
  3904. break;
  3905. case ANEG_STATE_NEXT_PAGE_WAIT:
  3906. /* ??? unimplemented */
  3907. break;
  3908. default:
  3909. ret = ANEG_FAILED;
  3910. break;
  3911. }
  3912. return ret;
  3913. }
  3914. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3915. {
  3916. int res = 0;
  3917. struct tg3_fiber_aneginfo aninfo;
  3918. int status = ANEG_FAILED;
  3919. unsigned int tick;
  3920. u32 tmp;
  3921. tw32_f(MAC_TX_AUTO_NEG, 0);
  3922. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3923. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3924. udelay(40);
  3925. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3926. udelay(40);
  3927. memset(&aninfo, 0, sizeof(aninfo));
  3928. aninfo.flags |= MR_AN_ENABLE;
  3929. aninfo.state = ANEG_STATE_UNKNOWN;
  3930. aninfo.cur_time = 0;
  3931. tick = 0;
  3932. while (++tick < 195000) {
  3933. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3934. if (status == ANEG_DONE || status == ANEG_FAILED)
  3935. break;
  3936. udelay(1);
  3937. }
  3938. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3939. tw32_f(MAC_MODE, tp->mac_mode);
  3940. udelay(40);
  3941. *txflags = aninfo.txconfig;
  3942. *rxflags = aninfo.flags;
  3943. if (status == ANEG_DONE &&
  3944. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3945. MR_LP_ADV_FULL_DUPLEX)))
  3946. res = 1;
  3947. return res;
  3948. }
  3949. static void tg3_init_bcm8002(struct tg3 *tp)
  3950. {
  3951. u32 mac_status = tr32(MAC_STATUS);
  3952. int i;
  3953. /* Reset when initting first time or we have a link. */
  3954. if (tg3_flag(tp, INIT_COMPLETE) &&
  3955. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3956. return;
  3957. /* Set PLL lock range. */
  3958. tg3_writephy(tp, 0x16, 0x8007);
  3959. /* SW reset */
  3960. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3961. /* Wait for reset to complete. */
  3962. /* XXX schedule_timeout() ... */
  3963. for (i = 0; i < 500; i++)
  3964. udelay(10);
  3965. /* Config mode; select PMA/Ch 1 regs. */
  3966. tg3_writephy(tp, 0x10, 0x8411);
  3967. /* Enable auto-lock and comdet, select txclk for tx. */
  3968. tg3_writephy(tp, 0x11, 0x0a10);
  3969. tg3_writephy(tp, 0x18, 0x00a0);
  3970. tg3_writephy(tp, 0x16, 0x41ff);
  3971. /* Assert and deassert POR. */
  3972. tg3_writephy(tp, 0x13, 0x0400);
  3973. udelay(40);
  3974. tg3_writephy(tp, 0x13, 0x0000);
  3975. tg3_writephy(tp, 0x11, 0x0a50);
  3976. udelay(40);
  3977. tg3_writephy(tp, 0x11, 0x0a10);
  3978. /* Wait for signal to stabilize */
  3979. /* XXX schedule_timeout() ... */
  3980. for (i = 0; i < 15000; i++)
  3981. udelay(10);
  3982. /* Deselect the channel register so we can read the PHYID
  3983. * later.
  3984. */
  3985. tg3_writephy(tp, 0x10, 0x8011);
  3986. }
  3987. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3988. {
  3989. u16 flowctrl;
  3990. u32 sg_dig_ctrl, sg_dig_status;
  3991. u32 serdes_cfg, expected_sg_dig_ctrl;
  3992. int workaround, port_a;
  3993. int current_link_up;
  3994. serdes_cfg = 0;
  3995. expected_sg_dig_ctrl = 0;
  3996. workaround = 0;
  3997. port_a = 1;
  3998. current_link_up = 0;
  3999. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4000. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4001. workaround = 1;
  4002. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4003. port_a = 0;
  4004. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4005. /* preserve bits 20-23 for voltage regulator */
  4006. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4007. }
  4008. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4009. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4010. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4011. if (workaround) {
  4012. u32 val = serdes_cfg;
  4013. if (port_a)
  4014. val |= 0xc010000;
  4015. else
  4016. val |= 0x4010000;
  4017. tw32_f(MAC_SERDES_CFG, val);
  4018. }
  4019. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4020. }
  4021. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4022. tg3_setup_flow_control(tp, 0, 0);
  4023. current_link_up = 1;
  4024. }
  4025. goto out;
  4026. }
  4027. /* Want auto-negotiation. */
  4028. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4029. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4030. if (flowctrl & ADVERTISE_1000XPAUSE)
  4031. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4032. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4033. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4034. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4035. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4036. tp->serdes_counter &&
  4037. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4038. MAC_STATUS_RCVD_CFG)) ==
  4039. MAC_STATUS_PCS_SYNCED)) {
  4040. tp->serdes_counter--;
  4041. current_link_up = 1;
  4042. goto out;
  4043. }
  4044. restart_autoneg:
  4045. if (workaround)
  4046. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4047. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4048. udelay(5);
  4049. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4050. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4051. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4052. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4053. MAC_STATUS_SIGNAL_DET)) {
  4054. sg_dig_status = tr32(SG_DIG_STATUS);
  4055. mac_status = tr32(MAC_STATUS);
  4056. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4057. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4058. u32 local_adv = 0, remote_adv = 0;
  4059. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4060. local_adv |= ADVERTISE_1000XPAUSE;
  4061. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4062. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4063. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4064. remote_adv |= LPA_1000XPAUSE;
  4065. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4066. remote_adv |= LPA_1000XPAUSE_ASYM;
  4067. tp->link_config.rmt_adv =
  4068. mii_adv_to_ethtool_adv_x(remote_adv);
  4069. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4070. current_link_up = 1;
  4071. tp->serdes_counter = 0;
  4072. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4073. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4074. if (tp->serdes_counter)
  4075. tp->serdes_counter--;
  4076. else {
  4077. if (workaround) {
  4078. u32 val = serdes_cfg;
  4079. if (port_a)
  4080. val |= 0xc010000;
  4081. else
  4082. val |= 0x4010000;
  4083. tw32_f(MAC_SERDES_CFG, val);
  4084. }
  4085. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4086. udelay(40);
  4087. /* Link parallel detection - link is up */
  4088. /* only if we have PCS_SYNC and not */
  4089. /* receiving config code words */
  4090. mac_status = tr32(MAC_STATUS);
  4091. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4092. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4093. tg3_setup_flow_control(tp, 0, 0);
  4094. current_link_up = 1;
  4095. tp->phy_flags |=
  4096. TG3_PHYFLG_PARALLEL_DETECT;
  4097. tp->serdes_counter =
  4098. SERDES_PARALLEL_DET_TIMEOUT;
  4099. } else
  4100. goto restart_autoneg;
  4101. }
  4102. }
  4103. } else {
  4104. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4105. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4106. }
  4107. out:
  4108. return current_link_up;
  4109. }
  4110. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4111. {
  4112. int current_link_up = 0;
  4113. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4114. goto out;
  4115. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4116. u32 txflags, rxflags;
  4117. int i;
  4118. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4119. u32 local_adv = 0, remote_adv = 0;
  4120. if (txflags & ANEG_CFG_PS1)
  4121. local_adv |= ADVERTISE_1000XPAUSE;
  4122. if (txflags & ANEG_CFG_PS2)
  4123. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4124. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4125. remote_adv |= LPA_1000XPAUSE;
  4126. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4127. remote_adv |= LPA_1000XPAUSE_ASYM;
  4128. tp->link_config.rmt_adv =
  4129. mii_adv_to_ethtool_adv_x(remote_adv);
  4130. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4131. current_link_up = 1;
  4132. }
  4133. for (i = 0; i < 30; i++) {
  4134. udelay(20);
  4135. tw32_f(MAC_STATUS,
  4136. (MAC_STATUS_SYNC_CHANGED |
  4137. MAC_STATUS_CFG_CHANGED));
  4138. udelay(40);
  4139. if ((tr32(MAC_STATUS) &
  4140. (MAC_STATUS_SYNC_CHANGED |
  4141. MAC_STATUS_CFG_CHANGED)) == 0)
  4142. break;
  4143. }
  4144. mac_status = tr32(MAC_STATUS);
  4145. if (current_link_up == 0 &&
  4146. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4147. !(mac_status & MAC_STATUS_RCVD_CFG))
  4148. current_link_up = 1;
  4149. } else {
  4150. tg3_setup_flow_control(tp, 0, 0);
  4151. /* Forcing 1000FD link up. */
  4152. current_link_up = 1;
  4153. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4154. udelay(40);
  4155. tw32_f(MAC_MODE, tp->mac_mode);
  4156. udelay(40);
  4157. }
  4158. out:
  4159. return current_link_up;
  4160. }
  4161. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4162. {
  4163. u32 orig_pause_cfg;
  4164. u16 orig_active_speed;
  4165. u8 orig_active_duplex;
  4166. u32 mac_status;
  4167. int current_link_up;
  4168. int i;
  4169. orig_pause_cfg = tp->link_config.active_flowctrl;
  4170. orig_active_speed = tp->link_config.active_speed;
  4171. orig_active_duplex = tp->link_config.active_duplex;
  4172. if (!tg3_flag(tp, HW_AUTONEG) &&
  4173. netif_carrier_ok(tp->dev) &&
  4174. tg3_flag(tp, INIT_COMPLETE)) {
  4175. mac_status = tr32(MAC_STATUS);
  4176. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4177. MAC_STATUS_SIGNAL_DET |
  4178. MAC_STATUS_CFG_CHANGED |
  4179. MAC_STATUS_RCVD_CFG);
  4180. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4181. MAC_STATUS_SIGNAL_DET)) {
  4182. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4183. MAC_STATUS_CFG_CHANGED));
  4184. return 0;
  4185. }
  4186. }
  4187. tw32_f(MAC_TX_AUTO_NEG, 0);
  4188. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4189. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4190. tw32_f(MAC_MODE, tp->mac_mode);
  4191. udelay(40);
  4192. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4193. tg3_init_bcm8002(tp);
  4194. /* Enable link change event even when serdes polling. */
  4195. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4196. udelay(40);
  4197. current_link_up = 0;
  4198. tp->link_config.rmt_adv = 0;
  4199. mac_status = tr32(MAC_STATUS);
  4200. if (tg3_flag(tp, HW_AUTONEG))
  4201. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4202. else
  4203. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4204. tp->napi[0].hw_status->status =
  4205. (SD_STATUS_UPDATED |
  4206. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4207. for (i = 0; i < 100; i++) {
  4208. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4209. MAC_STATUS_CFG_CHANGED));
  4210. udelay(5);
  4211. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4212. MAC_STATUS_CFG_CHANGED |
  4213. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4214. break;
  4215. }
  4216. mac_status = tr32(MAC_STATUS);
  4217. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4218. current_link_up = 0;
  4219. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4220. tp->serdes_counter == 0) {
  4221. tw32_f(MAC_MODE, (tp->mac_mode |
  4222. MAC_MODE_SEND_CONFIGS));
  4223. udelay(1);
  4224. tw32_f(MAC_MODE, tp->mac_mode);
  4225. }
  4226. }
  4227. if (current_link_up == 1) {
  4228. tp->link_config.active_speed = SPEED_1000;
  4229. tp->link_config.active_duplex = DUPLEX_FULL;
  4230. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4231. LED_CTRL_LNKLED_OVERRIDE |
  4232. LED_CTRL_1000MBPS_ON));
  4233. } else {
  4234. tp->link_config.active_speed = SPEED_UNKNOWN;
  4235. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4236. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4237. LED_CTRL_LNKLED_OVERRIDE |
  4238. LED_CTRL_TRAFFIC_OVERRIDE));
  4239. }
  4240. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4241. if (current_link_up)
  4242. netif_carrier_on(tp->dev);
  4243. else
  4244. netif_carrier_off(tp->dev);
  4245. tg3_link_report(tp);
  4246. } else {
  4247. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4248. if (orig_pause_cfg != now_pause_cfg ||
  4249. orig_active_speed != tp->link_config.active_speed ||
  4250. orig_active_duplex != tp->link_config.active_duplex)
  4251. tg3_link_report(tp);
  4252. }
  4253. return 0;
  4254. }
  4255. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4256. {
  4257. int current_link_up, err = 0;
  4258. u32 bmsr, bmcr;
  4259. u16 current_speed;
  4260. u8 current_duplex;
  4261. u32 local_adv, remote_adv;
  4262. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4263. tw32_f(MAC_MODE, tp->mac_mode);
  4264. udelay(40);
  4265. tw32(MAC_EVENT, 0);
  4266. tw32_f(MAC_STATUS,
  4267. (MAC_STATUS_SYNC_CHANGED |
  4268. MAC_STATUS_CFG_CHANGED |
  4269. MAC_STATUS_MI_COMPLETION |
  4270. MAC_STATUS_LNKSTATE_CHANGED));
  4271. udelay(40);
  4272. if (force_reset)
  4273. tg3_phy_reset(tp);
  4274. current_link_up = 0;
  4275. current_speed = SPEED_UNKNOWN;
  4276. current_duplex = DUPLEX_UNKNOWN;
  4277. tp->link_config.rmt_adv = 0;
  4278. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4279. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4281. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4282. bmsr |= BMSR_LSTATUS;
  4283. else
  4284. bmsr &= ~BMSR_LSTATUS;
  4285. }
  4286. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4287. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4288. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4289. /* do nothing, just check for link up at the end */
  4290. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4291. u32 adv, newadv;
  4292. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4293. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4294. ADVERTISE_1000XPAUSE |
  4295. ADVERTISE_1000XPSE_ASYM |
  4296. ADVERTISE_SLCT);
  4297. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4298. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4299. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4300. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4301. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4302. tg3_writephy(tp, MII_BMCR, bmcr);
  4303. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4304. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4305. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4306. return err;
  4307. }
  4308. } else {
  4309. u32 new_bmcr;
  4310. bmcr &= ~BMCR_SPEED1000;
  4311. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4312. if (tp->link_config.duplex == DUPLEX_FULL)
  4313. new_bmcr |= BMCR_FULLDPLX;
  4314. if (new_bmcr != bmcr) {
  4315. /* BMCR_SPEED1000 is a reserved bit that needs
  4316. * to be set on write.
  4317. */
  4318. new_bmcr |= BMCR_SPEED1000;
  4319. /* Force a linkdown */
  4320. if (netif_carrier_ok(tp->dev)) {
  4321. u32 adv;
  4322. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4323. adv &= ~(ADVERTISE_1000XFULL |
  4324. ADVERTISE_1000XHALF |
  4325. ADVERTISE_SLCT);
  4326. tg3_writephy(tp, MII_ADVERTISE, adv);
  4327. tg3_writephy(tp, MII_BMCR, bmcr |
  4328. BMCR_ANRESTART |
  4329. BMCR_ANENABLE);
  4330. udelay(10);
  4331. netif_carrier_off(tp->dev);
  4332. }
  4333. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4334. bmcr = new_bmcr;
  4335. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4336. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4337. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4338. ASIC_REV_5714) {
  4339. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4340. bmsr |= BMSR_LSTATUS;
  4341. else
  4342. bmsr &= ~BMSR_LSTATUS;
  4343. }
  4344. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4345. }
  4346. }
  4347. if (bmsr & BMSR_LSTATUS) {
  4348. current_speed = SPEED_1000;
  4349. current_link_up = 1;
  4350. if (bmcr & BMCR_FULLDPLX)
  4351. current_duplex = DUPLEX_FULL;
  4352. else
  4353. current_duplex = DUPLEX_HALF;
  4354. local_adv = 0;
  4355. remote_adv = 0;
  4356. if (bmcr & BMCR_ANENABLE) {
  4357. u32 common;
  4358. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4359. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4360. common = local_adv & remote_adv;
  4361. if (common & (ADVERTISE_1000XHALF |
  4362. ADVERTISE_1000XFULL)) {
  4363. if (common & ADVERTISE_1000XFULL)
  4364. current_duplex = DUPLEX_FULL;
  4365. else
  4366. current_duplex = DUPLEX_HALF;
  4367. tp->link_config.rmt_adv =
  4368. mii_adv_to_ethtool_adv_x(remote_adv);
  4369. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4370. /* Link is up via parallel detect */
  4371. } else {
  4372. current_link_up = 0;
  4373. }
  4374. }
  4375. }
  4376. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4377. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4378. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4379. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4380. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4381. tw32_f(MAC_MODE, tp->mac_mode);
  4382. udelay(40);
  4383. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4384. tp->link_config.active_speed = current_speed;
  4385. tp->link_config.active_duplex = current_duplex;
  4386. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4387. if (current_link_up)
  4388. netif_carrier_on(tp->dev);
  4389. else {
  4390. netif_carrier_off(tp->dev);
  4391. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4392. }
  4393. tg3_link_report(tp);
  4394. }
  4395. return err;
  4396. }
  4397. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4398. {
  4399. if (tp->serdes_counter) {
  4400. /* Give autoneg time to complete. */
  4401. tp->serdes_counter--;
  4402. return;
  4403. }
  4404. if (!netif_carrier_ok(tp->dev) &&
  4405. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4406. u32 bmcr;
  4407. tg3_readphy(tp, MII_BMCR, &bmcr);
  4408. if (bmcr & BMCR_ANENABLE) {
  4409. u32 phy1, phy2;
  4410. /* Select shadow register 0x1f */
  4411. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4412. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4413. /* Select expansion interrupt status register */
  4414. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4415. MII_TG3_DSP_EXP1_INT_STAT);
  4416. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4417. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4418. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4419. /* We have signal detect and not receiving
  4420. * config code words, link is up by parallel
  4421. * detection.
  4422. */
  4423. bmcr &= ~BMCR_ANENABLE;
  4424. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4425. tg3_writephy(tp, MII_BMCR, bmcr);
  4426. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4427. }
  4428. }
  4429. } else if (netif_carrier_ok(tp->dev) &&
  4430. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4431. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4432. u32 phy2;
  4433. /* Select expansion interrupt status register */
  4434. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4435. MII_TG3_DSP_EXP1_INT_STAT);
  4436. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4437. if (phy2 & 0x20) {
  4438. u32 bmcr;
  4439. /* Config code words received, turn on autoneg. */
  4440. tg3_readphy(tp, MII_BMCR, &bmcr);
  4441. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4442. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4443. }
  4444. }
  4445. }
  4446. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4447. {
  4448. u32 val;
  4449. int err;
  4450. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4451. err = tg3_setup_fiber_phy(tp, force_reset);
  4452. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4453. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4454. else
  4455. err = tg3_setup_copper_phy(tp, force_reset);
  4456. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4457. u32 scale;
  4458. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4459. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4460. scale = 65;
  4461. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4462. scale = 6;
  4463. else
  4464. scale = 12;
  4465. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4466. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4467. tw32(GRC_MISC_CFG, val);
  4468. }
  4469. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4470. (6 << TX_LENGTHS_IPG_SHIFT);
  4471. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4472. val |= tr32(MAC_TX_LENGTHS) &
  4473. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4474. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4475. if (tp->link_config.active_speed == SPEED_1000 &&
  4476. tp->link_config.active_duplex == DUPLEX_HALF)
  4477. tw32(MAC_TX_LENGTHS, val |
  4478. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4479. else
  4480. tw32(MAC_TX_LENGTHS, val |
  4481. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4482. if (!tg3_flag(tp, 5705_PLUS)) {
  4483. if (netif_carrier_ok(tp->dev)) {
  4484. tw32(HOSTCC_STAT_COAL_TICKS,
  4485. tp->coal.stats_block_coalesce_usecs);
  4486. } else {
  4487. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4488. }
  4489. }
  4490. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4491. val = tr32(PCIE_PWR_MGMT_THRESH);
  4492. if (!netif_carrier_ok(tp->dev))
  4493. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4494. tp->pwrmgmt_thresh;
  4495. else
  4496. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4497. tw32(PCIE_PWR_MGMT_THRESH, val);
  4498. }
  4499. return err;
  4500. }
  4501. static inline int tg3_irq_sync(struct tg3 *tp)
  4502. {
  4503. return tp->irq_sync;
  4504. }
  4505. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4506. {
  4507. int i;
  4508. dst = (u32 *)((u8 *)dst + off);
  4509. for (i = 0; i < len; i += sizeof(u32))
  4510. *dst++ = tr32(off + i);
  4511. }
  4512. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4513. {
  4514. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4515. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4516. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4517. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4518. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4519. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4520. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4521. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4522. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4523. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4524. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4525. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4526. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4527. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4528. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4529. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4530. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4531. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4532. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4533. if (tg3_flag(tp, SUPPORT_MSIX))
  4534. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4535. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4536. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4537. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4538. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4539. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4540. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4541. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4542. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4543. if (!tg3_flag(tp, 5705_PLUS)) {
  4544. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4545. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4546. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4547. }
  4548. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4549. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4550. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4551. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4552. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4553. if (tg3_flag(tp, NVRAM))
  4554. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4555. }
  4556. static void tg3_dump_state(struct tg3 *tp)
  4557. {
  4558. int i;
  4559. u32 *regs;
  4560. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4561. if (!regs) {
  4562. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4563. return;
  4564. }
  4565. if (tg3_flag(tp, PCI_EXPRESS)) {
  4566. /* Read up to but not including private PCI registers */
  4567. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4568. regs[i / sizeof(u32)] = tr32(i);
  4569. } else
  4570. tg3_dump_legacy_regs(tp, regs);
  4571. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4572. if (!regs[i + 0] && !regs[i + 1] &&
  4573. !regs[i + 2] && !regs[i + 3])
  4574. continue;
  4575. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4576. i * 4,
  4577. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4578. }
  4579. kfree(regs);
  4580. for (i = 0; i < tp->irq_cnt; i++) {
  4581. struct tg3_napi *tnapi = &tp->napi[i];
  4582. /* SW status block */
  4583. netdev_err(tp->dev,
  4584. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4585. i,
  4586. tnapi->hw_status->status,
  4587. tnapi->hw_status->status_tag,
  4588. tnapi->hw_status->rx_jumbo_consumer,
  4589. tnapi->hw_status->rx_consumer,
  4590. tnapi->hw_status->rx_mini_consumer,
  4591. tnapi->hw_status->idx[0].rx_producer,
  4592. tnapi->hw_status->idx[0].tx_consumer);
  4593. netdev_err(tp->dev,
  4594. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4595. i,
  4596. tnapi->last_tag, tnapi->last_irq_tag,
  4597. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4598. tnapi->rx_rcb_ptr,
  4599. tnapi->prodring.rx_std_prod_idx,
  4600. tnapi->prodring.rx_std_cons_idx,
  4601. tnapi->prodring.rx_jmb_prod_idx,
  4602. tnapi->prodring.rx_jmb_cons_idx);
  4603. }
  4604. }
  4605. /* This is called whenever we suspect that the system chipset is re-
  4606. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4607. * is bogus tx completions. We try to recover by setting the
  4608. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4609. * in the workqueue.
  4610. */
  4611. static void tg3_tx_recover(struct tg3 *tp)
  4612. {
  4613. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4614. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4615. netdev_warn(tp->dev,
  4616. "The system may be re-ordering memory-mapped I/O "
  4617. "cycles to the network device, attempting to recover. "
  4618. "Please report the problem to the driver maintainer "
  4619. "and include system chipset information.\n");
  4620. spin_lock(&tp->lock);
  4621. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4622. spin_unlock(&tp->lock);
  4623. }
  4624. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4625. {
  4626. /* Tell compiler to fetch tx indices from memory. */
  4627. barrier();
  4628. return tnapi->tx_pending -
  4629. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4630. }
  4631. /* Tigon3 never reports partial packet sends. So we do not
  4632. * need special logic to handle SKBs that have not had all
  4633. * of their frags sent yet, like SunGEM does.
  4634. */
  4635. static void tg3_tx(struct tg3_napi *tnapi)
  4636. {
  4637. struct tg3 *tp = tnapi->tp;
  4638. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4639. u32 sw_idx = tnapi->tx_cons;
  4640. struct netdev_queue *txq;
  4641. int index = tnapi - tp->napi;
  4642. unsigned int pkts_compl = 0, bytes_compl = 0;
  4643. if (tg3_flag(tp, ENABLE_TSS))
  4644. index--;
  4645. txq = netdev_get_tx_queue(tp->dev, index);
  4646. while (sw_idx != hw_idx) {
  4647. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4648. struct sk_buff *skb = ri->skb;
  4649. int i, tx_bug = 0;
  4650. if (unlikely(skb == NULL)) {
  4651. tg3_tx_recover(tp);
  4652. return;
  4653. }
  4654. pci_unmap_single(tp->pdev,
  4655. dma_unmap_addr(ri, mapping),
  4656. skb_headlen(skb),
  4657. PCI_DMA_TODEVICE);
  4658. ri->skb = NULL;
  4659. while (ri->fragmented) {
  4660. ri->fragmented = false;
  4661. sw_idx = NEXT_TX(sw_idx);
  4662. ri = &tnapi->tx_buffers[sw_idx];
  4663. }
  4664. sw_idx = NEXT_TX(sw_idx);
  4665. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4666. ri = &tnapi->tx_buffers[sw_idx];
  4667. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4668. tx_bug = 1;
  4669. pci_unmap_page(tp->pdev,
  4670. dma_unmap_addr(ri, mapping),
  4671. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4672. PCI_DMA_TODEVICE);
  4673. while (ri->fragmented) {
  4674. ri->fragmented = false;
  4675. sw_idx = NEXT_TX(sw_idx);
  4676. ri = &tnapi->tx_buffers[sw_idx];
  4677. }
  4678. sw_idx = NEXT_TX(sw_idx);
  4679. }
  4680. pkts_compl++;
  4681. bytes_compl += skb->len;
  4682. dev_kfree_skb(skb);
  4683. if (unlikely(tx_bug)) {
  4684. tg3_tx_recover(tp);
  4685. return;
  4686. }
  4687. }
  4688. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4689. tnapi->tx_cons = sw_idx;
  4690. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4691. * before checking for netif_queue_stopped(). Without the
  4692. * memory barrier, there is a small possibility that tg3_start_xmit()
  4693. * will miss it and cause the queue to be stopped forever.
  4694. */
  4695. smp_mb();
  4696. if (unlikely(netif_tx_queue_stopped(txq) &&
  4697. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4698. __netif_tx_lock(txq, smp_processor_id());
  4699. if (netif_tx_queue_stopped(txq) &&
  4700. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4701. netif_tx_wake_queue(txq);
  4702. __netif_tx_unlock(txq);
  4703. }
  4704. }
  4705. static void tg3_frag_free(bool is_frag, void *data)
  4706. {
  4707. if (is_frag)
  4708. put_page(virt_to_head_page(data));
  4709. else
  4710. kfree(data);
  4711. }
  4712. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4713. {
  4714. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4715. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4716. if (!ri->data)
  4717. return;
  4718. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4719. map_sz, PCI_DMA_FROMDEVICE);
  4720. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4721. ri->data = NULL;
  4722. }
  4723. /* Returns size of skb allocated or < 0 on error.
  4724. *
  4725. * We only need to fill in the address because the other members
  4726. * of the RX descriptor are invariant, see tg3_init_rings.
  4727. *
  4728. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4729. * posting buffers we only dirty the first cache line of the RX
  4730. * descriptor (containing the address). Whereas for the RX status
  4731. * buffers the cpu only reads the last cacheline of the RX descriptor
  4732. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4733. */
  4734. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4735. u32 opaque_key, u32 dest_idx_unmasked,
  4736. unsigned int *frag_size)
  4737. {
  4738. struct tg3_rx_buffer_desc *desc;
  4739. struct ring_info *map;
  4740. u8 *data;
  4741. dma_addr_t mapping;
  4742. int skb_size, data_size, dest_idx;
  4743. switch (opaque_key) {
  4744. case RXD_OPAQUE_RING_STD:
  4745. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4746. desc = &tpr->rx_std[dest_idx];
  4747. map = &tpr->rx_std_buffers[dest_idx];
  4748. data_size = tp->rx_pkt_map_sz;
  4749. break;
  4750. case RXD_OPAQUE_RING_JUMBO:
  4751. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4752. desc = &tpr->rx_jmb[dest_idx].std;
  4753. map = &tpr->rx_jmb_buffers[dest_idx];
  4754. data_size = TG3_RX_JMB_MAP_SZ;
  4755. break;
  4756. default:
  4757. return -EINVAL;
  4758. }
  4759. /* Do not overwrite any of the map or rp information
  4760. * until we are sure we can commit to a new buffer.
  4761. *
  4762. * Callers depend upon this behavior and assume that
  4763. * we leave everything unchanged if we fail.
  4764. */
  4765. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4766. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4767. if (skb_size <= PAGE_SIZE) {
  4768. data = netdev_alloc_frag(skb_size);
  4769. *frag_size = skb_size;
  4770. } else {
  4771. data = kmalloc(skb_size, GFP_ATOMIC);
  4772. *frag_size = 0;
  4773. }
  4774. if (!data)
  4775. return -ENOMEM;
  4776. mapping = pci_map_single(tp->pdev,
  4777. data + TG3_RX_OFFSET(tp),
  4778. data_size,
  4779. PCI_DMA_FROMDEVICE);
  4780. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4781. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4782. return -EIO;
  4783. }
  4784. map->data = data;
  4785. dma_unmap_addr_set(map, mapping, mapping);
  4786. desc->addr_hi = ((u64)mapping >> 32);
  4787. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4788. return data_size;
  4789. }
  4790. /* We only need to move over in the address because the other
  4791. * members of the RX descriptor are invariant. See notes above
  4792. * tg3_alloc_rx_data for full details.
  4793. */
  4794. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4795. struct tg3_rx_prodring_set *dpr,
  4796. u32 opaque_key, int src_idx,
  4797. u32 dest_idx_unmasked)
  4798. {
  4799. struct tg3 *tp = tnapi->tp;
  4800. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4801. struct ring_info *src_map, *dest_map;
  4802. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4803. int dest_idx;
  4804. switch (opaque_key) {
  4805. case RXD_OPAQUE_RING_STD:
  4806. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4807. dest_desc = &dpr->rx_std[dest_idx];
  4808. dest_map = &dpr->rx_std_buffers[dest_idx];
  4809. src_desc = &spr->rx_std[src_idx];
  4810. src_map = &spr->rx_std_buffers[src_idx];
  4811. break;
  4812. case RXD_OPAQUE_RING_JUMBO:
  4813. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4814. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4815. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4816. src_desc = &spr->rx_jmb[src_idx].std;
  4817. src_map = &spr->rx_jmb_buffers[src_idx];
  4818. break;
  4819. default:
  4820. return;
  4821. }
  4822. dest_map->data = src_map->data;
  4823. dma_unmap_addr_set(dest_map, mapping,
  4824. dma_unmap_addr(src_map, mapping));
  4825. dest_desc->addr_hi = src_desc->addr_hi;
  4826. dest_desc->addr_lo = src_desc->addr_lo;
  4827. /* Ensure that the update to the skb happens after the physical
  4828. * addresses have been transferred to the new BD location.
  4829. */
  4830. smp_wmb();
  4831. src_map->data = NULL;
  4832. }
  4833. /* The RX ring scheme is composed of multiple rings which post fresh
  4834. * buffers to the chip, and one special ring the chip uses to report
  4835. * status back to the host.
  4836. *
  4837. * The special ring reports the status of received packets to the
  4838. * host. The chip does not write into the original descriptor the
  4839. * RX buffer was obtained from. The chip simply takes the original
  4840. * descriptor as provided by the host, updates the status and length
  4841. * field, then writes this into the next status ring entry.
  4842. *
  4843. * Each ring the host uses to post buffers to the chip is described
  4844. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4845. * it is first placed into the on-chip ram. When the packet's length
  4846. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4847. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4848. * which is within the range of the new packet's length is chosen.
  4849. *
  4850. * The "separate ring for rx status" scheme may sound queer, but it makes
  4851. * sense from a cache coherency perspective. If only the host writes
  4852. * to the buffer post rings, and only the chip writes to the rx status
  4853. * rings, then cache lines never move beyond shared-modified state.
  4854. * If both the host and chip were to write into the same ring, cache line
  4855. * eviction could occur since both entities want it in an exclusive state.
  4856. */
  4857. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4858. {
  4859. struct tg3 *tp = tnapi->tp;
  4860. u32 work_mask, rx_std_posted = 0;
  4861. u32 std_prod_idx, jmb_prod_idx;
  4862. u32 sw_idx = tnapi->rx_rcb_ptr;
  4863. u16 hw_idx;
  4864. int received;
  4865. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4866. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4867. /*
  4868. * We need to order the read of hw_idx and the read of
  4869. * the opaque cookie.
  4870. */
  4871. rmb();
  4872. work_mask = 0;
  4873. received = 0;
  4874. std_prod_idx = tpr->rx_std_prod_idx;
  4875. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4876. while (sw_idx != hw_idx && budget > 0) {
  4877. struct ring_info *ri;
  4878. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4879. unsigned int len;
  4880. struct sk_buff *skb;
  4881. dma_addr_t dma_addr;
  4882. u32 opaque_key, desc_idx, *post_ptr;
  4883. u8 *data;
  4884. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4885. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4886. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4887. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4888. dma_addr = dma_unmap_addr(ri, mapping);
  4889. data = ri->data;
  4890. post_ptr = &std_prod_idx;
  4891. rx_std_posted++;
  4892. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4893. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4894. dma_addr = dma_unmap_addr(ri, mapping);
  4895. data = ri->data;
  4896. post_ptr = &jmb_prod_idx;
  4897. } else
  4898. goto next_pkt_nopost;
  4899. work_mask |= opaque_key;
  4900. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4901. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4902. drop_it:
  4903. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4904. desc_idx, *post_ptr);
  4905. drop_it_no_recycle:
  4906. /* Other statistics kept track of by card. */
  4907. tp->rx_dropped++;
  4908. goto next_pkt;
  4909. }
  4910. prefetch(data + TG3_RX_OFFSET(tp));
  4911. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4912. ETH_FCS_LEN;
  4913. if (len > TG3_RX_COPY_THRESH(tp)) {
  4914. int skb_size;
  4915. unsigned int frag_size;
  4916. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4917. *post_ptr, &frag_size);
  4918. if (skb_size < 0)
  4919. goto drop_it;
  4920. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4921. PCI_DMA_FROMDEVICE);
  4922. skb = build_skb(data, frag_size);
  4923. if (!skb) {
  4924. tg3_frag_free(frag_size != 0, data);
  4925. goto drop_it_no_recycle;
  4926. }
  4927. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4928. /* Ensure that the update to the data happens
  4929. * after the usage of the old DMA mapping.
  4930. */
  4931. smp_wmb();
  4932. ri->data = NULL;
  4933. } else {
  4934. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4935. desc_idx, *post_ptr);
  4936. skb = netdev_alloc_skb(tp->dev,
  4937. len + TG3_RAW_IP_ALIGN);
  4938. if (skb == NULL)
  4939. goto drop_it_no_recycle;
  4940. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4941. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4942. memcpy(skb->data,
  4943. data + TG3_RX_OFFSET(tp),
  4944. len);
  4945. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4946. }
  4947. skb_put(skb, len);
  4948. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4949. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4950. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4951. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4952. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4953. else
  4954. skb_checksum_none_assert(skb);
  4955. skb->protocol = eth_type_trans(skb, tp->dev);
  4956. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4957. skb->protocol != htons(ETH_P_8021Q)) {
  4958. dev_kfree_skb(skb);
  4959. goto drop_it_no_recycle;
  4960. }
  4961. if (desc->type_flags & RXD_FLAG_VLAN &&
  4962. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4963. __vlan_hwaccel_put_tag(skb,
  4964. desc->err_vlan & RXD_VLAN_MASK);
  4965. napi_gro_receive(&tnapi->napi, skb);
  4966. received++;
  4967. budget--;
  4968. next_pkt:
  4969. (*post_ptr)++;
  4970. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4971. tpr->rx_std_prod_idx = std_prod_idx &
  4972. tp->rx_std_ring_mask;
  4973. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4974. tpr->rx_std_prod_idx);
  4975. work_mask &= ~RXD_OPAQUE_RING_STD;
  4976. rx_std_posted = 0;
  4977. }
  4978. next_pkt_nopost:
  4979. sw_idx++;
  4980. sw_idx &= tp->rx_ret_ring_mask;
  4981. /* Refresh hw_idx to see if there is new work */
  4982. if (sw_idx == hw_idx) {
  4983. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4984. rmb();
  4985. }
  4986. }
  4987. /* ACK the status ring. */
  4988. tnapi->rx_rcb_ptr = sw_idx;
  4989. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4990. /* Refill RX ring(s). */
  4991. if (!tg3_flag(tp, ENABLE_RSS)) {
  4992. /* Sync BD data before updating mailbox */
  4993. wmb();
  4994. if (work_mask & RXD_OPAQUE_RING_STD) {
  4995. tpr->rx_std_prod_idx = std_prod_idx &
  4996. tp->rx_std_ring_mask;
  4997. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4998. tpr->rx_std_prod_idx);
  4999. }
  5000. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5001. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5002. tp->rx_jmb_ring_mask;
  5003. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5004. tpr->rx_jmb_prod_idx);
  5005. }
  5006. mmiowb();
  5007. } else if (work_mask) {
  5008. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5009. * updated before the producer indices can be updated.
  5010. */
  5011. smp_wmb();
  5012. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5013. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5014. if (tnapi != &tp->napi[1]) {
  5015. tp->rx_refill = true;
  5016. napi_schedule(&tp->napi[1].napi);
  5017. }
  5018. }
  5019. return received;
  5020. }
  5021. static void tg3_poll_link(struct tg3 *tp)
  5022. {
  5023. /* handle link change and other phy events */
  5024. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5025. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5026. if (sblk->status & SD_STATUS_LINK_CHG) {
  5027. sblk->status = SD_STATUS_UPDATED |
  5028. (sblk->status & ~SD_STATUS_LINK_CHG);
  5029. spin_lock(&tp->lock);
  5030. if (tg3_flag(tp, USE_PHYLIB)) {
  5031. tw32_f(MAC_STATUS,
  5032. (MAC_STATUS_SYNC_CHANGED |
  5033. MAC_STATUS_CFG_CHANGED |
  5034. MAC_STATUS_MI_COMPLETION |
  5035. MAC_STATUS_LNKSTATE_CHANGED));
  5036. udelay(40);
  5037. } else
  5038. tg3_setup_phy(tp, 0);
  5039. spin_unlock(&tp->lock);
  5040. }
  5041. }
  5042. }
  5043. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5044. struct tg3_rx_prodring_set *dpr,
  5045. struct tg3_rx_prodring_set *spr)
  5046. {
  5047. u32 si, di, cpycnt, src_prod_idx;
  5048. int i, err = 0;
  5049. while (1) {
  5050. src_prod_idx = spr->rx_std_prod_idx;
  5051. /* Make sure updates to the rx_std_buffers[] entries and the
  5052. * standard producer index are seen in the correct order.
  5053. */
  5054. smp_rmb();
  5055. if (spr->rx_std_cons_idx == src_prod_idx)
  5056. break;
  5057. if (spr->rx_std_cons_idx < src_prod_idx)
  5058. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5059. else
  5060. cpycnt = tp->rx_std_ring_mask + 1 -
  5061. spr->rx_std_cons_idx;
  5062. cpycnt = min(cpycnt,
  5063. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5064. si = spr->rx_std_cons_idx;
  5065. di = dpr->rx_std_prod_idx;
  5066. for (i = di; i < di + cpycnt; i++) {
  5067. if (dpr->rx_std_buffers[i].data) {
  5068. cpycnt = i - di;
  5069. err = -ENOSPC;
  5070. break;
  5071. }
  5072. }
  5073. if (!cpycnt)
  5074. break;
  5075. /* Ensure that updates to the rx_std_buffers ring and the
  5076. * shadowed hardware producer ring from tg3_recycle_skb() are
  5077. * ordered correctly WRT the skb check above.
  5078. */
  5079. smp_rmb();
  5080. memcpy(&dpr->rx_std_buffers[di],
  5081. &spr->rx_std_buffers[si],
  5082. cpycnt * sizeof(struct ring_info));
  5083. for (i = 0; i < cpycnt; i++, di++, si++) {
  5084. struct tg3_rx_buffer_desc *sbd, *dbd;
  5085. sbd = &spr->rx_std[si];
  5086. dbd = &dpr->rx_std[di];
  5087. dbd->addr_hi = sbd->addr_hi;
  5088. dbd->addr_lo = sbd->addr_lo;
  5089. }
  5090. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5091. tp->rx_std_ring_mask;
  5092. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5093. tp->rx_std_ring_mask;
  5094. }
  5095. while (1) {
  5096. src_prod_idx = spr->rx_jmb_prod_idx;
  5097. /* Make sure updates to the rx_jmb_buffers[] entries and
  5098. * the jumbo producer index are seen in the correct order.
  5099. */
  5100. smp_rmb();
  5101. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5102. break;
  5103. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5104. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5105. else
  5106. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5107. spr->rx_jmb_cons_idx;
  5108. cpycnt = min(cpycnt,
  5109. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5110. si = spr->rx_jmb_cons_idx;
  5111. di = dpr->rx_jmb_prod_idx;
  5112. for (i = di; i < di + cpycnt; i++) {
  5113. if (dpr->rx_jmb_buffers[i].data) {
  5114. cpycnt = i - di;
  5115. err = -ENOSPC;
  5116. break;
  5117. }
  5118. }
  5119. if (!cpycnt)
  5120. break;
  5121. /* Ensure that updates to the rx_jmb_buffers ring and the
  5122. * shadowed hardware producer ring from tg3_recycle_skb() are
  5123. * ordered correctly WRT the skb check above.
  5124. */
  5125. smp_rmb();
  5126. memcpy(&dpr->rx_jmb_buffers[di],
  5127. &spr->rx_jmb_buffers[si],
  5128. cpycnt * sizeof(struct ring_info));
  5129. for (i = 0; i < cpycnt; i++, di++, si++) {
  5130. struct tg3_rx_buffer_desc *sbd, *dbd;
  5131. sbd = &spr->rx_jmb[si].std;
  5132. dbd = &dpr->rx_jmb[di].std;
  5133. dbd->addr_hi = sbd->addr_hi;
  5134. dbd->addr_lo = sbd->addr_lo;
  5135. }
  5136. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5137. tp->rx_jmb_ring_mask;
  5138. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5139. tp->rx_jmb_ring_mask;
  5140. }
  5141. return err;
  5142. }
  5143. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5144. {
  5145. struct tg3 *tp = tnapi->tp;
  5146. /* run TX completion thread */
  5147. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5148. tg3_tx(tnapi);
  5149. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5150. return work_done;
  5151. }
  5152. if (!tnapi->rx_rcb_prod_idx)
  5153. return work_done;
  5154. /* run RX thread, within the bounds set by NAPI.
  5155. * All RX "locking" is done by ensuring outside
  5156. * code synchronizes with tg3->napi.poll()
  5157. */
  5158. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5159. work_done += tg3_rx(tnapi, budget - work_done);
  5160. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5161. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5162. int i, err = 0;
  5163. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5164. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5165. tp->rx_refill = false;
  5166. for (i = 1; i <= tp->rxq_cnt; i++)
  5167. err |= tg3_rx_prodring_xfer(tp, dpr,
  5168. &tp->napi[i].prodring);
  5169. wmb();
  5170. if (std_prod_idx != dpr->rx_std_prod_idx)
  5171. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5172. dpr->rx_std_prod_idx);
  5173. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5174. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5175. dpr->rx_jmb_prod_idx);
  5176. mmiowb();
  5177. if (err)
  5178. tw32_f(HOSTCC_MODE, tp->coal_now);
  5179. }
  5180. return work_done;
  5181. }
  5182. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5183. {
  5184. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5185. schedule_work(&tp->reset_task);
  5186. }
  5187. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5188. {
  5189. cancel_work_sync(&tp->reset_task);
  5190. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5191. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5192. }
  5193. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5194. {
  5195. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5196. struct tg3 *tp = tnapi->tp;
  5197. int work_done = 0;
  5198. struct tg3_hw_status *sblk = tnapi->hw_status;
  5199. while (1) {
  5200. work_done = tg3_poll_work(tnapi, work_done, budget);
  5201. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5202. goto tx_recovery;
  5203. if (unlikely(work_done >= budget))
  5204. break;
  5205. /* tp->last_tag is used in tg3_int_reenable() below
  5206. * to tell the hw how much work has been processed,
  5207. * so we must read it before checking for more work.
  5208. */
  5209. tnapi->last_tag = sblk->status_tag;
  5210. tnapi->last_irq_tag = tnapi->last_tag;
  5211. rmb();
  5212. /* check for RX/TX work to do */
  5213. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5214. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5215. /* This test here is not race free, but will reduce
  5216. * the number of interrupts by looping again.
  5217. */
  5218. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5219. continue;
  5220. napi_complete(napi);
  5221. /* Reenable interrupts. */
  5222. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5223. /* This test here is synchronized by napi_schedule()
  5224. * and napi_complete() to close the race condition.
  5225. */
  5226. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5227. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5228. HOSTCC_MODE_ENABLE |
  5229. tnapi->coal_now);
  5230. }
  5231. mmiowb();
  5232. break;
  5233. }
  5234. }
  5235. return work_done;
  5236. tx_recovery:
  5237. /* work_done is guaranteed to be less than budget. */
  5238. napi_complete(napi);
  5239. tg3_reset_task_schedule(tp);
  5240. return work_done;
  5241. }
  5242. static void tg3_process_error(struct tg3 *tp)
  5243. {
  5244. u32 val;
  5245. bool real_error = false;
  5246. if (tg3_flag(tp, ERROR_PROCESSED))
  5247. return;
  5248. /* Check Flow Attention register */
  5249. val = tr32(HOSTCC_FLOW_ATTN);
  5250. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5251. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5252. real_error = true;
  5253. }
  5254. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5255. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5256. real_error = true;
  5257. }
  5258. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5259. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5260. real_error = true;
  5261. }
  5262. if (!real_error)
  5263. return;
  5264. tg3_dump_state(tp);
  5265. tg3_flag_set(tp, ERROR_PROCESSED);
  5266. tg3_reset_task_schedule(tp);
  5267. }
  5268. static int tg3_poll(struct napi_struct *napi, int budget)
  5269. {
  5270. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5271. struct tg3 *tp = tnapi->tp;
  5272. int work_done = 0;
  5273. struct tg3_hw_status *sblk = tnapi->hw_status;
  5274. while (1) {
  5275. if (sblk->status & SD_STATUS_ERROR)
  5276. tg3_process_error(tp);
  5277. tg3_poll_link(tp);
  5278. work_done = tg3_poll_work(tnapi, work_done, budget);
  5279. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5280. goto tx_recovery;
  5281. if (unlikely(work_done >= budget))
  5282. break;
  5283. if (tg3_flag(tp, TAGGED_STATUS)) {
  5284. /* tp->last_tag is used in tg3_int_reenable() below
  5285. * to tell the hw how much work has been processed,
  5286. * so we must read it before checking for more work.
  5287. */
  5288. tnapi->last_tag = sblk->status_tag;
  5289. tnapi->last_irq_tag = tnapi->last_tag;
  5290. rmb();
  5291. } else
  5292. sblk->status &= ~SD_STATUS_UPDATED;
  5293. if (likely(!tg3_has_work(tnapi))) {
  5294. napi_complete(napi);
  5295. tg3_int_reenable(tnapi);
  5296. break;
  5297. }
  5298. }
  5299. return work_done;
  5300. tx_recovery:
  5301. /* work_done is guaranteed to be less than budget. */
  5302. napi_complete(napi);
  5303. tg3_reset_task_schedule(tp);
  5304. return work_done;
  5305. }
  5306. static void tg3_napi_disable(struct tg3 *tp)
  5307. {
  5308. int i;
  5309. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5310. napi_disable(&tp->napi[i].napi);
  5311. }
  5312. static void tg3_napi_enable(struct tg3 *tp)
  5313. {
  5314. int i;
  5315. for (i = 0; i < tp->irq_cnt; i++)
  5316. napi_enable(&tp->napi[i].napi);
  5317. }
  5318. static void tg3_napi_init(struct tg3 *tp)
  5319. {
  5320. int i;
  5321. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5322. for (i = 1; i < tp->irq_cnt; i++)
  5323. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5324. }
  5325. static void tg3_napi_fini(struct tg3 *tp)
  5326. {
  5327. int i;
  5328. for (i = 0; i < tp->irq_cnt; i++)
  5329. netif_napi_del(&tp->napi[i].napi);
  5330. }
  5331. static inline void tg3_netif_stop(struct tg3 *tp)
  5332. {
  5333. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5334. tg3_napi_disable(tp);
  5335. netif_tx_disable(tp->dev);
  5336. }
  5337. static inline void tg3_netif_start(struct tg3 *tp)
  5338. {
  5339. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5340. * appropriate so long as all callers are assured to
  5341. * have free tx slots (such as after tg3_init_hw)
  5342. */
  5343. netif_tx_wake_all_queues(tp->dev);
  5344. tg3_napi_enable(tp);
  5345. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5346. tg3_enable_ints(tp);
  5347. }
  5348. static void tg3_irq_quiesce(struct tg3 *tp)
  5349. {
  5350. int i;
  5351. BUG_ON(tp->irq_sync);
  5352. tp->irq_sync = 1;
  5353. smp_mb();
  5354. for (i = 0; i < tp->irq_cnt; i++)
  5355. synchronize_irq(tp->napi[i].irq_vec);
  5356. }
  5357. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5358. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5359. * with as well. Most of the time, this is not necessary except when
  5360. * shutting down the device.
  5361. */
  5362. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5363. {
  5364. spin_lock_bh(&tp->lock);
  5365. if (irq_sync)
  5366. tg3_irq_quiesce(tp);
  5367. }
  5368. static inline void tg3_full_unlock(struct tg3 *tp)
  5369. {
  5370. spin_unlock_bh(&tp->lock);
  5371. }
  5372. /* One-shot MSI handler - Chip automatically disables interrupt
  5373. * after sending MSI so driver doesn't have to do it.
  5374. */
  5375. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5376. {
  5377. struct tg3_napi *tnapi = dev_id;
  5378. struct tg3 *tp = tnapi->tp;
  5379. prefetch(tnapi->hw_status);
  5380. if (tnapi->rx_rcb)
  5381. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5382. if (likely(!tg3_irq_sync(tp)))
  5383. napi_schedule(&tnapi->napi);
  5384. return IRQ_HANDLED;
  5385. }
  5386. /* MSI ISR - No need to check for interrupt sharing and no need to
  5387. * flush status block and interrupt mailbox. PCI ordering rules
  5388. * guarantee that MSI will arrive after the status block.
  5389. */
  5390. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5391. {
  5392. struct tg3_napi *tnapi = dev_id;
  5393. struct tg3 *tp = tnapi->tp;
  5394. prefetch(tnapi->hw_status);
  5395. if (tnapi->rx_rcb)
  5396. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5397. /*
  5398. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5399. * chip-internal interrupt pending events.
  5400. * Writing non-zero to intr-mbox-0 additional tells the
  5401. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5402. * event coalescing.
  5403. */
  5404. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5405. if (likely(!tg3_irq_sync(tp)))
  5406. napi_schedule(&tnapi->napi);
  5407. return IRQ_RETVAL(1);
  5408. }
  5409. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5410. {
  5411. struct tg3_napi *tnapi = dev_id;
  5412. struct tg3 *tp = tnapi->tp;
  5413. struct tg3_hw_status *sblk = tnapi->hw_status;
  5414. unsigned int handled = 1;
  5415. /* In INTx mode, it is possible for the interrupt to arrive at
  5416. * the CPU before the status block posted prior to the interrupt.
  5417. * Reading the PCI State register will confirm whether the
  5418. * interrupt is ours and will flush the status block.
  5419. */
  5420. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5421. if (tg3_flag(tp, CHIP_RESETTING) ||
  5422. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5423. handled = 0;
  5424. goto out;
  5425. }
  5426. }
  5427. /*
  5428. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5429. * chip-internal interrupt pending events.
  5430. * Writing non-zero to intr-mbox-0 additional tells the
  5431. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5432. * event coalescing.
  5433. *
  5434. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5435. * spurious interrupts. The flush impacts performance but
  5436. * excessive spurious interrupts can be worse in some cases.
  5437. */
  5438. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5439. if (tg3_irq_sync(tp))
  5440. goto out;
  5441. sblk->status &= ~SD_STATUS_UPDATED;
  5442. if (likely(tg3_has_work(tnapi))) {
  5443. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5444. napi_schedule(&tnapi->napi);
  5445. } else {
  5446. /* No work, shared interrupt perhaps? re-enable
  5447. * interrupts, and flush that PCI write
  5448. */
  5449. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5450. 0x00000000);
  5451. }
  5452. out:
  5453. return IRQ_RETVAL(handled);
  5454. }
  5455. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5456. {
  5457. struct tg3_napi *tnapi = dev_id;
  5458. struct tg3 *tp = tnapi->tp;
  5459. struct tg3_hw_status *sblk = tnapi->hw_status;
  5460. unsigned int handled = 1;
  5461. /* In INTx mode, it is possible for the interrupt to arrive at
  5462. * the CPU before the status block posted prior to the interrupt.
  5463. * Reading the PCI State register will confirm whether the
  5464. * interrupt is ours and will flush the status block.
  5465. */
  5466. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5467. if (tg3_flag(tp, CHIP_RESETTING) ||
  5468. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5469. handled = 0;
  5470. goto out;
  5471. }
  5472. }
  5473. /*
  5474. * writing any value to intr-mbox-0 clears PCI INTA# and
  5475. * chip-internal interrupt pending events.
  5476. * writing non-zero to intr-mbox-0 additional tells the
  5477. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5478. * event coalescing.
  5479. *
  5480. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5481. * spurious interrupts. The flush impacts performance but
  5482. * excessive spurious interrupts can be worse in some cases.
  5483. */
  5484. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5485. /*
  5486. * In a shared interrupt configuration, sometimes other devices'
  5487. * interrupts will scream. We record the current status tag here
  5488. * so that the above check can report that the screaming interrupts
  5489. * are unhandled. Eventually they will be silenced.
  5490. */
  5491. tnapi->last_irq_tag = sblk->status_tag;
  5492. if (tg3_irq_sync(tp))
  5493. goto out;
  5494. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5495. napi_schedule(&tnapi->napi);
  5496. out:
  5497. return IRQ_RETVAL(handled);
  5498. }
  5499. /* ISR for interrupt test */
  5500. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5501. {
  5502. struct tg3_napi *tnapi = dev_id;
  5503. struct tg3 *tp = tnapi->tp;
  5504. struct tg3_hw_status *sblk = tnapi->hw_status;
  5505. if ((sblk->status & SD_STATUS_UPDATED) ||
  5506. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5507. tg3_disable_ints(tp);
  5508. return IRQ_RETVAL(1);
  5509. }
  5510. return IRQ_RETVAL(0);
  5511. }
  5512. #ifdef CONFIG_NET_POLL_CONTROLLER
  5513. static void tg3_poll_controller(struct net_device *dev)
  5514. {
  5515. int i;
  5516. struct tg3 *tp = netdev_priv(dev);
  5517. for (i = 0; i < tp->irq_cnt; i++)
  5518. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5519. }
  5520. #endif
  5521. static void tg3_tx_timeout(struct net_device *dev)
  5522. {
  5523. struct tg3 *tp = netdev_priv(dev);
  5524. if (netif_msg_tx_err(tp)) {
  5525. netdev_err(dev, "transmit timed out, resetting\n");
  5526. tg3_dump_state(tp);
  5527. }
  5528. tg3_reset_task_schedule(tp);
  5529. }
  5530. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5531. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5532. {
  5533. u32 base = (u32) mapping & 0xffffffff;
  5534. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5535. }
  5536. /* Test for DMA addresses > 40-bit */
  5537. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5538. int len)
  5539. {
  5540. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5541. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5542. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5543. return 0;
  5544. #else
  5545. return 0;
  5546. #endif
  5547. }
  5548. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5549. dma_addr_t mapping, u32 len, u32 flags,
  5550. u32 mss, u32 vlan)
  5551. {
  5552. txbd->addr_hi = ((u64) mapping >> 32);
  5553. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5554. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5555. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5556. }
  5557. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5558. dma_addr_t map, u32 len, u32 flags,
  5559. u32 mss, u32 vlan)
  5560. {
  5561. struct tg3 *tp = tnapi->tp;
  5562. bool hwbug = false;
  5563. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5564. hwbug = true;
  5565. if (tg3_4g_overflow_test(map, len))
  5566. hwbug = true;
  5567. if (tg3_40bit_overflow_test(tp, map, len))
  5568. hwbug = true;
  5569. if (tp->dma_limit) {
  5570. u32 prvidx = *entry;
  5571. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5572. while (len > tp->dma_limit && *budget) {
  5573. u32 frag_len = tp->dma_limit;
  5574. len -= tp->dma_limit;
  5575. /* Avoid the 8byte DMA problem */
  5576. if (len <= 8) {
  5577. len += tp->dma_limit / 2;
  5578. frag_len = tp->dma_limit / 2;
  5579. }
  5580. tnapi->tx_buffers[*entry].fragmented = true;
  5581. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5582. frag_len, tmp_flag, mss, vlan);
  5583. *budget -= 1;
  5584. prvidx = *entry;
  5585. *entry = NEXT_TX(*entry);
  5586. map += frag_len;
  5587. }
  5588. if (len) {
  5589. if (*budget) {
  5590. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5591. len, flags, mss, vlan);
  5592. *budget -= 1;
  5593. *entry = NEXT_TX(*entry);
  5594. } else {
  5595. hwbug = true;
  5596. tnapi->tx_buffers[prvidx].fragmented = false;
  5597. }
  5598. }
  5599. } else {
  5600. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5601. len, flags, mss, vlan);
  5602. *entry = NEXT_TX(*entry);
  5603. }
  5604. return hwbug;
  5605. }
  5606. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5607. {
  5608. int i;
  5609. struct sk_buff *skb;
  5610. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5611. skb = txb->skb;
  5612. txb->skb = NULL;
  5613. pci_unmap_single(tnapi->tp->pdev,
  5614. dma_unmap_addr(txb, mapping),
  5615. skb_headlen(skb),
  5616. PCI_DMA_TODEVICE);
  5617. while (txb->fragmented) {
  5618. txb->fragmented = false;
  5619. entry = NEXT_TX(entry);
  5620. txb = &tnapi->tx_buffers[entry];
  5621. }
  5622. for (i = 0; i <= last; i++) {
  5623. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5624. entry = NEXT_TX(entry);
  5625. txb = &tnapi->tx_buffers[entry];
  5626. pci_unmap_page(tnapi->tp->pdev,
  5627. dma_unmap_addr(txb, mapping),
  5628. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5629. while (txb->fragmented) {
  5630. txb->fragmented = false;
  5631. entry = NEXT_TX(entry);
  5632. txb = &tnapi->tx_buffers[entry];
  5633. }
  5634. }
  5635. }
  5636. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5637. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5638. struct sk_buff **pskb,
  5639. u32 *entry, u32 *budget,
  5640. u32 base_flags, u32 mss, u32 vlan)
  5641. {
  5642. struct tg3 *tp = tnapi->tp;
  5643. struct sk_buff *new_skb, *skb = *pskb;
  5644. dma_addr_t new_addr = 0;
  5645. int ret = 0;
  5646. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5647. new_skb = skb_copy(skb, GFP_ATOMIC);
  5648. else {
  5649. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5650. new_skb = skb_copy_expand(skb,
  5651. skb_headroom(skb) + more_headroom,
  5652. skb_tailroom(skb), GFP_ATOMIC);
  5653. }
  5654. if (!new_skb) {
  5655. ret = -1;
  5656. } else {
  5657. /* New SKB is guaranteed to be linear. */
  5658. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5659. PCI_DMA_TODEVICE);
  5660. /* Make sure the mapping succeeded */
  5661. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5662. dev_kfree_skb(new_skb);
  5663. ret = -1;
  5664. } else {
  5665. u32 save_entry = *entry;
  5666. base_flags |= TXD_FLAG_END;
  5667. tnapi->tx_buffers[*entry].skb = new_skb;
  5668. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5669. mapping, new_addr);
  5670. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5671. new_skb->len, base_flags,
  5672. mss, vlan)) {
  5673. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5674. dev_kfree_skb(new_skb);
  5675. ret = -1;
  5676. }
  5677. }
  5678. }
  5679. dev_kfree_skb(skb);
  5680. *pskb = new_skb;
  5681. return ret;
  5682. }
  5683. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5684. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5685. * TSO header is greater than 80 bytes.
  5686. */
  5687. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5688. {
  5689. struct sk_buff *segs, *nskb;
  5690. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5691. /* Estimate the number of fragments in the worst case */
  5692. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5693. netif_stop_queue(tp->dev);
  5694. /* netif_tx_stop_queue() must be done before checking
  5695. * checking tx index in tg3_tx_avail() below, because in
  5696. * tg3_tx(), we update tx index before checking for
  5697. * netif_tx_queue_stopped().
  5698. */
  5699. smp_mb();
  5700. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5701. return NETDEV_TX_BUSY;
  5702. netif_wake_queue(tp->dev);
  5703. }
  5704. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5705. if (IS_ERR(segs))
  5706. goto tg3_tso_bug_end;
  5707. do {
  5708. nskb = segs;
  5709. segs = segs->next;
  5710. nskb->next = NULL;
  5711. tg3_start_xmit(nskb, tp->dev);
  5712. } while (segs);
  5713. tg3_tso_bug_end:
  5714. dev_kfree_skb(skb);
  5715. return NETDEV_TX_OK;
  5716. }
  5717. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5718. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5719. */
  5720. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5721. {
  5722. struct tg3 *tp = netdev_priv(dev);
  5723. u32 len, entry, base_flags, mss, vlan = 0;
  5724. u32 budget;
  5725. int i = -1, would_hit_hwbug;
  5726. dma_addr_t mapping;
  5727. struct tg3_napi *tnapi;
  5728. struct netdev_queue *txq;
  5729. unsigned int last;
  5730. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5731. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5732. if (tg3_flag(tp, ENABLE_TSS))
  5733. tnapi++;
  5734. budget = tg3_tx_avail(tnapi);
  5735. /* We are running in BH disabled context with netif_tx_lock
  5736. * and TX reclaim runs via tp->napi.poll inside of a software
  5737. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5738. * no IRQ context deadlocks to worry about either. Rejoice!
  5739. */
  5740. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5741. if (!netif_tx_queue_stopped(txq)) {
  5742. netif_tx_stop_queue(txq);
  5743. /* This is a hard error, log it. */
  5744. netdev_err(dev,
  5745. "BUG! Tx Ring full when queue awake!\n");
  5746. }
  5747. return NETDEV_TX_BUSY;
  5748. }
  5749. entry = tnapi->tx_prod;
  5750. base_flags = 0;
  5751. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5752. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5753. mss = skb_shinfo(skb)->gso_size;
  5754. if (mss) {
  5755. struct iphdr *iph;
  5756. u32 tcp_opt_len, hdr_len;
  5757. if (skb_header_cloned(skb) &&
  5758. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5759. goto drop;
  5760. iph = ip_hdr(skb);
  5761. tcp_opt_len = tcp_optlen(skb);
  5762. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5763. if (!skb_is_gso_v6(skb)) {
  5764. iph->check = 0;
  5765. iph->tot_len = htons(mss + hdr_len);
  5766. }
  5767. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5768. tg3_flag(tp, TSO_BUG))
  5769. return tg3_tso_bug(tp, skb);
  5770. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5771. TXD_FLAG_CPU_POST_DMA);
  5772. if (tg3_flag(tp, HW_TSO_1) ||
  5773. tg3_flag(tp, HW_TSO_2) ||
  5774. tg3_flag(tp, HW_TSO_3)) {
  5775. tcp_hdr(skb)->check = 0;
  5776. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5777. } else
  5778. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5779. iph->daddr, 0,
  5780. IPPROTO_TCP,
  5781. 0);
  5782. if (tg3_flag(tp, HW_TSO_3)) {
  5783. mss |= (hdr_len & 0xc) << 12;
  5784. if (hdr_len & 0x10)
  5785. base_flags |= 0x00000010;
  5786. base_flags |= (hdr_len & 0x3e0) << 5;
  5787. } else if (tg3_flag(tp, HW_TSO_2))
  5788. mss |= hdr_len << 9;
  5789. else if (tg3_flag(tp, HW_TSO_1) ||
  5790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5791. if (tcp_opt_len || iph->ihl > 5) {
  5792. int tsflags;
  5793. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5794. mss |= (tsflags << 11);
  5795. }
  5796. } else {
  5797. if (tcp_opt_len || iph->ihl > 5) {
  5798. int tsflags;
  5799. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5800. base_flags |= tsflags << 12;
  5801. }
  5802. }
  5803. }
  5804. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5805. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5806. base_flags |= TXD_FLAG_JMB_PKT;
  5807. if (vlan_tx_tag_present(skb)) {
  5808. base_flags |= TXD_FLAG_VLAN;
  5809. vlan = vlan_tx_tag_get(skb);
  5810. }
  5811. len = skb_headlen(skb);
  5812. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5813. if (pci_dma_mapping_error(tp->pdev, mapping))
  5814. goto drop;
  5815. tnapi->tx_buffers[entry].skb = skb;
  5816. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5817. would_hit_hwbug = 0;
  5818. if (tg3_flag(tp, 5701_DMA_BUG))
  5819. would_hit_hwbug = 1;
  5820. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5821. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5822. mss, vlan)) {
  5823. would_hit_hwbug = 1;
  5824. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5825. u32 tmp_mss = mss;
  5826. if (!tg3_flag(tp, HW_TSO_1) &&
  5827. !tg3_flag(tp, HW_TSO_2) &&
  5828. !tg3_flag(tp, HW_TSO_3))
  5829. tmp_mss = 0;
  5830. /* Now loop through additional data
  5831. * fragments, and queue them.
  5832. */
  5833. last = skb_shinfo(skb)->nr_frags - 1;
  5834. for (i = 0; i <= last; i++) {
  5835. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5836. len = skb_frag_size(frag);
  5837. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5838. len, DMA_TO_DEVICE);
  5839. tnapi->tx_buffers[entry].skb = NULL;
  5840. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5841. mapping);
  5842. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5843. goto dma_error;
  5844. if (!budget ||
  5845. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5846. len, base_flags |
  5847. ((i == last) ? TXD_FLAG_END : 0),
  5848. tmp_mss, vlan)) {
  5849. would_hit_hwbug = 1;
  5850. break;
  5851. }
  5852. }
  5853. }
  5854. if (would_hit_hwbug) {
  5855. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5856. /* If the workaround fails due to memory/mapping
  5857. * failure, silently drop this packet.
  5858. */
  5859. entry = tnapi->tx_prod;
  5860. budget = tg3_tx_avail(tnapi);
  5861. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5862. base_flags, mss, vlan))
  5863. goto drop_nofree;
  5864. }
  5865. skb_tx_timestamp(skb);
  5866. netdev_tx_sent_queue(txq, skb->len);
  5867. /* Sync BD data before updating mailbox */
  5868. wmb();
  5869. /* Packets are ready, update Tx producer idx local and on card. */
  5870. tw32_tx_mbox(tnapi->prodmbox, entry);
  5871. tnapi->tx_prod = entry;
  5872. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5873. netif_tx_stop_queue(txq);
  5874. /* netif_tx_stop_queue() must be done before checking
  5875. * checking tx index in tg3_tx_avail() below, because in
  5876. * tg3_tx(), we update tx index before checking for
  5877. * netif_tx_queue_stopped().
  5878. */
  5879. smp_mb();
  5880. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5881. netif_tx_wake_queue(txq);
  5882. }
  5883. mmiowb();
  5884. return NETDEV_TX_OK;
  5885. dma_error:
  5886. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5887. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5888. drop:
  5889. dev_kfree_skb(skb);
  5890. drop_nofree:
  5891. tp->tx_dropped++;
  5892. return NETDEV_TX_OK;
  5893. }
  5894. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5895. {
  5896. if (enable) {
  5897. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5898. MAC_MODE_PORT_MODE_MASK);
  5899. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5900. if (!tg3_flag(tp, 5705_PLUS))
  5901. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5902. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5903. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5904. else
  5905. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5906. } else {
  5907. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5908. if (tg3_flag(tp, 5705_PLUS) ||
  5909. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5911. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5912. }
  5913. tw32(MAC_MODE, tp->mac_mode);
  5914. udelay(40);
  5915. }
  5916. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5917. {
  5918. u32 val, bmcr, mac_mode, ptest = 0;
  5919. tg3_phy_toggle_apd(tp, false);
  5920. tg3_phy_toggle_automdix(tp, 0);
  5921. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5922. return -EIO;
  5923. bmcr = BMCR_FULLDPLX;
  5924. switch (speed) {
  5925. case SPEED_10:
  5926. break;
  5927. case SPEED_100:
  5928. bmcr |= BMCR_SPEED100;
  5929. break;
  5930. case SPEED_1000:
  5931. default:
  5932. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5933. speed = SPEED_100;
  5934. bmcr |= BMCR_SPEED100;
  5935. } else {
  5936. speed = SPEED_1000;
  5937. bmcr |= BMCR_SPEED1000;
  5938. }
  5939. }
  5940. if (extlpbk) {
  5941. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5942. tg3_readphy(tp, MII_CTRL1000, &val);
  5943. val |= CTL1000_AS_MASTER |
  5944. CTL1000_ENABLE_MASTER;
  5945. tg3_writephy(tp, MII_CTRL1000, val);
  5946. } else {
  5947. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5948. MII_TG3_FET_PTEST_TRIM_2;
  5949. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5950. }
  5951. } else
  5952. bmcr |= BMCR_LOOPBACK;
  5953. tg3_writephy(tp, MII_BMCR, bmcr);
  5954. /* The write needs to be flushed for the FETs */
  5955. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5956. tg3_readphy(tp, MII_BMCR, &bmcr);
  5957. udelay(40);
  5958. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5960. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5961. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5962. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5963. /* The write needs to be flushed for the AC131 */
  5964. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5965. }
  5966. /* Reset to prevent losing 1st rx packet intermittently */
  5967. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5968. tg3_flag(tp, 5780_CLASS)) {
  5969. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5970. udelay(10);
  5971. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5972. }
  5973. mac_mode = tp->mac_mode &
  5974. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5975. if (speed == SPEED_1000)
  5976. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5977. else
  5978. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5980. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5981. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5982. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5983. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5984. mac_mode |= MAC_MODE_LINK_POLARITY;
  5985. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5986. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5987. }
  5988. tw32(MAC_MODE, mac_mode);
  5989. udelay(40);
  5990. return 0;
  5991. }
  5992. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  5993. {
  5994. struct tg3 *tp = netdev_priv(dev);
  5995. if (features & NETIF_F_LOOPBACK) {
  5996. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5997. return;
  5998. spin_lock_bh(&tp->lock);
  5999. tg3_mac_loopback(tp, true);
  6000. netif_carrier_on(tp->dev);
  6001. spin_unlock_bh(&tp->lock);
  6002. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6003. } else {
  6004. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6005. return;
  6006. spin_lock_bh(&tp->lock);
  6007. tg3_mac_loopback(tp, false);
  6008. /* Force link status check */
  6009. tg3_setup_phy(tp, 1);
  6010. spin_unlock_bh(&tp->lock);
  6011. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6012. }
  6013. }
  6014. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6015. netdev_features_t features)
  6016. {
  6017. struct tg3 *tp = netdev_priv(dev);
  6018. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6019. features &= ~NETIF_F_ALL_TSO;
  6020. return features;
  6021. }
  6022. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6023. {
  6024. netdev_features_t changed = dev->features ^ features;
  6025. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6026. tg3_set_loopback(dev, features);
  6027. return 0;
  6028. }
  6029. static void tg3_rx_prodring_free(struct tg3 *tp,
  6030. struct tg3_rx_prodring_set *tpr)
  6031. {
  6032. int i;
  6033. if (tpr != &tp->napi[0].prodring) {
  6034. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6035. i = (i + 1) & tp->rx_std_ring_mask)
  6036. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6037. tp->rx_pkt_map_sz);
  6038. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6039. for (i = tpr->rx_jmb_cons_idx;
  6040. i != tpr->rx_jmb_prod_idx;
  6041. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6042. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6043. TG3_RX_JMB_MAP_SZ);
  6044. }
  6045. }
  6046. return;
  6047. }
  6048. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6049. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6050. tp->rx_pkt_map_sz);
  6051. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6052. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6053. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6054. TG3_RX_JMB_MAP_SZ);
  6055. }
  6056. }
  6057. /* Initialize rx rings for packet processing.
  6058. *
  6059. * The chip has been shut down and the driver detached from
  6060. * the networking, so no interrupts or new tx packets will
  6061. * end up in the driver. tp->{tx,}lock are held and thus
  6062. * we may not sleep.
  6063. */
  6064. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6065. struct tg3_rx_prodring_set *tpr)
  6066. {
  6067. u32 i, rx_pkt_dma_sz;
  6068. tpr->rx_std_cons_idx = 0;
  6069. tpr->rx_std_prod_idx = 0;
  6070. tpr->rx_jmb_cons_idx = 0;
  6071. tpr->rx_jmb_prod_idx = 0;
  6072. if (tpr != &tp->napi[0].prodring) {
  6073. memset(&tpr->rx_std_buffers[0], 0,
  6074. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6075. if (tpr->rx_jmb_buffers)
  6076. memset(&tpr->rx_jmb_buffers[0], 0,
  6077. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6078. goto done;
  6079. }
  6080. /* Zero out all descriptors. */
  6081. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6082. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6083. if (tg3_flag(tp, 5780_CLASS) &&
  6084. tp->dev->mtu > ETH_DATA_LEN)
  6085. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6086. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6087. /* Initialize invariants of the rings, we only set this
  6088. * stuff once. This works because the card does not
  6089. * write into the rx buffer posting rings.
  6090. */
  6091. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6092. struct tg3_rx_buffer_desc *rxd;
  6093. rxd = &tpr->rx_std[i];
  6094. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6095. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6096. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6097. (i << RXD_OPAQUE_INDEX_SHIFT));
  6098. }
  6099. /* Now allocate fresh SKBs for each rx ring. */
  6100. for (i = 0; i < tp->rx_pending; i++) {
  6101. unsigned int frag_size;
  6102. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6103. &frag_size) < 0) {
  6104. netdev_warn(tp->dev,
  6105. "Using a smaller RX standard ring. Only "
  6106. "%d out of %d buffers were allocated "
  6107. "successfully\n", i, tp->rx_pending);
  6108. if (i == 0)
  6109. goto initfail;
  6110. tp->rx_pending = i;
  6111. break;
  6112. }
  6113. }
  6114. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6115. goto done;
  6116. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6117. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6118. goto done;
  6119. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6120. struct tg3_rx_buffer_desc *rxd;
  6121. rxd = &tpr->rx_jmb[i].std;
  6122. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6123. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6124. RXD_FLAG_JUMBO;
  6125. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6126. (i << RXD_OPAQUE_INDEX_SHIFT));
  6127. }
  6128. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6129. unsigned int frag_size;
  6130. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6131. &frag_size) < 0) {
  6132. netdev_warn(tp->dev,
  6133. "Using a smaller RX jumbo ring. Only %d "
  6134. "out of %d buffers were allocated "
  6135. "successfully\n", i, tp->rx_jumbo_pending);
  6136. if (i == 0)
  6137. goto initfail;
  6138. tp->rx_jumbo_pending = i;
  6139. break;
  6140. }
  6141. }
  6142. done:
  6143. return 0;
  6144. initfail:
  6145. tg3_rx_prodring_free(tp, tpr);
  6146. return -ENOMEM;
  6147. }
  6148. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6149. struct tg3_rx_prodring_set *tpr)
  6150. {
  6151. kfree(tpr->rx_std_buffers);
  6152. tpr->rx_std_buffers = NULL;
  6153. kfree(tpr->rx_jmb_buffers);
  6154. tpr->rx_jmb_buffers = NULL;
  6155. if (tpr->rx_std) {
  6156. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6157. tpr->rx_std, tpr->rx_std_mapping);
  6158. tpr->rx_std = NULL;
  6159. }
  6160. if (tpr->rx_jmb) {
  6161. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6162. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6163. tpr->rx_jmb = NULL;
  6164. }
  6165. }
  6166. static int tg3_rx_prodring_init(struct tg3 *tp,
  6167. struct tg3_rx_prodring_set *tpr)
  6168. {
  6169. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6170. GFP_KERNEL);
  6171. if (!tpr->rx_std_buffers)
  6172. return -ENOMEM;
  6173. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6174. TG3_RX_STD_RING_BYTES(tp),
  6175. &tpr->rx_std_mapping,
  6176. GFP_KERNEL);
  6177. if (!tpr->rx_std)
  6178. goto err_out;
  6179. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6180. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6181. GFP_KERNEL);
  6182. if (!tpr->rx_jmb_buffers)
  6183. goto err_out;
  6184. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6185. TG3_RX_JMB_RING_BYTES(tp),
  6186. &tpr->rx_jmb_mapping,
  6187. GFP_KERNEL);
  6188. if (!tpr->rx_jmb)
  6189. goto err_out;
  6190. }
  6191. return 0;
  6192. err_out:
  6193. tg3_rx_prodring_fini(tp, tpr);
  6194. return -ENOMEM;
  6195. }
  6196. /* Free up pending packets in all rx/tx rings.
  6197. *
  6198. * The chip has been shut down and the driver detached from
  6199. * the networking, so no interrupts or new tx packets will
  6200. * end up in the driver. tp->{tx,}lock is not held and we are not
  6201. * in an interrupt context and thus may sleep.
  6202. */
  6203. static void tg3_free_rings(struct tg3 *tp)
  6204. {
  6205. int i, j;
  6206. for (j = 0; j < tp->irq_cnt; j++) {
  6207. struct tg3_napi *tnapi = &tp->napi[j];
  6208. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6209. if (!tnapi->tx_buffers)
  6210. continue;
  6211. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6212. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6213. if (!skb)
  6214. continue;
  6215. tg3_tx_skb_unmap(tnapi, i,
  6216. skb_shinfo(skb)->nr_frags - 1);
  6217. dev_kfree_skb_any(skb);
  6218. }
  6219. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6220. }
  6221. }
  6222. /* Initialize tx/rx rings for packet processing.
  6223. *
  6224. * The chip has been shut down and the driver detached from
  6225. * the networking, so no interrupts or new tx packets will
  6226. * end up in the driver. tp->{tx,}lock are held and thus
  6227. * we may not sleep.
  6228. */
  6229. static int tg3_init_rings(struct tg3 *tp)
  6230. {
  6231. int i;
  6232. /* Free up all the SKBs. */
  6233. tg3_free_rings(tp);
  6234. for (i = 0; i < tp->irq_cnt; i++) {
  6235. struct tg3_napi *tnapi = &tp->napi[i];
  6236. tnapi->last_tag = 0;
  6237. tnapi->last_irq_tag = 0;
  6238. tnapi->hw_status->status = 0;
  6239. tnapi->hw_status->status_tag = 0;
  6240. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6241. tnapi->tx_prod = 0;
  6242. tnapi->tx_cons = 0;
  6243. if (tnapi->tx_ring)
  6244. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6245. tnapi->rx_rcb_ptr = 0;
  6246. if (tnapi->rx_rcb)
  6247. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6248. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6249. tg3_free_rings(tp);
  6250. return -ENOMEM;
  6251. }
  6252. }
  6253. return 0;
  6254. }
  6255. static void tg3_mem_tx_release(struct tg3 *tp)
  6256. {
  6257. int i;
  6258. for (i = 0; i < tp->irq_max; i++) {
  6259. struct tg3_napi *tnapi = &tp->napi[i];
  6260. if (tnapi->tx_ring) {
  6261. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6262. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6263. tnapi->tx_ring = NULL;
  6264. }
  6265. kfree(tnapi->tx_buffers);
  6266. tnapi->tx_buffers = NULL;
  6267. }
  6268. }
  6269. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6270. {
  6271. int i;
  6272. struct tg3_napi *tnapi = &tp->napi[0];
  6273. /* If multivector TSS is enabled, vector 0 does not handle
  6274. * tx interrupts. Don't allocate any resources for it.
  6275. */
  6276. if (tg3_flag(tp, ENABLE_TSS))
  6277. tnapi++;
  6278. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6279. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6280. TG3_TX_RING_SIZE, GFP_KERNEL);
  6281. if (!tnapi->tx_buffers)
  6282. goto err_out;
  6283. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6284. TG3_TX_RING_BYTES,
  6285. &tnapi->tx_desc_mapping,
  6286. GFP_KERNEL);
  6287. if (!tnapi->tx_ring)
  6288. goto err_out;
  6289. }
  6290. return 0;
  6291. err_out:
  6292. tg3_mem_tx_release(tp);
  6293. return -ENOMEM;
  6294. }
  6295. static void tg3_mem_rx_release(struct tg3 *tp)
  6296. {
  6297. int i;
  6298. for (i = 0; i < tp->irq_max; i++) {
  6299. struct tg3_napi *tnapi = &tp->napi[i];
  6300. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6301. if (!tnapi->rx_rcb)
  6302. continue;
  6303. dma_free_coherent(&tp->pdev->dev,
  6304. TG3_RX_RCB_RING_BYTES(tp),
  6305. tnapi->rx_rcb,
  6306. tnapi->rx_rcb_mapping);
  6307. tnapi->rx_rcb = NULL;
  6308. }
  6309. }
  6310. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6311. {
  6312. unsigned int i, limit;
  6313. limit = tp->rxq_cnt;
  6314. /* If RSS is enabled, we need a (dummy) producer ring
  6315. * set on vector zero. This is the true hw prodring.
  6316. */
  6317. if (tg3_flag(tp, ENABLE_RSS))
  6318. limit++;
  6319. for (i = 0; i < limit; i++) {
  6320. struct tg3_napi *tnapi = &tp->napi[i];
  6321. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6322. goto err_out;
  6323. /* If multivector RSS is enabled, vector 0
  6324. * does not handle rx or tx interrupts.
  6325. * Don't allocate any resources for it.
  6326. */
  6327. if (!i && tg3_flag(tp, ENABLE_RSS))
  6328. continue;
  6329. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6330. TG3_RX_RCB_RING_BYTES(tp),
  6331. &tnapi->rx_rcb_mapping,
  6332. GFP_KERNEL);
  6333. if (!tnapi->rx_rcb)
  6334. goto err_out;
  6335. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6336. }
  6337. return 0;
  6338. err_out:
  6339. tg3_mem_rx_release(tp);
  6340. return -ENOMEM;
  6341. }
  6342. /*
  6343. * Must not be invoked with interrupt sources disabled and
  6344. * the hardware shutdown down.
  6345. */
  6346. static void tg3_free_consistent(struct tg3 *tp)
  6347. {
  6348. int i;
  6349. for (i = 0; i < tp->irq_cnt; i++) {
  6350. struct tg3_napi *tnapi = &tp->napi[i];
  6351. if (tnapi->hw_status) {
  6352. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6353. tnapi->hw_status,
  6354. tnapi->status_mapping);
  6355. tnapi->hw_status = NULL;
  6356. }
  6357. }
  6358. tg3_mem_rx_release(tp);
  6359. tg3_mem_tx_release(tp);
  6360. if (tp->hw_stats) {
  6361. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6362. tp->hw_stats, tp->stats_mapping);
  6363. tp->hw_stats = NULL;
  6364. }
  6365. }
  6366. /*
  6367. * Must not be invoked with interrupt sources disabled and
  6368. * the hardware shutdown down. Can sleep.
  6369. */
  6370. static int tg3_alloc_consistent(struct tg3 *tp)
  6371. {
  6372. int i;
  6373. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6374. sizeof(struct tg3_hw_stats),
  6375. &tp->stats_mapping,
  6376. GFP_KERNEL);
  6377. if (!tp->hw_stats)
  6378. goto err_out;
  6379. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6380. for (i = 0; i < tp->irq_cnt; i++) {
  6381. struct tg3_napi *tnapi = &tp->napi[i];
  6382. struct tg3_hw_status *sblk;
  6383. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6384. TG3_HW_STATUS_SIZE,
  6385. &tnapi->status_mapping,
  6386. GFP_KERNEL);
  6387. if (!tnapi->hw_status)
  6388. goto err_out;
  6389. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6390. sblk = tnapi->hw_status;
  6391. if (tg3_flag(tp, ENABLE_RSS)) {
  6392. u16 *prodptr = NULL;
  6393. /*
  6394. * When RSS is enabled, the status block format changes
  6395. * slightly. The "rx_jumbo_consumer", "reserved",
  6396. * and "rx_mini_consumer" members get mapped to the
  6397. * other three rx return ring producer indexes.
  6398. */
  6399. switch (i) {
  6400. case 1:
  6401. prodptr = &sblk->idx[0].rx_producer;
  6402. break;
  6403. case 2:
  6404. prodptr = &sblk->rx_jumbo_consumer;
  6405. break;
  6406. case 3:
  6407. prodptr = &sblk->reserved;
  6408. break;
  6409. case 4:
  6410. prodptr = &sblk->rx_mini_consumer;
  6411. break;
  6412. }
  6413. tnapi->rx_rcb_prod_idx = prodptr;
  6414. } else {
  6415. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6416. }
  6417. }
  6418. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6419. goto err_out;
  6420. return 0;
  6421. err_out:
  6422. tg3_free_consistent(tp);
  6423. return -ENOMEM;
  6424. }
  6425. #define MAX_WAIT_CNT 1000
  6426. /* To stop a block, clear the enable bit and poll till it
  6427. * clears. tp->lock is held.
  6428. */
  6429. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6430. {
  6431. unsigned int i;
  6432. u32 val;
  6433. if (tg3_flag(tp, 5705_PLUS)) {
  6434. switch (ofs) {
  6435. case RCVLSC_MODE:
  6436. case DMAC_MODE:
  6437. case MBFREE_MODE:
  6438. case BUFMGR_MODE:
  6439. case MEMARB_MODE:
  6440. /* We can't enable/disable these bits of the
  6441. * 5705/5750, just say success.
  6442. */
  6443. return 0;
  6444. default:
  6445. break;
  6446. }
  6447. }
  6448. val = tr32(ofs);
  6449. val &= ~enable_bit;
  6450. tw32_f(ofs, val);
  6451. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6452. udelay(100);
  6453. val = tr32(ofs);
  6454. if ((val & enable_bit) == 0)
  6455. break;
  6456. }
  6457. if (i == MAX_WAIT_CNT && !silent) {
  6458. dev_err(&tp->pdev->dev,
  6459. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6460. ofs, enable_bit);
  6461. return -ENODEV;
  6462. }
  6463. return 0;
  6464. }
  6465. /* tp->lock is held. */
  6466. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6467. {
  6468. int i, err;
  6469. tg3_disable_ints(tp);
  6470. tp->rx_mode &= ~RX_MODE_ENABLE;
  6471. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6472. udelay(10);
  6473. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6474. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6475. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6476. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6477. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6478. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6479. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6480. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6481. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6482. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6483. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6484. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6485. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6486. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6487. tw32_f(MAC_MODE, tp->mac_mode);
  6488. udelay(40);
  6489. tp->tx_mode &= ~TX_MODE_ENABLE;
  6490. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6491. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6492. udelay(100);
  6493. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6494. break;
  6495. }
  6496. if (i >= MAX_WAIT_CNT) {
  6497. dev_err(&tp->pdev->dev,
  6498. "%s timed out, TX_MODE_ENABLE will not clear "
  6499. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6500. err |= -ENODEV;
  6501. }
  6502. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6503. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6504. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6505. tw32(FTQ_RESET, 0xffffffff);
  6506. tw32(FTQ_RESET, 0x00000000);
  6507. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6508. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6509. for (i = 0; i < tp->irq_cnt; i++) {
  6510. struct tg3_napi *tnapi = &tp->napi[i];
  6511. if (tnapi->hw_status)
  6512. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6513. }
  6514. return err;
  6515. }
  6516. /* Save PCI command register before chip reset */
  6517. static void tg3_save_pci_state(struct tg3 *tp)
  6518. {
  6519. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6520. }
  6521. /* Restore PCI state after chip reset */
  6522. static void tg3_restore_pci_state(struct tg3 *tp)
  6523. {
  6524. u32 val;
  6525. /* Re-enable indirect register accesses. */
  6526. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6527. tp->misc_host_ctrl);
  6528. /* Set MAX PCI retry to zero. */
  6529. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6530. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6531. tg3_flag(tp, PCIX_MODE))
  6532. val |= PCISTATE_RETRY_SAME_DMA;
  6533. /* Allow reads and writes to the APE register and memory space. */
  6534. if (tg3_flag(tp, ENABLE_APE))
  6535. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6536. PCISTATE_ALLOW_APE_SHMEM_WR |
  6537. PCISTATE_ALLOW_APE_PSPACE_WR;
  6538. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6539. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6540. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6541. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6542. tp->pci_cacheline_sz);
  6543. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6544. tp->pci_lat_timer);
  6545. }
  6546. /* Make sure PCI-X relaxed ordering bit is clear. */
  6547. if (tg3_flag(tp, PCIX_MODE)) {
  6548. u16 pcix_cmd;
  6549. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6550. &pcix_cmd);
  6551. pcix_cmd &= ~PCI_X_CMD_ERO;
  6552. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6553. pcix_cmd);
  6554. }
  6555. if (tg3_flag(tp, 5780_CLASS)) {
  6556. /* Chip reset on 5780 will reset MSI enable bit,
  6557. * so need to restore it.
  6558. */
  6559. if (tg3_flag(tp, USING_MSI)) {
  6560. u16 ctrl;
  6561. pci_read_config_word(tp->pdev,
  6562. tp->msi_cap + PCI_MSI_FLAGS,
  6563. &ctrl);
  6564. pci_write_config_word(tp->pdev,
  6565. tp->msi_cap + PCI_MSI_FLAGS,
  6566. ctrl | PCI_MSI_FLAGS_ENABLE);
  6567. val = tr32(MSGINT_MODE);
  6568. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6569. }
  6570. }
  6571. }
  6572. /* tp->lock is held. */
  6573. static int tg3_chip_reset(struct tg3 *tp)
  6574. {
  6575. u32 val;
  6576. void (*write_op)(struct tg3 *, u32, u32);
  6577. int i, err;
  6578. tg3_nvram_lock(tp);
  6579. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6580. /* No matching tg3_nvram_unlock() after this because
  6581. * chip reset below will undo the nvram lock.
  6582. */
  6583. tp->nvram_lock_cnt = 0;
  6584. /* GRC_MISC_CFG core clock reset will clear the memory
  6585. * enable bit in PCI register 4 and the MSI enable bit
  6586. * on some chips, so we save relevant registers here.
  6587. */
  6588. tg3_save_pci_state(tp);
  6589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6590. tg3_flag(tp, 5755_PLUS))
  6591. tw32(GRC_FASTBOOT_PC, 0);
  6592. /*
  6593. * We must avoid the readl() that normally takes place.
  6594. * It locks machines, causes machine checks, and other
  6595. * fun things. So, temporarily disable the 5701
  6596. * hardware workaround, while we do the reset.
  6597. */
  6598. write_op = tp->write32;
  6599. if (write_op == tg3_write_flush_reg32)
  6600. tp->write32 = tg3_write32;
  6601. /* Prevent the irq handler from reading or writing PCI registers
  6602. * during chip reset when the memory enable bit in the PCI command
  6603. * register may be cleared. The chip does not generate interrupt
  6604. * at this time, but the irq handler may still be called due to irq
  6605. * sharing or irqpoll.
  6606. */
  6607. tg3_flag_set(tp, CHIP_RESETTING);
  6608. for (i = 0; i < tp->irq_cnt; i++) {
  6609. struct tg3_napi *tnapi = &tp->napi[i];
  6610. if (tnapi->hw_status) {
  6611. tnapi->hw_status->status = 0;
  6612. tnapi->hw_status->status_tag = 0;
  6613. }
  6614. tnapi->last_tag = 0;
  6615. tnapi->last_irq_tag = 0;
  6616. }
  6617. smp_mb();
  6618. for (i = 0; i < tp->irq_cnt; i++)
  6619. synchronize_irq(tp->napi[i].irq_vec);
  6620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6621. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6622. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6623. }
  6624. /* do the reset */
  6625. val = GRC_MISC_CFG_CORECLK_RESET;
  6626. if (tg3_flag(tp, PCI_EXPRESS)) {
  6627. /* Force PCIe 1.0a mode */
  6628. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6629. !tg3_flag(tp, 57765_PLUS) &&
  6630. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6631. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6632. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6633. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6634. tw32(GRC_MISC_CFG, (1 << 29));
  6635. val |= (1 << 29);
  6636. }
  6637. }
  6638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6639. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6640. tw32(GRC_VCPU_EXT_CTRL,
  6641. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6642. }
  6643. /* Manage gphy power for all CPMU absent PCIe devices. */
  6644. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6645. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6646. tw32(GRC_MISC_CFG, val);
  6647. /* restore 5701 hardware bug workaround write method */
  6648. tp->write32 = write_op;
  6649. /* Unfortunately, we have to delay before the PCI read back.
  6650. * Some 575X chips even will not respond to a PCI cfg access
  6651. * when the reset command is given to the chip.
  6652. *
  6653. * How do these hardware designers expect things to work
  6654. * properly if the PCI write is posted for a long period
  6655. * of time? It is always necessary to have some method by
  6656. * which a register read back can occur to push the write
  6657. * out which does the reset.
  6658. *
  6659. * For most tg3 variants the trick below was working.
  6660. * Ho hum...
  6661. */
  6662. udelay(120);
  6663. /* Flush PCI posted writes. The normal MMIO registers
  6664. * are inaccessible at this time so this is the only
  6665. * way to make this reliably (actually, this is no longer
  6666. * the case, see above). I tried to use indirect
  6667. * register read/write but this upset some 5701 variants.
  6668. */
  6669. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6670. udelay(120);
  6671. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6672. u16 val16;
  6673. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6674. int j;
  6675. u32 cfg_val;
  6676. /* Wait for link training to complete. */
  6677. for (j = 0; j < 5000; j++)
  6678. udelay(100);
  6679. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6680. pci_write_config_dword(tp->pdev, 0xc4,
  6681. cfg_val | (1 << 15));
  6682. }
  6683. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6684. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6685. /*
  6686. * Older PCIe devices only support the 128 byte
  6687. * MPS setting. Enforce the restriction.
  6688. */
  6689. if (!tg3_flag(tp, CPMU_PRESENT))
  6690. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6691. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6692. /* Clear error status */
  6693. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6694. PCI_EXP_DEVSTA_CED |
  6695. PCI_EXP_DEVSTA_NFED |
  6696. PCI_EXP_DEVSTA_FED |
  6697. PCI_EXP_DEVSTA_URD);
  6698. }
  6699. tg3_restore_pci_state(tp);
  6700. tg3_flag_clear(tp, CHIP_RESETTING);
  6701. tg3_flag_clear(tp, ERROR_PROCESSED);
  6702. val = 0;
  6703. if (tg3_flag(tp, 5780_CLASS))
  6704. val = tr32(MEMARB_MODE);
  6705. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6706. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6707. tg3_stop_fw(tp);
  6708. tw32(0x5000, 0x400);
  6709. }
  6710. tw32(GRC_MODE, tp->grc_mode);
  6711. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6712. val = tr32(0xc4);
  6713. tw32(0xc4, val | (1 << 15));
  6714. }
  6715. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6717. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6718. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6719. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6720. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6721. }
  6722. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6723. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6724. val = tp->mac_mode;
  6725. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6726. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6727. val = tp->mac_mode;
  6728. } else
  6729. val = 0;
  6730. tw32_f(MAC_MODE, val);
  6731. udelay(40);
  6732. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6733. err = tg3_poll_fw(tp);
  6734. if (err)
  6735. return err;
  6736. tg3_mdio_start(tp);
  6737. if (tg3_flag(tp, PCI_EXPRESS) &&
  6738. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6739. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6740. !tg3_flag(tp, 57765_PLUS)) {
  6741. val = tr32(0x7c00);
  6742. tw32(0x7c00, val | (1 << 25));
  6743. }
  6744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6745. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6746. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6747. }
  6748. /* Reprobe ASF enable state. */
  6749. tg3_flag_clear(tp, ENABLE_ASF);
  6750. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6751. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6752. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6753. u32 nic_cfg;
  6754. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6755. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6756. tg3_flag_set(tp, ENABLE_ASF);
  6757. tp->last_event_jiffies = jiffies;
  6758. if (tg3_flag(tp, 5750_PLUS))
  6759. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6760. }
  6761. }
  6762. return 0;
  6763. }
  6764. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6765. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6766. /* tp->lock is held. */
  6767. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6768. {
  6769. int err;
  6770. tg3_stop_fw(tp);
  6771. tg3_write_sig_pre_reset(tp, kind);
  6772. tg3_abort_hw(tp, silent);
  6773. err = tg3_chip_reset(tp);
  6774. __tg3_set_mac_addr(tp, 0);
  6775. tg3_write_sig_legacy(tp, kind);
  6776. tg3_write_sig_post_reset(tp, kind);
  6777. if (tp->hw_stats) {
  6778. /* Save the stats across chip resets... */
  6779. tg3_get_nstats(tp, &tp->net_stats_prev);
  6780. tg3_get_estats(tp, &tp->estats_prev);
  6781. /* And make sure the next sample is new data */
  6782. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6783. }
  6784. if (err)
  6785. return err;
  6786. return 0;
  6787. }
  6788. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6789. {
  6790. struct tg3 *tp = netdev_priv(dev);
  6791. struct sockaddr *addr = p;
  6792. int err = 0, skip_mac_1 = 0;
  6793. if (!is_valid_ether_addr(addr->sa_data))
  6794. return -EADDRNOTAVAIL;
  6795. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6796. if (!netif_running(dev))
  6797. return 0;
  6798. if (tg3_flag(tp, ENABLE_ASF)) {
  6799. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6800. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6801. addr0_low = tr32(MAC_ADDR_0_LOW);
  6802. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6803. addr1_low = tr32(MAC_ADDR_1_LOW);
  6804. /* Skip MAC addr 1 if ASF is using it. */
  6805. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6806. !(addr1_high == 0 && addr1_low == 0))
  6807. skip_mac_1 = 1;
  6808. }
  6809. spin_lock_bh(&tp->lock);
  6810. __tg3_set_mac_addr(tp, skip_mac_1);
  6811. spin_unlock_bh(&tp->lock);
  6812. return err;
  6813. }
  6814. /* tp->lock is held. */
  6815. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6816. dma_addr_t mapping, u32 maxlen_flags,
  6817. u32 nic_addr)
  6818. {
  6819. tg3_write_mem(tp,
  6820. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6821. ((u64) mapping >> 32));
  6822. tg3_write_mem(tp,
  6823. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6824. ((u64) mapping & 0xffffffff));
  6825. tg3_write_mem(tp,
  6826. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6827. maxlen_flags);
  6828. if (!tg3_flag(tp, 5705_PLUS))
  6829. tg3_write_mem(tp,
  6830. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6831. nic_addr);
  6832. }
  6833. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6834. {
  6835. int i = 0;
  6836. if (!tg3_flag(tp, ENABLE_TSS)) {
  6837. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6838. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6839. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6840. } else {
  6841. tw32(HOSTCC_TXCOL_TICKS, 0);
  6842. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6843. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6844. for (; i < tp->txq_cnt; i++) {
  6845. u32 reg;
  6846. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6847. tw32(reg, ec->tx_coalesce_usecs);
  6848. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6849. tw32(reg, ec->tx_max_coalesced_frames);
  6850. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6851. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6852. }
  6853. }
  6854. for (; i < tp->irq_max - 1; i++) {
  6855. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6856. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6857. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6858. }
  6859. }
  6860. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  6861. {
  6862. int i = 0;
  6863. u32 limit = tp->rxq_cnt;
  6864. if (!tg3_flag(tp, ENABLE_RSS)) {
  6865. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6866. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6867. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6868. limit--;
  6869. } else {
  6870. tw32(HOSTCC_RXCOL_TICKS, 0);
  6871. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6872. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6873. }
  6874. for (; i < limit; i++) {
  6875. u32 reg;
  6876. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6877. tw32(reg, ec->rx_coalesce_usecs);
  6878. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6879. tw32(reg, ec->rx_max_coalesced_frames);
  6880. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6881. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6882. }
  6883. for (; i < tp->irq_max - 1; i++) {
  6884. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6885. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6886. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6887. }
  6888. }
  6889. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6890. {
  6891. tg3_coal_tx_init(tp, ec);
  6892. tg3_coal_rx_init(tp, ec);
  6893. if (!tg3_flag(tp, 5705_PLUS)) {
  6894. u32 val = ec->stats_block_coalesce_usecs;
  6895. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6896. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6897. if (!netif_carrier_ok(tp->dev))
  6898. val = 0;
  6899. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6900. }
  6901. }
  6902. /* tp->lock is held. */
  6903. static void tg3_rings_reset(struct tg3 *tp)
  6904. {
  6905. int i;
  6906. u32 stblk, txrcb, rxrcb, limit;
  6907. struct tg3_napi *tnapi = &tp->napi[0];
  6908. /* Disable all transmit rings but the first. */
  6909. if (!tg3_flag(tp, 5705_PLUS))
  6910. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6911. else if (tg3_flag(tp, 5717_PLUS))
  6912. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6913. else if (tg3_flag(tp, 57765_CLASS))
  6914. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6915. else
  6916. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6917. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6918. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6919. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6920. BDINFO_FLAGS_DISABLED);
  6921. /* Disable all receive return rings but the first. */
  6922. if (tg3_flag(tp, 5717_PLUS))
  6923. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6924. else if (!tg3_flag(tp, 5705_PLUS))
  6925. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6926. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6927. tg3_flag(tp, 57765_CLASS))
  6928. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6929. else
  6930. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6931. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6932. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6933. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6934. BDINFO_FLAGS_DISABLED);
  6935. /* Disable interrupts */
  6936. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6937. tp->napi[0].chk_msi_cnt = 0;
  6938. tp->napi[0].last_rx_cons = 0;
  6939. tp->napi[0].last_tx_cons = 0;
  6940. /* Zero mailbox registers. */
  6941. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6942. for (i = 1; i < tp->irq_max; i++) {
  6943. tp->napi[i].tx_prod = 0;
  6944. tp->napi[i].tx_cons = 0;
  6945. if (tg3_flag(tp, ENABLE_TSS))
  6946. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6947. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6948. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6949. tp->napi[i].chk_msi_cnt = 0;
  6950. tp->napi[i].last_rx_cons = 0;
  6951. tp->napi[i].last_tx_cons = 0;
  6952. }
  6953. if (!tg3_flag(tp, ENABLE_TSS))
  6954. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6955. } else {
  6956. tp->napi[0].tx_prod = 0;
  6957. tp->napi[0].tx_cons = 0;
  6958. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6959. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6960. }
  6961. /* Make sure the NIC-based send BD rings are disabled. */
  6962. if (!tg3_flag(tp, 5705_PLUS)) {
  6963. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6964. for (i = 0; i < 16; i++)
  6965. tw32_tx_mbox(mbox + i * 8, 0);
  6966. }
  6967. txrcb = NIC_SRAM_SEND_RCB;
  6968. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6969. /* Clear status block in ram. */
  6970. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6971. /* Set status block DMA address */
  6972. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6973. ((u64) tnapi->status_mapping >> 32));
  6974. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6975. ((u64) tnapi->status_mapping & 0xffffffff));
  6976. if (tnapi->tx_ring) {
  6977. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6978. (TG3_TX_RING_SIZE <<
  6979. BDINFO_FLAGS_MAXLEN_SHIFT),
  6980. NIC_SRAM_TX_BUFFER_DESC);
  6981. txrcb += TG3_BDINFO_SIZE;
  6982. }
  6983. if (tnapi->rx_rcb) {
  6984. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6985. (tp->rx_ret_ring_mask + 1) <<
  6986. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6987. rxrcb += TG3_BDINFO_SIZE;
  6988. }
  6989. stblk = HOSTCC_STATBLCK_RING1;
  6990. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6991. u64 mapping = (u64)tnapi->status_mapping;
  6992. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6993. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6994. /* Clear status block in ram. */
  6995. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6996. if (tnapi->tx_ring) {
  6997. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6998. (TG3_TX_RING_SIZE <<
  6999. BDINFO_FLAGS_MAXLEN_SHIFT),
  7000. NIC_SRAM_TX_BUFFER_DESC);
  7001. txrcb += TG3_BDINFO_SIZE;
  7002. }
  7003. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7004. ((tp->rx_ret_ring_mask + 1) <<
  7005. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7006. stblk += 8;
  7007. rxrcb += TG3_BDINFO_SIZE;
  7008. }
  7009. }
  7010. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7011. {
  7012. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7013. if (!tg3_flag(tp, 5750_PLUS) ||
  7014. tg3_flag(tp, 5780_CLASS) ||
  7015. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7017. tg3_flag(tp, 57765_PLUS))
  7018. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7019. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7020. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7021. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7022. else
  7023. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7024. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7025. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7026. val = min(nic_rep_thresh, host_rep_thresh);
  7027. tw32(RCVBDI_STD_THRESH, val);
  7028. if (tg3_flag(tp, 57765_PLUS))
  7029. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7030. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7031. return;
  7032. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7033. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7034. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7035. tw32(RCVBDI_JUMBO_THRESH, val);
  7036. if (tg3_flag(tp, 57765_PLUS))
  7037. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7038. }
  7039. static inline u32 calc_crc(unsigned char *buf, int len)
  7040. {
  7041. u32 reg;
  7042. u32 tmp;
  7043. int j, k;
  7044. reg = 0xffffffff;
  7045. for (j = 0; j < len; j++) {
  7046. reg ^= buf[j];
  7047. for (k = 0; k < 8; k++) {
  7048. tmp = reg & 0x01;
  7049. reg >>= 1;
  7050. if (tmp)
  7051. reg ^= 0xedb88320;
  7052. }
  7053. }
  7054. return ~reg;
  7055. }
  7056. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7057. {
  7058. /* accept or reject all multicast frames */
  7059. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7060. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7061. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7062. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7063. }
  7064. static void __tg3_set_rx_mode(struct net_device *dev)
  7065. {
  7066. struct tg3 *tp = netdev_priv(dev);
  7067. u32 rx_mode;
  7068. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7069. RX_MODE_KEEP_VLAN_TAG);
  7070. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7071. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7072. * flag clear.
  7073. */
  7074. if (!tg3_flag(tp, ENABLE_ASF))
  7075. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7076. #endif
  7077. if (dev->flags & IFF_PROMISC) {
  7078. /* Promiscuous mode. */
  7079. rx_mode |= RX_MODE_PROMISC;
  7080. } else if (dev->flags & IFF_ALLMULTI) {
  7081. /* Accept all multicast. */
  7082. tg3_set_multi(tp, 1);
  7083. } else if (netdev_mc_empty(dev)) {
  7084. /* Reject all multicast. */
  7085. tg3_set_multi(tp, 0);
  7086. } else {
  7087. /* Accept one or more multicast(s). */
  7088. struct netdev_hw_addr *ha;
  7089. u32 mc_filter[4] = { 0, };
  7090. u32 regidx;
  7091. u32 bit;
  7092. u32 crc;
  7093. netdev_for_each_mc_addr(ha, dev) {
  7094. crc = calc_crc(ha->addr, ETH_ALEN);
  7095. bit = ~crc & 0x7f;
  7096. regidx = (bit & 0x60) >> 5;
  7097. bit &= 0x1f;
  7098. mc_filter[regidx] |= (1 << bit);
  7099. }
  7100. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7101. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7102. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7103. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7104. }
  7105. if (rx_mode != tp->rx_mode) {
  7106. tp->rx_mode = rx_mode;
  7107. tw32_f(MAC_RX_MODE, rx_mode);
  7108. udelay(10);
  7109. }
  7110. }
  7111. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7112. {
  7113. int i;
  7114. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7115. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7116. }
  7117. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7118. {
  7119. int i;
  7120. if (!tg3_flag(tp, SUPPORT_MSIX))
  7121. return;
  7122. if (tp->irq_cnt <= 2) {
  7123. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7124. return;
  7125. }
  7126. /* Validate table against current IRQ count */
  7127. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7128. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  7129. break;
  7130. }
  7131. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7132. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7133. }
  7134. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7135. {
  7136. int i = 0;
  7137. u32 reg = MAC_RSS_INDIR_TBL_0;
  7138. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7139. u32 val = tp->rss_ind_tbl[i];
  7140. i++;
  7141. for (; i % 8; i++) {
  7142. val <<= 4;
  7143. val |= tp->rss_ind_tbl[i];
  7144. }
  7145. tw32(reg, val);
  7146. reg += 4;
  7147. }
  7148. }
  7149. /* tp->lock is held. */
  7150. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7151. {
  7152. u32 val, rdmac_mode;
  7153. int i, err, limit;
  7154. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7155. tg3_disable_ints(tp);
  7156. tg3_stop_fw(tp);
  7157. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7158. if (tg3_flag(tp, INIT_COMPLETE))
  7159. tg3_abort_hw(tp, 1);
  7160. /* Enable MAC control of LPI */
  7161. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7162. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7163. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7164. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7165. tw32_f(TG3_CPMU_EEE_CTRL,
  7166. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7167. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7168. TG3_CPMU_EEEMD_LPI_IN_TX |
  7169. TG3_CPMU_EEEMD_LPI_IN_RX |
  7170. TG3_CPMU_EEEMD_EEE_ENABLE;
  7171. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7172. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7173. if (tg3_flag(tp, ENABLE_APE))
  7174. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7175. tw32_f(TG3_CPMU_EEE_MODE, val);
  7176. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7177. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7178. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7179. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7180. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7181. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7182. }
  7183. if (reset_phy)
  7184. tg3_phy_reset(tp);
  7185. err = tg3_chip_reset(tp);
  7186. if (err)
  7187. return err;
  7188. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7189. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7190. val = tr32(TG3_CPMU_CTRL);
  7191. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7192. tw32(TG3_CPMU_CTRL, val);
  7193. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7194. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7195. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7196. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7197. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7198. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7199. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7200. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7201. val = tr32(TG3_CPMU_HST_ACC);
  7202. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7203. val |= CPMU_HST_ACC_MACCLK_6_25;
  7204. tw32(TG3_CPMU_HST_ACC, val);
  7205. }
  7206. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7207. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7208. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7209. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7210. tw32(PCIE_PWR_MGMT_THRESH, val);
  7211. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7212. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7213. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7214. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7215. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7216. }
  7217. if (tg3_flag(tp, L1PLLPD_EN)) {
  7218. u32 grc_mode = tr32(GRC_MODE);
  7219. /* Access the lower 1K of PL PCIE block registers. */
  7220. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7221. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7222. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7223. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7224. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7225. tw32(GRC_MODE, grc_mode);
  7226. }
  7227. if (tg3_flag(tp, 57765_CLASS)) {
  7228. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7229. u32 grc_mode = tr32(GRC_MODE);
  7230. /* Access the lower 1K of PL PCIE block registers. */
  7231. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7232. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7233. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7234. TG3_PCIE_PL_LO_PHYCTL5);
  7235. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7236. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7237. tw32(GRC_MODE, grc_mode);
  7238. }
  7239. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7240. u32 grc_mode = tr32(GRC_MODE);
  7241. /* Access the lower 1K of DL PCIE block registers. */
  7242. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7243. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7244. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7245. TG3_PCIE_DL_LO_FTSMAX);
  7246. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7247. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7248. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7249. tw32(GRC_MODE, grc_mode);
  7250. }
  7251. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7252. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7253. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7254. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7255. }
  7256. /* This works around an issue with Athlon chipsets on
  7257. * B3 tigon3 silicon. This bit has no effect on any
  7258. * other revision. But do not set this on PCI Express
  7259. * chips and don't even touch the clocks if the CPMU is present.
  7260. */
  7261. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7262. if (!tg3_flag(tp, PCI_EXPRESS))
  7263. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7264. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7265. }
  7266. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7267. tg3_flag(tp, PCIX_MODE)) {
  7268. val = tr32(TG3PCI_PCISTATE);
  7269. val |= PCISTATE_RETRY_SAME_DMA;
  7270. tw32(TG3PCI_PCISTATE, val);
  7271. }
  7272. if (tg3_flag(tp, ENABLE_APE)) {
  7273. /* Allow reads and writes to the
  7274. * APE register and memory space.
  7275. */
  7276. val = tr32(TG3PCI_PCISTATE);
  7277. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7278. PCISTATE_ALLOW_APE_SHMEM_WR |
  7279. PCISTATE_ALLOW_APE_PSPACE_WR;
  7280. tw32(TG3PCI_PCISTATE, val);
  7281. }
  7282. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7283. /* Enable some hw fixes. */
  7284. val = tr32(TG3PCI_MSI_DATA);
  7285. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7286. tw32(TG3PCI_MSI_DATA, val);
  7287. }
  7288. /* Descriptor ring init may make accesses to the
  7289. * NIC SRAM area to setup the TX descriptors, so we
  7290. * can only do this after the hardware has been
  7291. * successfully reset.
  7292. */
  7293. err = tg3_init_rings(tp);
  7294. if (err)
  7295. return err;
  7296. if (tg3_flag(tp, 57765_PLUS)) {
  7297. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7298. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7299. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7300. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7301. if (!tg3_flag(tp, 57765_CLASS) &&
  7302. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7303. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7304. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7305. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7306. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7307. /* This value is determined during the probe time DMA
  7308. * engine test, tg3_test_dma.
  7309. */
  7310. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7311. }
  7312. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7313. GRC_MODE_4X_NIC_SEND_RINGS |
  7314. GRC_MODE_NO_TX_PHDR_CSUM |
  7315. GRC_MODE_NO_RX_PHDR_CSUM);
  7316. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7317. /* Pseudo-header checksum is done by hardware logic and not
  7318. * the offload processers, so make the chip do the pseudo-
  7319. * header checksums on receive. For transmit it is more
  7320. * convenient to do the pseudo-header checksum in software
  7321. * as Linux does that on transmit for us in all cases.
  7322. */
  7323. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7324. tw32(GRC_MODE,
  7325. tp->grc_mode |
  7326. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7327. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7328. val = tr32(GRC_MISC_CFG);
  7329. val &= ~0xff;
  7330. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7331. tw32(GRC_MISC_CFG, val);
  7332. /* Initialize MBUF/DESC pool. */
  7333. if (tg3_flag(tp, 5750_PLUS)) {
  7334. /* Do nothing. */
  7335. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7336. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7338. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7339. else
  7340. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7341. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7342. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7343. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7344. int fw_len;
  7345. fw_len = tp->fw_len;
  7346. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7347. tw32(BUFMGR_MB_POOL_ADDR,
  7348. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7349. tw32(BUFMGR_MB_POOL_SIZE,
  7350. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7351. }
  7352. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7353. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7354. tp->bufmgr_config.mbuf_read_dma_low_water);
  7355. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7356. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7357. tw32(BUFMGR_MB_HIGH_WATER,
  7358. tp->bufmgr_config.mbuf_high_water);
  7359. } else {
  7360. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7361. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7362. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7363. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7364. tw32(BUFMGR_MB_HIGH_WATER,
  7365. tp->bufmgr_config.mbuf_high_water_jumbo);
  7366. }
  7367. tw32(BUFMGR_DMA_LOW_WATER,
  7368. tp->bufmgr_config.dma_low_water);
  7369. tw32(BUFMGR_DMA_HIGH_WATER,
  7370. tp->bufmgr_config.dma_high_water);
  7371. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7373. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7375. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7376. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7377. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7378. tw32(BUFMGR_MODE, val);
  7379. for (i = 0; i < 2000; i++) {
  7380. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7381. break;
  7382. udelay(10);
  7383. }
  7384. if (i >= 2000) {
  7385. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7386. return -ENODEV;
  7387. }
  7388. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7389. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7390. tg3_setup_rxbd_thresholds(tp);
  7391. /* Initialize TG3_BDINFO's at:
  7392. * RCVDBDI_STD_BD: standard eth size rx ring
  7393. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7394. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7395. *
  7396. * like so:
  7397. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7398. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7399. * ring attribute flags
  7400. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7401. *
  7402. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7403. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7404. *
  7405. * The size of each ring is fixed in the firmware, but the location is
  7406. * configurable.
  7407. */
  7408. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7409. ((u64) tpr->rx_std_mapping >> 32));
  7410. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7411. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7412. if (!tg3_flag(tp, 5717_PLUS))
  7413. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7414. NIC_SRAM_RX_BUFFER_DESC);
  7415. /* Disable the mini ring */
  7416. if (!tg3_flag(tp, 5705_PLUS))
  7417. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7418. BDINFO_FLAGS_DISABLED);
  7419. /* Program the jumbo buffer descriptor ring control
  7420. * blocks on those devices that have them.
  7421. */
  7422. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7423. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7424. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7425. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7426. ((u64) tpr->rx_jmb_mapping >> 32));
  7427. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7428. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7429. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7430. BDINFO_FLAGS_MAXLEN_SHIFT;
  7431. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7432. val | BDINFO_FLAGS_USE_EXT_RECV);
  7433. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7434. tg3_flag(tp, 57765_CLASS))
  7435. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7436. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7437. } else {
  7438. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7439. BDINFO_FLAGS_DISABLED);
  7440. }
  7441. if (tg3_flag(tp, 57765_PLUS)) {
  7442. val = TG3_RX_STD_RING_SIZE(tp);
  7443. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7444. val |= (TG3_RX_STD_DMA_SZ << 2);
  7445. } else
  7446. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7447. } else
  7448. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7449. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7450. tpr->rx_std_prod_idx = tp->rx_pending;
  7451. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7452. tpr->rx_jmb_prod_idx =
  7453. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7454. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7455. tg3_rings_reset(tp);
  7456. /* Initialize MAC address and backoff seed. */
  7457. __tg3_set_mac_addr(tp, 0);
  7458. /* MTU + ethernet header + FCS + optional VLAN tag */
  7459. tw32(MAC_RX_MTU_SIZE,
  7460. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7461. /* The slot time is changed by tg3_setup_phy if we
  7462. * run at gigabit with half duplex.
  7463. */
  7464. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7465. (6 << TX_LENGTHS_IPG_SHIFT) |
  7466. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7467. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7468. val |= tr32(MAC_TX_LENGTHS) &
  7469. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7470. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7471. tw32(MAC_TX_LENGTHS, val);
  7472. /* Receive rules. */
  7473. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7474. tw32(RCVLPC_CONFIG, 0x0181);
  7475. /* Calculate RDMAC_MODE setting early, we need it to determine
  7476. * the RCVLPC_STATE_ENABLE mask.
  7477. */
  7478. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7479. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7480. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7481. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7482. RDMAC_MODE_LNGREAD_ENAB);
  7483. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7484. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7488. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7489. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7490. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7491. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7492. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7493. if (tg3_flag(tp, TSO_CAPABLE) &&
  7494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7495. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7496. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7497. !tg3_flag(tp, IS_5788)) {
  7498. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7499. }
  7500. }
  7501. if (tg3_flag(tp, PCI_EXPRESS))
  7502. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7503. if (tg3_flag(tp, HW_TSO_1) ||
  7504. tg3_flag(tp, HW_TSO_2) ||
  7505. tg3_flag(tp, HW_TSO_3))
  7506. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7507. if (tg3_flag(tp, 57765_PLUS) ||
  7508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7510. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7512. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7517. tg3_flag(tp, 57765_PLUS)) {
  7518. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7519. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7520. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7521. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7522. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7523. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7524. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7525. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7526. }
  7527. tw32(TG3_RDMA_RSRVCTRL_REG,
  7528. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7529. }
  7530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7531. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7532. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7533. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7534. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7535. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7536. }
  7537. /* Receive/send statistics. */
  7538. if (tg3_flag(tp, 5750_PLUS)) {
  7539. val = tr32(RCVLPC_STATS_ENABLE);
  7540. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7541. tw32(RCVLPC_STATS_ENABLE, val);
  7542. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7543. tg3_flag(tp, TSO_CAPABLE)) {
  7544. val = tr32(RCVLPC_STATS_ENABLE);
  7545. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7546. tw32(RCVLPC_STATS_ENABLE, val);
  7547. } else {
  7548. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7549. }
  7550. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7551. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7552. tw32(SNDDATAI_STATSCTRL,
  7553. (SNDDATAI_SCTRL_ENABLE |
  7554. SNDDATAI_SCTRL_FASTUPD));
  7555. /* Setup host coalescing engine. */
  7556. tw32(HOSTCC_MODE, 0);
  7557. for (i = 0; i < 2000; i++) {
  7558. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7559. break;
  7560. udelay(10);
  7561. }
  7562. __tg3_set_coalesce(tp, &tp->coal);
  7563. if (!tg3_flag(tp, 5705_PLUS)) {
  7564. /* Status/statistics block address. See tg3_timer,
  7565. * the tg3_periodic_fetch_stats call there, and
  7566. * tg3_get_stats to see how this works for 5705/5750 chips.
  7567. */
  7568. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7569. ((u64) tp->stats_mapping >> 32));
  7570. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7571. ((u64) tp->stats_mapping & 0xffffffff));
  7572. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7573. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7574. /* Clear statistics and status block memory areas */
  7575. for (i = NIC_SRAM_STATS_BLK;
  7576. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7577. i += sizeof(u32)) {
  7578. tg3_write_mem(tp, i, 0);
  7579. udelay(40);
  7580. }
  7581. }
  7582. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7583. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7584. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7585. if (!tg3_flag(tp, 5705_PLUS))
  7586. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7587. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7588. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7589. /* reset to prevent losing 1st rx packet intermittently */
  7590. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7591. udelay(10);
  7592. }
  7593. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7594. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7595. MAC_MODE_FHDE_ENABLE;
  7596. if (tg3_flag(tp, ENABLE_APE))
  7597. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7598. if (!tg3_flag(tp, 5705_PLUS) &&
  7599. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7600. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7601. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7602. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7603. udelay(40);
  7604. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7605. * If TG3_FLAG_IS_NIC is zero, we should read the
  7606. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7607. * whether used as inputs or outputs, are set by boot code after
  7608. * reset.
  7609. */
  7610. if (!tg3_flag(tp, IS_NIC)) {
  7611. u32 gpio_mask;
  7612. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7613. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7614. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7615. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7616. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7617. GRC_LCLCTRL_GPIO_OUTPUT3;
  7618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7619. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7620. tp->grc_local_ctrl &= ~gpio_mask;
  7621. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7622. /* GPIO1 must be driven high for eeprom write protect */
  7623. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7624. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7625. GRC_LCLCTRL_GPIO_OUTPUT1);
  7626. }
  7627. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7628. udelay(100);
  7629. if (tg3_flag(tp, USING_MSIX)) {
  7630. val = tr32(MSGINT_MODE);
  7631. val |= MSGINT_MODE_ENABLE;
  7632. if (tp->irq_cnt > 1)
  7633. val |= MSGINT_MODE_MULTIVEC_EN;
  7634. if (!tg3_flag(tp, 1SHOT_MSI))
  7635. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7636. tw32(MSGINT_MODE, val);
  7637. }
  7638. if (!tg3_flag(tp, 5705_PLUS)) {
  7639. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7640. udelay(40);
  7641. }
  7642. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7643. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7644. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7645. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7646. WDMAC_MODE_LNGREAD_ENAB);
  7647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7648. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7649. if (tg3_flag(tp, TSO_CAPABLE) &&
  7650. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7651. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7652. /* nothing */
  7653. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7654. !tg3_flag(tp, IS_5788)) {
  7655. val |= WDMAC_MODE_RX_ACCEL;
  7656. }
  7657. }
  7658. /* Enable host coalescing bug fix */
  7659. if (tg3_flag(tp, 5755_PLUS))
  7660. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7661. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7662. val |= WDMAC_MODE_BURST_ALL_DATA;
  7663. tw32_f(WDMAC_MODE, val);
  7664. udelay(40);
  7665. if (tg3_flag(tp, PCIX_MODE)) {
  7666. u16 pcix_cmd;
  7667. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7668. &pcix_cmd);
  7669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7670. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7671. pcix_cmd |= PCI_X_CMD_READ_2K;
  7672. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7673. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7674. pcix_cmd |= PCI_X_CMD_READ_2K;
  7675. }
  7676. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7677. pcix_cmd);
  7678. }
  7679. tw32_f(RDMAC_MODE, rdmac_mode);
  7680. udelay(40);
  7681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7682. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7683. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7684. break;
  7685. }
  7686. if (i < TG3_NUM_RDMA_CHANNELS) {
  7687. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7688. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7689. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7690. tg3_flag_set(tp, 5719_RDMA_BUG);
  7691. }
  7692. }
  7693. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7694. if (!tg3_flag(tp, 5705_PLUS))
  7695. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7696. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7697. tw32(SNDDATAC_MODE,
  7698. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7699. else
  7700. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7701. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7702. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7703. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7704. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7705. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7706. tw32(RCVDBDI_MODE, val);
  7707. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7708. if (tg3_flag(tp, HW_TSO_1) ||
  7709. tg3_flag(tp, HW_TSO_2) ||
  7710. tg3_flag(tp, HW_TSO_3))
  7711. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7712. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7713. if (tg3_flag(tp, ENABLE_TSS))
  7714. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7715. tw32(SNDBDI_MODE, val);
  7716. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7717. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7718. err = tg3_load_5701_a0_firmware_fix(tp);
  7719. if (err)
  7720. return err;
  7721. }
  7722. if (tg3_flag(tp, TSO_CAPABLE)) {
  7723. err = tg3_load_tso_firmware(tp);
  7724. if (err)
  7725. return err;
  7726. }
  7727. tp->tx_mode = TX_MODE_ENABLE;
  7728. if (tg3_flag(tp, 5755_PLUS) ||
  7729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7730. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7732. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7733. tp->tx_mode &= ~val;
  7734. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7735. }
  7736. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7737. udelay(100);
  7738. if (tg3_flag(tp, ENABLE_RSS)) {
  7739. tg3_rss_write_indir_tbl(tp);
  7740. /* Setup the "secret" hash key. */
  7741. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7742. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7743. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7744. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7745. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7746. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7747. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7748. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7749. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7750. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7751. }
  7752. tp->rx_mode = RX_MODE_ENABLE;
  7753. if (tg3_flag(tp, 5755_PLUS))
  7754. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7755. if (tg3_flag(tp, ENABLE_RSS))
  7756. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7757. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7758. RX_MODE_RSS_IPV6_HASH_EN |
  7759. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7760. RX_MODE_RSS_IPV4_HASH_EN |
  7761. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7762. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7763. udelay(10);
  7764. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7765. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7766. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7767. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7768. udelay(10);
  7769. }
  7770. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7771. udelay(10);
  7772. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7773. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7774. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7775. /* Set drive transmission level to 1.2V */
  7776. /* only if the signal pre-emphasis bit is not set */
  7777. val = tr32(MAC_SERDES_CFG);
  7778. val &= 0xfffff000;
  7779. val |= 0x880;
  7780. tw32(MAC_SERDES_CFG, val);
  7781. }
  7782. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7783. tw32(MAC_SERDES_CFG, 0x616000);
  7784. }
  7785. /* Prevent chip from dropping frames when flow control
  7786. * is enabled.
  7787. */
  7788. if (tg3_flag(tp, 57765_CLASS))
  7789. val = 1;
  7790. else
  7791. val = 2;
  7792. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7794. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7795. /* Use hardware link auto-negotiation */
  7796. tg3_flag_set(tp, HW_AUTONEG);
  7797. }
  7798. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7800. u32 tmp;
  7801. tmp = tr32(SERDES_RX_CTRL);
  7802. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7803. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7804. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7805. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7806. }
  7807. if (!tg3_flag(tp, USE_PHYLIB)) {
  7808. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7809. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7810. err = tg3_setup_phy(tp, 0);
  7811. if (err)
  7812. return err;
  7813. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7814. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7815. u32 tmp;
  7816. /* Clear CRC stats. */
  7817. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7818. tg3_writephy(tp, MII_TG3_TEST1,
  7819. tmp | MII_TG3_TEST1_CRC_EN);
  7820. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7821. }
  7822. }
  7823. }
  7824. __tg3_set_rx_mode(tp->dev);
  7825. /* Initialize receive rules. */
  7826. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7827. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7828. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7829. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7830. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7831. limit = 8;
  7832. else
  7833. limit = 16;
  7834. if (tg3_flag(tp, ENABLE_ASF))
  7835. limit -= 4;
  7836. switch (limit) {
  7837. case 16:
  7838. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7839. case 15:
  7840. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7841. case 14:
  7842. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7843. case 13:
  7844. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7845. case 12:
  7846. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7847. case 11:
  7848. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7849. case 10:
  7850. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7851. case 9:
  7852. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7853. case 8:
  7854. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7855. case 7:
  7856. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7857. case 6:
  7858. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7859. case 5:
  7860. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7861. case 4:
  7862. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7863. case 3:
  7864. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7865. case 2:
  7866. case 1:
  7867. default:
  7868. break;
  7869. }
  7870. if (tg3_flag(tp, ENABLE_APE))
  7871. /* Write our heartbeat update interval to APE. */
  7872. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7873. APE_HOST_HEARTBEAT_INT_DISABLE);
  7874. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7875. return 0;
  7876. }
  7877. /* Called at device open time to get the chip ready for
  7878. * packet processing. Invoked with tp->lock held.
  7879. */
  7880. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7881. {
  7882. tg3_switch_clocks(tp);
  7883. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7884. return tg3_reset_hw(tp, reset_phy);
  7885. }
  7886. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  7887. {
  7888. int i;
  7889. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  7890. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  7891. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  7892. off += len;
  7893. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  7894. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  7895. memset(ocir, 0, TG3_OCIR_LEN);
  7896. }
  7897. }
  7898. /* sysfs attributes for hwmon */
  7899. static ssize_t tg3_show_temp(struct device *dev,
  7900. struct device_attribute *devattr, char *buf)
  7901. {
  7902. struct pci_dev *pdev = to_pci_dev(dev);
  7903. struct net_device *netdev = pci_get_drvdata(pdev);
  7904. struct tg3 *tp = netdev_priv(netdev);
  7905. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  7906. u32 temperature;
  7907. spin_lock_bh(&tp->lock);
  7908. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  7909. sizeof(temperature));
  7910. spin_unlock_bh(&tp->lock);
  7911. return sprintf(buf, "%u\n", temperature);
  7912. }
  7913. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  7914. TG3_TEMP_SENSOR_OFFSET);
  7915. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  7916. TG3_TEMP_CAUTION_OFFSET);
  7917. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  7918. TG3_TEMP_MAX_OFFSET);
  7919. static struct attribute *tg3_attributes[] = {
  7920. &sensor_dev_attr_temp1_input.dev_attr.attr,
  7921. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  7922. &sensor_dev_attr_temp1_max.dev_attr.attr,
  7923. NULL
  7924. };
  7925. static const struct attribute_group tg3_group = {
  7926. .attrs = tg3_attributes,
  7927. };
  7928. static void tg3_hwmon_close(struct tg3 *tp)
  7929. {
  7930. if (tp->hwmon_dev) {
  7931. hwmon_device_unregister(tp->hwmon_dev);
  7932. tp->hwmon_dev = NULL;
  7933. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  7934. }
  7935. }
  7936. static void tg3_hwmon_open(struct tg3 *tp)
  7937. {
  7938. int i, err;
  7939. u32 size = 0;
  7940. struct pci_dev *pdev = tp->pdev;
  7941. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  7942. tg3_sd_scan_scratchpad(tp, ocirs);
  7943. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  7944. if (!ocirs[i].src_data_length)
  7945. continue;
  7946. size += ocirs[i].src_hdr_length;
  7947. size += ocirs[i].src_data_length;
  7948. }
  7949. if (!size)
  7950. return;
  7951. /* Register hwmon sysfs hooks */
  7952. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  7953. if (err) {
  7954. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  7955. return;
  7956. }
  7957. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  7958. if (IS_ERR(tp->hwmon_dev)) {
  7959. tp->hwmon_dev = NULL;
  7960. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  7961. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  7962. }
  7963. }
  7964. #define TG3_STAT_ADD32(PSTAT, REG) \
  7965. do { u32 __val = tr32(REG); \
  7966. (PSTAT)->low += __val; \
  7967. if ((PSTAT)->low < __val) \
  7968. (PSTAT)->high += 1; \
  7969. } while (0)
  7970. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7971. {
  7972. struct tg3_hw_stats *sp = tp->hw_stats;
  7973. if (!netif_carrier_ok(tp->dev))
  7974. return;
  7975. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7976. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7977. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7978. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7979. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7980. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7981. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7982. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7983. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7984. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7985. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7986. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7987. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7988. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  7989. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  7990. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  7991. u32 val;
  7992. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7993. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7994. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7995. tg3_flag_clear(tp, 5719_RDMA_BUG);
  7996. }
  7997. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7998. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7999. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8000. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8001. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8002. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8003. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8004. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8005. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8006. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8007. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8008. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8009. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8010. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8011. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8012. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8013. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8014. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8015. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8016. } else {
  8017. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8018. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8019. if (val) {
  8020. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8021. sp->rx_discards.low += val;
  8022. if (sp->rx_discards.low < val)
  8023. sp->rx_discards.high += 1;
  8024. }
  8025. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8026. }
  8027. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8028. }
  8029. static void tg3_chk_missed_msi(struct tg3 *tp)
  8030. {
  8031. u32 i;
  8032. for (i = 0; i < tp->irq_cnt; i++) {
  8033. struct tg3_napi *tnapi = &tp->napi[i];
  8034. if (tg3_has_work(tnapi)) {
  8035. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8036. tnapi->last_tx_cons == tnapi->tx_cons) {
  8037. if (tnapi->chk_msi_cnt < 1) {
  8038. tnapi->chk_msi_cnt++;
  8039. return;
  8040. }
  8041. tg3_msi(0, tnapi);
  8042. }
  8043. }
  8044. tnapi->chk_msi_cnt = 0;
  8045. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8046. tnapi->last_tx_cons = tnapi->tx_cons;
  8047. }
  8048. }
  8049. static void tg3_timer(unsigned long __opaque)
  8050. {
  8051. struct tg3 *tp = (struct tg3 *) __opaque;
  8052. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8053. goto restart_timer;
  8054. spin_lock(&tp->lock);
  8055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8056. tg3_flag(tp, 57765_CLASS))
  8057. tg3_chk_missed_msi(tp);
  8058. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8059. /* All of this garbage is because when using non-tagged
  8060. * IRQ status the mailbox/status_block protocol the chip
  8061. * uses with the cpu is race prone.
  8062. */
  8063. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8064. tw32(GRC_LOCAL_CTRL,
  8065. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8066. } else {
  8067. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8068. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8069. }
  8070. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8071. spin_unlock(&tp->lock);
  8072. tg3_reset_task_schedule(tp);
  8073. goto restart_timer;
  8074. }
  8075. }
  8076. /* This part only runs once per second. */
  8077. if (!--tp->timer_counter) {
  8078. if (tg3_flag(tp, 5705_PLUS))
  8079. tg3_periodic_fetch_stats(tp);
  8080. if (tp->setlpicnt && !--tp->setlpicnt)
  8081. tg3_phy_eee_enable(tp);
  8082. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8083. u32 mac_stat;
  8084. int phy_event;
  8085. mac_stat = tr32(MAC_STATUS);
  8086. phy_event = 0;
  8087. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8088. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8089. phy_event = 1;
  8090. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8091. phy_event = 1;
  8092. if (phy_event)
  8093. tg3_setup_phy(tp, 0);
  8094. } else if (tg3_flag(tp, POLL_SERDES)) {
  8095. u32 mac_stat = tr32(MAC_STATUS);
  8096. int need_setup = 0;
  8097. if (netif_carrier_ok(tp->dev) &&
  8098. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8099. need_setup = 1;
  8100. }
  8101. if (!netif_carrier_ok(tp->dev) &&
  8102. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8103. MAC_STATUS_SIGNAL_DET))) {
  8104. need_setup = 1;
  8105. }
  8106. if (need_setup) {
  8107. if (!tp->serdes_counter) {
  8108. tw32_f(MAC_MODE,
  8109. (tp->mac_mode &
  8110. ~MAC_MODE_PORT_MODE_MASK));
  8111. udelay(40);
  8112. tw32_f(MAC_MODE, tp->mac_mode);
  8113. udelay(40);
  8114. }
  8115. tg3_setup_phy(tp, 0);
  8116. }
  8117. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8118. tg3_flag(tp, 5780_CLASS)) {
  8119. tg3_serdes_parallel_detect(tp);
  8120. }
  8121. tp->timer_counter = tp->timer_multiplier;
  8122. }
  8123. /* Heartbeat is only sent once every 2 seconds.
  8124. *
  8125. * The heartbeat is to tell the ASF firmware that the host
  8126. * driver is still alive. In the event that the OS crashes,
  8127. * ASF needs to reset the hardware to free up the FIFO space
  8128. * that may be filled with rx packets destined for the host.
  8129. * If the FIFO is full, ASF will no longer function properly.
  8130. *
  8131. * Unintended resets have been reported on real time kernels
  8132. * where the timer doesn't run on time. Netpoll will also have
  8133. * same problem.
  8134. *
  8135. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8136. * to check the ring condition when the heartbeat is expiring
  8137. * before doing the reset. This will prevent most unintended
  8138. * resets.
  8139. */
  8140. if (!--tp->asf_counter) {
  8141. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8142. tg3_wait_for_event_ack(tp);
  8143. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8144. FWCMD_NICDRV_ALIVE3);
  8145. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8146. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8147. TG3_FW_UPDATE_TIMEOUT_SEC);
  8148. tg3_generate_fw_event(tp);
  8149. }
  8150. tp->asf_counter = tp->asf_multiplier;
  8151. }
  8152. spin_unlock(&tp->lock);
  8153. restart_timer:
  8154. tp->timer.expires = jiffies + tp->timer_offset;
  8155. add_timer(&tp->timer);
  8156. }
  8157. static void __devinit tg3_timer_init(struct tg3 *tp)
  8158. {
  8159. if (tg3_flag(tp, TAGGED_STATUS) &&
  8160. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8161. !tg3_flag(tp, 57765_CLASS))
  8162. tp->timer_offset = HZ;
  8163. else
  8164. tp->timer_offset = HZ / 10;
  8165. BUG_ON(tp->timer_offset > HZ);
  8166. tp->timer_multiplier = (HZ / tp->timer_offset);
  8167. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8168. TG3_FW_UPDATE_FREQ_SEC;
  8169. init_timer(&tp->timer);
  8170. tp->timer.data = (unsigned long) tp;
  8171. tp->timer.function = tg3_timer;
  8172. }
  8173. static void tg3_timer_start(struct tg3 *tp)
  8174. {
  8175. tp->asf_counter = tp->asf_multiplier;
  8176. tp->timer_counter = tp->timer_multiplier;
  8177. tp->timer.expires = jiffies + tp->timer_offset;
  8178. add_timer(&tp->timer);
  8179. }
  8180. static void tg3_timer_stop(struct tg3 *tp)
  8181. {
  8182. del_timer_sync(&tp->timer);
  8183. }
  8184. /* Restart hardware after configuration changes, self-test, etc.
  8185. * Invoked with tp->lock held.
  8186. */
  8187. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8188. __releases(tp->lock)
  8189. __acquires(tp->lock)
  8190. {
  8191. int err;
  8192. err = tg3_init_hw(tp, reset_phy);
  8193. if (err) {
  8194. netdev_err(tp->dev,
  8195. "Failed to re-initialize device, aborting\n");
  8196. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8197. tg3_full_unlock(tp);
  8198. tg3_timer_stop(tp);
  8199. tp->irq_sync = 0;
  8200. tg3_napi_enable(tp);
  8201. dev_close(tp->dev);
  8202. tg3_full_lock(tp, 0);
  8203. }
  8204. return err;
  8205. }
  8206. static void tg3_reset_task(struct work_struct *work)
  8207. {
  8208. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8209. int err;
  8210. tg3_full_lock(tp, 0);
  8211. if (!netif_running(tp->dev)) {
  8212. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8213. tg3_full_unlock(tp);
  8214. return;
  8215. }
  8216. tg3_full_unlock(tp);
  8217. tg3_phy_stop(tp);
  8218. tg3_netif_stop(tp);
  8219. tg3_full_lock(tp, 1);
  8220. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8221. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8222. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8223. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8224. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8225. }
  8226. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8227. err = tg3_init_hw(tp, 1);
  8228. if (err)
  8229. goto out;
  8230. tg3_netif_start(tp);
  8231. out:
  8232. tg3_full_unlock(tp);
  8233. if (!err)
  8234. tg3_phy_start(tp);
  8235. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8236. }
  8237. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8238. {
  8239. irq_handler_t fn;
  8240. unsigned long flags;
  8241. char *name;
  8242. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8243. if (tp->irq_cnt == 1)
  8244. name = tp->dev->name;
  8245. else {
  8246. name = &tnapi->irq_lbl[0];
  8247. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8248. name[IFNAMSIZ-1] = 0;
  8249. }
  8250. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8251. fn = tg3_msi;
  8252. if (tg3_flag(tp, 1SHOT_MSI))
  8253. fn = tg3_msi_1shot;
  8254. flags = 0;
  8255. } else {
  8256. fn = tg3_interrupt;
  8257. if (tg3_flag(tp, TAGGED_STATUS))
  8258. fn = tg3_interrupt_tagged;
  8259. flags = IRQF_SHARED;
  8260. }
  8261. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8262. }
  8263. static int tg3_test_interrupt(struct tg3 *tp)
  8264. {
  8265. struct tg3_napi *tnapi = &tp->napi[0];
  8266. struct net_device *dev = tp->dev;
  8267. int err, i, intr_ok = 0;
  8268. u32 val;
  8269. if (!netif_running(dev))
  8270. return -ENODEV;
  8271. tg3_disable_ints(tp);
  8272. free_irq(tnapi->irq_vec, tnapi);
  8273. /*
  8274. * Turn off MSI one shot mode. Otherwise this test has no
  8275. * observable way to know whether the interrupt was delivered.
  8276. */
  8277. if (tg3_flag(tp, 57765_PLUS)) {
  8278. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8279. tw32(MSGINT_MODE, val);
  8280. }
  8281. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8282. IRQF_SHARED, dev->name, tnapi);
  8283. if (err)
  8284. return err;
  8285. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8286. tg3_enable_ints(tp);
  8287. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8288. tnapi->coal_now);
  8289. for (i = 0; i < 5; i++) {
  8290. u32 int_mbox, misc_host_ctrl;
  8291. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8292. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8293. if ((int_mbox != 0) ||
  8294. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8295. intr_ok = 1;
  8296. break;
  8297. }
  8298. if (tg3_flag(tp, 57765_PLUS) &&
  8299. tnapi->hw_status->status_tag != tnapi->last_tag)
  8300. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8301. msleep(10);
  8302. }
  8303. tg3_disable_ints(tp);
  8304. free_irq(tnapi->irq_vec, tnapi);
  8305. err = tg3_request_irq(tp, 0);
  8306. if (err)
  8307. return err;
  8308. if (intr_ok) {
  8309. /* Reenable MSI one shot mode. */
  8310. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8311. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8312. tw32(MSGINT_MODE, val);
  8313. }
  8314. return 0;
  8315. }
  8316. return -EIO;
  8317. }
  8318. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8319. * successfully restored
  8320. */
  8321. static int tg3_test_msi(struct tg3 *tp)
  8322. {
  8323. int err;
  8324. u16 pci_cmd;
  8325. if (!tg3_flag(tp, USING_MSI))
  8326. return 0;
  8327. /* Turn off SERR reporting in case MSI terminates with Master
  8328. * Abort.
  8329. */
  8330. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8331. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8332. pci_cmd & ~PCI_COMMAND_SERR);
  8333. err = tg3_test_interrupt(tp);
  8334. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8335. if (!err)
  8336. return 0;
  8337. /* other failures */
  8338. if (err != -EIO)
  8339. return err;
  8340. /* MSI test failed, go back to INTx mode */
  8341. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8342. "to INTx mode. Please report this failure to the PCI "
  8343. "maintainer and include system chipset information\n");
  8344. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8345. pci_disable_msi(tp->pdev);
  8346. tg3_flag_clear(tp, USING_MSI);
  8347. tp->napi[0].irq_vec = tp->pdev->irq;
  8348. err = tg3_request_irq(tp, 0);
  8349. if (err)
  8350. return err;
  8351. /* Need to reset the chip because the MSI cycle may have terminated
  8352. * with Master Abort.
  8353. */
  8354. tg3_full_lock(tp, 1);
  8355. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8356. err = tg3_init_hw(tp, 1);
  8357. tg3_full_unlock(tp);
  8358. if (err)
  8359. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8360. return err;
  8361. }
  8362. static int tg3_request_firmware(struct tg3 *tp)
  8363. {
  8364. const __be32 *fw_data;
  8365. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8366. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8367. tp->fw_needed);
  8368. return -ENOENT;
  8369. }
  8370. fw_data = (void *)tp->fw->data;
  8371. /* Firmware blob starts with version numbers, followed by
  8372. * start address and _full_ length including BSS sections
  8373. * (which must be longer than the actual data, of course
  8374. */
  8375. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8376. if (tp->fw_len < (tp->fw->size - 12)) {
  8377. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8378. tp->fw_len, tp->fw_needed);
  8379. release_firmware(tp->fw);
  8380. tp->fw = NULL;
  8381. return -EINVAL;
  8382. }
  8383. /* We no longer need firmware; we have it. */
  8384. tp->fw_needed = NULL;
  8385. return 0;
  8386. }
  8387. static u32 tg3_irq_count(struct tg3 *tp)
  8388. {
  8389. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8390. if (irq_cnt > 1) {
  8391. /* We want as many rx rings enabled as there are cpus.
  8392. * In multiqueue MSI-X mode, the first MSI-X vector
  8393. * only deals with link interrupts, etc, so we add
  8394. * one to the number of vectors we are requesting.
  8395. */
  8396. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8397. }
  8398. return irq_cnt;
  8399. }
  8400. static bool tg3_enable_msix(struct tg3 *tp)
  8401. {
  8402. int i, rc;
  8403. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8404. tp->txq_cnt = tp->txq_req;
  8405. tp->rxq_cnt = tp->rxq_req;
  8406. if (!tp->rxq_cnt)
  8407. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8408. if (tp->rxq_cnt > tp->rxq_max)
  8409. tp->rxq_cnt = tp->rxq_max;
  8410. /* Disable multiple TX rings by default. Simple round-robin hardware
  8411. * scheduling of the TX rings can cause starvation of rings with
  8412. * small packets when other rings have TSO or jumbo packets.
  8413. */
  8414. if (!tp->txq_req)
  8415. tp->txq_cnt = 1;
  8416. tp->irq_cnt = tg3_irq_count(tp);
  8417. for (i = 0; i < tp->irq_max; i++) {
  8418. msix_ent[i].entry = i;
  8419. msix_ent[i].vector = 0;
  8420. }
  8421. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8422. if (rc < 0) {
  8423. return false;
  8424. } else if (rc != 0) {
  8425. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8426. return false;
  8427. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8428. tp->irq_cnt, rc);
  8429. tp->irq_cnt = rc;
  8430. tp->rxq_cnt = max(rc - 1, 1);
  8431. if (tp->txq_cnt)
  8432. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8433. }
  8434. for (i = 0; i < tp->irq_max; i++)
  8435. tp->napi[i].irq_vec = msix_ent[i].vector;
  8436. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8437. pci_disable_msix(tp->pdev);
  8438. return false;
  8439. }
  8440. if (tp->irq_cnt == 1)
  8441. return true;
  8442. tg3_flag_set(tp, ENABLE_RSS);
  8443. if (tp->txq_cnt > 1)
  8444. tg3_flag_set(tp, ENABLE_TSS);
  8445. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8446. return true;
  8447. }
  8448. static void tg3_ints_init(struct tg3 *tp)
  8449. {
  8450. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8451. !tg3_flag(tp, TAGGED_STATUS)) {
  8452. /* All MSI supporting chips should support tagged
  8453. * status. Assert that this is the case.
  8454. */
  8455. netdev_warn(tp->dev,
  8456. "MSI without TAGGED_STATUS? Not using MSI\n");
  8457. goto defcfg;
  8458. }
  8459. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8460. tg3_flag_set(tp, USING_MSIX);
  8461. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8462. tg3_flag_set(tp, USING_MSI);
  8463. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8464. u32 msi_mode = tr32(MSGINT_MODE);
  8465. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8466. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8467. if (!tg3_flag(tp, 1SHOT_MSI))
  8468. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8469. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8470. }
  8471. defcfg:
  8472. if (!tg3_flag(tp, USING_MSIX)) {
  8473. tp->irq_cnt = 1;
  8474. tp->napi[0].irq_vec = tp->pdev->irq;
  8475. }
  8476. if (tp->irq_cnt == 1) {
  8477. tp->txq_cnt = 1;
  8478. tp->rxq_cnt = 1;
  8479. netif_set_real_num_tx_queues(tp->dev, 1);
  8480. netif_set_real_num_rx_queues(tp->dev, 1);
  8481. }
  8482. }
  8483. static void tg3_ints_fini(struct tg3 *tp)
  8484. {
  8485. if (tg3_flag(tp, USING_MSIX))
  8486. pci_disable_msix(tp->pdev);
  8487. else if (tg3_flag(tp, USING_MSI))
  8488. pci_disable_msi(tp->pdev);
  8489. tg3_flag_clear(tp, USING_MSI);
  8490. tg3_flag_clear(tp, USING_MSIX);
  8491. tg3_flag_clear(tp, ENABLE_RSS);
  8492. tg3_flag_clear(tp, ENABLE_TSS);
  8493. }
  8494. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq)
  8495. {
  8496. struct net_device *dev = tp->dev;
  8497. int i, err;
  8498. /*
  8499. * Setup interrupts first so we know how
  8500. * many NAPI resources to allocate
  8501. */
  8502. tg3_ints_init(tp);
  8503. tg3_rss_check_indir_tbl(tp);
  8504. /* The placement of this call is tied
  8505. * to the setup and use of Host TX descriptors.
  8506. */
  8507. err = tg3_alloc_consistent(tp);
  8508. if (err)
  8509. goto err_out1;
  8510. tg3_napi_init(tp);
  8511. tg3_napi_enable(tp);
  8512. for (i = 0; i < tp->irq_cnt; i++) {
  8513. struct tg3_napi *tnapi = &tp->napi[i];
  8514. err = tg3_request_irq(tp, i);
  8515. if (err) {
  8516. for (i--; i >= 0; i--) {
  8517. tnapi = &tp->napi[i];
  8518. free_irq(tnapi->irq_vec, tnapi);
  8519. }
  8520. goto err_out2;
  8521. }
  8522. }
  8523. tg3_full_lock(tp, 0);
  8524. err = tg3_init_hw(tp, reset_phy);
  8525. if (err) {
  8526. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8527. tg3_free_rings(tp);
  8528. }
  8529. tg3_full_unlock(tp);
  8530. if (err)
  8531. goto err_out3;
  8532. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8533. err = tg3_test_msi(tp);
  8534. if (err) {
  8535. tg3_full_lock(tp, 0);
  8536. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8537. tg3_free_rings(tp);
  8538. tg3_full_unlock(tp);
  8539. goto err_out2;
  8540. }
  8541. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8542. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8543. tw32(PCIE_TRANSACTION_CFG,
  8544. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8545. }
  8546. }
  8547. tg3_phy_start(tp);
  8548. tg3_hwmon_open(tp);
  8549. tg3_full_lock(tp, 0);
  8550. tg3_timer_start(tp);
  8551. tg3_flag_set(tp, INIT_COMPLETE);
  8552. tg3_enable_ints(tp);
  8553. tg3_full_unlock(tp);
  8554. netif_tx_start_all_queues(dev);
  8555. /*
  8556. * Reset loopback feature if it was turned on while the device was down
  8557. * make sure that it's installed properly now.
  8558. */
  8559. if (dev->features & NETIF_F_LOOPBACK)
  8560. tg3_set_loopback(dev, dev->features);
  8561. return 0;
  8562. err_out3:
  8563. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8564. struct tg3_napi *tnapi = &tp->napi[i];
  8565. free_irq(tnapi->irq_vec, tnapi);
  8566. }
  8567. err_out2:
  8568. tg3_napi_disable(tp);
  8569. tg3_napi_fini(tp);
  8570. tg3_free_consistent(tp);
  8571. err_out1:
  8572. tg3_ints_fini(tp);
  8573. return err;
  8574. }
  8575. static void tg3_stop(struct tg3 *tp)
  8576. {
  8577. int i;
  8578. tg3_napi_disable(tp);
  8579. tg3_reset_task_cancel(tp);
  8580. netif_tx_disable(tp->dev);
  8581. tg3_timer_stop(tp);
  8582. tg3_hwmon_close(tp);
  8583. tg3_phy_stop(tp);
  8584. tg3_full_lock(tp, 1);
  8585. tg3_disable_ints(tp);
  8586. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8587. tg3_free_rings(tp);
  8588. tg3_flag_clear(tp, INIT_COMPLETE);
  8589. tg3_full_unlock(tp);
  8590. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8591. struct tg3_napi *tnapi = &tp->napi[i];
  8592. free_irq(tnapi->irq_vec, tnapi);
  8593. }
  8594. tg3_ints_fini(tp);
  8595. tg3_napi_fini(tp);
  8596. tg3_free_consistent(tp);
  8597. }
  8598. static int tg3_open(struct net_device *dev)
  8599. {
  8600. struct tg3 *tp = netdev_priv(dev);
  8601. int err;
  8602. if (tp->fw_needed) {
  8603. err = tg3_request_firmware(tp);
  8604. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8605. if (err)
  8606. return err;
  8607. } else if (err) {
  8608. netdev_warn(tp->dev, "TSO capability disabled\n");
  8609. tg3_flag_clear(tp, TSO_CAPABLE);
  8610. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8611. netdev_notice(tp->dev, "TSO capability restored\n");
  8612. tg3_flag_set(tp, TSO_CAPABLE);
  8613. }
  8614. }
  8615. netif_carrier_off(tp->dev);
  8616. err = tg3_power_up(tp);
  8617. if (err)
  8618. return err;
  8619. tg3_full_lock(tp, 0);
  8620. tg3_disable_ints(tp);
  8621. tg3_flag_clear(tp, INIT_COMPLETE);
  8622. tg3_full_unlock(tp);
  8623. err = tg3_start(tp, true, true);
  8624. if (err) {
  8625. tg3_frob_aux_power(tp, false);
  8626. pci_set_power_state(tp->pdev, PCI_D3hot);
  8627. }
  8628. return err;
  8629. }
  8630. static int tg3_close(struct net_device *dev)
  8631. {
  8632. struct tg3 *tp = netdev_priv(dev);
  8633. tg3_stop(tp);
  8634. /* Clear stats across close / open calls */
  8635. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8636. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8637. tg3_power_down(tp);
  8638. netif_carrier_off(tp->dev);
  8639. return 0;
  8640. }
  8641. static inline u64 get_stat64(tg3_stat64_t *val)
  8642. {
  8643. return ((u64)val->high << 32) | ((u64)val->low);
  8644. }
  8645. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8646. {
  8647. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8648. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8649. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8651. u32 val;
  8652. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8653. tg3_writephy(tp, MII_TG3_TEST1,
  8654. val | MII_TG3_TEST1_CRC_EN);
  8655. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8656. } else
  8657. val = 0;
  8658. tp->phy_crc_errors += val;
  8659. return tp->phy_crc_errors;
  8660. }
  8661. return get_stat64(&hw_stats->rx_fcs_errors);
  8662. }
  8663. #define ESTAT_ADD(member) \
  8664. estats->member = old_estats->member + \
  8665. get_stat64(&hw_stats->member)
  8666. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8667. {
  8668. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8669. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8670. ESTAT_ADD(rx_octets);
  8671. ESTAT_ADD(rx_fragments);
  8672. ESTAT_ADD(rx_ucast_packets);
  8673. ESTAT_ADD(rx_mcast_packets);
  8674. ESTAT_ADD(rx_bcast_packets);
  8675. ESTAT_ADD(rx_fcs_errors);
  8676. ESTAT_ADD(rx_align_errors);
  8677. ESTAT_ADD(rx_xon_pause_rcvd);
  8678. ESTAT_ADD(rx_xoff_pause_rcvd);
  8679. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8680. ESTAT_ADD(rx_xoff_entered);
  8681. ESTAT_ADD(rx_frame_too_long_errors);
  8682. ESTAT_ADD(rx_jabbers);
  8683. ESTAT_ADD(rx_undersize_packets);
  8684. ESTAT_ADD(rx_in_length_errors);
  8685. ESTAT_ADD(rx_out_length_errors);
  8686. ESTAT_ADD(rx_64_or_less_octet_packets);
  8687. ESTAT_ADD(rx_65_to_127_octet_packets);
  8688. ESTAT_ADD(rx_128_to_255_octet_packets);
  8689. ESTAT_ADD(rx_256_to_511_octet_packets);
  8690. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8691. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8692. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8693. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8694. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8695. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8696. ESTAT_ADD(tx_octets);
  8697. ESTAT_ADD(tx_collisions);
  8698. ESTAT_ADD(tx_xon_sent);
  8699. ESTAT_ADD(tx_xoff_sent);
  8700. ESTAT_ADD(tx_flow_control);
  8701. ESTAT_ADD(tx_mac_errors);
  8702. ESTAT_ADD(tx_single_collisions);
  8703. ESTAT_ADD(tx_mult_collisions);
  8704. ESTAT_ADD(tx_deferred);
  8705. ESTAT_ADD(tx_excessive_collisions);
  8706. ESTAT_ADD(tx_late_collisions);
  8707. ESTAT_ADD(tx_collide_2times);
  8708. ESTAT_ADD(tx_collide_3times);
  8709. ESTAT_ADD(tx_collide_4times);
  8710. ESTAT_ADD(tx_collide_5times);
  8711. ESTAT_ADD(tx_collide_6times);
  8712. ESTAT_ADD(tx_collide_7times);
  8713. ESTAT_ADD(tx_collide_8times);
  8714. ESTAT_ADD(tx_collide_9times);
  8715. ESTAT_ADD(tx_collide_10times);
  8716. ESTAT_ADD(tx_collide_11times);
  8717. ESTAT_ADD(tx_collide_12times);
  8718. ESTAT_ADD(tx_collide_13times);
  8719. ESTAT_ADD(tx_collide_14times);
  8720. ESTAT_ADD(tx_collide_15times);
  8721. ESTAT_ADD(tx_ucast_packets);
  8722. ESTAT_ADD(tx_mcast_packets);
  8723. ESTAT_ADD(tx_bcast_packets);
  8724. ESTAT_ADD(tx_carrier_sense_errors);
  8725. ESTAT_ADD(tx_discards);
  8726. ESTAT_ADD(tx_errors);
  8727. ESTAT_ADD(dma_writeq_full);
  8728. ESTAT_ADD(dma_write_prioq_full);
  8729. ESTAT_ADD(rxbds_empty);
  8730. ESTAT_ADD(rx_discards);
  8731. ESTAT_ADD(rx_errors);
  8732. ESTAT_ADD(rx_threshold_hit);
  8733. ESTAT_ADD(dma_readq_full);
  8734. ESTAT_ADD(dma_read_prioq_full);
  8735. ESTAT_ADD(tx_comp_queue_full);
  8736. ESTAT_ADD(ring_set_send_prod_index);
  8737. ESTAT_ADD(ring_status_update);
  8738. ESTAT_ADD(nic_irqs);
  8739. ESTAT_ADD(nic_avoided_irqs);
  8740. ESTAT_ADD(nic_tx_threshold_hit);
  8741. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8742. }
  8743. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8744. {
  8745. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8746. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8747. stats->rx_packets = old_stats->rx_packets +
  8748. get_stat64(&hw_stats->rx_ucast_packets) +
  8749. get_stat64(&hw_stats->rx_mcast_packets) +
  8750. get_stat64(&hw_stats->rx_bcast_packets);
  8751. stats->tx_packets = old_stats->tx_packets +
  8752. get_stat64(&hw_stats->tx_ucast_packets) +
  8753. get_stat64(&hw_stats->tx_mcast_packets) +
  8754. get_stat64(&hw_stats->tx_bcast_packets);
  8755. stats->rx_bytes = old_stats->rx_bytes +
  8756. get_stat64(&hw_stats->rx_octets);
  8757. stats->tx_bytes = old_stats->tx_bytes +
  8758. get_stat64(&hw_stats->tx_octets);
  8759. stats->rx_errors = old_stats->rx_errors +
  8760. get_stat64(&hw_stats->rx_errors);
  8761. stats->tx_errors = old_stats->tx_errors +
  8762. get_stat64(&hw_stats->tx_errors) +
  8763. get_stat64(&hw_stats->tx_mac_errors) +
  8764. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8765. get_stat64(&hw_stats->tx_discards);
  8766. stats->multicast = old_stats->multicast +
  8767. get_stat64(&hw_stats->rx_mcast_packets);
  8768. stats->collisions = old_stats->collisions +
  8769. get_stat64(&hw_stats->tx_collisions);
  8770. stats->rx_length_errors = old_stats->rx_length_errors +
  8771. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8772. get_stat64(&hw_stats->rx_undersize_packets);
  8773. stats->rx_over_errors = old_stats->rx_over_errors +
  8774. get_stat64(&hw_stats->rxbds_empty);
  8775. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8776. get_stat64(&hw_stats->rx_align_errors);
  8777. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8778. get_stat64(&hw_stats->tx_discards);
  8779. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8780. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8781. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8782. tg3_calc_crc_errors(tp);
  8783. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8784. get_stat64(&hw_stats->rx_discards);
  8785. stats->rx_dropped = tp->rx_dropped;
  8786. stats->tx_dropped = tp->tx_dropped;
  8787. }
  8788. static int tg3_get_regs_len(struct net_device *dev)
  8789. {
  8790. return TG3_REG_BLK_SIZE;
  8791. }
  8792. static void tg3_get_regs(struct net_device *dev,
  8793. struct ethtool_regs *regs, void *_p)
  8794. {
  8795. struct tg3 *tp = netdev_priv(dev);
  8796. regs->version = 0;
  8797. memset(_p, 0, TG3_REG_BLK_SIZE);
  8798. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8799. return;
  8800. tg3_full_lock(tp, 0);
  8801. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8802. tg3_full_unlock(tp);
  8803. }
  8804. static int tg3_get_eeprom_len(struct net_device *dev)
  8805. {
  8806. struct tg3 *tp = netdev_priv(dev);
  8807. return tp->nvram_size;
  8808. }
  8809. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8810. {
  8811. struct tg3 *tp = netdev_priv(dev);
  8812. int ret;
  8813. u8 *pd;
  8814. u32 i, offset, len, b_offset, b_count;
  8815. __be32 val;
  8816. if (tg3_flag(tp, NO_NVRAM))
  8817. return -EINVAL;
  8818. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8819. return -EAGAIN;
  8820. offset = eeprom->offset;
  8821. len = eeprom->len;
  8822. eeprom->len = 0;
  8823. eeprom->magic = TG3_EEPROM_MAGIC;
  8824. if (offset & 3) {
  8825. /* adjustments to start on required 4 byte boundary */
  8826. b_offset = offset & 3;
  8827. b_count = 4 - b_offset;
  8828. if (b_count > len) {
  8829. /* i.e. offset=1 len=2 */
  8830. b_count = len;
  8831. }
  8832. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8833. if (ret)
  8834. return ret;
  8835. memcpy(data, ((char *)&val) + b_offset, b_count);
  8836. len -= b_count;
  8837. offset += b_count;
  8838. eeprom->len += b_count;
  8839. }
  8840. /* read bytes up to the last 4 byte boundary */
  8841. pd = &data[eeprom->len];
  8842. for (i = 0; i < (len - (len & 3)); i += 4) {
  8843. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8844. if (ret) {
  8845. eeprom->len += i;
  8846. return ret;
  8847. }
  8848. memcpy(pd + i, &val, 4);
  8849. }
  8850. eeprom->len += i;
  8851. if (len & 3) {
  8852. /* read last bytes not ending on 4 byte boundary */
  8853. pd = &data[eeprom->len];
  8854. b_count = len & 3;
  8855. b_offset = offset + len - b_count;
  8856. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8857. if (ret)
  8858. return ret;
  8859. memcpy(pd, &val, b_count);
  8860. eeprom->len += b_count;
  8861. }
  8862. return 0;
  8863. }
  8864. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8865. {
  8866. struct tg3 *tp = netdev_priv(dev);
  8867. int ret;
  8868. u32 offset, len, b_offset, odd_len;
  8869. u8 *buf;
  8870. __be32 start, end;
  8871. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8872. return -EAGAIN;
  8873. if (tg3_flag(tp, NO_NVRAM) ||
  8874. eeprom->magic != TG3_EEPROM_MAGIC)
  8875. return -EINVAL;
  8876. offset = eeprom->offset;
  8877. len = eeprom->len;
  8878. if ((b_offset = (offset & 3))) {
  8879. /* adjustments to start on required 4 byte boundary */
  8880. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8881. if (ret)
  8882. return ret;
  8883. len += b_offset;
  8884. offset &= ~3;
  8885. if (len < 4)
  8886. len = 4;
  8887. }
  8888. odd_len = 0;
  8889. if (len & 3) {
  8890. /* adjustments to end on required 4 byte boundary */
  8891. odd_len = 1;
  8892. len = (len + 3) & ~3;
  8893. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8894. if (ret)
  8895. return ret;
  8896. }
  8897. buf = data;
  8898. if (b_offset || odd_len) {
  8899. buf = kmalloc(len, GFP_KERNEL);
  8900. if (!buf)
  8901. return -ENOMEM;
  8902. if (b_offset)
  8903. memcpy(buf, &start, 4);
  8904. if (odd_len)
  8905. memcpy(buf+len-4, &end, 4);
  8906. memcpy(buf + b_offset, data, eeprom->len);
  8907. }
  8908. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8909. if (buf != data)
  8910. kfree(buf);
  8911. return ret;
  8912. }
  8913. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8914. {
  8915. struct tg3 *tp = netdev_priv(dev);
  8916. if (tg3_flag(tp, USE_PHYLIB)) {
  8917. struct phy_device *phydev;
  8918. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8919. return -EAGAIN;
  8920. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8921. return phy_ethtool_gset(phydev, cmd);
  8922. }
  8923. cmd->supported = (SUPPORTED_Autoneg);
  8924. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8925. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8926. SUPPORTED_1000baseT_Full);
  8927. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8928. cmd->supported |= (SUPPORTED_100baseT_Half |
  8929. SUPPORTED_100baseT_Full |
  8930. SUPPORTED_10baseT_Half |
  8931. SUPPORTED_10baseT_Full |
  8932. SUPPORTED_TP);
  8933. cmd->port = PORT_TP;
  8934. } else {
  8935. cmd->supported |= SUPPORTED_FIBRE;
  8936. cmd->port = PORT_FIBRE;
  8937. }
  8938. cmd->advertising = tp->link_config.advertising;
  8939. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8940. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8941. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8942. cmd->advertising |= ADVERTISED_Pause;
  8943. } else {
  8944. cmd->advertising |= ADVERTISED_Pause |
  8945. ADVERTISED_Asym_Pause;
  8946. }
  8947. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8948. cmd->advertising |= ADVERTISED_Asym_Pause;
  8949. }
  8950. }
  8951. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8952. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8953. cmd->duplex = tp->link_config.active_duplex;
  8954. cmd->lp_advertising = tp->link_config.rmt_adv;
  8955. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8956. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8957. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8958. else
  8959. cmd->eth_tp_mdix = ETH_TP_MDI;
  8960. }
  8961. } else {
  8962. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8963. cmd->duplex = DUPLEX_UNKNOWN;
  8964. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8965. }
  8966. cmd->phy_address = tp->phy_addr;
  8967. cmd->transceiver = XCVR_INTERNAL;
  8968. cmd->autoneg = tp->link_config.autoneg;
  8969. cmd->maxtxpkt = 0;
  8970. cmd->maxrxpkt = 0;
  8971. return 0;
  8972. }
  8973. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8974. {
  8975. struct tg3 *tp = netdev_priv(dev);
  8976. u32 speed = ethtool_cmd_speed(cmd);
  8977. if (tg3_flag(tp, USE_PHYLIB)) {
  8978. struct phy_device *phydev;
  8979. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8980. return -EAGAIN;
  8981. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8982. return phy_ethtool_sset(phydev, cmd);
  8983. }
  8984. if (cmd->autoneg != AUTONEG_ENABLE &&
  8985. cmd->autoneg != AUTONEG_DISABLE)
  8986. return -EINVAL;
  8987. if (cmd->autoneg == AUTONEG_DISABLE &&
  8988. cmd->duplex != DUPLEX_FULL &&
  8989. cmd->duplex != DUPLEX_HALF)
  8990. return -EINVAL;
  8991. if (cmd->autoneg == AUTONEG_ENABLE) {
  8992. u32 mask = ADVERTISED_Autoneg |
  8993. ADVERTISED_Pause |
  8994. ADVERTISED_Asym_Pause;
  8995. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8996. mask |= ADVERTISED_1000baseT_Half |
  8997. ADVERTISED_1000baseT_Full;
  8998. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8999. mask |= ADVERTISED_100baseT_Half |
  9000. ADVERTISED_100baseT_Full |
  9001. ADVERTISED_10baseT_Half |
  9002. ADVERTISED_10baseT_Full |
  9003. ADVERTISED_TP;
  9004. else
  9005. mask |= ADVERTISED_FIBRE;
  9006. if (cmd->advertising & ~mask)
  9007. return -EINVAL;
  9008. mask &= (ADVERTISED_1000baseT_Half |
  9009. ADVERTISED_1000baseT_Full |
  9010. ADVERTISED_100baseT_Half |
  9011. ADVERTISED_100baseT_Full |
  9012. ADVERTISED_10baseT_Half |
  9013. ADVERTISED_10baseT_Full);
  9014. cmd->advertising &= mask;
  9015. } else {
  9016. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9017. if (speed != SPEED_1000)
  9018. return -EINVAL;
  9019. if (cmd->duplex != DUPLEX_FULL)
  9020. return -EINVAL;
  9021. } else {
  9022. if (speed != SPEED_100 &&
  9023. speed != SPEED_10)
  9024. return -EINVAL;
  9025. }
  9026. }
  9027. tg3_full_lock(tp, 0);
  9028. tp->link_config.autoneg = cmd->autoneg;
  9029. if (cmd->autoneg == AUTONEG_ENABLE) {
  9030. tp->link_config.advertising = (cmd->advertising |
  9031. ADVERTISED_Autoneg);
  9032. tp->link_config.speed = SPEED_UNKNOWN;
  9033. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9034. } else {
  9035. tp->link_config.advertising = 0;
  9036. tp->link_config.speed = speed;
  9037. tp->link_config.duplex = cmd->duplex;
  9038. }
  9039. if (netif_running(dev))
  9040. tg3_setup_phy(tp, 1);
  9041. tg3_full_unlock(tp);
  9042. return 0;
  9043. }
  9044. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9045. {
  9046. struct tg3 *tp = netdev_priv(dev);
  9047. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9048. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9049. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9050. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9051. }
  9052. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9053. {
  9054. struct tg3 *tp = netdev_priv(dev);
  9055. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9056. wol->supported = WAKE_MAGIC;
  9057. else
  9058. wol->supported = 0;
  9059. wol->wolopts = 0;
  9060. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9061. wol->wolopts = WAKE_MAGIC;
  9062. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9063. }
  9064. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9065. {
  9066. struct tg3 *tp = netdev_priv(dev);
  9067. struct device *dp = &tp->pdev->dev;
  9068. if (wol->wolopts & ~WAKE_MAGIC)
  9069. return -EINVAL;
  9070. if ((wol->wolopts & WAKE_MAGIC) &&
  9071. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9072. return -EINVAL;
  9073. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9074. spin_lock_bh(&tp->lock);
  9075. if (device_may_wakeup(dp))
  9076. tg3_flag_set(tp, WOL_ENABLE);
  9077. else
  9078. tg3_flag_clear(tp, WOL_ENABLE);
  9079. spin_unlock_bh(&tp->lock);
  9080. return 0;
  9081. }
  9082. static u32 tg3_get_msglevel(struct net_device *dev)
  9083. {
  9084. struct tg3 *tp = netdev_priv(dev);
  9085. return tp->msg_enable;
  9086. }
  9087. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9088. {
  9089. struct tg3 *tp = netdev_priv(dev);
  9090. tp->msg_enable = value;
  9091. }
  9092. static int tg3_nway_reset(struct net_device *dev)
  9093. {
  9094. struct tg3 *tp = netdev_priv(dev);
  9095. int r;
  9096. if (!netif_running(dev))
  9097. return -EAGAIN;
  9098. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9099. return -EINVAL;
  9100. if (tg3_flag(tp, USE_PHYLIB)) {
  9101. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9102. return -EAGAIN;
  9103. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9104. } else {
  9105. u32 bmcr;
  9106. spin_lock_bh(&tp->lock);
  9107. r = -EINVAL;
  9108. tg3_readphy(tp, MII_BMCR, &bmcr);
  9109. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9110. ((bmcr & BMCR_ANENABLE) ||
  9111. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9112. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9113. BMCR_ANENABLE);
  9114. r = 0;
  9115. }
  9116. spin_unlock_bh(&tp->lock);
  9117. }
  9118. return r;
  9119. }
  9120. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9121. {
  9122. struct tg3 *tp = netdev_priv(dev);
  9123. ering->rx_max_pending = tp->rx_std_ring_mask;
  9124. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9125. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9126. else
  9127. ering->rx_jumbo_max_pending = 0;
  9128. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9129. ering->rx_pending = tp->rx_pending;
  9130. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9131. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9132. else
  9133. ering->rx_jumbo_pending = 0;
  9134. ering->tx_pending = tp->napi[0].tx_pending;
  9135. }
  9136. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9137. {
  9138. struct tg3 *tp = netdev_priv(dev);
  9139. int i, irq_sync = 0, err = 0;
  9140. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9141. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9142. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9143. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9144. (tg3_flag(tp, TSO_BUG) &&
  9145. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9146. return -EINVAL;
  9147. if (netif_running(dev)) {
  9148. tg3_phy_stop(tp);
  9149. tg3_netif_stop(tp);
  9150. irq_sync = 1;
  9151. }
  9152. tg3_full_lock(tp, irq_sync);
  9153. tp->rx_pending = ering->rx_pending;
  9154. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9155. tp->rx_pending > 63)
  9156. tp->rx_pending = 63;
  9157. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9158. for (i = 0; i < tp->irq_max; i++)
  9159. tp->napi[i].tx_pending = ering->tx_pending;
  9160. if (netif_running(dev)) {
  9161. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9162. err = tg3_restart_hw(tp, 1);
  9163. if (!err)
  9164. tg3_netif_start(tp);
  9165. }
  9166. tg3_full_unlock(tp);
  9167. if (irq_sync && !err)
  9168. tg3_phy_start(tp);
  9169. return err;
  9170. }
  9171. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9172. {
  9173. struct tg3 *tp = netdev_priv(dev);
  9174. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9175. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9176. epause->rx_pause = 1;
  9177. else
  9178. epause->rx_pause = 0;
  9179. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9180. epause->tx_pause = 1;
  9181. else
  9182. epause->tx_pause = 0;
  9183. }
  9184. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9185. {
  9186. struct tg3 *tp = netdev_priv(dev);
  9187. int err = 0;
  9188. if (tg3_flag(tp, USE_PHYLIB)) {
  9189. u32 newadv;
  9190. struct phy_device *phydev;
  9191. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9192. if (!(phydev->supported & SUPPORTED_Pause) ||
  9193. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9194. (epause->rx_pause != epause->tx_pause)))
  9195. return -EINVAL;
  9196. tp->link_config.flowctrl = 0;
  9197. if (epause->rx_pause) {
  9198. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9199. if (epause->tx_pause) {
  9200. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9201. newadv = ADVERTISED_Pause;
  9202. } else
  9203. newadv = ADVERTISED_Pause |
  9204. ADVERTISED_Asym_Pause;
  9205. } else if (epause->tx_pause) {
  9206. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9207. newadv = ADVERTISED_Asym_Pause;
  9208. } else
  9209. newadv = 0;
  9210. if (epause->autoneg)
  9211. tg3_flag_set(tp, PAUSE_AUTONEG);
  9212. else
  9213. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9214. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9215. u32 oldadv = phydev->advertising &
  9216. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9217. if (oldadv != newadv) {
  9218. phydev->advertising &=
  9219. ~(ADVERTISED_Pause |
  9220. ADVERTISED_Asym_Pause);
  9221. phydev->advertising |= newadv;
  9222. if (phydev->autoneg) {
  9223. /*
  9224. * Always renegotiate the link to
  9225. * inform our link partner of our
  9226. * flow control settings, even if the
  9227. * flow control is forced. Let
  9228. * tg3_adjust_link() do the final
  9229. * flow control setup.
  9230. */
  9231. return phy_start_aneg(phydev);
  9232. }
  9233. }
  9234. if (!epause->autoneg)
  9235. tg3_setup_flow_control(tp, 0, 0);
  9236. } else {
  9237. tp->link_config.advertising &=
  9238. ~(ADVERTISED_Pause |
  9239. ADVERTISED_Asym_Pause);
  9240. tp->link_config.advertising |= newadv;
  9241. }
  9242. } else {
  9243. int irq_sync = 0;
  9244. if (netif_running(dev)) {
  9245. tg3_netif_stop(tp);
  9246. irq_sync = 1;
  9247. }
  9248. tg3_full_lock(tp, irq_sync);
  9249. if (epause->autoneg)
  9250. tg3_flag_set(tp, PAUSE_AUTONEG);
  9251. else
  9252. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9253. if (epause->rx_pause)
  9254. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9255. else
  9256. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9257. if (epause->tx_pause)
  9258. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9259. else
  9260. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9261. if (netif_running(dev)) {
  9262. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9263. err = tg3_restart_hw(tp, 1);
  9264. if (!err)
  9265. tg3_netif_start(tp);
  9266. }
  9267. tg3_full_unlock(tp);
  9268. }
  9269. return err;
  9270. }
  9271. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9272. {
  9273. switch (sset) {
  9274. case ETH_SS_TEST:
  9275. return TG3_NUM_TEST;
  9276. case ETH_SS_STATS:
  9277. return TG3_NUM_STATS;
  9278. default:
  9279. return -EOPNOTSUPP;
  9280. }
  9281. }
  9282. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9283. u32 *rules __always_unused)
  9284. {
  9285. struct tg3 *tp = netdev_priv(dev);
  9286. if (!tg3_flag(tp, SUPPORT_MSIX))
  9287. return -EOPNOTSUPP;
  9288. switch (info->cmd) {
  9289. case ETHTOOL_GRXRINGS:
  9290. if (netif_running(tp->dev))
  9291. info->data = tp->rxq_cnt;
  9292. else {
  9293. info->data = num_online_cpus();
  9294. if (info->data > TG3_RSS_MAX_NUM_QS)
  9295. info->data = TG3_RSS_MAX_NUM_QS;
  9296. }
  9297. /* The first interrupt vector only
  9298. * handles link interrupts.
  9299. */
  9300. info->data -= 1;
  9301. return 0;
  9302. default:
  9303. return -EOPNOTSUPP;
  9304. }
  9305. }
  9306. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9307. {
  9308. u32 size = 0;
  9309. struct tg3 *tp = netdev_priv(dev);
  9310. if (tg3_flag(tp, SUPPORT_MSIX))
  9311. size = TG3_RSS_INDIR_TBL_SIZE;
  9312. return size;
  9313. }
  9314. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9315. {
  9316. struct tg3 *tp = netdev_priv(dev);
  9317. int i;
  9318. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9319. indir[i] = tp->rss_ind_tbl[i];
  9320. return 0;
  9321. }
  9322. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9323. {
  9324. struct tg3 *tp = netdev_priv(dev);
  9325. size_t i;
  9326. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9327. tp->rss_ind_tbl[i] = indir[i];
  9328. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9329. return 0;
  9330. /* It is legal to write the indirection
  9331. * table while the device is running.
  9332. */
  9333. tg3_full_lock(tp, 0);
  9334. tg3_rss_write_indir_tbl(tp);
  9335. tg3_full_unlock(tp);
  9336. return 0;
  9337. }
  9338. static void tg3_get_channels(struct net_device *dev,
  9339. struct ethtool_channels *channel)
  9340. {
  9341. struct tg3 *tp = netdev_priv(dev);
  9342. u32 deflt_qs = netif_get_num_default_rss_queues();
  9343. channel->max_rx = tp->rxq_max;
  9344. channel->max_tx = tp->txq_max;
  9345. if (netif_running(dev)) {
  9346. channel->rx_count = tp->rxq_cnt;
  9347. channel->tx_count = tp->txq_cnt;
  9348. } else {
  9349. if (tp->rxq_req)
  9350. channel->rx_count = tp->rxq_req;
  9351. else
  9352. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9353. if (tp->txq_req)
  9354. channel->tx_count = tp->txq_req;
  9355. else
  9356. channel->tx_count = min(deflt_qs, tp->txq_max);
  9357. }
  9358. }
  9359. static int tg3_set_channels(struct net_device *dev,
  9360. struct ethtool_channels *channel)
  9361. {
  9362. struct tg3 *tp = netdev_priv(dev);
  9363. if (!tg3_flag(tp, SUPPORT_MSIX))
  9364. return -EOPNOTSUPP;
  9365. if (channel->rx_count > tp->rxq_max ||
  9366. channel->tx_count > tp->txq_max)
  9367. return -EINVAL;
  9368. tp->rxq_req = channel->rx_count;
  9369. tp->txq_req = channel->tx_count;
  9370. if (!netif_running(dev))
  9371. return 0;
  9372. tg3_stop(tp);
  9373. netif_carrier_off(dev);
  9374. tg3_start(tp, true, false);
  9375. return 0;
  9376. }
  9377. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9378. {
  9379. switch (stringset) {
  9380. case ETH_SS_STATS:
  9381. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9382. break;
  9383. case ETH_SS_TEST:
  9384. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9385. break;
  9386. default:
  9387. WARN_ON(1); /* we need a WARN() */
  9388. break;
  9389. }
  9390. }
  9391. static int tg3_set_phys_id(struct net_device *dev,
  9392. enum ethtool_phys_id_state state)
  9393. {
  9394. struct tg3 *tp = netdev_priv(dev);
  9395. if (!netif_running(tp->dev))
  9396. return -EAGAIN;
  9397. switch (state) {
  9398. case ETHTOOL_ID_ACTIVE:
  9399. return 1; /* cycle on/off once per second */
  9400. case ETHTOOL_ID_ON:
  9401. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9402. LED_CTRL_1000MBPS_ON |
  9403. LED_CTRL_100MBPS_ON |
  9404. LED_CTRL_10MBPS_ON |
  9405. LED_CTRL_TRAFFIC_OVERRIDE |
  9406. LED_CTRL_TRAFFIC_BLINK |
  9407. LED_CTRL_TRAFFIC_LED);
  9408. break;
  9409. case ETHTOOL_ID_OFF:
  9410. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9411. LED_CTRL_TRAFFIC_OVERRIDE);
  9412. break;
  9413. case ETHTOOL_ID_INACTIVE:
  9414. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9415. break;
  9416. }
  9417. return 0;
  9418. }
  9419. static void tg3_get_ethtool_stats(struct net_device *dev,
  9420. struct ethtool_stats *estats, u64 *tmp_stats)
  9421. {
  9422. struct tg3 *tp = netdev_priv(dev);
  9423. if (tp->hw_stats)
  9424. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9425. else
  9426. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9427. }
  9428. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9429. {
  9430. int i;
  9431. __be32 *buf;
  9432. u32 offset = 0, len = 0;
  9433. u32 magic, val;
  9434. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9435. return NULL;
  9436. if (magic == TG3_EEPROM_MAGIC) {
  9437. for (offset = TG3_NVM_DIR_START;
  9438. offset < TG3_NVM_DIR_END;
  9439. offset += TG3_NVM_DIRENT_SIZE) {
  9440. if (tg3_nvram_read(tp, offset, &val))
  9441. return NULL;
  9442. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9443. TG3_NVM_DIRTYPE_EXTVPD)
  9444. break;
  9445. }
  9446. if (offset != TG3_NVM_DIR_END) {
  9447. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9448. if (tg3_nvram_read(tp, offset + 4, &offset))
  9449. return NULL;
  9450. offset = tg3_nvram_logical_addr(tp, offset);
  9451. }
  9452. }
  9453. if (!offset || !len) {
  9454. offset = TG3_NVM_VPD_OFF;
  9455. len = TG3_NVM_VPD_LEN;
  9456. }
  9457. buf = kmalloc(len, GFP_KERNEL);
  9458. if (buf == NULL)
  9459. return NULL;
  9460. if (magic == TG3_EEPROM_MAGIC) {
  9461. for (i = 0; i < len; i += 4) {
  9462. /* The data is in little-endian format in NVRAM.
  9463. * Use the big-endian read routines to preserve
  9464. * the byte order as it exists in NVRAM.
  9465. */
  9466. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9467. goto error;
  9468. }
  9469. } else {
  9470. u8 *ptr;
  9471. ssize_t cnt;
  9472. unsigned int pos = 0;
  9473. ptr = (u8 *)&buf[0];
  9474. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9475. cnt = pci_read_vpd(tp->pdev, pos,
  9476. len - pos, ptr);
  9477. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9478. cnt = 0;
  9479. else if (cnt < 0)
  9480. goto error;
  9481. }
  9482. if (pos != len)
  9483. goto error;
  9484. }
  9485. *vpdlen = len;
  9486. return buf;
  9487. error:
  9488. kfree(buf);
  9489. return NULL;
  9490. }
  9491. #define NVRAM_TEST_SIZE 0x100
  9492. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9493. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9494. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9495. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9496. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9497. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9498. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9499. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9500. static int tg3_test_nvram(struct tg3 *tp)
  9501. {
  9502. u32 csum, magic, len;
  9503. __be32 *buf;
  9504. int i, j, k, err = 0, size;
  9505. if (tg3_flag(tp, NO_NVRAM))
  9506. return 0;
  9507. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9508. return -EIO;
  9509. if (magic == TG3_EEPROM_MAGIC)
  9510. size = NVRAM_TEST_SIZE;
  9511. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9512. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9513. TG3_EEPROM_SB_FORMAT_1) {
  9514. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9515. case TG3_EEPROM_SB_REVISION_0:
  9516. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9517. break;
  9518. case TG3_EEPROM_SB_REVISION_2:
  9519. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9520. break;
  9521. case TG3_EEPROM_SB_REVISION_3:
  9522. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9523. break;
  9524. case TG3_EEPROM_SB_REVISION_4:
  9525. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9526. break;
  9527. case TG3_EEPROM_SB_REVISION_5:
  9528. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9529. break;
  9530. case TG3_EEPROM_SB_REVISION_6:
  9531. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9532. break;
  9533. default:
  9534. return -EIO;
  9535. }
  9536. } else
  9537. return 0;
  9538. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9539. size = NVRAM_SELFBOOT_HW_SIZE;
  9540. else
  9541. return -EIO;
  9542. buf = kmalloc(size, GFP_KERNEL);
  9543. if (buf == NULL)
  9544. return -ENOMEM;
  9545. err = -EIO;
  9546. for (i = 0, j = 0; i < size; i += 4, j++) {
  9547. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9548. if (err)
  9549. break;
  9550. }
  9551. if (i < size)
  9552. goto out;
  9553. /* Selfboot format */
  9554. magic = be32_to_cpu(buf[0]);
  9555. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9556. TG3_EEPROM_MAGIC_FW) {
  9557. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9558. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9559. TG3_EEPROM_SB_REVISION_2) {
  9560. /* For rev 2, the csum doesn't include the MBA. */
  9561. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9562. csum8 += buf8[i];
  9563. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9564. csum8 += buf8[i];
  9565. } else {
  9566. for (i = 0; i < size; i++)
  9567. csum8 += buf8[i];
  9568. }
  9569. if (csum8 == 0) {
  9570. err = 0;
  9571. goto out;
  9572. }
  9573. err = -EIO;
  9574. goto out;
  9575. }
  9576. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9577. TG3_EEPROM_MAGIC_HW) {
  9578. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9579. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9580. u8 *buf8 = (u8 *) buf;
  9581. /* Separate the parity bits and the data bytes. */
  9582. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9583. if ((i == 0) || (i == 8)) {
  9584. int l;
  9585. u8 msk;
  9586. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9587. parity[k++] = buf8[i] & msk;
  9588. i++;
  9589. } else if (i == 16) {
  9590. int l;
  9591. u8 msk;
  9592. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9593. parity[k++] = buf8[i] & msk;
  9594. i++;
  9595. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9596. parity[k++] = buf8[i] & msk;
  9597. i++;
  9598. }
  9599. data[j++] = buf8[i];
  9600. }
  9601. err = -EIO;
  9602. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9603. u8 hw8 = hweight8(data[i]);
  9604. if ((hw8 & 0x1) && parity[i])
  9605. goto out;
  9606. else if (!(hw8 & 0x1) && !parity[i])
  9607. goto out;
  9608. }
  9609. err = 0;
  9610. goto out;
  9611. }
  9612. err = -EIO;
  9613. /* Bootstrap checksum at offset 0x10 */
  9614. csum = calc_crc((unsigned char *) buf, 0x10);
  9615. if (csum != le32_to_cpu(buf[0x10/4]))
  9616. goto out;
  9617. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9618. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9619. if (csum != le32_to_cpu(buf[0xfc/4]))
  9620. goto out;
  9621. kfree(buf);
  9622. buf = tg3_vpd_readblock(tp, &len);
  9623. if (!buf)
  9624. return -ENOMEM;
  9625. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9626. if (i > 0) {
  9627. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9628. if (j < 0)
  9629. goto out;
  9630. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9631. goto out;
  9632. i += PCI_VPD_LRDT_TAG_SIZE;
  9633. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9634. PCI_VPD_RO_KEYWORD_CHKSUM);
  9635. if (j > 0) {
  9636. u8 csum8 = 0;
  9637. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9638. for (i = 0; i <= j; i++)
  9639. csum8 += ((u8 *)buf)[i];
  9640. if (csum8)
  9641. goto out;
  9642. }
  9643. }
  9644. err = 0;
  9645. out:
  9646. kfree(buf);
  9647. return err;
  9648. }
  9649. #define TG3_SERDES_TIMEOUT_SEC 2
  9650. #define TG3_COPPER_TIMEOUT_SEC 6
  9651. static int tg3_test_link(struct tg3 *tp)
  9652. {
  9653. int i, max;
  9654. if (!netif_running(tp->dev))
  9655. return -ENODEV;
  9656. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9657. max = TG3_SERDES_TIMEOUT_SEC;
  9658. else
  9659. max = TG3_COPPER_TIMEOUT_SEC;
  9660. for (i = 0; i < max; i++) {
  9661. if (netif_carrier_ok(tp->dev))
  9662. return 0;
  9663. if (msleep_interruptible(1000))
  9664. break;
  9665. }
  9666. return -EIO;
  9667. }
  9668. /* Only test the commonly used registers */
  9669. static int tg3_test_registers(struct tg3 *tp)
  9670. {
  9671. int i, is_5705, is_5750;
  9672. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9673. static struct {
  9674. u16 offset;
  9675. u16 flags;
  9676. #define TG3_FL_5705 0x1
  9677. #define TG3_FL_NOT_5705 0x2
  9678. #define TG3_FL_NOT_5788 0x4
  9679. #define TG3_FL_NOT_5750 0x8
  9680. u32 read_mask;
  9681. u32 write_mask;
  9682. } reg_tbl[] = {
  9683. /* MAC Control Registers */
  9684. { MAC_MODE, TG3_FL_NOT_5705,
  9685. 0x00000000, 0x00ef6f8c },
  9686. { MAC_MODE, TG3_FL_5705,
  9687. 0x00000000, 0x01ef6b8c },
  9688. { MAC_STATUS, TG3_FL_NOT_5705,
  9689. 0x03800107, 0x00000000 },
  9690. { MAC_STATUS, TG3_FL_5705,
  9691. 0x03800100, 0x00000000 },
  9692. { MAC_ADDR_0_HIGH, 0x0000,
  9693. 0x00000000, 0x0000ffff },
  9694. { MAC_ADDR_0_LOW, 0x0000,
  9695. 0x00000000, 0xffffffff },
  9696. { MAC_RX_MTU_SIZE, 0x0000,
  9697. 0x00000000, 0x0000ffff },
  9698. { MAC_TX_MODE, 0x0000,
  9699. 0x00000000, 0x00000070 },
  9700. { MAC_TX_LENGTHS, 0x0000,
  9701. 0x00000000, 0x00003fff },
  9702. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9703. 0x00000000, 0x000007fc },
  9704. { MAC_RX_MODE, TG3_FL_5705,
  9705. 0x00000000, 0x000007dc },
  9706. { MAC_HASH_REG_0, 0x0000,
  9707. 0x00000000, 0xffffffff },
  9708. { MAC_HASH_REG_1, 0x0000,
  9709. 0x00000000, 0xffffffff },
  9710. { MAC_HASH_REG_2, 0x0000,
  9711. 0x00000000, 0xffffffff },
  9712. { MAC_HASH_REG_3, 0x0000,
  9713. 0x00000000, 0xffffffff },
  9714. /* Receive Data and Receive BD Initiator Control Registers. */
  9715. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9716. 0x00000000, 0xffffffff },
  9717. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9718. 0x00000000, 0xffffffff },
  9719. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9720. 0x00000000, 0x00000003 },
  9721. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9722. 0x00000000, 0xffffffff },
  9723. { RCVDBDI_STD_BD+0, 0x0000,
  9724. 0x00000000, 0xffffffff },
  9725. { RCVDBDI_STD_BD+4, 0x0000,
  9726. 0x00000000, 0xffffffff },
  9727. { RCVDBDI_STD_BD+8, 0x0000,
  9728. 0x00000000, 0xffff0002 },
  9729. { RCVDBDI_STD_BD+0xc, 0x0000,
  9730. 0x00000000, 0xffffffff },
  9731. /* Receive BD Initiator Control Registers. */
  9732. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9733. 0x00000000, 0xffffffff },
  9734. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9735. 0x00000000, 0x000003ff },
  9736. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9737. 0x00000000, 0xffffffff },
  9738. /* Host Coalescing Control Registers. */
  9739. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9740. 0x00000000, 0x00000004 },
  9741. { HOSTCC_MODE, TG3_FL_5705,
  9742. 0x00000000, 0x000000f6 },
  9743. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9744. 0x00000000, 0xffffffff },
  9745. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9746. 0x00000000, 0x000003ff },
  9747. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9748. 0x00000000, 0xffffffff },
  9749. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9750. 0x00000000, 0x000003ff },
  9751. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9752. 0x00000000, 0xffffffff },
  9753. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9754. 0x00000000, 0x000000ff },
  9755. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9756. 0x00000000, 0xffffffff },
  9757. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9758. 0x00000000, 0x000000ff },
  9759. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9760. 0x00000000, 0xffffffff },
  9761. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9762. 0x00000000, 0xffffffff },
  9763. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9764. 0x00000000, 0xffffffff },
  9765. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9766. 0x00000000, 0x000000ff },
  9767. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9768. 0x00000000, 0xffffffff },
  9769. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9770. 0x00000000, 0x000000ff },
  9771. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9772. 0x00000000, 0xffffffff },
  9773. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9774. 0x00000000, 0xffffffff },
  9775. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9776. 0x00000000, 0xffffffff },
  9777. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9778. 0x00000000, 0xffffffff },
  9779. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9780. 0x00000000, 0xffffffff },
  9781. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9782. 0xffffffff, 0x00000000 },
  9783. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9784. 0xffffffff, 0x00000000 },
  9785. /* Buffer Manager Control Registers. */
  9786. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9787. 0x00000000, 0x007fff80 },
  9788. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9789. 0x00000000, 0x007fffff },
  9790. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9791. 0x00000000, 0x0000003f },
  9792. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9793. 0x00000000, 0x000001ff },
  9794. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9795. 0x00000000, 0x000001ff },
  9796. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9797. 0xffffffff, 0x00000000 },
  9798. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9799. 0xffffffff, 0x00000000 },
  9800. /* Mailbox Registers */
  9801. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9802. 0x00000000, 0x000001ff },
  9803. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9804. 0x00000000, 0x000001ff },
  9805. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9806. 0x00000000, 0x000007ff },
  9807. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9808. 0x00000000, 0x000001ff },
  9809. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9810. };
  9811. is_5705 = is_5750 = 0;
  9812. if (tg3_flag(tp, 5705_PLUS)) {
  9813. is_5705 = 1;
  9814. if (tg3_flag(tp, 5750_PLUS))
  9815. is_5750 = 1;
  9816. }
  9817. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9818. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9819. continue;
  9820. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9821. continue;
  9822. if (tg3_flag(tp, IS_5788) &&
  9823. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9824. continue;
  9825. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9826. continue;
  9827. offset = (u32) reg_tbl[i].offset;
  9828. read_mask = reg_tbl[i].read_mask;
  9829. write_mask = reg_tbl[i].write_mask;
  9830. /* Save the original register content */
  9831. save_val = tr32(offset);
  9832. /* Determine the read-only value. */
  9833. read_val = save_val & read_mask;
  9834. /* Write zero to the register, then make sure the read-only bits
  9835. * are not changed and the read/write bits are all zeros.
  9836. */
  9837. tw32(offset, 0);
  9838. val = tr32(offset);
  9839. /* Test the read-only and read/write bits. */
  9840. if (((val & read_mask) != read_val) || (val & write_mask))
  9841. goto out;
  9842. /* Write ones to all the bits defined by RdMask and WrMask, then
  9843. * make sure the read-only bits are not changed and the
  9844. * read/write bits are all ones.
  9845. */
  9846. tw32(offset, read_mask | write_mask);
  9847. val = tr32(offset);
  9848. /* Test the read-only bits. */
  9849. if ((val & read_mask) != read_val)
  9850. goto out;
  9851. /* Test the read/write bits. */
  9852. if ((val & write_mask) != write_mask)
  9853. goto out;
  9854. tw32(offset, save_val);
  9855. }
  9856. return 0;
  9857. out:
  9858. if (netif_msg_hw(tp))
  9859. netdev_err(tp->dev,
  9860. "Register test failed at offset %x\n", offset);
  9861. tw32(offset, save_val);
  9862. return -EIO;
  9863. }
  9864. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9865. {
  9866. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9867. int i;
  9868. u32 j;
  9869. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9870. for (j = 0; j < len; j += 4) {
  9871. u32 val;
  9872. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9873. tg3_read_mem(tp, offset + j, &val);
  9874. if (val != test_pattern[i])
  9875. return -EIO;
  9876. }
  9877. }
  9878. return 0;
  9879. }
  9880. static int tg3_test_memory(struct tg3 *tp)
  9881. {
  9882. static struct mem_entry {
  9883. u32 offset;
  9884. u32 len;
  9885. } mem_tbl_570x[] = {
  9886. { 0x00000000, 0x00b50},
  9887. { 0x00002000, 0x1c000},
  9888. { 0xffffffff, 0x00000}
  9889. }, mem_tbl_5705[] = {
  9890. { 0x00000100, 0x0000c},
  9891. { 0x00000200, 0x00008},
  9892. { 0x00004000, 0x00800},
  9893. { 0x00006000, 0x01000},
  9894. { 0x00008000, 0x02000},
  9895. { 0x00010000, 0x0e000},
  9896. { 0xffffffff, 0x00000}
  9897. }, mem_tbl_5755[] = {
  9898. { 0x00000200, 0x00008},
  9899. { 0x00004000, 0x00800},
  9900. { 0x00006000, 0x00800},
  9901. { 0x00008000, 0x02000},
  9902. { 0x00010000, 0x0c000},
  9903. { 0xffffffff, 0x00000}
  9904. }, mem_tbl_5906[] = {
  9905. { 0x00000200, 0x00008},
  9906. { 0x00004000, 0x00400},
  9907. { 0x00006000, 0x00400},
  9908. { 0x00008000, 0x01000},
  9909. { 0x00010000, 0x01000},
  9910. { 0xffffffff, 0x00000}
  9911. }, mem_tbl_5717[] = {
  9912. { 0x00000200, 0x00008},
  9913. { 0x00010000, 0x0a000},
  9914. { 0x00020000, 0x13c00},
  9915. { 0xffffffff, 0x00000}
  9916. }, mem_tbl_57765[] = {
  9917. { 0x00000200, 0x00008},
  9918. { 0x00004000, 0x00800},
  9919. { 0x00006000, 0x09800},
  9920. { 0x00010000, 0x0a000},
  9921. { 0xffffffff, 0x00000}
  9922. };
  9923. struct mem_entry *mem_tbl;
  9924. int err = 0;
  9925. int i;
  9926. if (tg3_flag(tp, 5717_PLUS))
  9927. mem_tbl = mem_tbl_5717;
  9928. else if (tg3_flag(tp, 57765_CLASS))
  9929. mem_tbl = mem_tbl_57765;
  9930. else if (tg3_flag(tp, 5755_PLUS))
  9931. mem_tbl = mem_tbl_5755;
  9932. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9933. mem_tbl = mem_tbl_5906;
  9934. else if (tg3_flag(tp, 5705_PLUS))
  9935. mem_tbl = mem_tbl_5705;
  9936. else
  9937. mem_tbl = mem_tbl_570x;
  9938. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9939. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9940. if (err)
  9941. break;
  9942. }
  9943. return err;
  9944. }
  9945. #define TG3_TSO_MSS 500
  9946. #define TG3_TSO_IP_HDR_LEN 20
  9947. #define TG3_TSO_TCP_HDR_LEN 20
  9948. #define TG3_TSO_TCP_OPT_LEN 12
  9949. static const u8 tg3_tso_header[] = {
  9950. 0x08, 0x00,
  9951. 0x45, 0x00, 0x00, 0x00,
  9952. 0x00, 0x00, 0x40, 0x00,
  9953. 0x40, 0x06, 0x00, 0x00,
  9954. 0x0a, 0x00, 0x00, 0x01,
  9955. 0x0a, 0x00, 0x00, 0x02,
  9956. 0x0d, 0x00, 0xe0, 0x00,
  9957. 0x00, 0x00, 0x01, 0x00,
  9958. 0x00, 0x00, 0x02, 0x00,
  9959. 0x80, 0x10, 0x10, 0x00,
  9960. 0x14, 0x09, 0x00, 0x00,
  9961. 0x01, 0x01, 0x08, 0x0a,
  9962. 0x11, 0x11, 0x11, 0x11,
  9963. 0x11, 0x11, 0x11, 0x11,
  9964. };
  9965. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9966. {
  9967. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9968. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9969. u32 budget;
  9970. struct sk_buff *skb;
  9971. u8 *tx_data, *rx_data;
  9972. dma_addr_t map;
  9973. int num_pkts, tx_len, rx_len, i, err;
  9974. struct tg3_rx_buffer_desc *desc;
  9975. struct tg3_napi *tnapi, *rnapi;
  9976. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9977. tnapi = &tp->napi[0];
  9978. rnapi = &tp->napi[0];
  9979. if (tp->irq_cnt > 1) {
  9980. if (tg3_flag(tp, ENABLE_RSS))
  9981. rnapi = &tp->napi[1];
  9982. if (tg3_flag(tp, ENABLE_TSS))
  9983. tnapi = &tp->napi[1];
  9984. }
  9985. coal_now = tnapi->coal_now | rnapi->coal_now;
  9986. err = -EIO;
  9987. tx_len = pktsz;
  9988. skb = netdev_alloc_skb(tp->dev, tx_len);
  9989. if (!skb)
  9990. return -ENOMEM;
  9991. tx_data = skb_put(skb, tx_len);
  9992. memcpy(tx_data, tp->dev->dev_addr, 6);
  9993. memset(tx_data + 6, 0x0, 8);
  9994. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9995. if (tso_loopback) {
  9996. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9997. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9998. TG3_TSO_TCP_OPT_LEN;
  9999. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10000. sizeof(tg3_tso_header));
  10001. mss = TG3_TSO_MSS;
  10002. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10003. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10004. /* Set the total length field in the IP header */
  10005. iph->tot_len = htons((u16)(mss + hdr_len));
  10006. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10007. TXD_FLAG_CPU_POST_DMA);
  10008. if (tg3_flag(tp, HW_TSO_1) ||
  10009. tg3_flag(tp, HW_TSO_2) ||
  10010. tg3_flag(tp, HW_TSO_3)) {
  10011. struct tcphdr *th;
  10012. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10013. th = (struct tcphdr *)&tx_data[val];
  10014. th->check = 0;
  10015. } else
  10016. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10017. if (tg3_flag(tp, HW_TSO_3)) {
  10018. mss |= (hdr_len & 0xc) << 12;
  10019. if (hdr_len & 0x10)
  10020. base_flags |= 0x00000010;
  10021. base_flags |= (hdr_len & 0x3e0) << 5;
  10022. } else if (tg3_flag(tp, HW_TSO_2))
  10023. mss |= hdr_len << 9;
  10024. else if (tg3_flag(tp, HW_TSO_1) ||
  10025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10026. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10027. } else {
  10028. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10029. }
  10030. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10031. } else {
  10032. num_pkts = 1;
  10033. data_off = ETH_HLEN;
  10034. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10035. tx_len > VLAN_ETH_FRAME_LEN)
  10036. base_flags |= TXD_FLAG_JMB_PKT;
  10037. }
  10038. for (i = data_off; i < tx_len; i++)
  10039. tx_data[i] = (u8) (i & 0xff);
  10040. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10041. if (pci_dma_mapping_error(tp->pdev, map)) {
  10042. dev_kfree_skb(skb);
  10043. return -EIO;
  10044. }
  10045. val = tnapi->tx_prod;
  10046. tnapi->tx_buffers[val].skb = skb;
  10047. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10048. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10049. rnapi->coal_now);
  10050. udelay(10);
  10051. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10052. budget = tg3_tx_avail(tnapi);
  10053. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10054. base_flags | TXD_FLAG_END, mss, 0)) {
  10055. tnapi->tx_buffers[val].skb = NULL;
  10056. dev_kfree_skb(skb);
  10057. return -EIO;
  10058. }
  10059. tnapi->tx_prod++;
  10060. /* Sync BD data before updating mailbox */
  10061. wmb();
  10062. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10063. tr32_mailbox(tnapi->prodmbox);
  10064. udelay(10);
  10065. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10066. for (i = 0; i < 35; i++) {
  10067. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10068. coal_now);
  10069. udelay(10);
  10070. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10071. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10072. if ((tx_idx == tnapi->tx_prod) &&
  10073. (rx_idx == (rx_start_idx + num_pkts)))
  10074. break;
  10075. }
  10076. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10077. dev_kfree_skb(skb);
  10078. if (tx_idx != tnapi->tx_prod)
  10079. goto out;
  10080. if (rx_idx != rx_start_idx + num_pkts)
  10081. goto out;
  10082. val = data_off;
  10083. while (rx_idx != rx_start_idx) {
  10084. desc = &rnapi->rx_rcb[rx_start_idx++];
  10085. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10086. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10087. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10088. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10089. goto out;
  10090. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10091. - ETH_FCS_LEN;
  10092. if (!tso_loopback) {
  10093. if (rx_len != tx_len)
  10094. goto out;
  10095. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10096. if (opaque_key != RXD_OPAQUE_RING_STD)
  10097. goto out;
  10098. } else {
  10099. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10100. goto out;
  10101. }
  10102. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10103. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10104. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10105. goto out;
  10106. }
  10107. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10108. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10109. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10110. mapping);
  10111. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10112. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10113. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10114. mapping);
  10115. } else
  10116. goto out;
  10117. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10118. PCI_DMA_FROMDEVICE);
  10119. rx_data += TG3_RX_OFFSET(tp);
  10120. for (i = data_off; i < rx_len; i++, val++) {
  10121. if (*(rx_data + i) != (u8) (val & 0xff))
  10122. goto out;
  10123. }
  10124. }
  10125. err = 0;
  10126. /* tg3_free_rings will unmap and free the rx_data */
  10127. out:
  10128. return err;
  10129. }
  10130. #define TG3_STD_LOOPBACK_FAILED 1
  10131. #define TG3_JMB_LOOPBACK_FAILED 2
  10132. #define TG3_TSO_LOOPBACK_FAILED 4
  10133. #define TG3_LOOPBACK_FAILED \
  10134. (TG3_STD_LOOPBACK_FAILED | \
  10135. TG3_JMB_LOOPBACK_FAILED | \
  10136. TG3_TSO_LOOPBACK_FAILED)
  10137. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10138. {
  10139. int err = -EIO;
  10140. u32 eee_cap;
  10141. u32 jmb_pkt_sz = 9000;
  10142. if (tp->dma_limit)
  10143. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10144. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10145. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10146. if (!netif_running(tp->dev)) {
  10147. data[0] = TG3_LOOPBACK_FAILED;
  10148. data[1] = TG3_LOOPBACK_FAILED;
  10149. if (do_extlpbk)
  10150. data[2] = TG3_LOOPBACK_FAILED;
  10151. goto done;
  10152. }
  10153. err = tg3_reset_hw(tp, 1);
  10154. if (err) {
  10155. data[0] = TG3_LOOPBACK_FAILED;
  10156. data[1] = TG3_LOOPBACK_FAILED;
  10157. if (do_extlpbk)
  10158. data[2] = TG3_LOOPBACK_FAILED;
  10159. goto done;
  10160. }
  10161. if (tg3_flag(tp, ENABLE_RSS)) {
  10162. int i;
  10163. /* Reroute all rx packets to the 1st queue */
  10164. for (i = MAC_RSS_INDIR_TBL_0;
  10165. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10166. tw32(i, 0x0);
  10167. }
  10168. /* HW errata - mac loopback fails in some cases on 5780.
  10169. * Normal traffic and PHY loopback are not affected by
  10170. * errata. Also, the MAC loopback test is deprecated for
  10171. * all newer ASIC revisions.
  10172. */
  10173. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10174. !tg3_flag(tp, CPMU_PRESENT)) {
  10175. tg3_mac_loopback(tp, true);
  10176. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10177. data[0] |= TG3_STD_LOOPBACK_FAILED;
  10178. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10179. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10180. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  10181. tg3_mac_loopback(tp, false);
  10182. }
  10183. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10184. !tg3_flag(tp, USE_PHYLIB)) {
  10185. int i;
  10186. tg3_phy_lpbk_set(tp, 0, false);
  10187. /* Wait for link */
  10188. for (i = 0; i < 100; i++) {
  10189. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10190. break;
  10191. mdelay(1);
  10192. }
  10193. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10194. data[1] |= TG3_STD_LOOPBACK_FAILED;
  10195. if (tg3_flag(tp, TSO_CAPABLE) &&
  10196. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10197. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  10198. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10199. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10200. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  10201. if (do_extlpbk) {
  10202. tg3_phy_lpbk_set(tp, 0, true);
  10203. /* All link indications report up, but the hardware
  10204. * isn't really ready for about 20 msec. Double it
  10205. * to be sure.
  10206. */
  10207. mdelay(40);
  10208. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10209. data[2] |= TG3_STD_LOOPBACK_FAILED;
  10210. if (tg3_flag(tp, TSO_CAPABLE) &&
  10211. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10212. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  10213. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10214. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10215. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  10216. }
  10217. /* Re-enable gphy autopowerdown. */
  10218. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10219. tg3_phy_toggle_apd(tp, true);
  10220. }
  10221. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  10222. done:
  10223. tp->phy_flags |= eee_cap;
  10224. return err;
  10225. }
  10226. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10227. u64 *data)
  10228. {
  10229. struct tg3 *tp = netdev_priv(dev);
  10230. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10231. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10232. tg3_power_up(tp)) {
  10233. etest->flags |= ETH_TEST_FL_FAILED;
  10234. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10235. return;
  10236. }
  10237. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10238. if (tg3_test_nvram(tp) != 0) {
  10239. etest->flags |= ETH_TEST_FL_FAILED;
  10240. data[0] = 1;
  10241. }
  10242. if (!doextlpbk && tg3_test_link(tp)) {
  10243. etest->flags |= ETH_TEST_FL_FAILED;
  10244. data[1] = 1;
  10245. }
  10246. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10247. int err, err2 = 0, irq_sync = 0;
  10248. if (netif_running(dev)) {
  10249. tg3_phy_stop(tp);
  10250. tg3_netif_stop(tp);
  10251. irq_sync = 1;
  10252. }
  10253. tg3_full_lock(tp, irq_sync);
  10254. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10255. err = tg3_nvram_lock(tp);
  10256. tg3_halt_cpu(tp, RX_CPU_BASE);
  10257. if (!tg3_flag(tp, 5705_PLUS))
  10258. tg3_halt_cpu(tp, TX_CPU_BASE);
  10259. if (!err)
  10260. tg3_nvram_unlock(tp);
  10261. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10262. tg3_phy_reset(tp);
  10263. if (tg3_test_registers(tp) != 0) {
  10264. etest->flags |= ETH_TEST_FL_FAILED;
  10265. data[2] = 1;
  10266. }
  10267. if (tg3_test_memory(tp) != 0) {
  10268. etest->flags |= ETH_TEST_FL_FAILED;
  10269. data[3] = 1;
  10270. }
  10271. if (doextlpbk)
  10272. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10273. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  10274. etest->flags |= ETH_TEST_FL_FAILED;
  10275. tg3_full_unlock(tp);
  10276. if (tg3_test_interrupt(tp) != 0) {
  10277. etest->flags |= ETH_TEST_FL_FAILED;
  10278. data[7] = 1;
  10279. }
  10280. tg3_full_lock(tp, 0);
  10281. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10282. if (netif_running(dev)) {
  10283. tg3_flag_set(tp, INIT_COMPLETE);
  10284. err2 = tg3_restart_hw(tp, 1);
  10285. if (!err2)
  10286. tg3_netif_start(tp);
  10287. }
  10288. tg3_full_unlock(tp);
  10289. if (irq_sync && !err2)
  10290. tg3_phy_start(tp);
  10291. }
  10292. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10293. tg3_power_down(tp);
  10294. }
  10295. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10296. {
  10297. struct mii_ioctl_data *data = if_mii(ifr);
  10298. struct tg3 *tp = netdev_priv(dev);
  10299. int err;
  10300. if (tg3_flag(tp, USE_PHYLIB)) {
  10301. struct phy_device *phydev;
  10302. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10303. return -EAGAIN;
  10304. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10305. return phy_mii_ioctl(phydev, ifr, cmd);
  10306. }
  10307. switch (cmd) {
  10308. case SIOCGMIIPHY:
  10309. data->phy_id = tp->phy_addr;
  10310. /* fallthru */
  10311. case SIOCGMIIREG: {
  10312. u32 mii_regval;
  10313. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10314. break; /* We have no PHY */
  10315. if (!netif_running(dev))
  10316. return -EAGAIN;
  10317. spin_lock_bh(&tp->lock);
  10318. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10319. spin_unlock_bh(&tp->lock);
  10320. data->val_out = mii_regval;
  10321. return err;
  10322. }
  10323. case SIOCSMIIREG:
  10324. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10325. break; /* We have no PHY */
  10326. if (!netif_running(dev))
  10327. return -EAGAIN;
  10328. spin_lock_bh(&tp->lock);
  10329. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10330. spin_unlock_bh(&tp->lock);
  10331. return err;
  10332. default:
  10333. /* do nothing */
  10334. break;
  10335. }
  10336. return -EOPNOTSUPP;
  10337. }
  10338. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10339. {
  10340. struct tg3 *tp = netdev_priv(dev);
  10341. memcpy(ec, &tp->coal, sizeof(*ec));
  10342. return 0;
  10343. }
  10344. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10345. {
  10346. struct tg3 *tp = netdev_priv(dev);
  10347. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10348. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10349. if (!tg3_flag(tp, 5705_PLUS)) {
  10350. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10351. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10352. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10353. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10354. }
  10355. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10356. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10357. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10358. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10359. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10360. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10361. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10362. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10363. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10364. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10365. return -EINVAL;
  10366. /* No rx interrupts will be generated if both are zero */
  10367. if ((ec->rx_coalesce_usecs == 0) &&
  10368. (ec->rx_max_coalesced_frames == 0))
  10369. return -EINVAL;
  10370. /* No tx interrupts will be generated if both are zero */
  10371. if ((ec->tx_coalesce_usecs == 0) &&
  10372. (ec->tx_max_coalesced_frames == 0))
  10373. return -EINVAL;
  10374. /* Only copy relevant parameters, ignore all others. */
  10375. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10376. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10377. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10378. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10379. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10380. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10381. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10382. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10383. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10384. if (netif_running(dev)) {
  10385. tg3_full_lock(tp, 0);
  10386. __tg3_set_coalesce(tp, &tp->coal);
  10387. tg3_full_unlock(tp);
  10388. }
  10389. return 0;
  10390. }
  10391. static const struct ethtool_ops tg3_ethtool_ops = {
  10392. .get_settings = tg3_get_settings,
  10393. .set_settings = tg3_set_settings,
  10394. .get_drvinfo = tg3_get_drvinfo,
  10395. .get_regs_len = tg3_get_regs_len,
  10396. .get_regs = tg3_get_regs,
  10397. .get_wol = tg3_get_wol,
  10398. .set_wol = tg3_set_wol,
  10399. .get_msglevel = tg3_get_msglevel,
  10400. .set_msglevel = tg3_set_msglevel,
  10401. .nway_reset = tg3_nway_reset,
  10402. .get_link = ethtool_op_get_link,
  10403. .get_eeprom_len = tg3_get_eeprom_len,
  10404. .get_eeprom = tg3_get_eeprom,
  10405. .set_eeprom = tg3_set_eeprom,
  10406. .get_ringparam = tg3_get_ringparam,
  10407. .set_ringparam = tg3_set_ringparam,
  10408. .get_pauseparam = tg3_get_pauseparam,
  10409. .set_pauseparam = tg3_set_pauseparam,
  10410. .self_test = tg3_self_test,
  10411. .get_strings = tg3_get_strings,
  10412. .set_phys_id = tg3_set_phys_id,
  10413. .get_ethtool_stats = tg3_get_ethtool_stats,
  10414. .get_coalesce = tg3_get_coalesce,
  10415. .set_coalesce = tg3_set_coalesce,
  10416. .get_sset_count = tg3_get_sset_count,
  10417. .get_rxnfc = tg3_get_rxnfc,
  10418. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10419. .get_rxfh_indir = tg3_get_rxfh_indir,
  10420. .set_rxfh_indir = tg3_set_rxfh_indir,
  10421. .get_channels = tg3_get_channels,
  10422. .set_channels = tg3_set_channels,
  10423. .get_ts_info = ethtool_op_get_ts_info,
  10424. };
  10425. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10426. struct rtnl_link_stats64 *stats)
  10427. {
  10428. struct tg3 *tp = netdev_priv(dev);
  10429. spin_lock_bh(&tp->lock);
  10430. if (!tp->hw_stats) {
  10431. spin_unlock_bh(&tp->lock);
  10432. return &tp->net_stats_prev;
  10433. }
  10434. tg3_get_nstats(tp, stats);
  10435. spin_unlock_bh(&tp->lock);
  10436. return stats;
  10437. }
  10438. static void tg3_set_rx_mode(struct net_device *dev)
  10439. {
  10440. struct tg3 *tp = netdev_priv(dev);
  10441. if (!netif_running(dev))
  10442. return;
  10443. tg3_full_lock(tp, 0);
  10444. __tg3_set_rx_mode(dev);
  10445. tg3_full_unlock(tp);
  10446. }
  10447. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10448. int new_mtu)
  10449. {
  10450. dev->mtu = new_mtu;
  10451. if (new_mtu > ETH_DATA_LEN) {
  10452. if (tg3_flag(tp, 5780_CLASS)) {
  10453. netdev_update_features(dev);
  10454. tg3_flag_clear(tp, TSO_CAPABLE);
  10455. } else {
  10456. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10457. }
  10458. } else {
  10459. if (tg3_flag(tp, 5780_CLASS)) {
  10460. tg3_flag_set(tp, TSO_CAPABLE);
  10461. netdev_update_features(dev);
  10462. }
  10463. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10464. }
  10465. }
  10466. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10467. {
  10468. struct tg3 *tp = netdev_priv(dev);
  10469. int err, reset_phy = 0;
  10470. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10471. return -EINVAL;
  10472. if (!netif_running(dev)) {
  10473. /* We'll just catch it later when the
  10474. * device is up'd.
  10475. */
  10476. tg3_set_mtu(dev, tp, new_mtu);
  10477. return 0;
  10478. }
  10479. tg3_phy_stop(tp);
  10480. tg3_netif_stop(tp);
  10481. tg3_full_lock(tp, 1);
  10482. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10483. tg3_set_mtu(dev, tp, new_mtu);
  10484. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10485. * breaks all requests to 256 bytes.
  10486. */
  10487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10488. reset_phy = 1;
  10489. err = tg3_restart_hw(tp, reset_phy);
  10490. if (!err)
  10491. tg3_netif_start(tp);
  10492. tg3_full_unlock(tp);
  10493. if (!err)
  10494. tg3_phy_start(tp);
  10495. return err;
  10496. }
  10497. static const struct net_device_ops tg3_netdev_ops = {
  10498. .ndo_open = tg3_open,
  10499. .ndo_stop = tg3_close,
  10500. .ndo_start_xmit = tg3_start_xmit,
  10501. .ndo_get_stats64 = tg3_get_stats64,
  10502. .ndo_validate_addr = eth_validate_addr,
  10503. .ndo_set_rx_mode = tg3_set_rx_mode,
  10504. .ndo_set_mac_address = tg3_set_mac_addr,
  10505. .ndo_do_ioctl = tg3_ioctl,
  10506. .ndo_tx_timeout = tg3_tx_timeout,
  10507. .ndo_change_mtu = tg3_change_mtu,
  10508. .ndo_fix_features = tg3_fix_features,
  10509. .ndo_set_features = tg3_set_features,
  10510. #ifdef CONFIG_NET_POLL_CONTROLLER
  10511. .ndo_poll_controller = tg3_poll_controller,
  10512. #endif
  10513. };
  10514. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10515. {
  10516. u32 cursize, val, magic;
  10517. tp->nvram_size = EEPROM_CHIP_SIZE;
  10518. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10519. return;
  10520. if ((magic != TG3_EEPROM_MAGIC) &&
  10521. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10522. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10523. return;
  10524. /*
  10525. * Size the chip by reading offsets at increasing powers of two.
  10526. * When we encounter our validation signature, we know the addressing
  10527. * has wrapped around, and thus have our chip size.
  10528. */
  10529. cursize = 0x10;
  10530. while (cursize < tp->nvram_size) {
  10531. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10532. return;
  10533. if (val == magic)
  10534. break;
  10535. cursize <<= 1;
  10536. }
  10537. tp->nvram_size = cursize;
  10538. }
  10539. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10540. {
  10541. u32 val;
  10542. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10543. return;
  10544. /* Selfboot format */
  10545. if (val != TG3_EEPROM_MAGIC) {
  10546. tg3_get_eeprom_size(tp);
  10547. return;
  10548. }
  10549. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10550. if (val != 0) {
  10551. /* This is confusing. We want to operate on the
  10552. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10553. * call will read from NVRAM and byteswap the data
  10554. * according to the byteswapping settings for all
  10555. * other register accesses. This ensures the data we
  10556. * want will always reside in the lower 16-bits.
  10557. * However, the data in NVRAM is in LE format, which
  10558. * means the data from the NVRAM read will always be
  10559. * opposite the endianness of the CPU. The 16-bit
  10560. * byteswap then brings the data to CPU endianness.
  10561. */
  10562. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10563. return;
  10564. }
  10565. }
  10566. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10567. }
  10568. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10569. {
  10570. u32 nvcfg1;
  10571. nvcfg1 = tr32(NVRAM_CFG1);
  10572. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10573. tg3_flag_set(tp, FLASH);
  10574. } else {
  10575. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10576. tw32(NVRAM_CFG1, nvcfg1);
  10577. }
  10578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10579. tg3_flag(tp, 5780_CLASS)) {
  10580. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10581. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10582. tp->nvram_jedecnum = JEDEC_ATMEL;
  10583. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10584. tg3_flag_set(tp, NVRAM_BUFFERED);
  10585. break;
  10586. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10587. tp->nvram_jedecnum = JEDEC_ATMEL;
  10588. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10589. break;
  10590. case FLASH_VENDOR_ATMEL_EEPROM:
  10591. tp->nvram_jedecnum = JEDEC_ATMEL;
  10592. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10593. tg3_flag_set(tp, NVRAM_BUFFERED);
  10594. break;
  10595. case FLASH_VENDOR_ST:
  10596. tp->nvram_jedecnum = JEDEC_ST;
  10597. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10598. tg3_flag_set(tp, NVRAM_BUFFERED);
  10599. break;
  10600. case FLASH_VENDOR_SAIFUN:
  10601. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10602. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10603. break;
  10604. case FLASH_VENDOR_SST_SMALL:
  10605. case FLASH_VENDOR_SST_LARGE:
  10606. tp->nvram_jedecnum = JEDEC_SST;
  10607. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10608. break;
  10609. }
  10610. } else {
  10611. tp->nvram_jedecnum = JEDEC_ATMEL;
  10612. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10613. tg3_flag_set(tp, NVRAM_BUFFERED);
  10614. }
  10615. }
  10616. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10617. {
  10618. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10619. case FLASH_5752PAGE_SIZE_256:
  10620. tp->nvram_pagesize = 256;
  10621. break;
  10622. case FLASH_5752PAGE_SIZE_512:
  10623. tp->nvram_pagesize = 512;
  10624. break;
  10625. case FLASH_5752PAGE_SIZE_1K:
  10626. tp->nvram_pagesize = 1024;
  10627. break;
  10628. case FLASH_5752PAGE_SIZE_2K:
  10629. tp->nvram_pagesize = 2048;
  10630. break;
  10631. case FLASH_5752PAGE_SIZE_4K:
  10632. tp->nvram_pagesize = 4096;
  10633. break;
  10634. case FLASH_5752PAGE_SIZE_264:
  10635. tp->nvram_pagesize = 264;
  10636. break;
  10637. case FLASH_5752PAGE_SIZE_528:
  10638. tp->nvram_pagesize = 528;
  10639. break;
  10640. }
  10641. }
  10642. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10643. {
  10644. u32 nvcfg1;
  10645. nvcfg1 = tr32(NVRAM_CFG1);
  10646. /* NVRAM protection for TPM */
  10647. if (nvcfg1 & (1 << 27))
  10648. tg3_flag_set(tp, PROTECTED_NVRAM);
  10649. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10650. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10651. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10652. tp->nvram_jedecnum = JEDEC_ATMEL;
  10653. tg3_flag_set(tp, NVRAM_BUFFERED);
  10654. break;
  10655. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10656. tp->nvram_jedecnum = JEDEC_ATMEL;
  10657. tg3_flag_set(tp, NVRAM_BUFFERED);
  10658. tg3_flag_set(tp, FLASH);
  10659. break;
  10660. case FLASH_5752VENDOR_ST_M45PE10:
  10661. case FLASH_5752VENDOR_ST_M45PE20:
  10662. case FLASH_5752VENDOR_ST_M45PE40:
  10663. tp->nvram_jedecnum = JEDEC_ST;
  10664. tg3_flag_set(tp, NVRAM_BUFFERED);
  10665. tg3_flag_set(tp, FLASH);
  10666. break;
  10667. }
  10668. if (tg3_flag(tp, FLASH)) {
  10669. tg3_nvram_get_pagesize(tp, nvcfg1);
  10670. } else {
  10671. /* For eeprom, set pagesize to maximum eeprom size */
  10672. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10673. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10674. tw32(NVRAM_CFG1, nvcfg1);
  10675. }
  10676. }
  10677. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10678. {
  10679. u32 nvcfg1, protect = 0;
  10680. nvcfg1 = tr32(NVRAM_CFG1);
  10681. /* NVRAM protection for TPM */
  10682. if (nvcfg1 & (1 << 27)) {
  10683. tg3_flag_set(tp, PROTECTED_NVRAM);
  10684. protect = 1;
  10685. }
  10686. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10687. switch (nvcfg1) {
  10688. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10689. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10690. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10691. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10692. tp->nvram_jedecnum = JEDEC_ATMEL;
  10693. tg3_flag_set(tp, NVRAM_BUFFERED);
  10694. tg3_flag_set(tp, FLASH);
  10695. tp->nvram_pagesize = 264;
  10696. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10697. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10698. tp->nvram_size = (protect ? 0x3e200 :
  10699. TG3_NVRAM_SIZE_512KB);
  10700. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10701. tp->nvram_size = (protect ? 0x1f200 :
  10702. TG3_NVRAM_SIZE_256KB);
  10703. else
  10704. tp->nvram_size = (protect ? 0x1f200 :
  10705. TG3_NVRAM_SIZE_128KB);
  10706. break;
  10707. case FLASH_5752VENDOR_ST_M45PE10:
  10708. case FLASH_5752VENDOR_ST_M45PE20:
  10709. case FLASH_5752VENDOR_ST_M45PE40:
  10710. tp->nvram_jedecnum = JEDEC_ST;
  10711. tg3_flag_set(tp, NVRAM_BUFFERED);
  10712. tg3_flag_set(tp, FLASH);
  10713. tp->nvram_pagesize = 256;
  10714. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10715. tp->nvram_size = (protect ?
  10716. TG3_NVRAM_SIZE_64KB :
  10717. TG3_NVRAM_SIZE_128KB);
  10718. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10719. tp->nvram_size = (protect ?
  10720. TG3_NVRAM_SIZE_64KB :
  10721. TG3_NVRAM_SIZE_256KB);
  10722. else
  10723. tp->nvram_size = (protect ?
  10724. TG3_NVRAM_SIZE_128KB :
  10725. TG3_NVRAM_SIZE_512KB);
  10726. break;
  10727. }
  10728. }
  10729. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10730. {
  10731. u32 nvcfg1;
  10732. nvcfg1 = tr32(NVRAM_CFG1);
  10733. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10734. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10735. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10736. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10737. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10738. tp->nvram_jedecnum = JEDEC_ATMEL;
  10739. tg3_flag_set(tp, NVRAM_BUFFERED);
  10740. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10741. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10742. tw32(NVRAM_CFG1, nvcfg1);
  10743. break;
  10744. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10745. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10746. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10747. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10748. tp->nvram_jedecnum = JEDEC_ATMEL;
  10749. tg3_flag_set(tp, NVRAM_BUFFERED);
  10750. tg3_flag_set(tp, FLASH);
  10751. tp->nvram_pagesize = 264;
  10752. break;
  10753. case FLASH_5752VENDOR_ST_M45PE10:
  10754. case FLASH_5752VENDOR_ST_M45PE20:
  10755. case FLASH_5752VENDOR_ST_M45PE40:
  10756. tp->nvram_jedecnum = JEDEC_ST;
  10757. tg3_flag_set(tp, NVRAM_BUFFERED);
  10758. tg3_flag_set(tp, FLASH);
  10759. tp->nvram_pagesize = 256;
  10760. break;
  10761. }
  10762. }
  10763. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10764. {
  10765. u32 nvcfg1, protect = 0;
  10766. nvcfg1 = tr32(NVRAM_CFG1);
  10767. /* NVRAM protection for TPM */
  10768. if (nvcfg1 & (1 << 27)) {
  10769. tg3_flag_set(tp, PROTECTED_NVRAM);
  10770. protect = 1;
  10771. }
  10772. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10773. switch (nvcfg1) {
  10774. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10775. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10776. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10777. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10778. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10779. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10780. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10781. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10782. tp->nvram_jedecnum = JEDEC_ATMEL;
  10783. tg3_flag_set(tp, NVRAM_BUFFERED);
  10784. tg3_flag_set(tp, FLASH);
  10785. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10786. tp->nvram_pagesize = 256;
  10787. break;
  10788. case FLASH_5761VENDOR_ST_A_M45PE20:
  10789. case FLASH_5761VENDOR_ST_A_M45PE40:
  10790. case FLASH_5761VENDOR_ST_A_M45PE80:
  10791. case FLASH_5761VENDOR_ST_A_M45PE16:
  10792. case FLASH_5761VENDOR_ST_M_M45PE20:
  10793. case FLASH_5761VENDOR_ST_M_M45PE40:
  10794. case FLASH_5761VENDOR_ST_M_M45PE80:
  10795. case FLASH_5761VENDOR_ST_M_M45PE16:
  10796. tp->nvram_jedecnum = JEDEC_ST;
  10797. tg3_flag_set(tp, NVRAM_BUFFERED);
  10798. tg3_flag_set(tp, FLASH);
  10799. tp->nvram_pagesize = 256;
  10800. break;
  10801. }
  10802. if (protect) {
  10803. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10804. } else {
  10805. switch (nvcfg1) {
  10806. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10807. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10808. case FLASH_5761VENDOR_ST_A_M45PE16:
  10809. case FLASH_5761VENDOR_ST_M_M45PE16:
  10810. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10811. break;
  10812. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10813. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10814. case FLASH_5761VENDOR_ST_A_M45PE80:
  10815. case FLASH_5761VENDOR_ST_M_M45PE80:
  10816. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10817. break;
  10818. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10819. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10820. case FLASH_5761VENDOR_ST_A_M45PE40:
  10821. case FLASH_5761VENDOR_ST_M_M45PE40:
  10822. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10823. break;
  10824. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10825. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10826. case FLASH_5761VENDOR_ST_A_M45PE20:
  10827. case FLASH_5761VENDOR_ST_M_M45PE20:
  10828. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10829. break;
  10830. }
  10831. }
  10832. }
  10833. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10834. {
  10835. tp->nvram_jedecnum = JEDEC_ATMEL;
  10836. tg3_flag_set(tp, NVRAM_BUFFERED);
  10837. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10838. }
  10839. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10840. {
  10841. u32 nvcfg1;
  10842. nvcfg1 = tr32(NVRAM_CFG1);
  10843. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10844. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10845. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10846. tp->nvram_jedecnum = JEDEC_ATMEL;
  10847. tg3_flag_set(tp, NVRAM_BUFFERED);
  10848. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10849. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10850. tw32(NVRAM_CFG1, nvcfg1);
  10851. return;
  10852. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10853. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10854. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10855. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10856. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10857. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10858. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10859. tp->nvram_jedecnum = JEDEC_ATMEL;
  10860. tg3_flag_set(tp, NVRAM_BUFFERED);
  10861. tg3_flag_set(tp, FLASH);
  10862. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10863. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10864. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10865. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10866. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10867. break;
  10868. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10869. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10870. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10871. break;
  10872. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10873. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10874. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10875. break;
  10876. }
  10877. break;
  10878. case FLASH_5752VENDOR_ST_M45PE10:
  10879. case FLASH_5752VENDOR_ST_M45PE20:
  10880. case FLASH_5752VENDOR_ST_M45PE40:
  10881. tp->nvram_jedecnum = JEDEC_ST;
  10882. tg3_flag_set(tp, NVRAM_BUFFERED);
  10883. tg3_flag_set(tp, FLASH);
  10884. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10885. case FLASH_5752VENDOR_ST_M45PE10:
  10886. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10887. break;
  10888. case FLASH_5752VENDOR_ST_M45PE20:
  10889. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10890. break;
  10891. case FLASH_5752VENDOR_ST_M45PE40:
  10892. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10893. break;
  10894. }
  10895. break;
  10896. default:
  10897. tg3_flag_set(tp, NO_NVRAM);
  10898. return;
  10899. }
  10900. tg3_nvram_get_pagesize(tp, nvcfg1);
  10901. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10902. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10903. }
  10904. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10905. {
  10906. u32 nvcfg1;
  10907. nvcfg1 = tr32(NVRAM_CFG1);
  10908. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10909. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10910. case FLASH_5717VENDOR_MICRO_EEPROM:
  10911. tp->nvram_jedecnum = JEDEC_ATMEL;
  10912. tg3_flag_set(tp, NVRAM_BUFFERED);
  10913. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10914. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10915. tw32(NVRAM_CFG1, nvcfg1);
  10916. return;
  10917. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10918. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10919. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10920. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10921. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10922. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10923. case FLASH_5717VENDOR_ATMEL_45USPT:
  10924. tp->nvram_jedecnum = JEDEC_ATMEL;
  10925. tg3_flag_set(tp, NVRAM_BUFFERED);
  10926. tg3_flag_set(tp, FLASH);
  10927. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10928. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10929. /* Detect size with tg3_nvram_get_size() */
  10930. break;
  10931. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10932. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10933. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10934. break;
  10935. default:
  10936. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10937. break;
  10938. }
  10939. break;
  10940. case FLASH_5717VENDOR_ST_M_M25PE10:
  10941. case FLASH_5717VENDOR_ST_A_M25PE10:
  10942. case FLASH_5717VENDOR_ST_M_M45PE10:
  10943. case FLASH_5717VENDOR_ST_A_M45PE10:
  10944. case FLASH_5717VENDOR_ST_M_M25PE20:
  10945. case FLASH_5717VENDOR_ST_A_M25PE20:
  10946. case FLASH_5717VENDOR_ST_M_M45PE20:
  10947. case FLASH_5717VENDOR_ST_A_M45PE20:
  10948. case FLASH_5717VENDOR_ST_25USPT:
  10949. case FLASH_5717VENDOR_ST_45USPT:
  10950. tp->nvram_jedecnum = JEDEC_ST;
  10951. tg3_flag_set(tp, NVRAM_BUFFERED);
  10952. tg3_flag_set(tp, FLASH);
  10953. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10954. case FLASH_5717VENDOR_ST_M_M25PE20:
  10955. case FLASH_5717VENDOR_ST_M_M45PE20:
  10956. /* Detect size with tg3_nvram_get_size() */
  10957. break;
  10958. case FLASH_5717VENDOR_ST_A_M25PE20:
  10959. case FLASH_5717VENDOR_ST_A_M45PE20:
  10960. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10961. break;
  10962. default:
  10963. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10964. break;
  10965. }
  10966. break;
  10967. default:
  10968. tg3_flag_set(tp, NO_NVRAM);
  10969. return;
  10970. }
  10971. tg3_nvram_get_pagesize(tp, nvcfg1);
  10972. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10973. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10974. }
  10975. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10976. {
  10977. u32 nvcfg1, nvmpinstrp;
  10978. nvcfg1 = tr32(NVRAM_CFG1);
  10979. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10980. switch (nvmpinstrp) {
  10981. case FLASH_5720_EEPROM_HD:
  10982. case FLASH_5720_EEPROM_LD:
  10983. tp->nvram_jedecnum = JEDEC_ATMEL;
  10984. tg3_flag_set(tp, NVRAM_BUFFERED);
  10985. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10986. tw32(NVRAM_CFG1, nvcfg1);
  10987. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10988. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10989. else
  10990. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10991. return;
  10992. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10993. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10994. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10995. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10996. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10997. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10998. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10999. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11000. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11001. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11002. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11003. case FLASH_5720VENDOR_ATMEL_45USPT:
  11004. tp->nvram_jedecnum = JEDEC_ATMEL;
  11005. tg3_flag_set(tp, NVRAM_BUFFERED);
  11006. tg3_flag_set(tp, FLASH);
  11007. switch (nvmpinstrp) {
  11008. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11009. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11010. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11011. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11012. break;
  11013. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11014. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11015. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11016. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11017. break;
  11018. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11019. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11020. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11021. break;
  11022. default:
  11023. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11024. break;
  11025. }
  11026. break;
  11027. case FLASH_5720VENDOR_M_ST_M25PE10:
  11028. case FLASH_5720VENDOR_M_ST_M45PE10:
  11029. case FLASH_5720VENDOR_A_ST_M25PE10:
  11030. case FLASH_5720VENDOR_A_ST_M45PE10:
  11031. case FLASH_5720VENDOR_M_ST_M25PE20:
  11032. case FLASH_5720VENDOR_M_ST_M45PE20:
  11033. case FLASH_5720VENDOR_A_ST_M25PE20:
  11034. case FLASH_5720VENDOR_A_ST_M45PE20:
  11035. case FLASH_5720VENDOR_M_ST_M25PE40:
  11036. case FLASH_5720VENDOR_M_ST_M45PE40:
  11037. case FLASH_5720VENDOR_A_ST_M25PE40:
  11038. case FLASH_5720VENDOR_A_ST_M45PE40:
  11039. case FLASH_5720VENDOR_M_ST_M25PE80:
  11040. case FLASH_5720VENDOR_M_ST_M45PE80:
  11041. case FLASH_5720VENDOR_A_ST_M25PE80:
  11042. case FLASH_5720VENDOR_A_ST_M45PE80:
  11043. case FLASH_5720VENDOR_ST_25USPT:
  11044. case FLASH_5720VENDOR_ST_45USPT:
  11045. tp->nvram_jedecnum = JEDEC_ST;
  11046. tg3_flag_set(tp, NVRAM_BUFFERED);
  11047. tg3_flag_set(tp, FLASH);
  11048. switch (nvmpinstrp) {
  11049. case FLASH_5720VENDOR_M_ST_M25PE20:
  11050. case FLASH_5720VENDOR_M_ST_M45PE20:
  11051. case FLASH_5720VENDOR_A_ST_M25PE20:
  11052. case FLASH_5720VENDOR_A_ST_M45PE20:
  11053. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11054. break;
  11055. case FLASH_5720VENDOR_M_ST_M25PE40:
  11056. case FLASH_5720VENDOR_M_ST_M45PE40:
  11057. case FLASH_5720VENDOR_A_ST_M25PE40:
  11058. case FLASH_5720VENDOR_A_ST_M45PE40:
  11059. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11060. break;
  11061. case FLASH_5720VENDOR_M_ST_M25PE80:
  11062. case FLASH_5720VENDOR_M_ST_M45PE80:
  11063. case FLASH_5720VENDOR_A_ST_M25PE80:
  11064. case FLASH_5720VENDOR_A_ST_M45PE80:
  11065. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11066. break;
  11067. default:
  11068. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11069. break;
  11070. }
  11071. break;
  11072. default:
  11073. tg3_flag_set(tp, NO_NVRAM);
  11074. return;
  11075. }
  11076. tg3_nvram_get_pagesize(tp, nvcfg1);
  11077. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11078. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11079. }
  11080. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11081. static void __devinit tg3_nvram_init(struct tg3 *tp)
  11082. {
  11083. tw32_f(GRC_EEPROM_ADDR,
  11084. (EEPROM_ADDR_FSM_RESET |
  11085. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11086. EEPROM_ADDR_CLKPERD_SHIFT)));
  11087. msleep(1);
  11088. /* Enable seeprom accesses. */
  11089. tw32_f(GRC_LOCAL_CTRL,
  11090. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11091. udelay(100);
  11092. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11093. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11094. tg3_flag_set(tp, NVRAM);
  11095. if (tg3_nvram_lock(tp)) {
  11096. netdev_warn(tp->dev,
  11097. "Cannot get nvram lock, %s failed\n",
  11098. __func__);
  11099. return;
  11100. }
  11101. tg3_enable_nvram_access(tp);
  11102. tp->nvram_size = 0;
  11103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11104. tg3_get_5752_nvram_info(tp);
  11105. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11106. tg3_get_5755_nvram_info(tp);
  11107. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11108. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11109. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11110. tg3_get_5787_nvram_info(tp);
  11111. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11112. tg3_get_5761_nvram_info(tp);
  11113. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11114. tg3_get_5906_nvram_info(tp);
  11115. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11116. tg3_flag(tp, 57765_CLASS))
  11117. tg3_get_57780_nvram_info(tp);
  11118. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11119. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11120. tg3_get_5717_nvram_info(tp);
  11121. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11122. tg3_get_5720_nvram_info(tp);
  11123. else
  11124. tg3_get_nvram_info(tp);
  11125. if (tp->nvram_size == 0)
  11126. tg3_get_nvram_size(tp);
  11127. tg3_disable_nvram_access(tp);
  11128. tg3_nvram_unlock(tp);
  11129. } else {
  11130. tg3_flag_clear(tp, NVRAM);
  11131. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11132. tg3_get_eeprom_size(tp);
  11133. }
  11134. }
  11135. struct subsys_tbl_ent {
  11136. u16 subsys_vendor, subsys_devid;
  11137. u32 phy_id;
  11138. };
  11139. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  11140. /* Broadcom boards. */
  11141. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11142. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11143. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11144. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11145. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11146. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11147. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11148. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11149. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11150. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11151. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11152. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11153. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11154. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11155. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11156. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11157. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11158. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11159. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11160. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11161. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11162. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11163. /* 3com boards. */
  11164. { TG3PCI_SUBVENDOR_ID_3COM,
  11165. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11166. { TG3PCI_SUBVENDOR_ID_3COM,
  11167. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11168. { TG3PCI_SUBVENDOR_ID_3COM,
  11169. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11170. { TG3PCI_SUBVENDOR_ID_3COM,
  11171. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11172. { TG3PCI_SUBVENDOR_ID_3COM,
  11173. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11174. /* DELL boards. */
  11175. { TG3PCI_SUBVENDOR_ID_DELL,
  11176. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11177. { TG3PCI_SUBVENDOR_ID_DELL,
  11178. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11179. { TG3PCI_SUBVENDOR_ID_DELL,
  11180. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11181. { TG3PCI_SUBVENDOR_ID_DELL,
  11182. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11183. /* Compaq boards. */
  11184. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11185. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11186. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11187. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11188. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11189. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11190. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11191. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11192. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11193. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11194. /* IBM boards. */
  11195. { TG3PCI_SUBVENDOR_ID_IBM,
  11196. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11197. };
  11198. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  11199. {
  11200. int i;
  11201. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11202. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11203. tp->pdev->subsystem_vendor) &&
  11204. (subsys_id_to_phy_id[i].subsys_devid ==
  11205. tp->pdev->subsystem_device))
  11206. return &subsys_id_to_phy_id[i];
  11207. }
  11208. return NULL;
  11209. }
  11210. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11211. {
  11212. u32 val;
  11213. tp->phy_id = TG3_PHY_ID_INVALID;
  11214. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11215. /* Assume an onboard device and WOL capable by default. */
  11216. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11217. tg3_flag_set(tp, WOL_CAP);
  11218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11219. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11220. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11221. tg3_flag_set(tp, IS_NIC);
  11222. }
  11223. val = tr32(VCPU_CFGSHDW);
  11224. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11225. tg3_flag_set(tp, ASPM_WORKAROUND);
  11226. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11227. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11228. tg3_flag_set(tp, WOL_ENABLE);
  11229. device_set_wakeup_enable(&tp->pdev->dev, true);
  11230. }
  11231. goto done;
  11232. }
  11233. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11234. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11235. u32 nic_cfg, led_cfg;
  11236. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11237. int eeprom_phy_serdes = 0;
  11238. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11239. tp->nic_sram_data_cfg = nic_cfg;
  11240. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11241. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11242. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11243. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11244. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11245. (ver > 0) && (ver < 0x100))
  11246. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11248. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11249. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11250. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11251. eeprom_phy_serdes = 1;
  11252. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11253. if (nic_phy_id != 0) {
  11254. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11255. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11256. eeprom_phy_id = (id1 >> 16) << 10;
  11257. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11258. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11259. } else
  11260. eeprom_phy_id = 0;
  11261. tp->phy_id = eeprom_phy_id;
  11262. if (eeprom_phy_serdes) {
  11263. if (!tg3_flag(tp, 5705_PLUS))
  11264. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11265. else
  11266. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11267. }
  11268. if (tg3_flag(tp, 5750_PLUS))
  11269. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11270. SHASTA_EXT_LED_MODE_MASK);
  11271. else
  11272. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11273. switch (led_cfg) {
  11274. default:
  11275. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11276. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11277. break;
  11278. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11279. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11280. break;
  11281. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11282. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11283. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11284. * read on some older 5700/5701 bootcode.
  11285. */
  11286. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11287. ASIC_REV_5700 ||
  11288. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11289. ASIC_REV_5701)
  11290. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11291. break;
  11292. case SHASTA_EXT_LED_SHARED:
  11293. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11294. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11295. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11296. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11297. LED_CTRL_MODE_PHY_2);
  11298. break;
  11299. case SHASTA_EXT_LED_MAC:
  11300. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11301. break;
  11302. case SHASTA_EXT_LED_COMBO:
  11303. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11304. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11305. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11306. LED_CTRL_MODE_PHY_2);
  11307. break;
  11308. }
  11309. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11310. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11311. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11312. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11313. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11314. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11315. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11316. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11317. if ((tp->pdev->subsystem_vendor ==
  11318. PCI_VENDOR_ID_ARIMA) &&
  11319. (tp->pdev->subsystem_device == 0x205a ||
  11320. tp->pdev->subsystem_device == 0x2063))
  11321. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11322. } else {
  11323. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11324. tg3_flag_set(tp, IS_NIC);
  11325. }
  11326. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11327. tg3_flag_set(tp, ENABLE_ASF);
  11328. if (tg3_flag(tp, 5750_PLUS))
  11329. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11330. }
  11331. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11332. tg3_flag(tp, 5750_PLUS))
  11333. tg3_flag_set(tp, ENABLE_APE);
  11334. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11335. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11336. tg3_flag_clear(tp, WOL_CAP);
  11337. if (tg3_flag(tp, WOL_CAP) &&
  11338. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11339. tg3_flag_set(tp, WOL_ENABLE);
  11340. device_set_wakeup_enable(&tp->pdev->dev, true);
  11341. }
  11342. if (cfg2 & (1 << 17))
  11343. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11344. /* serdes signal pre-emphasis in register 0x590 set by */
  11345. /* bootcode if bit 18 is set */
  11346. if (cfg2 & (1 << 18))
  11347. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11348. if ((tg3_flag(tp, 57765_PLUS) ||
  11349. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11350. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11351. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11352. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11353. if (tg3_flag(tp, PCI_EXPRESS) &&
  11354. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11355. !tg3_flag(tp, 57765_PLUS)) {
  11356. u32 cfg3;
  11357. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11358. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11359. tg3_flag_set(tp, ASPM_WORKAROUND);
  11360. }
  11361. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11362. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11363. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11364. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11365. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11366. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11367. }
  11368. done:
  11369. if (tg3_flag(tp, WOL_CAP))
  11370. device_set_wakeup_enable(&tp->pdev->dev,
  11371. tg3_flag(tp, WOL_ENABLE));
  11372. else
  11373. device_set_wakeup_capable(&tp->pdev->dev, false);
  11374. }
  11375. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11376. {
  11377. int i;
  11378. u32 val;
  11379. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11380. tw32(OTP_CTRL, cmd);
  11381. /* Wait for up to 1 ms for command to execute. */
  11382. for (i = 0; i < 100; i++) {
  11383. val = tr32(OTP_STATUS);
  11384. if (val & OTP_STATUS_CMD_DONE)
  11385. break;
  11386. udelay(10);
  11387. }
  11388. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11389. }
  11390. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11391. * configuration is a 32-bit value that straddles the alignment boundary.
  11392. * We do two 32-bit reads and then shift and merge the results.
  11393. */
  11394. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11395. {
  11396. u32 bhalf_otp, thalf_otp;
  11397. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11398. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11399. return 0;
  11400. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11401. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11402. return 0;
  11403. thalf_otp = tr32(OTP_READ_DATA);
  11404. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11405. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11406. return 0;
  11407. bhalf_otp = tr32(OTP_READ_DATA);
  11408. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11409. }
  11410. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11411. {
  11412. u32 adv = ADVERTISED_Autoneg;
  11413. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11414. adv |= ADVERTISED_1000baseT_Half |
  11415. ADVERTISED_1000baseT_Full;
  11416. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11417. adv |= ADVERTISED_100baseT_Half |
  11418. ADVERTISED_100baseT_Full |
  11419. ADVERTISED_10baseT_Half |
  11420. ADVERTISED_10baseT_Full |
  11421. ADVERTISED_TP;
  11422. else
  11423. adv |= ADVERTISED_FIBRE;
  11424. tp->link_config.advertising = adv;
  11425. tp->link_config.speed = SPEED_UNKNOWN;
  11426. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11427. tp->link_config.autoneg = AUTONEG_ENABLE;
  11428. tp->link_config.active_speed = SPEED_UNKNOWN;
  11429. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11430. tp->old_link = -1;
  11431. }
  11432. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11433. {
  11434. u32 hw_phy_id_1, hw_phy_id_2;
  11435. u32 hw_phy_id, hw_phy_id_masked;
  11436. int err;
  11437. /* flow control autonegotiation is default behavior */
  11438. tg3_flag_set(tp, PAUSE_AUTONEG);
  11439. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11440. if (tg3_flag(tp, ENABLE_APE)) {
  11441. switch (tp->pci_fn) {
  11442. case 0:
  11443. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11444. break;
  11445. case 1:
  11446. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11447. break;
  11448. case 2:
  11449. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11450. break;
  11451. case 3:
  11452. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11453. break;
  11454. }
  11455. }
  11456. if (tg3_flag(tp, USE_PHYLIB))
  11457. return tg3_phy_init(tp);
  11458. /* Reading the PHY ID register can conflict with ASF
  11459. * firmware access to the PHY hardware.
  11460. */
  11461. err = 0;
  11462. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11463. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11464. } else {
  11465. /* Now read the physical PHY_ID from the chip and verify
  11466. * that it is sane. If it doesn't look good, we fall back
  11467. * to either the hard-coded table based PHY_ID and failing
  11468. * that the value found in the eeprom area.
  11469. */
  11470. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11471. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11472. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11473. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11474. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11475. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11476. }
  11477. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11478. tp->phy_id = hw_phy_id;
  11479. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11480. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11481. else
  11482. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11483. } else {
  11484. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11485. /* Do nothing, phy ID already set up in
  11486. * tg3_get_eeprom_hw_cfg().
  11487. */
  11488. } else {
  11489. struct subsys_tbl_ent *p;
  11490. /* No eeprom signature? Try the hardcoded
  11491. * subsys device table.
  11492. */
  11493. p = tg3_lookup_by_subsys(tp);
  11494. if (!p)
  11495. return -ENODEV;
  11496. tp->phy_id = p->phy_id;
  11497. if (!tp->phy_id ||
  11498. tp->phy_id == TG3_PHY_ID_BCM8002)
  11499. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11500. }
  11501. }
  11502. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11503. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11505. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11506. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11507. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11508. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11509. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11510. tg3_phy_init_link_config(tp);
  11511. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11512. !tg3_flag(tp, ENABLE_APE) &&
  11513. !tg3_flag(tp, ENABLE_ASF)) {
  11514. u32 bmsr, dummy;
  11515. tg3_readphy(tp, MII_BMSR, &bmsr);
  11516. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11517. (bmsr & BMSR_LSTATUS))
  11518. goto skip_phy_reset;
  11519. err = tg3_phy_reset(tp);
  11520. if (err)
  11521. return err;
  11522. tg3_phy_set_wirespeed(tp);
  11523. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11524. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11525. tp->link_config.flowctrl);
  11526. tg3_writephy(tp, MII_BMCR,
  11527. BMCR_ANENABLE | BMCR_ANRESTART);
  11528. }
  11529. }
  11530. skip_phy_reset:
  11531. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11532. err = tg3_init_5401phy_dsp(tp);
  11533. if (err)
  11534. return err;
  11535. err = tg3_init_5401phy_dsp(tp);
  11536. }
  11537. return err;
  11538. }
  11539. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11540. {
  11541. u8 *vpd_data;
  11542. unsigned int block_end, rosize, len;
  11543. u32 vpdlen;
  11544. int j, i = 0;
  11545. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11546. if (!vpd_data)
  11547. goto out_no_vpd;
  11548. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11549. if (i < 0)
  11550. goto out_not_found;
  11551. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11552. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11553. i += PCI_VPD_LRDT_TAG_SIZE;
  11554. if (block_end > vpdlen)
  11555. goto out_not_found;
  11556. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11557. PCI_VPD_RO_KEYWORD_MFR_ID);
  11558. if (j > 0) {
  11559. len = pci_vpd_info_field_size(&vpd_data[j]);
  11560. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11561. if (j + len > block_end || len != 4 ||
  11562. memcmp(&vpd_data[j], "1028", 4))
  11563. goto partno;
  11564. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11565. PCI_VPD_RO_KEYWORD_VENDOR0);
  11566. if (j < 0)
  11567. goto partno;
  11568. len = pci_vpd_info_field_size(&vpd_data[j]);
  11569. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11570. if (j + len > block_end)
  11571. goto partno;
  11572. memcpy(tp->fw_ver, &vpd_data[j], len);
  11573. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11574. }
  11575. partno:
  11576. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11577. PCI_VPD_RO_KEYWORD_PARTNO);
  11578. if (i < 0)
  11579. goto out_not_found;
  11580. len = pci_vpd_info_field_size(&vpd_data[i]);
  11581. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11582. if (len > TG3_BPN_SIZE ||
  11583. (len + i) > vpdlen)
  11584. goto out_not_found;
  11585. memcpy(tp->board_part_number, &vpd_data[i], len);
  11586. out_not_found:
  11587. kfree(vpd_data);
  11588. if (tp->board_part_number[0])
  11589. return;
  11590. out_no_vpd:
  11591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11592. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11593. strcpy(tp->board_part_number, "BCM5717");
  11594. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11595. strcpy(tp->board_part_number, "BCM5718");
  11596. else
  11597. goto nomatch;
  11598. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11599. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11600. strcpy(tp->board_part_number, "BCM57780");
  11601. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11602. strcpy(tp->board_part_number, "BCM57760");
  11603. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11604. strcpy(tp->board_part_number, "BCM57790");
  11605. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11606. strcpy(tp->board_part_number, "BCM57788");
  11607. else
  11608. goto nomatch;
  11609. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11610. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11611. strcpy(tp->board_part_number, "BCM57761");
  11612. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11613. strcpy(tp->board_part_number, "BCM57765");
  11614. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11615. strcpy(tp->board_part_number, "BCM57781");
  11616. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11617. strcpy(tp->board_part_number, "BCM57785");
  11618. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11619. strcpy(tp->board_part_number, "BCM57791");
  11620. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11621. strcpy(tp->board_part_number, "BCM57795");
  11622. else
  11623. goto nomatch;
  11624. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11625. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11626. strcpy(tp->board_part_number, "BCM57762");
  11627. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11628. strcpy(tp->board_part_number, "BCM57766");
  11629. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11630. strcpy(tp->board_part_number, "BCM57782");
  11631. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11632. strcpy(tp->board_part_number, "BCM57786");
  11633. else
  11634. goto nomatch;
  11635. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11636. strcpy(tp->board_part_number, "BCM95906");
  11637. } else {
  11638. nomatch:
  11639. strcpy(tp->board_part_number, "none");
  11640. }
  11641. }
  11642. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11643. {
  11644. u32 val;
  11645. if (tg3_nvram_read(tp, offset, &val) ||
  11646. (val & 0xfc000000) != 0x0c000000 ||
  11647. tg3_nvram_read(tp, offset + 4, &val) ||
  11648. val != 0)
  11649. return 0;
  11650. return 1;
  11651. }
  11652. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11653. {
  11654. u32 val, offset, start, ver_offset;
  11655. int i, dst_off;
  11656. bool newver = false;
  11657. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11658. tg3_nvram_read(tp, 0x4, &start))
  11659. return;
  11660. offset = tg3_nvram_logical_addr(tp, offset);
  11661. if (tg3_nvram_read(tp, offset, &val))
  11662. return;
  11663. if ((val & 0xfc000000) == 0x0c000000) {
  11664. if (tg3_nvram_read(tp, offset + 4, &val))
  11665. return;
  11666. if (val == 0)
  11667. newver = true;
  11668. }
  11669. dst_off = strlen(tp->fw_ver);
  11670. if (newver) {
  11671. if (TG3_VER_SIZE - dst_off < 16 ||
  11672. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11673. return;
  11674. offset = offset + ver_offset - start;
  11675. for (i = 0; i < 16; i += 4) {
  11676. __be32 v;
  11677. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11678. return;
  11679. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11680. }
  11681. } else {
  11682. u32 major, minor;
  11683. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11684. return;
  11685. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11686. TG3_NVM_BCVER_MAJSFT;
  11687. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11688. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11689. "v%d.%02d", major, minor);
  11690. }
  11691. }
  11692. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11693. {
  11694. u32 val, major, minor;
  11695. /* Use native endian representation */
  11696. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11697. return;
  11698. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11699. TG3_NVM_HWSB_CFG1_MAJSFT;
  11700. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11701. TG3_NVM_HWSB_CFG1_MINSFT;
  11702. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11703. }
  11704. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11705. {
  11706. u32 offset, major, minor, build;
  11707. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11708. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11709. return;
  11710. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11711. case TG3_EEPROM_SB_REVISION_0:
  11712. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11713. break;
  11714. case TG3_EEPROM_SB_REVISION_2:
  11715. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11716. break;
  11717. case TG3_EEPROM_SB_REVISION_3:
  11718. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11719. break;
  11720. case TG3_EEPROM_SB_REVISION_4:
  11721. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11722. break;
  11723. case TG3_EEPROM_SB_REVISION_5:
  11724. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11725. break;
  11726. case TG3_EEPROM_SB_REVISION_6:
  11727. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11728. break;
  11729. default:
  11730. return;
  11731. }
  11732. if (tg3_nvram_read(tp, offset, &val))
  11733. return;
  11734. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11735. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11736. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11737. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11738. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11739. if (minor > 99 || build > 26)
  11740. return;
  11741. offset = strlen(tp->fw_ver);
  11742. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11743. " v%d.%02d", major, minor);
  11744. if (build > 0) {
  11745. offset = strlen(tp->fw_ver);
  11746. if (offset < TG3_VER_SIZE - 1)
  11747. tp->fw_ver[offset] = 'a' + build - 1;
  11748. }
  11749. }
  11750. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11751. {
  11752. u32 val, offset, start;
  11753. int i, vlen;
  11754. for (offset = TG3_NVM_DIR_START;
  11755. offset < TG3_NVM_DIR_END;
  11756. offset += TG3_NVM_DIRENT_SIZE) {
  11757. if (tg3_nvram_read(tp, offset, &val))
  11758. return;
  11759. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11760. break;
  11761. }
  11762. if (offset == TG3_NVM_DIR_END)
  11763. return;
  11764. if (!tg3_flag(tp, 5705_PLUS))
  11765. start = 0x08000000;
  11766. else if (tg3_nvram_read(tp, offset - 4, &start))
  11767. return;
  11768. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11769. !tg3_fw_img_is_valid(tp, offset) ||
  11770. tg3_nvram_read(tp, offset + 8, &val))
  11771. return;
  11772. offset += val - start;
  11773. vlen = strlen(tp->fw_ver);
  11774. tp->fw_ver[vlen++] = ',';
  11775. tp->fw_ver[vlen++] = ' ';
  11776. for (i = 0; i < 4; i++) {
  11777. __be32 v;
  11778. if (tg3_nvram_read_be32(tp, offset, &v))
  11779. return;
  11780. offset += sizeof(v);
  11781. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11782. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11783. break;
  11784. }
  11785. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11786. vlen += sizeof(v);
  11787. }
  11788. }
  11789. static void __devinit tg3_probe_ncsi(struct tg3 *tp)
  11790. {
  11791. u32 apedata;
  11792. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11793. if (apedata != APE_SEG_SIG_MAGIC)
  11794. return;
  11795. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11796. if (!(apedata & APE_FW_STATUS_READY))
  11797. return;
  11798. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  11799. tg3_flag_set(tp, APE_HAS_NCSI);
  11800. }
  11801. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11802. {
  11803. int vlen;
  11804. u32 apedata;
  11805. char *fwtype;
  11806. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11807. if (tg3_flag(tp, APE_HAS_NCSI))
  11808. fwtype = "NCSI";
  11809. else
  11810. fwtype = "DASH";
  11811. vlen = strlen(tp->fw_ver);
  11812. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11813. fwtype,
  11814. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11815. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11816. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11817. (apedata & APE_FW_VERSION_BLDMSK));
  11818. }
  11819. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11820. {
  11821. u32 val;
  11822. bool vpd_vers = false;
  11823. if (tp->fw_ver[0] != 0)
  11824. vpd_vers = true;
  11825. if (tg3_flag(tp, NO_NVRAM)) {
  11826. strcat(tp->fw_ver, "sb");
  11827. return;
  11828. }
  11829. if (tg3_nvram_read(tp, 0, &val))
  11830. return;
  11831. if (val == TG3_EEPROM_MAGIC)
  11832. tg3_read_bc_ver(tp);
  11833. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11834. tg3_read_sb_ver(tp, val);
  11835. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11836. tg3_read_hwsb_ver(tp);
  11837. if (tg3_flag(tp, ENABLE_ASF)) {
  11838. if (tg3_flag(tp, ENABLE_APE)) {
  11839. tg3_probe_ncsi(tp);
  11840. if (!vpd_vers)
  11841. tg3_read_dash_ver(tp);
  11842. } else if (!vpd_vers) {
  11843. tg3_read_mgmtfw_ver(tp);
  11844. }
  11845. }
  11846. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11847. }
  11848. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11849. {
  11850. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11851. return TG3_RX_RET_MAX_SIZE_5717;
  11852. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11853. return TG3_RX_RET_MAX_SIZE_5700;
  11854. else
  11855. return TG3_RX_RET_MAX_SIZE_5705;
  11856. }
  11857. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11858. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11859. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11860. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11861. { },
  11862. };
  11863. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11864. {
  11865. struct pci_dev *peer;
  11866. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11867. for (func = 0; func < 8; func++) {
  11868. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11869. if (peer && peer != tp->pdev)
  11870. break;
  11871. pci_dev_put(peer);
  11872. }
  11873. /* 5704 can be configured in single-port mode, set peer to
  11874. * tp->pdev in that case.
  11875. */
  11876. if (!peer) {
  11877. peer = tp->pdev;
  11878. return peer;
  11879. }
  11880. /*
  11881. * We don't need to keep the refcount elevated; there's no way
  11882. * to remove one half of this device without removing the other
  11883. */
  11884. pci_dev_put(peer);
  11885. return peer;
  11886. }
  11887. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11888. {
  11889. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11891. u32 reg;
  11892. /* All devices that use the alternate
  11893. * ASIC REV location have a CPMU.
  11894. */
  11895. tg3_flag_set(tp, CPMU_PRESENT);
  11896. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11897. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11898. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11899. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11900. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11901. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11902. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11903. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11904. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11905. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11906. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11907. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11908. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11909. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11910. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11911. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11912. else
  11913. reg = TG3PCI_PRODID_ASICREV;
  11914. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11915. }
  11916. /* Wrong chip ID in 5752 A0. This code can be removed later
  11917. * as A0 is not in production.
  11918. */
  11919. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11920. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11924. tg3_flag_set(tp, 5717_PLUS);
  11925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11927. tg3_flag_set(tp, 57765_CLASS);
  11928. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11929. tg3_flag_set(tp, 57765_PLUS);
  11930. /* Intentionally exclude ASIC_REV_5906 */
  11931. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11933. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11934. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11935. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11936. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11937. tg3_flag(tp, 57765_PLUS))
  11938. tg3_flag_set(tp, 5755_PLUS);
  11939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11941. tg3_flag_set(tp, 5780_CLASS);
  11942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11943. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11945. tg3_flag(tp, 5755_PLUS) ||
  11946. tg3_flag(tp, 5780_CLASS))
  11947. tg3_flag_set(tp, 5750_PLUS);
  11948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11949. tg3_flag(tp, 5750_PLUS))
  11950. tg3_flag_set(tp, 5705_PLUS);
  11951. }
  11952. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11953. {
  11954. u32 misc_ctrl_reg;
  11955. u32 pci_state_reg, grc_misc_cfg;
  11956. u32 val;
  11957. u16 pci_cmd;
  11958. int err;
  11959. /* Force memory write invalidate off. If we leave it on,
  11960. * then on 5700_BX chips we have to enable a workaround.
  11961. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11962. * to match the cacheline size. The Broadcom driver have this
  11963. * workaround but turns MWI off all the times so never uses
  11964. * it. This seems to suggest that the workaround is insufficient.
  11965. */
  11966. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11967. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11968. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11969. /* Important! -- Make sure register accesses are byteswapped
  11970. * correctly. Also, for those chips that require it, make
  11971. * sure that indirect register accesses are enabled before
  11972. * the first operation.
  11973. */
  11974. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11975. &misc_ctrl_reg);
  11976. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11977. MISC_HOST_CTRL_CHIPREV);
  11978. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11979. tp->misc_host_ctrl);
  11980. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11981. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11982. * we need to disable memory and use config. cycles
  11983. * only to access all registers. The 5702/03 chips
  11984. * can mistakenly decode the special cycles from the
  11985. * ICH chipsets as memory write cycles, causing corruption
  11986. * of register and memory space. Only certain ICH bridges
  11987. * will drive special cycles with non-zero data during the
  11988. * address phase which can fall within the 5703's address
  11989. * range. This is not an ICH bug as the PCI spec allows
  11990. * non-zero address during special cycles. However, only
  11991. * these ICH bridges are known to drive non-zero addresses
  11992. * during special cycles.
  11993. *
  11994. * Since special cycles do not cross PCI bridges, we only
  11995. * enable this workaround if the 5703 is on the secondary
  11996. * bus of these ICH bridges.
  11997. */
  11998. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11999. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12000. static struct tg3_dev_id {
  12001. u32 vendor;
  12002. u32 device;
  12003. u32 rev;
  12004. } ich_chipsets[] = {
  12005. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12006. PCI_ANY_ID },
  12007. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12008. PCI_ANY_ID },
  12009. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12010. 0xa },
  12011. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12012. PCI_ANY_ID },
  12013. { },
  12014. };
  12015. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12016. struct pci_dev *bridge = NULL;
  12017. while (pci_id->vendor != 0) {
  12018. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12019. bridge);
  12020. if (!bridge) {
  12021. pci_id++;
  12022. continue;
  12023. }
  12024. if (pci_id->rev != PCI_ANY_ID) {
  12025. if (bridge->revision > pci_id->rev)
  12026. continue;
  12027. }
  12028. if (bridge->subordinate &&
  12029. (bridge->subordinate->number ==
  12030. tp->pdev->bus->number)) {
  12031. tg3_flag_set(tp, ICH_WORKAROUND);
  12032. pci_dev_put(bridge);
  12033. break;
  12034. }
  12035. }
  12036. }
  12037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12038. static struct tg3_dev_id {
  12039. u32 vendor;
  12040. u32 device;
  12041. } bridge_chipsets[] = {
  12042. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12043. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12044. { },
  12045. };
  12046. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12047. struct pci_dev *bridge = NULL;
  12048. while (pci_id->vendor != 0) {
  12049. bridge = pci_get_device(pci_id->vendor,
  12050. pci_id->device,
  12051. bridge);
  12052. if (!bridge) {
  12053. pci_id++;
  12054. continue;
  12055. }
  12056. if (bridge->subordinate &&
  12057. (bridge->subordinate->number <=
  12058. tp->pdev->bus->number) &&
  12059. (bridge->subordinate->busn_res.end >=
  12060. tp->pdev->bus->number)) {
  12061. tg3_flag_set(tp, 5701_DMA_BUG);
  12062. pci_dev_put(bridge);
  12063. break;
  12064. }
  12065. }
  12066. }
  12067. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12068. * DMA addresses > 40-bit. This bridge may have other additional
  12069. * 57xx devices behind it in some 4-port NIC designs for example.
  12070. * Any tg3 device found behind the bridge will also need the 40-bit
  12071. * DMA workaround.
  12072. */
  12073. if (tg3_flag(tp, 5780_CLASS)) {
  12074. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12075. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12076. } else {
  12077. struct pci_dev *bridge = NULL;
  12078. do {
  12079. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12080. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12081. bridge);
  12082. if (bridge && bridge->subordinate &&
  12083. (bridge->subordinate->number <=
  12084. tp->pdev->bus->number) &&
  12085. (bridge->subordinate->busn_res.end >=
  12086. tp->pdev->bus->number)) {
  12087. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12088. pci_dev_put(bridge);
  12089. break;
  12090. }
  12091. } while (bridge);
  12092. }
  12093. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12095. tp->pdev_peer = tg3_find_peer(tp);
  12096. /* Determine TSO capabilities */
  12097. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12098. ; /* Do nothing. HW bug. */
  12099. else if (tg3_flag(tp, 57765_PLUS))
  12100. tg3_flag_set(tp, HW_TSO_3);
  12101. else if (tg3_flag(tp, 5755_PLUS) ||
  12102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12103. tg3_flag_set(tp, HW_TSO_2);
  12104. else if (tg3_flag(tp, 5750_PLUS)) {
  12105. tg3_flag_set(tp, HW_TSO_1);
  12106. tg3_flag_set(tp, TSO_BUG);
  12107. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12108. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12109. tg3_flag_clear(tp, TSO_BUG);
  12110. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12111. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12112. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12113. tg3_flag_set(tp, TSO_BUG);
  12114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12115. tp->fw_needed = FIRMWARE_TG3TSO5;
  12116. else
  12117. tp->fw_needed = FIRMWARE_TG3TSO;
  12118. }
  12119. /* Selectively allow TSO based on operating conditions */
  12120. if (tg3_flag(tp, HW_TSO_1) ||
  12121. tg3_flag(tp, HW_TSO_2) ||
  12122. tg3_flag(tp, HW_TSO_3) ||
  12123. tp->fw_needed) {
  12124. /* For firmware TSO, assume ASF is disabled.
  12125. * We'll disable TSO later if we discover ASF
  12126. * is enabled in tg3_get_eeprom_hw_cfg().
  12127. */
  12128. tg3_flag_set(tp, TSO_CAPABLE);
  12129. } else {
  12130. tg3_flag_clear(tp, TSO_CAPABLE);
  12131. tg3_flag_clear(tp, TSO_BUG);
  12132. tp->fw_needed = NULL;
  12133. }
  12134. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12135. tp->fw_needed = FIRMWARE_TG3;
  12136. tp->irq_max = 1;
  12137. if (tg3_flag(tp, 5750_PLUS)) {
  12138. tg3_flag_set(tp, SUPPORT_MSI);
  12139. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12140. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12141. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12142. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12143. tp->pdev_peer == tp->pdev))
  12144. tg3_flag_clear(tp, SUPPORT_MSI);
  12145. if (tg3_flag(tp, 5755_PLUS) ||
  12146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12147. tg3_flag_set(tp, 1SHOT_MSI);
  12148. }
  12149. if (tg3_flag(tp, 57765_PLUS)) {
  12150. tg3_flag_set(tp, SUPPORT_MSIX);
  12151. tp->irq_max = TG3_IRQ_MAX_VECS;
  12152. }
  12153. }
  12154. tp->txq_max = 1;
  12155. tp->rxq_max = 1;
  12156. if (tp->irq_max > 1) {
  12157. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12158. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12159. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12161. tp->txq_max = tp->irq_max - 1;
  12162. }
  12163. if (tg3_flag(tp, 5755_PLUS) ||
  12164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12165. tg3_flag_set(tp, SHORT_DMA_BUG);
  12166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12167. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12171. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12172. if (tg3_flag(tp, 57765_PLUS) &&
  12173. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12174. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12175. if (!tg3_flag(tp, 5705_PLUS) ||
  12176. tg3_flag(tp, 5780_CLASS) ||
  12177. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12178. tg3_flag_set(tp, JUMBO_CAPABLE);
  12179. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12180. &pci_state_reg);
  12181. if (pci_is_pcie(tp->pdev)) {
  12182. u16 lnkctl;
  12183. tg3_flag_set(tp, PCI_EXPRESS);
  12184. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12185. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12186. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12187. ASIC_REV_5906) {
  12188. tg3_flag_clear(tp, HW_TSO_2);
  12189. tg3_flag_clear(tp, TSO_CAPABLE);
  12190. }
  12191. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12192. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12193. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12194. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12195. tg3_flag_set(tp, CLKREQ_BUG);
  12196. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12197. tg3_flag_set(tp, L1PLLPD_EN);
  12198. }
  12199. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12200. /* BCM5785 devices are effectively PCIe devices, and should
  12201. * follow PCIe codepaths, but do not have a PCIe capabilities
  12202. * section.
  12203. */
  12204. tg3_flag_set(tp, PCI_EXPRESS);
  12205. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12206. tg3_flag(tp, 5780_CLASS)) {
  12207. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12208. if (!tp->pcix_cap) {
  12209. dev_err(&tp->pdev->dev,
  12210. "Cannot find PCI-X capability, aborting\n");
  12211. return -EIO;
  12212. }
  12213. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12214. tg3_flag_set(tp, PCIX_MODE);
  12215. }
  12216. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12217. * reordering to the mailbox registers done by the host
  12218. * controller can cause major troubles. We read back from
  12219. * every mailbox register write to force the writes to be
  12220. * posted to the chip in order.
  12221. */
  12222. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12223. !tg3_flag(tp, PCI_EXPRESS))
  12224. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12225. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12226. &tp->pci_cacheline_sz);
  12227. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12228. &tp->pci_lat_timer);
  12229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12230. tp->pci_lat_timer < 64) {
  12231. tp->pci_lat_timer = 64;
  12232. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12233. tp->pci_lat_timer);
  12234. }
  12235. /* Important! -- It is critical that the PCI-X hw workaround
  12236. * situation is decided before the first MMIO register access.
  12237. */
  12238. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12239. /* 5700 BX chips need to have their TX producer index
  12240. * mailboxes written twice to workaround a bug.
  12241. */
  12242. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12243. /* If we are in PCI-X mode, enable register write workaround.
  12244. *
  12245. * The workaround is to use indirect register accesses
  12246. * for all chip writes not to mailbox registers.
  12247. */
  12248. if (tg3_flag(tp, PCIX_MODE)) {
  12249. u32 pm_reg;
  12250. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12251. /* The chip can have it's power management PCI config
  12252. * space registers clobbered due to this bug.
  12253. * So explicitly force the chip into D0 here.
  12254. */
  12255. pci_read_config_dword(tp->pdev,
  12256. tp->pm_cap + PCI_PM_CTRL,
  12257. &pm_reg);
  12258. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12259. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12260. pci_write_config_dword(tp->pdev,
  12261. tp->pm_cap + PCI_PM_CTRL,
  12262. pm_reg);
  12263. /* Also, force SERR#/PERR# in PCI command. */
  12264. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12265. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12266. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12267. }
  12268. }
  12269. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12270. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12271. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12272. tg3_flag_set(tp, PCI_32BIT);
  12273. /* Chip-specific fixup from Broadcom driver */
  12274. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12275. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12276. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12277. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12278. }
  12279. /* Default fast path register access methods */
  12280. tp->read32 = tg3_read32;
  12281. tp->write32 = tg3_write32;
  12282. tp->read32_mbox = tg3_read32;
  12283. tp->write32_mbox = tg3_write32;
  12284. tp->write32_tx_mbox = tg3_write32;
  12285. tp->write32_rx_mbox = tg3_write32;
  12286. /* Various workaround register access methods */
  12287. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12288. tp->write32 = tg3_write_indirect_reg32;
  12289. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12290. (tg3_flag(tp, PCI_EXPRESS) &&
  12291. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12292. /*
  12293. * Back to back register writes can cause problems on these
  12294. * chips, the workaround is to read back all reg writes
  12295. * except those to mailbox regs.
  12296. *
  12297. * See tg3_write_indirect_reg32().
  12298. */
  12299. tp->write32 = tg3_write_flush_reg32;
  12300. }
  12301. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12302. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12303. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12304. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12305. }
  12306. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12307. tp->read32 = tg3_read_indirect_reg32;
  12308. tp->write32 = tg3_write_indirect_reg32;
  12309. tp->read32_mbox = tg3_read_indirect_mbox;
  12310. tp->write32_mbox = tg3_write_indirect_mbox;
  12311. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12312. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12313. iounmap(tp->regs);
  12314. tp->regs = NULL;
  12315. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12316. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12317. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12318. }
  12319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12320. tp->read32_mbox = tg3_read32_mbox_5906;
  12321. tp->write32_mbox = tg3_write32_mbox_5906;
  12322. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12323. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12324. }
  12325. if (tp->write32 == tg3_write_indirect_reg32 ||
  12326. (tg3_flag(tp, PCIX_MODE) &&
  12327. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12328. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12329. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12330. /* The memory arbiter has to be enabled in order for SRAM accesses
  12331. * to succeed. Normally on powerup the tg3 chip firmware will make
  12332. * sure it is enabled, but other entities such as system netboot
  12333. * code might disable it.
  12334. */
  12335. val = tr32(MEMARB_MODE);
  12336. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12337. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12339. tg3_flag(tp, 5780_CLASS)) {
  12340. if (tg3_flag(tp, PCIX_MODE)) {
  12341. pci_read_config_dword(tp->pdev,
  12342. tp->pcix_cap + PCI_X_STATUS,
  12343. &val);
  12344. tp->pci_fn = val & 0x7;
  12345. }
  12346. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12347. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12348. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12349. NIC_SRAM_CPMUSTAT_SIG) {
  12350. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12351. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12352. }
  12353. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12355. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12356. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12357. NIC_SRAM_CPMUSTAT_SIG) {
  12358. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12359. TG3_CPMU_STATUS_FSHFT_5719;
  12360. }
  12361. }
  12362. /* Get eeprom hw config before calling tg3_set_power_state().
  12363. * In particular, the TG3_FLAG_IS_NIC flag must be
  12364. * determined before calling tg3_set_power_state() so that
  12365. * we know whether or not to switch out of Vaux power.
  12366. * When the flag is set, it means that GPIO1 is used for eeprom
  12367. * write protect and also implies that it is a LOM where GPIOs
  12368. * are not used to switch power.
  12369. */
  12370. tg3_get_eeprom_hw_cfg(tp);
  12371. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12372. tg3_flag_clear(tp, TSO_CAPABLE);
  12373. tg3_flag_clear(tp, TSO_BUG);
  12374. tp->fw_needed = NULL;
  12375. }
  12376. if (tg3_flag(tp, ENABLE_APE)) {
  12377. /* Allow reads and writes to the
  12378. * APE register and memory space.
  12379. */
  12380. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12381. PCISTATE_ALLOW_APE_SHMEM_WR |
  12382. PCISTATE_ALLOW_APE_PSPACE_WR;
  12383. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12384. pci_state_reg);
  12385. tg3_ape_lock_init(tp);
  12386. }
  12387. /* Set up tp->grc_local_ctrl before calling
  12388. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12389. * will bring 5700's external PHY out of reset.
  12390. * It is also used as eeprom write protect on LOMs.
  12391. */
  12392. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12394. tg3_flag(tp, EEPROM_WRITE_PROT))
  12395. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12396. GRC_LCLCTRL_GPIO_OUTPUT1);
  12397. /* Unused GPIO3 must be driven as output on 5752 because there
  12398. * are no pull-up resistors on unused GPIO pins.
  12399. */
  12400. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12401. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12402. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12404. tg3_flag(tp, 57765_CLASS))
  12405. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12406. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12407. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12408. /* Turn off the debug UART. */
  12409. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12410. if (tg3_flag(tp, IS_NIC))
  12411. /* Keep VMain power. */
  12412. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12413. GRC_LCLCTRL_GPIO_OUTPUT0;
  12414. }
  12415. /* Switch out of Vaux if it is a NIC */
  12416. tg3_pwrsrc_switch_to_vmain(tp);
  12417. /* Derive initial jumbo mode from MTU assigned in
  12418. * ether_setup() via the alloc_etherdev() call
  12419. */
  12420. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12421. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12422. /* Determine WakeOnLan speed to use. */
  12423. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12424. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12425. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12426. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12427. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12428. } else {
  12429. tg3_flag_set(tp, WOL_SPEED_100MB);
  12430. }
  12431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12432. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12433. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12435. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12436. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12437. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12438. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12439. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12440. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12441. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12442. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12443. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12444. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12445. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12446. if (tg3_flag(tp, 5705_PLUS) &&
  12447. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12448. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12449. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12450. !tg3_flag(tp, 57765_PLUS)) {
  12451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12455. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12456. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12457. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12458. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12459. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12460. } else
  12461. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12462. }
  12463. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12464. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12465. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12466. if (tp->phy_otp == 0)
  12467. tp->phy_otp = TG3_OTP_DEFAULT;
  12468. }
  12469. if (tg3_flag(tp, CPMU_PRESENT))
  12470. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12471. else
  12472. tp->mi_mode = MAC_MI_MODE_BASE;
  12473. tp->coalesce_mode = 0;
  12474. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12475. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12476. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12477. /* Set these bits to enable statistics workaround. */
  12478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12479. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12480. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12481. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12482. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12483. }
  12484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12485. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12486. tg3_flag_set(tp, USE_PHYLIB);
  12487. err = tg3_mdio_init(tp);
  12488. if (err)
  12489. return err;
  12490. /* Initialize data/descriptor byte/word swapping. */
  12491. val = tr32(GRC_MODE);
  12492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12493. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12494. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12495. GRC_MODE_B2HRX_ENABLE |
  12496. GRC_MODE_HTX2B_ENABLE |
  12497. GRC_MODE_HOST_STACKUP);
  12498. else
  12499. val &= GRC_MODE_HOST_STACKUP;
  12500. tw32(GRC_MODE, val | tp->grc_mode);
  12501. tg3_switch_clocks(tp);
  12502. /* Clear this out for sanity. */
  12503. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12504. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12505. &pci_state_reg);
  12506. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12507. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12508. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12509. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12510. chiprevid == CHIPREV_ID_5701_B0 ||
  12511. chiprevid == CHIPREV_ID_5701_B2 ||
  12512. chiprevid == CHIPREV_ID_5701_B5) {
  12513. void __iomem *sram_base;
  12514. /* Write some dummy words into the SRAM status block
  12515. * area, see if it reads back correctly. If the return
  12516. * value is bad, force enable the PCIX workaround.
  12517. */
  12518. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12519. writel(0x00000000, sram_base);
  12520. writel(0x00000000, sram_base + 4);
  12521. writel(0xffffffff, sram_base + 4);
  12522. if (readl(sram_base) != 0x00000000)
  12523. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12524. }
  12525. }
  12526. udelay(50);
  12527. tg3_nvram_init(tp);
  12528. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12529. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12531. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12532. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12533. tg3_flag_set(tp, IS_5788);
  12534. if (!tg3_flag(tp, IS_5788) &&
  12535. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12536. tg3_flag_set(tp, TAGGED_STATUS);
  12537. if (tg3_flag(tp, TAGGED_STATUS)) {
  12538. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12539. HOSTCC_MODE_CLRTICK_TXBD);
  12540. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12541. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12542. tp->misc_host_ctrl);
  12543. }
  12544. /* Preserve the APE MAC_MODE bits */
  12545. if (tg3_flag(tp, ENABLE_APE))
  12546. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12547. else
  12548. tp->mac_mode = 0;
  12549. /* these are limited to 10/100 only */
  12550. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12551. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12552. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12553. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12554. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12555. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12556. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12557. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12558. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12559. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12560. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12561. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12562. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12563. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12564. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12565. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12566. err = tg3_phy_probe(tp);
  12567. if (err) {
  12568. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12569. /* ... but do not return immediately ... */
  12570. tg3_mdio_fini(tp);
  12571. }
  12572. tg3_read_vpd(tp);
  12573. tg3_read_fw_ver(tp);
  12574. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12575. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12576. } else {
  12577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12578. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12579. else
  12580. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12581. }
  12582. /* 5700 {AX,BX} chips have a broken status block link
  12583. * change bit implementation, so we must use the
  12584. * status register in those cases.
  12585. */
  12586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12587. tg3_flag_set(tp, USE_LINKCHG_REG);
  12588. else
  12589. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12590. /* The led_ctrl is set during tg3_phy_probe, here we might
  12591. * have to force the link status polling mechanism based
  12592. * upon subsystem IDs.
  12593. */
  12594. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12596. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12597. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12598. tg3_flag_set(tp, USE_LINKCHG_REG);
  12599. }
  12600. /* For all SERDES we poll the MAC status register. */
  12601. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12602. tg3_flag_set(tp, POLL_SERDES);
  12603. else
  12604. tg3_flag_clear(tp, POLL_SERDES);
  12605. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12606. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12608. tg3_flag(tp, PCIX_MODE)) {
  12609. tp->rx_offset = NET_SKB_PAD;
  12610. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12611. tp->rx_copy_thresh = ~(u16)0;
  12612. #endif
  12613. }
  12614. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12615. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12616. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12617. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12618. /* Increment the rx prod index on the rx std ring by at most
  12619. * 8 for these chips to workaround hw errata.
  12620. */
  12621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12622. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12623. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12624. tp->rx_std_max_post = 8;
  12625. if (tg3_flag(tp, ASPM_WORKAROUND))
  12626. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12627. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12628. return err;
  12629. }
  12630. #ifdef CONFIG_SPARC
  12631. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12632. {
  12633. struct net_device *dev = tp->dev;
  12634. struct pci_dev *pdev = tp->pdev;
  12635. struct device_node *dp = pci_device_to_OF_node(pdev);
  12636. const unsigned char *addr;
  12637. int len;
  12638. addr = of_get_property(dp, "local-mac-address", &len);
  12639. if (addr && len == 6) {
  12640. memcpy(dev->dev_addr, addr, 6);
  12641. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12642. return 0;
  12643. }
  12644. return -ENODEV;
  12645. }
  12646. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12647. {
  12648. struct net_device *dev = tp->dev;
  12649. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12650. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12651. return 0;
  12652. }
  12653. #endif
  12654. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12655. {
  12656. struct net_device *dev = tp->dev;
  12657. u32 hi, lo, mac_offset;
  12658. int addr_ok = 0;
  12659. #ifdef CONFIG_SPARC
  12660. if (!tg3_get_macaddr_sparc(tp))
  12661. return 0;
  12662. #endif
  12663. mac_offset = 0x7c;
  12664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12665. tg3_flag(tp, 5780_CLASS)) {
  12666. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12667. mac_offset = 0xcc;
  12668. if (tg3_nvram_lock(tp))
  12669. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12670. else
  12671. tg3_nvram_unlock(tp);
  12672. } else if (tg3_flag(tp, 5717_PLUS)) {
  12673. if (tp->pci_fn & 1)
  12674. mac_offset = 0xcc;
  12675. if (tp->pci_fn > 1)
  12676. mac_offset += 0x18c;
  12677. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12678. mac_offset = 0x10;
  12679. /* First try to get it from MAC address mailbox. */
  12680. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12681. if ((hi >> 16) == 0x484b) {
  12682. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12683. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12684. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12685. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12686. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12687. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12688. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12689. /* Some old bootcode may report a 0 MAC address in SRAM */
  12690. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12691. }
  12692. if (!addr_ok) {
  12693. /* Next, try NVRAM. */
  12694. if (!tg3_flag(tp, NO_NVRAM) &&
  12695. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12696. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12697. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12698. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12699. }
  12700. /* Finally just fetch it out of the MAC control regs. */
  12701. else {
  12702. hi = tr32(MAC_ADDR_0_HIGH);
  12703. lo = tr32(MAC_ADDR_0_LOW);
  12704. dev->dev_addr[5] = lo & 0xff;
  12705. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12706. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12707. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12708. dev->dev_addr[1] = hi & 0xff;
  12709. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12710. }
  12711. }
  12712. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12713. #ifdef CONFIG_SPARC
  12714. if (!tg3_get_default_macaddr_sparc(tp))
  12715. return 0;
  12716. #endif
  12717. return -EINVAL;
  12718. }
  12719. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12720. return 0;
  12721. }
  12722. #define BOUNDARY_SINGLE_CACHELINE 1
  12723. #define BOUNDARY_MULTI_CACHELINE 2
  12724. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12725. {
  12726. int cacheline_size;
  12727. u8 byte;
  12728. int goal;
  12729. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12730. if (byte == 0)
  12731. cacheline_size = 1024;
  12732. else
  12733. cacheline_size = (int) byte * 4;
  12734. /* On 5703 and later chips, the boundary bits have no
  12735. * effect.
  12736. */
  12737. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12738. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12739. !tg3_flag(tp, PCI_EXPRESS))
  12740. goto out;
  12741. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12742. goal = BOUNDARY_MULTI_CACHELINE;
  12743. #else
  12744. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12745. goal = BOUNDARY_SINGLE_CACHELINE;
  12746. #else
  12747. goal = 0;
  12748. #endif
  12749. #endif
  12750. if (tg3_flag(tp, 57765_PLUS)) {
  12751. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12752. goto out;
  12753. }
  12754. if (!goal)
  12755. goto out;
  12756. /* PCI controllers on most RISC systems tend to disconnect
  12757. * when a device tries to burst across a cache-line boundary.
  12758. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12759. *
  12760. * Unfortunately, for PCI-E there are only limited
  12761. * write-side controls for this, and thus for reads
  12762. * we will still get the disconnects. We'll also waste
  12763. * these PCI cycles for both read and write for chips
  12764. * other than 5700 and 5701 which do not implement the
  12765. * boundary bits.
  12766. */
  12767. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12768. switch (cacheline_size) {
  12769. case 16:
  12770. case 32:
  12771. case 64:
  12772. case 128:
  12773. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12774. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12775. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12776. } else {
  12777. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12778. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12779. }
  12780. break;
  12781. case 256:
  12782. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12783. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12784. break;
  12785. default:
  12786. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12787. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12788. break;
  12789. }
  12790. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12791. switch (cacheline_size) {
  12792. case 16:
  12793. case 32:
  12794. case 64:
  12795. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12796. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12797. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12798. break;
  12799. }
  12800. /* fallthrough */
  12801. case 128:
  12802. default:
  12803. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12804. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12805. break;
  12806. }
  12807. } else {
  12808. switch (cacheline_size) {
  12809. case 16:
  12810. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12811. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12812. DMA_RWCTRL_WRITE_BNDRY_16);
  12813. break;
  12814. }
  12815. /* fallthrough */
  12816. case 32:
  12817. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12818. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12819. DMA_RWCTRL_WRITE_BNDRY_32);
  12820. break;
  12821. }
  12822. /* fallthrough */
  12823. case 64:
  12824. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12825. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12826. DMA_RWCTRL_WRITE_BNDRY_64);
  12827. break;
  12828. }
  12829. /* fallthrough */
  12830. case 128:
  12831. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12832. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12833. DMA_RWCTRL_WRITE_BNDRY_128);
  12834. break;
  12835. }
  12836. /* fallthrough */
  12837. case 256:
  12838. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12839. DMA_RWCTRL_WRITE_BNDRY_256);
  12840. break;
  12841. case 512:
  12842. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12843. DMA_RWCTRL_WRITE_BNDRY_512);
  12844. break;
  12845. case 1024:
  12846. default:
  12847. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12848. DMA_RWCTRL_WRITE_BNDRY_1024);
  12849. break;
  12850. }
  12851. }
  12852. out:
  12853. return val;
  12854. }
  12855. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12856. {
  12857. struct tg3_internal_buffer_desc test_desc;
  12858. u32 sram_dma_descs;
  12859. int i, ret;
  12860. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12861. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12862. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12863. tw32(RDMAC_STATUS, 0);
  12864. tw32(WDMAC_STATUS, 0);
  12865. tw32(BUFMGR_MODE, 0);
  12866. tw32(FTQ_RESET, 0);
  12867. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12868. test_desc.addr_lo = buf_dma & 0xffffffff;
  12869. test_desc.nic_mbuf = 0x00002100;
  12870. test_desc.len = size;
  12871. /*
  12872. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12873. * the *second* time the tg3 driver was getting loaded after an
  12874. * initial scan.
  12875. *
  12876. * Broadcom tells me:
  12877. * ...the DMA engine is connected to the GRC block and a DMA
  12878. * reset may affect the GRC block in some unpredictable way...
  12879. * The behavior of resets to individual blocks has not been tested.
  12880. *
  12881. * Broadcom noted the GRC reset will also reset all sub-components.
  12882. */
  12883. if (to_device) {
  12884. test_desc.cqid_sqid = (13 << 8) | 2;
  12885. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12886. udelay(40);
  12887. } else {
  12888. test_desc.cqid_sqid = (16 << 8) | 7;
  12889. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12890. udelay(40);
  12891. }
  12892. test_desc.flags = 0x00000005;
  12893. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12894. u32 val;
  12895. val = *(((u32 *)&test_desc) + i);
  12896. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12897. sram_dma_descs + (i * sizeof(u32)));
  12898. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12899. }
  12900. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12901. if (to_device)
  12902. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12903. else
  12904. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12905. ret = -ENODEV;
  12906. for (i = 0; i < 40; i++) {
  12907. u32 val;
  12908. if (to_device)
  12909. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12910. else
  12911. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12912. if ((val & 0xffff) == sram_dma_descs) {
  12913. ret = 0;
  12914. break;
  12915. }
  12916. udelay(100);
  12917. }
  12918. return ret;
  12919. }
  12920. #define TEST_BUFFER_SIZE 0x2000
  12921. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12922. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12923. { },
  12924. };
  12925. static int __devinit tg3_test_dma(struct tg3 *tp)
  12926. {
  12927. dma_addr_t buf_dma;
  12928. u32 *buf, saved_dma_rwctrl;
  12929. int ret = 0;
  12930. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12931. &buf_dma, GFP_KERNEL);
  12932. if (!buf) {
  12933. ret = -ENOMEM;
  12934. goto out_nofree;
  12935. }
  12936. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12937. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12938. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12939. if (tg3_flag(tp, 57765_PLUS))
  12940. goto out;
  12941. if (tg3_flag(tp, PCI_EXPRESS)) {
  12942. /* DMA read watermark not used on PCIE */
  12943. tp->dma_rwctrl |= 0x00180000;
  12944. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12945. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12946. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12947. tp->dma_rwctrl |= 0x003f0000;
  12948. else
  12949. tp->dma_rwctrl |= 0x003f000f;
  12950. } else {
  12951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12953. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12954. u32 read_water = 0x7;
  12955. /* If the 5704 is behind the EPB bridge, we can
  12956. * do the less restrictive ONE_DMA workaround for
  12957. * better performance.
  12958. */
  12959. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12961. tp->dma_rwctrl |= 0x8000;
  12962. else if (ccval == 0x6 || ccval == 0x7)
  12963. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12964. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12965. read_water = 4;
  12966. /* Set bit 23 to enable PCIX hw bug fix */
  12967. tp->dma_rwctrl |=
  12968. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12969. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12970. (1 << 23);
  12971. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12972. /* 5780 always in PCIX mode */
  12973. tp->dma_rwctrl |= 0x00144000;
  12974. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12975. /* 5714 always in PCIX mode */
  12976. tp->dma_rwctrl |= 0x00148000;
  12977. } else {
  12978. tp->dma_rwctrl |= 0x001b000f;
  12979. }
  12980. }
  12981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12983. tp->dma_rwctrl &= 0xfffffff0;
  12984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12986. /* Remove this if it causes problems for some boards. */
  12987. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12988. /* On 5700/5701 chips, we need to set this bit.
  12989. * Otherwise the chip will issue cacheline transactions
  12990. * to streamable DMA memory with not all the byte
  12991. * enables turned on. This is an error on several
  12992. * RISC PCI controllers, in particular sparc64.
  12993. *
  12994. * On 5703/5704 chips, this bit has been reassigned
  12995. * a different meaning. In particular, it is used
  12996. * on those chips to enable a PCI-X workaround.
  12997. */
  12998. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12999. }
  13000. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13001. #if 0
  13002. /* Unneeded, already done by tg3_get_invariants. */
  13003. tg3_switch_clocks(tp);
  13004. #endif
  13005. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13006. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13007. goto out;
  13008. /* It is best to perform DMA test with maximum write burst size
  13009. * to expose the 5700/5701 write DMA bug.
  13010. */
  13011. saved_dma_rwctrl = tp->dma_rwctrl;
  13012. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13013. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13014. while (1) {
  13015. u32 *p = buf, i;
  13016. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13017. p[i] = i;
  13018. /* Send the buffer to the chip. */
  13019. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13020. if (ret) {
  13021. dev_err(&tp->pdev->dev,
  13022. "%s: Buffer write failed. err = %d\n",
  13023. __func__, ret);
  13024. break;
  13025. }
  13026. #if 0
  13027. /* validate data reached card RAM correctly. */
  13028. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13029. u32 val;
  13030. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13031. if (le32_to_cpu(val) != p[i]) {
  13032. dev_err(&tp->pdev->dev,
  13033. "%s: Buffer corrupted on device! "
  13034. "(%d != %d)\n", __func__, val, i);
  13035. /* ret = -ENODEV here? */
  13036. }
  13037. p[i] = 0;
  13038. }
  13039. #endif
  13040. /* Now read it back. */
  13041. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13042. if (ret) {
  13043. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13044. "err = %d\n", __func__, ret);
  13045. break;
  13046. }
  13047. /* Verify it. */
  13048. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13049. if (p[i] == i)
  13050. continue;
  13051. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13052. DMA_RWCTRL_WRITE_BNDRY_16) {
  13053. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13054. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13055. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13056. break;
  13057. } else {
  13058. dev_err(&tp->pdev->dev,
  13059. "%s: Buffer corrupted on read back! "
  13060. "(%d != %d)\n", __func__, p[i], i);
  13061. ret = -ENODEV;
  13062. goto out;
  13063. }
  13064. }
  13065. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13066. /* Success. */
  13067. ret = 0;
  13068. break;
  13069. }
  13070. }
  13071. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13072. DMA_RWCTRL_WRITE_BNDRY_16) {
  13073. /* DMA test passed without adjusting DMA boundary,
  13074. * now look for chipsets that are known to expose the
  13075. * DMA bug without failing the test.
  13076. */
  13077. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13078. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13079. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13080. } else {
  13081. /* Safe to use the calculated DMA boundary. */
  13082. tp->dma_rwctrl = saved_dma_rwctrl;
  13083. }
  13084. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13085. }
  13086. out:
  13087. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13088. out_nofree:
  13089. return ret;
  13090. }
  13091. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  13092. {
  13093. if (tg3_flag(tp, 57765_PLUS)) {
  13094. tp->bufmgr_config.mbuf_read_dma_low_water =
  13095. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13096. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13097. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13098. tp->bufmgr_config.mbuf_high_water =
  13099. DEFAULT_MB_HIGH_WATER_57765;
  13100. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13101. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13102. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13103. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13104. tp->bufmgr_config.mbuf_high_water_jumbo =
  13105. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13106. } else if (tg3_flag(tp, 5705_PLUS)) {
  13107. tp->bufmgr_config.mbuf_read_dma_low_water =
  13108. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13109. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13110. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13111. tp->bufmgr_config.mbuf_high_water =
  13112. DEFAULT_MB_HIGH_WATER_5705;
  13113. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13114. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13115. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13116. tp->bufmgr_config.mbuf_high_water =
  13117. DEFAULT_MB_HIGH_WATER_5906;
  13118. }
  13119. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13120. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13121. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13122. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13123. tp->bufmgr_config.mbuf_high_water_jumbo =
  13124. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13125. } else {
  13126. tp->bufmgr_config.mbuf_read_dma_low_water =
  13127. DEFAULT_MB_RDMA_LOW_WATER;
  13128. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13129. DEFAULT_MB_MACRX_LOW_WATER;
  13130. tp->bufmgr_config.mbuf_high_water =
  13131. DEFAULT_MB_HIGH_WATER;
  13132. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13133. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13134. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13135. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13136. tp->bufmgr_config.mbuf_high_water_jumbo =
  13137. DEFAULT_MB_HIGH_WATER_JUMBO;
  13138. }
  13139. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13140. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13141. }
  13142. static char * __devinit tg3_phy_string(struct tg3 *tp)
  13143. {
  13144. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13145. case TG3_PHY_ID_BCM5400: return "5400";
  13146. case TG3_PHY_ID_BCM5401: return "5401";
  13147. case TG3_PHY_ID_BCM5411: return "5411";
  13148. case TG3_PHY_ID_BCM5701: return "5701";
  13149. case TG3_PHY_ID_BCM5703: return "5703";
  13150. case TG3_PHY_ID_BCM5704: return "5704";
  13151. case TG3_PHY_ID_BCM5705: return "5705";
  13152. case TG3_PHY_ID_BCM5750: return "5750";
  13153. case TG3_PHY_ID_BCM5752: return "5752";
  13154. case TG3_PHY_ID_BCM5714: return "5714";
  13155. case TG3_PHY_ID_BCM5780: return "5780";
  13156. case TG3_PHY_ID_BCM5755: return "5755";
  13157. case TG3_PHY_ID_BCM5787: return "5787";
  13158. case TG3_PHY_ID_BCM5784: return "5784";
  13159. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13160. case TG3_PHY_ID_BCM5906: return "5906";
  13161. case TG3_PHY_ID_BCM5761: return "5761";
  13162. case TG3_PHY_ID_BCM5718C: return "5718C";
  13163. case TG3_PHY_ID_BCM5718S: return "5718S";
  13164. case TG3_PHY_ID_BCM57765: return "57765";
  13165. case TG3_PHY_ID_BCM5719C: return "5719C";
  13166. case TG3_PHY_ID_BCM5720C: return "5720C";
  13167. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13168. case 0: return "serdes";
  13169. default: return "unknown";
  13170. }
  13171. }
  13172. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  13173. {
  13174. if (tg3_flag(tp, PCI_EXPRESS)) {
  13175. strcpy(str, "PCI Express");
  13176. return str;
  13177. } else if (tg3_flag(tp, PCIX_MODE)) {
  13178. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13179. strcpy(str, "PCIX:");
  13180. if ((clock_ctrl == 7) ||
  13181. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13182. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13183. strcat(str, "133MHz");
  13184. else if (clock_ctrl == 0)
  13185. strcat(str, "33MHz");
  13186. else if (clock_ctrl == 2)
  13187. strcat(str, "50MHz");
  13188. else if (clock_ctrl == 4)
  13189. strcat(str, "66MHz");
  13190. else if (clock_ctrl == 6)
  13191. strcat(str, "100MHz");
  13192. } else {
  13193. strcpy(str, "PCI:");
  13194. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13195. strcat(str, "66MHz");
  13196. else
  13197. strcat(str, "33MHz");
  13198. }
  13199. if (tg3_flag(tp, PCI_32BIT))
  13200. strcat(str, ":32-bit");
  13201. else
  13202. strcat(str, ":64-bit");
  13203. return str;
  13204. }
  13205. static void __devinit tg3_init_coal(struct tg3 *tp)
  13206. {
  13207. struct ethtool_coalesce *ec = &tp->coal;
  13208. memset(ec, 0, sizeof(*ec));
  13209. ec->cmd = ETHTOOL_GCOALESCE;
  13210. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13211. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13212. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13213. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13214. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13215. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13216. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13217. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13218. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13219. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13220. HOSTCC_MODE_CLRTICK_TXBD)) {
  13221. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13222. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13223. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13224. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13225. }
  13226. if (tg3_flag(tp, 5705_PLUS)) {
  13227. ec->rx_coalesce_usecs_irq = 0;
  13228. ec->tx_coalesce_usecs_irq = 0;
  13229. ec->stats_block_coalesce_usecs = 0;
  13230. }
  13231. }
  13232. static int __devinit tg3_init_one(struct pci_dev *pdev,
  13233. const struct pci_device_id *ent)
  13234. {
  13235. struct net_device *dev;
  13236. struct tg3 *tp;
  13237. int i, err, pm_cap;
  13238. u32 sndmbx, rcvmbx, intmbx;
  13239. char str[40];
  13240. u64 dma_mask, persist_dma_mask;
  13241. netdev_features_t features = 0;
  13242. printk_once(KERN_INFO "%s\n", version);
  13243. err = pci_enable_device(pdev);
  13244. if (err) {
  13245. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13246. return err;
  13247. }
  13248. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13249. if (err) {
  13250. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13251. goto err_out_disable_pdev;
  13252. }
  13253. pci_set_master(pdev);
  13254. /* Find power-management capability. */
  13255. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13256. if (pm_cap == 0) {
  13257. dev_err(&pdev->dev,
  13258. "Cannot find Power Management capability, aborting\n");
  13259. err = -EIO;
  13260. goto err_out_free_res;
  13261. }
  13262. err = pci_set_power_state(pdev, PCI_D0);
  13263. if (err) {
  13264. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13265. goto err_out_free_res;
  13266. }
  13267. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13268. if (!dev) {
  13269. err = -ENOMEM;
  13270. goto err_out_power_down;
  13271. }
  13272. SET_NETDEV_DEV(dev, &pdev->dev);
  13273. tp = netdev_priv(dev);
  13274. tp->pdev = pdev;
  13275. tp->dev = dev;
  13276. tp->pm_cap = pm_cap;
  13277. tp->rx_mode = TG3_DEF_RX_MODE;
  13278. tp->tx_mode = TG3_DEF_TX_MODE;
  13279. if (tg3_debug > 0)
  13280. tp->msg_enable = tg3_debug;
  13281. else
  13282. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13283. /* The word/byte swap controls here control register access byte
  13284. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13285. * setting below.
  13286. */
  13287. tp->misc_host_ctrl =
  13288. MISC_HOST_CTRL_MASK_PCI_INT |
  13289. MISC_HOST_CTRL_WORD_SWAP |
  13290. MISC_HOST_CTRL_INDIR_ACCESS |
  13291. MISC_HOST_CTRL_PCISTATE_RW;
  13292. /* The NONFRM (non-frame) byte/word swap controls take effect
  13293. * on descriptor entries, anything which isn't packet data.
  13294. *
  13295. * The StrongARM chips on the board (one for tx, one for rx)
  13296. * are running in big-endian mode.
  13297. */
  13298. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13299. GRC_MODE_WSWAP_NONFRM_DATA);
  13300. #ifdef __BIG_ENDIAN
  13301. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13302. #endif
  13303. spin_lock_init(&tp->lock);
  13304. spin_lock_init(&tp->indirect_lock);
  13305. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13306. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13307. if (!tp->regs) {
  13308. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13309. err = -ENOMEM;
  13310. goto err_out_free_dev;
  13311. }
  13312. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13313. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13314. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13315. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13316. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13317. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13318. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13319. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13320. tg3_flag_set(tp, ENABLE_APE);
  13321. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13322. if (!tp->aperegs) {
  13323. dev_err(&pdev->dev,
  13324. "Cannot map APE registers, aborting\n");
  13325. err = -ENOMEM;
  13326. goto err_out_iounmap;
  13327. }
  13328. }
  13329. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13330. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13331. dev->ethtool_ops = &tg3_ethtool_ops;
  13332. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13333. dev->netdev_ops = &tg3_netdev_ops;
  13334. dev->irq = pdev->irq;
  13335. err = tg3_get_invariants(tp);
  13336. if (err) {
  13337. dev_err(&pdev->dev,
  13338. "Problem fetching invariants of chip, aborting\n");
  13339. goto err_out_apeunmap;
  13340. }
  13341. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13342. * device behind the EPB cannot support DMA addresses > 40-bit.
  13343. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13344. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13345. * do DMA address check in tg3_start_xmit().
  13346. */
  13347. if (tg3_flag(tp, IS_5788))
  13348. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13349. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13350. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13351. #ifdef CONFIG_HIGHMEM
  13352. dma_mask = DMA_BIT_MASK(64);
  13353. #endif
  13354. } else
  13355. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13356. /* Configure DMA attributes. */
  13357. if (dma_mask > DMA_BIT_MASK(32)) {
  13358. err = pci_set_dma_mask(pdev, dma_mask);
  13359. if (!err) {
  13360. features |= NETIF_F_HIGHDMA;
  13361. err = pci_set_consistent_dma_mask(pdev,
  13362. persist_dma_mask);
  13363. if (err < 0) {
  13364. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13365. "DMA for consistent allocations\n");
  13366. goto err_out_apeunmap;
  13367. }
  13368. }
  13369. }
  13370. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13371. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13372. if (err) {
  13373. dev_err(&pdev->dev,
  13374. "No usable DMA configuration, aborting\n");
  13375. goto err_out_apeunmap;
  13376. }
  13377. }
  13378. tg3_init_bufmgr_config(tp);
  13379. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13380. /* 5700 B0 chips do not support checksumming correctly due
  13381. * to hardware bugs.
  13382. */
  13383. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13384. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13385. if (tg3_flag(tp, 5755_PLUS))
  13386. features |= NETIF_F_IPV6_CSUM;
  13387. }
  13388. /* TSO is on by default on chips that support hardware TSO.
  13389. * Firmware TSO on older chips gives lower performance, so it
  13390. * is off by default, but can be enabled using ethtool.
  13391. */
  13392. if ((tg3_flag(tp, HW_TSO_1) ||
  13393. tg3_flag(tp, HW_TSO_2) ||
  13394. tg3_flag(tp, HW_TSO_3)) &&
  13395. (features & NETIF_F_IP_CSUM))
  13396. features |= NETIF_F_TSO;
  13397. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13398. if (features & NETIF_F_IPV6_CSUM)
  13399. features |= NETIF_F_TSO6;
  13400. if (tg3_flag(tp, HW_TSO_3) ||
  13401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13402. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13403. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13405. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13406. features |= NETIF_F_TSO_ECN;
  13407. }
  13408. dev->features |= features;
  13409. dev->vlan_features |= features;
  13410. /*
  13411. * Add loopback capability only for a subset of devices that support
  13412. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13413. * loopback for the remaining devices.
  13414. */
  13415. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13416. !tg3_flag(tp, CPMU_PRESENT))
  13417. /* Add the loopback capability */
  13418. features |= NETIF_F_LOOPBACK;
  13419. dev->hw_features |= features;
  13420. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13421. !tg3_flag(tp, TSO_CAPABLE) &&
  13422. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13423. tg3_flag_set(tp, MAX_RXPEND_64);
  13424. tp->rx_pending = 63;
  13425. }
  13426. err = tg3_get_device_address(tp);
  13427. if (err) {
  13428. dev_err(&pdev->dev,
  13429. "Could not obtain valid ethernet address, aborting\n");
  13430. goto err_out_apeunmap;
  13431. }
  13432. /*
  13433. * Reset chip in case UNDI or EFI driver did not shutdown
  13434. * DMA self test will enable WDMAC and we'll see (spurious)
  13435. * pending DMA on the PCI bus at that point.
  13436. */
  13437. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13438. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13439. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13440. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13441. }
  13442. err = tg3_test_dma(tp);
  13443. if (err) {
  13444. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13445. goto err_out_apeunmap;
  13446. }
  13447. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13448. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13449. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13450. for (i = 0; i < tp->irq_max; i++) {
  13451. struct tg3_napi *tnapi = &tp->napi[i];
  13452. tnapi->tp = tp;
  13453. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13454. tnapi->int_mbox = intmbx;
  13455. if (i <= 4)
  13456. intmbx += 0x8;
  13457. else
  13458. intmbx += 0x4;
  13459. tnapi->consmbox = rcvmbx;
  13460. tnapi->prodmbox = sndmbx;
  13461. if (i)
  13462. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13463. else
  13464. tnapi->coal_now = HOSTCC_MODE_NOW;
  13465. if (!tg3_flag(tp, SUPPORT_MSIX))
  13466. break;
  13467. /*
  13468. * If we support MSIX, we'll be using RSS. If we're using
  13469. * RSS, the first vector only handles link interrupts and the
  13470. * remaining vectors handle rx and tx interrupts. Reuse the
  13471. * mailbox values for the next iteration. The values we setup
  13472. * above are still useful for the single vectored mode.
  13473. */
  13474. if (!i)
  13475. continue;
  13476. rcvmbx += 0x8;
  13477. if (sndmbx & 0x4)
  13478. sndmbx -= 0x4;
  13479. else
  13480. sndmbx += 0xc;
  13481. }
  13482. tg3_init_coal(tp);
  13483. pci_set_drvdata(pdev, dev);
  13484. if (tg3_flag(tp, 5717_PLUS)) {
  13485. /* Resume a low-power mode */
  13486. tg3_frob_aux_power(tp, false);
  13487. }
  13488. tg3_timer_init(tp);
  13489. err = register_netdev(dev);
  13490. if (err) {
  13491. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13492. goto err_out_apeunmap;
  13493. }
  13494. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13495. tp->board_part_number,
  13496. tp->pci_chip_rev_id,
  13497. tg3_bus_string(tp, str),
  13498. dev->dev_addr);
  13499. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13500. struct phy_device *phydev;
  13501. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13502. netdev_info(dev,
  13503. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13504. phydev->drv->name, dev_name(&phydev->dev));
  13505. } else {
  13506. char *ethtype;
  13507. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13508. ethtype = "10/100Base-TX";
  13509. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13510. ethtype = "1000Base-SX";
  13511. else
  13512. ethtype = "10/100/1000Base-T";
  13513. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13514. "(WireSpeed[%d], EEE[%d])\n",
  13515. tg3_phy_string(tp), ethtype,
  13516. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13517. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13518. }
  13519. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13520. (dev->features & NETIF_F_RXCSUM) != 0,
  13521. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13522. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13523. tg3_flag(tp, ENABLE_ASF) != 0,
  13524. tg3_flag(tp, TSO_CAPABLE) != 0);
  13525. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13526. tp->dma_rwctrl,
  13527. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13528. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13529. pci_save_state(pdev);
  13530. return 0;
  13531. err_out_apeunmap:
  13532. if (tp->aperegs) {
  13533. iounmap(tp->aperegs);
  13534. tp->aperegs = NULL;
  13535. }
  13536. err_out_iounmap:
  13537. if (tp->regs) {
  13538. iounmap(tp->regs);
  13539. tp->regs = NULL;
  13540. }
  13541. err_out_free_dev:
  13542. free_netdev(dev);
  13543. err_out_power_down:
  13544. pci_set_power_state(pdev, PCI_D3hot);
  13545. err_out_free_res:
  13546. pci_release_regions(pdev);
  13547. err_out_disable_pdev:
  13548. pci_disable_device(pdev);
  13549. pci_set_drvdata(pdev, NULL);
  13550. return err;
  13551. }
  13552. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13553. {
  13554. struct net_device *dev = pci_get_drvdata(pdev);
  13555. if (dev) {
  13556. struct tg3 *tp = netdev_priv(dev);
  13557. release_firmware(tp->fw);
  13558. tg3_reset_task_cancel(tp);
  13559. if (tg3_flag(tp, USE_PHYLIB)) {
  13560. tg3_phy_fini(tp);
  13561. tg3_mdio_fini(tp);
  13562. }
  13563. unregister_netdev(dev);
  13564. if (tp->aperegs) {
  13565. iounmap(tp->aperegs);
  13566. tp->aperegs = NULL;
  13567. }
  13568. if (tp->regs) {
  13569. iounmap(tp->regs);
  13570. tp->regs = NULL;
  13571. }
  13572. free_netdev(dev);
  13573. pci_release_regions(pdev);
  13574. pci_disable_device(pdev);
  13575. pci_set_drvdata(pdev, NULL);
  13576. }
  13577. }
  13578. #ifdef CONFIG_PM_SLEEP
  13579. static int tg3_suspend(struct device *device)
  13580. {
  13581. struct pci_dev *pdev = to_pci_dev(device);
  13582. struct net_device *dev = pci_get_drvdata(pdev);
  13583. struct tg3 *tp = netdev_priv(dev);
  13584. int err;
  13585. if (!netif_running(dev))
  13586. return 0;
  13587. tg3_reset_task_cancel(tp);
  13588. tg3_phy_stop(tp);
  13589. tg3_netif_stop(tp);
  13590. tg3_timer_stop(tp);
  13591. tg3_full_lock(tp, 1);
  13592. tg3_disable_ints(tp);
  13593. tg3_full_unlock(tp);
  13594. netif_device_detach(dev);
  13595. tg3_full_lock(tp, 0);
  13596. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13597. tg3_flag_clear(tp, INIT_COMPLETE);
  13598. tg3_full_unlock(tp);
  13599. err = tg3_power_down_prepare(tp);
  13600. if (err) {
  13601. int err2;
  13602. tg3_full_lock(tp, 0);
  13603. tg3_flag_set(tp, INIT_COMPLETE);
  13604. err2 = tg3_restart_hw(tp, 1);
  13605. if (err2)
  13606. goto out;
  13607. tg3_timer_start(tp);
  13608. netif_device_attach(dev);
  13609. tg3_netif_start(tp);
  13610. out:
  13611. tg3_full_unlock(tp);
  13612. if (!err2)
  13613. tg3_phy_start(tp);
  13614. }
  13615. return err;
  13616. }
  13617. static int tg3_resume(struct device *device)
  13618. {
  13619. struct pci_dev *pdev = to_pci_dev(device);
  13620. struct net_device *dev = pci_get_drvdata(pdev);
  13621. struct tg3 *tp = netdev_priv(dev);
  13622. int err;
  13623. if (!netif_running(dev))
  13624. return 0;
  13625. netif_device_attach(dev);
  13626. tg3_full_lock(tp, 0);
  13627. tg3_flag_set(tp, INIT_COMPLETE);
  13628. err = tg3_restart_hw(tp, 1);
  13629. if (err)
  13630. goto out;
  13631. tg3_timer_start(tp);
  13632. tg3_netif_start(tp);
  13633. out:
  13634. tg3_full_unlock(tp);
  13635. if (!err)
  13636. tg3_phy_start(tp);
  13637. return err;
  13638. }
  13639. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13640. #define TG3_PM_OPS (&tg3_pm_ops)
  13641. #else
  13642. #define TG3_PM_OPS NULL
  13643. #endif /* CONFIG_PM_SLEEP */
  13644. /**
  13645. * tg3_io_error_detected - called when PCI error is detected
  13646. * @pdev: Pointer to PCI device
  13647. * @state: The current pci connection state
  13648. *
  13649. * This function is called after a PCI bus error affecting
  13650. * this device has been detected.
  13651. */
  13652. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13653. pci_channel_state_t state)
  13654. {
  13655. struct net_device *netdev = pci_get_drvdata(pdev);
  13656. struct tg3 *tp = netdev_priv(netdev);
  13657. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13658. netdev_info(netdev, "PCI I/O error detected\n");
  13659. rtnl_lock();
  13660. if (!netif_running(netdev))
  13661. goto done;
  13662. tg3_phy_stop(tp);
  13663. tg3_netif_stop(tp);
  13664. tg3_timer_stop(tp);
  13665. /* Want to make sure that the reset task doesn't run */
  13666. tg3_reset_task_cancel(tp);
  13667. netif_device_detach(netdev);
  13668. /* Clean up software state, even if MMIO is blocked */
  13669. tg3_full_lock(tp, 0);
  13670. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13671. tg3_full_unlock(tp);
  13672. done:
  13673. if (state == pci_channel_io_perm_failure)
  13674. err = PCI_ERS_RESULT_DISCONNECT;
  13675. else
  13676. pci_disable_device(pdev);
  13677. rtnl_unlock();
  13678. return err;
  13679. }
  13680. /**
  13681. * tg3_io_slot_reset - called after the pci bus has been reset.
  13682. * @pdev: Pointer to PCI device
  13683. *
  13684. * Restart the card from scratch, as if from a cold-boot.
  13685. * At this point, the card has exprienced a hard reset,
  13686. * followed by fixups by BIOS, and has its config space
  13687. * set up identically to what it was at cold boot.
  13688. */
  13689. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13690. {
  13691. struct net_device *netdev = pci_get_drvdata(pdev);
  13692. struct tg3 *tp = netdev_priv(netdev);
  13693. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13694. int err;
  13695. rtnl_lock();
  13696. if (pci_enable_device(pdev)) {
  13697. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13698. goto done;
  13699. }
  13700. pci_set_master(pdev);
  13701. pci_restore_state(pdev);
  13702. pci_save_state(pdev);
  13703. if (!netif_running(netdev)) {
  13704. rc = PCI_ERS_RESULT_RECOVERED;
  13705. goto done;
  13706. }
  13707. err = tg3_power_up(tp);
  13708. if (err)
  13709. goto done;
  13710. rc = PCI_ERS_RESULT_RECOVERED;
  13711. done:
  13712. rtnl_unlock();
  13713. return rc;
  13714. }
  13715. /**
  13716. * tg3_io_resume - called when traffic can start flowing again.
  13717. * @pdev: Pointer to PCI device
  13718. *
  13719. * This callback is called when the error recovery driver tells
  13720. * us that its OK to resume normal operation.
  13721. */
  13722. static void tg3_io_resume(struct pci_dev *pdev)
  13723. {
  13724. struct net_device *netdev = pci_get_drvdata(pdev);
  13725. struct tg3 *tp = netdev_priv(netdev);
  13726. int err;
  13727. rtnl_lock();
  13728. if (!netif_running(netdev))
  13729. goto done;
  13730. tg3_full_lock(tp, 0);
  13731. tg3_flag_set(tp, INIT_COMPLETE);
  13732. err = tg3_restart_hw(tp, 1);
  13733. tg3_full_unlock(tp);
  13734. if (err) {
  13735. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13736. goto done;
  13737. }
  13738. netif_device_attach(netdev);
  13739. tg3_timer_start(tp);
  13740. tg3_netif_start(tp);
  13741. tg3_phy_start(tp);
  13742. done:
  13743. rtnl_unlock();
  13744. }
  13745. static const struct pci_error_handlers tg3_err_handler = {
  13746. .error_detected = tg3_io_error_detected,
  13747. .slot_reset = tg3_io_slot_reset,
  13748. .resume = tg3_io_resume
  13749. };
  13750. static struct pci_driver tg3_driver = {
  13751. .name = DRV_MODULE_NAME,
  13752. .id_table = tg3_pci_tbl,
  13753. .probe = tg3_init_one,
  13754. .remove = __devexit_p(tg3_remove_one),
  13755. .err_handler = &tg3_err_handler,
  13756. .driver.pm = TG3_PM_OPS,
  13757. };
  13758. static int __init tg3_init(void)
  13759. {
  13760. return pci_register_driver(&tg3_driver);
  13761. }
  13762. static void __exit tg3_cleanup(void)
  13763. {
  13764. pci_unregister_driver(&tg3_driver);
  13765. }
  13766. module_init(tg3_init);
  13767. module_exit(tg3_cleanup);