nouveau_drv.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. bool used;
  57. uint32_t addr;
  58. uint32_t limit;
  59. uint32_t pitch;
  60. uint32_t zcomp;
  61. struct drm_mm_node *tag_mem;
  62. struct nouveau_fence *fence;
  63. };
  64. struct nouveau_bo {
  65. struct ttm_buffer_object bo;
  66. struct ttm_placement placement;
  67. u32 placements[3];
  68. u32 busy_placements[3];
  69. struct ttm_bo_kmap_obj kmap;
  70. struct list_head head;
  71. /* protected by ttm_bo_reserve() */
  72. struct drm_file *reserved_by;
  73. struct list_head entry;
  74. int pbbo_index;
  75. bool validate_mapped;
  76. struct nouveau_channel *channel;
  77. bool mappable;
  78. bool no_vm;
  79. uint32_t tile_mode;
  80. uint32_t tile_flags;
  81. struct nouveau_tile_reg *tile;
  82. struct drm_gem_object *gem;
  83. int pin_refcnt;
  84. };
  85. #define nouveau_bo_tile_layout(nvbo) \
  86. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  87. static inline struct nouveau_bo *
  88. nouveau_bo(struct ttm_buffer_object *bo)
  89. {
  90. return container_of(bo, struct nouveau_bo, bo);
  91. }
  92. static inline struct nouveau_bo *
  93. nouveau_gem_object(struct drm_gem_object *gem)
  94. {
  95. return gem ? gem->driver_private : NULL;
  96. }
  97. /* TODO: submit equivalent to TTM generic API upstream? */
  98. static inline void __iomem *
  99. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  100. {
  101. bool is_iomem;
  102. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  103. &nvbo->kmap, &is_iomem);
  104. WARN_ON_ONCE(ioptr && !is_iomem);
  105. return ioptr;
  106. }
  107. enum nouveau_flags {
  108. NV_NFORCE = 0x10000000,
  109. NV_NFORCE2 = 0x20000000
  110. };
  111. #define NVOBJ_ENGINE_SW 0
  112. #define NVOBJ_ENGINE_GR 1
  113. #define NVOBJ_ENGINE_PPP 2
  114. #define NVOBJ_ENGINE_COPY 3
  115. #define NVOBJ_ENGINE_VP 4
  116. #define NVOBJ_ENGINE_CRYPT 5
  117. #define NVOBJ_ENGINE_BSP 6
  118. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  119. #define NVOBJ_ENGINE_INT 0xdeadbeef
  120. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  121. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  122. struct nouveau_gpuobj {
  123. struct drm_device *dev;
  124. struct kref refcount;
  125. struct list_head list;
  126. struct drm_mm_node *im_pramin;
  127. struct nouveau_bo *im_backing;
  128. uint32_t *im_backing_suspend;
  129. int im_bound;
  130. uint32_t flags;
  131. u32 size;
  132. u32 pinst;
  133. u32 cinst;
  134. u64 vinst;
  135. uint32_t engine;
  136. uint32_t class;
  137. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  138. void *priv;
  139. };
  140. struct nouveau_page_flip_state {
  141. struct list_head head;
  142. struct drm_pending_vblank_event *event;
  143. int crtc, bpp, pitch, x, y;
  144. uint64_t offset;
  145. };
  146. enum nouveau_channel_mutex_class {
  147. NOUVEAU_UCHANNEL_MUTEX,
  148. NOUVEAU_KCHANNEL_MUTEX
  149. };
  150. struct nouveau_channel {
  151. struct drm_device *dev;
  152. int id;
  153. /* references to the channel data structure */
  154. struct kref ref;
  155. /* users of the hardware channel resources, the hardware
  156. * context will be kicked off when it reaches zero. */
  157. atomic_t users;
  158. struct mutex mutex;
  159. /* owner of this fifo */
  160. struct drm_file *file_priv;
  161. /* mapping of the fifo itself */
  162. struct drm_local_map *map;
  163. /* mapping of the regs controling the fifo */
  164. void __iomem *user;
  165. uint32_t user_get;
  166. uint32_t user_put;
  167. /* Fencing */
  168. struct {
  169. /* lock protects the pending list only */
  170. spinlock_t lock;
  171. struct list_head pending;
  172. uint32_t sequence;
  173. uint32_t sequence_ack;
  174. atomic_t last_sequence_irq;
  175. } fence;
  176. /* DMA push buffer */
  177. struct nouveau_gpuobj *pushbuf;
  178. struct nouveau_bo *pushbuf_bo;
  179. uint32_t pushbuf_base;
  180. /* Notifier memory */
  181. struct nouveau_bo *notifier_bo;
  182. struct drm_mm notifier_heap;
  183. /* PFIFO context */
  184. struct nouveau_gpuobj *ramfc;
  185. struct nouveau_gpuobj *cache;
  186. /* PGRAPH context */
  187. /* XXX may be merge 2 pointers as private data ??? */
  188. struct nouveau_gpuobj *ramin_grctx;
  189. struct nouveau_gpuobj *crypt_ctx;
  190. void *pgraph_ctx;
  191. /* NV50 VM */
  192. struct nouveau_gpuobj *vm_pd;
  193. struct nouveau_gpuobj *vm_gart_pt;
  194. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  195. /* Objects */
  196. struct nouveau_gpuobj *ramin; /* Private instmem */
  197. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  198. struct nouveau_ramht *ramht; /* Hash table */
  199. /* GPU object info for stuff used in-kernel (mm_enabled) */
  200. uint32_t m2mf_ntfy;
  201. uint32_t vram_handle;
  202. uint32_t gart_handle;
  203. bool accel_done;
  204. /* Push buffer state (only for drm's channel on !mm_enabled) */
  205. struct {
  206. int max;
  207. int free;
  208. int cur;
  209. int put;
  210. /* access via pushbuf_bo */
  211. int ib_base;
  212. int ib_max;
  213. int ib_free;
  214. int ib_put;
  215. } dma;
  216. uint32_t sw_subchannel[8];
  217. struct {
  218. struct nouveau_gpuobj *vblsem;
  219. uint32_t vblsem_head;
  220. uint32_t vblsem_offset;
  221. uint32_t vblsem_rval;
  222. struct list_head vbl_wait;
  223. struct list_head flip;
  224. } nvsw;
  225. struct {
  226. bool active;
  227. char name[32];
  228. struct drm_info_list info;
  229. } debugfs;
  230. };
  231. struct nouveau_instmem_engine {
  232. void *priv;
  233. int (*init)(struct drm_device *dev);
  234. void (*takedown)(struct drm_device *dev);
  235. int (*suspend)(struct drm_device *dev);
  236. void (*resume)(struct drm_device *dev);
  237. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  238. u32 *size, u32 align);
  239. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  240. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  241. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  242. void (*flush)(struct drm_device *);
  243. };
  244. struct nouveau_mc_engine {
  245. int (*init)(struct drm_device *dev);
  246. void (*takedown)(struct drm_device *dev);
  247. };
  248. struct nouveau_timer_engine {
  249. int (*init)(struct drm_device *dev);
  250. void (*takedown)(struct drm_device *dev);
  251. uint64_t (*read)(struct drm_device *dev);
  252. };
  253. struct nouveau_fb_engine {
  254. int num_tiles;
  255. struct drm_mm tag_heap;
  256. int (*init)(struct drm_device *dev);
  257. void (*takedown)(struct drm_device *dev);
  258. void (*init_tile_region)(struct drm_device *dev, int i,
  259. uint32_t addr, uint32_t size,
  260. uint32_t pitch, uint32_t flags);
  261. void (*set_tile_region)(struct drm_device *dev, int i);
  262. void (*free_tile_region)(struct drm_device *dev, int i);
  263. };
  264. struct nouveau_fifo_engine {
  265. int channels;
  266. struct nouveau_gpuobj *playlist[2];
  267. int cur_playlist;
  268. int (*init)(struct drm_device *);
  269. void (*takedown)(struct drm_device *);
  270. void (*disable)(struct drm_device *);
  271. void (*enable)(struct drm_device *);
  272. bool (*reassign)(struct drm_device *, bool enable);
  273. bool (*cache_pull)(struct drm_device *dev, bool enable);
  274. int (*channel_id)(struct drm_device *);
  275. int (*create_context)(struct nouveau_channel *);
  276. void (*destroy_context)(struct nouveau_channel *);
  277. int (*load_context)(struct nouveau_channel *);
  278. int (*unload_context)(struct drm_device *);
  279. void (*tlb_flush)(struct drm_device *dev);
  280. };
  281. struct nouveau_pgraph_engine {
  282. bool accel_blocked;
  283. bool registered;
  284. int grctx_size;
  285. /* NV2x/NV3x context table (0x400780) */
  286. struct nouveau_gpuobj *ctx_table;
  287. int (*init)(struct drm_device *);
  288. void (*takedown)(struct drm_device *);
  289. void (*fifo_access)(struct drm_device *, bool);
  290. struct nouveau_channel *(*channel)(struct drm_device *);
  291. int (*create_context)(struct nouveau_channel *);
  292. void (*destroy_context)(struct nouveau_channel *);
  293. int (*load_context)(struct nouveau_channel *);
  294. int (*unload_context)(struct drm_device *);
  295. void (*tlb_flush)(struct drm_device *dev);
  296. void (*set_tile_region)(struct drm_device *dev, int i);
  297. };
  298. struct nouveau_display_engine {
  299. int (*early_init)(struct drm_device *);
  300. void (*late_takedown)(struct drm_device *);
  301. int (*create)(struct drm_device *);
  302. int (*init)(struct drm_device *);
  303. void (*destroy)(struct drm_device *);
  304. };
  305. struct nouveau_gpio_engine {
  306. int (*init)(struct drm_device *);
  307. void (*takedown)(struct drm_device *);
  308. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  309. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  310. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  311. };
  312. struct nouveau_pm_voltage_level {
  313. u8 voltage;
  314. u8 vid;
  315. };
  316. struct nouveau_pm_voltage {
  317. bool supported;
  318. u8 vid_mask;
  319. struct nouveau_pm_voltage_level *level;
  320. int nr_level;
  321. };
  322. #define NOUVEAU_PM_MAX_LEVEL 8
  323. struct nouveau_pm_level {
  324. struct device_attribute dev_attr;
  325. char name[32];
  326. int id;
  327. u32 core;
  328. u32 memory;
  329. u32 shader;
  330. u32 unk05;
  331. u8 voltage;
  332. u8 fanspeed;
  333. u16 memscript;
  334. };
  335. struct nouveau_pm_temp_sensor_constants {
  336. u16 offset_constant;
  337. s16 offset_mult;
  338. u16 offset_div;
  339. u16 slope_mult;
  340. u16 slope_div;
  341. };
  342. struct nouveau_pm_threshold_temp {
  343. s16 critical;
  344. s16 down_clock;
  345. s16 fan_boost;
  346. };
  347. struct nouveau_pm_memtiming {
  348. u32 reg_100220;
  349. u32 reg_100224;
  350. u32 reg_100228;
  351. u32 reg_10022c;
  352. u32 reg_100230;
  353. u32 reg_100234;
  354. u32 reg_100238;
  355. u32 reg_10023c;
  356. };
  357. struct nouveau_pm_memtimings {
  358. bool supported;
  359. struct nouveau_pm_memtiming *timing;
  360. int nr_timing;
  361. };
  362. struct nouveau_pm_engine {
  363. struct nouveau_pm_voltage voltage;
  364. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  365. int nr_perflvl;
  366. struct nouveau_pm_memtimings memtimings;
  367. struct nouveau_pm_temp_sensor_constants sensor_constants;
  368. struct nouveau_pm_threshold_temp threshold_temp;
  369. struct nouveau_pm_level boot;
  370. struct nouveau_pm_level *cur;
  371. struct device *hwmon;
  372. struct notifier_block acpi_nb;
  373. int (*clock_get)(struct drm_device *, u32 id);
  374. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  375. u32 id, int khz);
  376. void (*clock_set)(struct drm_device *, void *);
  377. int (*voltage_get)(struct drm_device *);
  378. int (*voltage_set)(struct drm_device *, int voltage);
  379. int (*fanspeed_get)(struct drm_device *);
  380. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  381. int (*temp_get)(struct drm_device *);
  382. };
  383. struct nouveau_crypt_engine {
  384. bool registered;
  385. int (*init)(struct drm_device *);
  386. void (*takedown)(struct drm_device *);
  387. int (*create_context)(struct nouveau_channel *);
  388. void (*destroy_context)(struct nouveau_channel *);
  389. void (*tlb_flush)(struct drm_device *dev);
  390. };
  391. struct nouveau_engine {
  392. struct nouveau_instmem_engine instmem;
  393. struct nouveau_mc_engine mc;
  394. struct nouveau_timer_engine timer;
  395. struct nouveau_fb_engine fb;
  396. struct nouveau_pgraph_engine graph;
  397. struct nouveau_fifo_engine fifo;
  398. struct nouveau_display_engine display;
  399. struct nouveau_gpio_engine gpio;
  400. struct nouveau_pm_engine pm;
  401. struct nouveau_crypt_engine crypt;
  402. };
  403. struct nouveau_pll_vals {
  404. union {
  405. struct {
  406. #ifdef __BIG_ENDIAN
  407. uint8_t N1, M1, N2, M2;
  408. #else
  409. uint8_t M1, N1, M2, N2;
  410. #endif
  411. };
  412. struct {
  413. uint16_t NM1, NM2;
  414. } __attribute__((packed));
  415. };
  416. int log2P;
  417. int refclk;
  418. };
  419. enum nv04_fp_display_regs {
  420. FP_DISPLAY_END,
  421. FP_TOTAL,
  422. FP_CRTC,
  423. FP_SYNC_START,
  424. FP_SYNC_END,
  425. FP_VALID_START,
  426. FP_VALID_END
  427. };
  428. struct nv04_crtc_reg {
  429. unsigned char MiscOutReg;
  430. uint8_t CRTC[0xa0];
  431. uint8_t CR58[0x10];
  432. uint8_t Sequencer[5];
  433. uint8_t Graphics[9];
  434. uint8_t Attribute[21];
  435. unsigned char DAC[768];
  436. /* PCRTC regs */
  437. uint32_t fb_start;
  438. uint32_t crtc_cfg;
  439. uint32_t cursor_cfg;
  440. uint32_t gpio_ext;
  441. uint32_t crtc_830;
  442. uint32_t crtc_834;
  443. uint32_t crtc_850;
  444. uint32_t crtc_eng_ctrl;
  445. /* PRAMDAC regs */
  446. uint32_t nv10_cursync;
  447. struct nouveau_pll_vals pllvals;
  448. uint32_t ramdac_gen_ctrl;
  449. uint32_t ramdac_630;
  450. uint32_t ramdac_634;
  451. uint32_t tv_setup;
  452. uint32_t tv_vtotal;
  453. uint32_t tv_vskew;
  454. uint32_t tv_vsync_delay;
  455. uint32_t tv_htotal;
  456. uint32_t tv_hskew;
  457. uint32_t tv_hsync_delay;
  458. uint32_t tv_hsync_delay2;
  459. uint32_t fp_horiz_regs[7];
  460. uint32_t fp_vert_regs[7];
  461. uint32_t dither;
  462. uint32_t fp_control;
  463. uint32_t dither_regs[6];
  464. uint32_t fp_debug_0;
  465. uint32_t fp_debug_1;
  466. uint32_t fp_debug_2;
  467. uint32_t fp_margin_color;
  468. uint32_t ramdac_8c0;
  469. uint32_t ramdac_a20;
  470. uint32_t ramdac_a24;
  471. uint32_t ramdac_a34;
  472. uint32_t ctv_regs[38];
  473. };
  474. struct nv04_output_reg {
  475. uint32_t output;
  476. int head;
  477. };
  478. struct nv04_mode_state {
  479. struct nv04_crtc_reg crtc_reg[2];
  480. uint32_t pllsel;
  481. uint32_t sel_clk;
  482. };
  483. enum nouveau_card_type {
  484. NV_04 = 0x00,
  485. NV_10 = 0x10,
  486. NV_20 = 0x20,
  487. NV_30 = 0x30,
  488. NV_40 = 0x40,
  489. NV_50 = 0x50,
  490. NV_C0 = 0xc0,
  491. };
  492. struct drm_nouveau_private {
  493. struct drm_device *dev;
  494. /* the card type, takes NV_* as values */
  495. enum nouveau_card_type card_type;
  496. /* exact chipset, derived from NV_PMC_BOOT_0 */
  497. int chipset;
  498. int flags;
  499. void __iomem *mmio;
  500. spinlock_t ramin_lock;
  501. void __iomem *ramin;
  502. u32 ramin_size;
  503. u32 ramin_base;
  504. bool ramin_available;
  505. struct drm_mm ramin_heap;
  506. struct list_head gpuobj_list;
  507. struct list_head classes;
  508. struct nouveau_bo *vga_ram;
  509. /* interrupt handling */
  510. void (*irq_handler[32])(struct drm_device *);
  511. bool msi_enabled;
  512. struct workqueue_struct *wq;
  513. struct work_struct irq_work;
  514. struct work_struct hpd_work;
  515. struct {
  516. spinlock_t lock;
  517. uint32_t hpd0_bits;
  518. uint32_t hpd1_bits;
  519. } hpd_state;
  520. struct list_head vbl_waiting;
  521. struct {
  522. struct drm_global_reference mem_global_ref;
  523. struct ttm_bo_global_ref bo_global_ref;
  524. struct ttm_bo_device bdev;
  525. atomic_t validate_sequence;
  526. } ttm;
  527. struct {
  528. spinlock_t lock;
  529. struct drm_mm heap;
  530. struct nouveau_bo *bo;
  531. } fence;
  532. struct {
  533. spinlock_t lock;
  534. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  535. } channels;
  536. struct nouveau_engine engine;
  537. struct nouveau_channel *channel;
  538. /* For PFIFO and PGRAPH. */
  539. spinlock_t context_switch_lock;
  540. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  541. struct nouveau_ramht *ramht;
  542. struct nouveau_gpuobj *ramfc;
  543. struct nouveau_gpuobj *ramro;
  544. uint32_t ramin_rsvd_vram;
  545. struct {
  546. enum {
  547. NOUVEAU_GART_NONE = 0,
  548. NOUVEAU_GART_AGP,
  549. NOUVEAU_GART_SGDMA
  550. } type;
  551. uint64_t aper_base;
  552. uint64_t aper_size;
  553. uint64_t aper_free;
  554. struct nouveau_gpuobj *sg_ctxdma;
  555. struct page *sg_dummy_page;
  556. dma_addr_t sg_dummy_bus;
  557. } gart_info;
  558. /* nv10-nv40 tiling regions */
  559. struct {
  560. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  561. spinlock_t lock;
  562. } tile;
  563. /* VRAM/fb configuration */
  564. uint64_t vram_size;
  565. uint64_t vram_sys_base;
  566. u32 vram_rblock_size;
  567. uint64_t fb_phys;
  568. uint64_t fb_available_size;
  569. uint64_t fb_mappable_pages;
  570. uint64_t fb_aper_free;
  571. int fb_mtrr;
  572. /* G8x/G9x virtual address space */
  573. uint64_t vm_gart_base;
  574. uint64_t vm_gart_size;
  575. uint64_t vm_vram_base;
  576. uint64_t vm_vram_size;
  577. uint64_t vm_end;
  578. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  579. int vm_vram_pt_nr;
  580. struct nvbios vbios;
  581. struct nv04_mode_state mode_reg;
  582. struct nv04_mode_state saved_reg;
  583. uint32_t saved_vga_font[4][16384];
  584. uint32_t crtc_owner;
  585. uint32_t dac_users[4];
  586. struct nouveau_suspend_resume {
  587. uint32_t *ramin_copy;
  588. } susres;
  589. struct backlight_device *backlight;
  590. struct nouveau_channel *evo;
  591. u32 evo_alloc;
  592. struct {
  593. struct dcb_entry *dcb;
  594. u16 script;
  595. u32 pclk;
  596. } evo_irq;
  597. struct {
  598. struct dentry *channel_root;
  599. } debugfs;
  600. struct nouveau_fbdev *nfbdev;
  601. struct apertures_struct *apertures;
  602. };
  603. static inline struct drm_nouveau_private *
  604. nouveau_private(struct drm_device *dev)
  605. {
  606. return dev->dev_private;
  607. }
  608. static inline struct drm_nouveau_private *
  609. nouveau_bdev(struct ttm_bo_device *bd)
  610. {
  611. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  612. }
  613. static inline int
  614. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  615. {
  616. struct nouveau_bo *prev;
  617. if (!pnvbo)
  618. return -EINVAL;
  619. prev = *pnvbo;
  620. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  621. if (prev) {
  622. struct ttm_buffer_object *bo = &prev->bo;
  623. ttm_bo_unref(&bo);
  624. }
  625. return 0;
  626. }
  627. /* nouveau_drv.c */
  628. extern int nouveau_agpmode;
  629. extern int nouveau_duallink;
  630. extern int nouveau_uscript_lvds;
  631. extern int nouveau_uscript_tmds;
  632. extern int nouveau_vram_pushbuf;
  633. extern int nouveau_vram_notify;
  634. extern int nouveau_fbpercrtc;
  635. extern int nouveau_tv_disable;
  636. extern char *nouveau_tv_norm;
  637. extern int nouveau_reg_debug;
  638. extern char *nouveau_vbios;
  639. extern int nouveau_ignorelid;
  640. extern int nouveau_nofbaccel;
  641. extern int nouveau_noaccel;
  642. extern int nouveau_force_post;
  643. extern int nouveau_override_conntype;
  644. extern char *nouveau_perflvl;
  645. extern int nouveau_perflvl_wr;
  646. extern int nouveau_msi;
  647. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  648. extern int nouveau_pci_resume(struct pci_dev *pdev);
  649. /* nouveau_state.c */
  650. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  651. extern int nouveau_load(struct drm_device *, unsigned long flags);
  652. extern int nouveau_firstopen(struct drm_device *);
  653. extern void nouveau_lastclose(struct drm_device *);
  654. extern int nouveau_unload(struct drm_device *);
  655. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  656. struct drm_file *);
  657. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  658. struct drm_file *);
  659. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  660. uint32_t reg, uint32_t mask, uint32_t val);
  661. extern bool nouveau_wait_for_idle(struct drm_device *);
  662. extern int nouveau_card_init(struct drm_device *);
  663. /* nouveau_mem.c */
  664. extern int nouveau_mem_vram_init(struct drm_device *);
  665. extern void nouveau_mem_vram_fini(struct drm_device *);
  666. extern int nouveau_mem_gart_init(struct drm_device *);
  667. extern void nouveau_mem_gart_fini(struct drm_device *);
  668. extern int nouveau_mem_init_agp(struct drm_device *);
  669. extern int nouveau_mem_reset_agp(struct drm_device *);
  670. extern void nouveau_mem_close(struct drm_device *);
  671. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  672. struct drm_device *dev, uint32_t addr, uint32_t size,
  673. uint32_t pitch, uint32_t flags);
  674. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  675. struct nouveau_tile_reg *tile,
  676. struct nouveau_fence *fence);
  677. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  678. uint32_t size, uint32_t flags,
  679. uint64_t phys);
  680. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  681. uint32_t size);
  682. /* nouveau_notifier.c */
  683. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  684. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  685. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  686. int cout, uint32_t *offset);
  687. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  688. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  689. struct drm_file *);
  690. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  691. struct drm_file *);
  692. /* nouveau_channel.c */
  693. extern struct drm_ioctl_desc nouveau_ioctls[];
  694. extern int nouveau_max_ioctl;
  695. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  696. extern int nouveau_channel_alloc(struct drm_device *dev,
  697. struct nouveau_channel **chan,
  698. struct drm_file *file_priv,
  699. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  700. extern struct nouveau_channel *
  701. nouveau_channel_get_unlocked(struct nouveau_channel *);
  702. extern struct nouveau_channel *
  703. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  704. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  705. extern void nouveau_channel_put(struct nouveau_channel **);
  706. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  707. struct nouveau_channel **pchan);
  708. /* nouveau_object.c */
  709. #define NVOBJ_CLASS(d,c,e) do { \
  710. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  711. if (ret) \
  712. return ret; \
  713. } while(0)
  714. #define NVOBJ_MTHD(d,c,m,e) do { \
  715. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  716. if (ret) \
  717. return ret; \
  718. } while(0)
  719. extern int nouveau_gpuobj_early_init(struct drm_device *);
  720. extern int nouveau_gpuobj_init(struct drm_device *);
  721. extern void nouveau_gpuobj_takedown(struct drm_device *);
  722. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  723. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  724. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  725. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  726. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  727. int (*exec)(struct nouveau_channel *,
  728. u32 class, u32 mthd, u32 data));
  729. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  730. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  731. uint32_t vram_h, uint32_t tt_h);
  732. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  733. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  734. uint32_t size, int align, uint32_t flags,
  735. struct nouveau_gpuobj **);
  736. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  737. struct nouveau_gpuobj **);
  738. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  739. u32 size, u32 flags,
  740. struct nouveau_gpuobj **);
  741. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  742. uint64_t offset, uint64_t size, int access,
  743. int target, struct nouveau_gpuobj **);
  744. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  745. uint64_t offset, uint64_t size,
  746. int access, struct nouveau_gpuobj **,
  747. uint32_t *o_ret);
  748. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  749. struct nouveau_gpuobj **);
  750. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  751. struct drm_file *);
  752. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  753. struct drm_file *);
  754. /* nouveau_irq.c */
  755. extern int nouveau_irq_init(struct drm_device *);
  756. extern void nouveau_irq_fini(struct drm_device *);
  757. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  758. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  759. void (*)(struct drm_device *));
  760. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  761. extern void nouveau_irq_preinstall(struct drm_device *);
  762. extern int nouveau_irq_postinstall(struct drm_device *);
  763. extern void nouveau_irq_uninstall(struct drm_device *);
  764. /* nouveau_sgdma.c */
  765. extern int nouveau_sgdma_init(struct drm_device *);
  766. extern void nouveau_sgdma_takedown(struct drm_device *);
  767. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  768. uint32_t *page);
  769. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  770. /* nouveau_debugfs.c */
  771. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  772. extern int nouveau_debugfs_init(struct drm_minor *);
  773. extern void nouveau_debugfs_takedown(struct drm_minor *);
  774. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  775. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  776. #else
  777. static inline int
  778. nouveau_debugfs_init(struct drm_minor *minor)
  779. {
  780. return 0;
  781. }
  782. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  783. {
  784. }
  785. static inline int
  786. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  787. {
  788. return 0;
  789. }
  790. static inline void
  791. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  792. {
  793. }
  794. #endif
  795. /* nouveau_dma.c */
  796. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  797. extern int nouveau_dma_init(struct nouveau_channel *);
  798. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  799. /* nouveau_acpi.c */
  800. #define ROM_BIOS_PAGE 4096
  801. #if defined(CONFIG_ACPI)
  802. void nouveau_register_dsm_handler(void);
  803. void nouveau_unregister_dsm_handler(void);
  804. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  805. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  806. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  807. #else
  808. static inline void nouveau_register_dsm_handler(void) {}
  809. static inline void nouveau_unregister_dsm_handler(void) {}
  810. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  811. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  812. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  813. #endif
  814. /* nouveau_backlight.c */
  815. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  816. extern int nouveau_backlight_init(struct drm_device *);
  817. extern void nouveau_backlight_exit(struct drm_device *);
  818. #else
  819. static inline int nouveau_backlight_init(struct drm_device *dev)
  820. {
  821. return 0;
  822. }
  823. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  824. #endif
  825. /* nouveau_bios.c */
  826. extern int nouveau_bios_init(struct drm_device *);
  827. extern void nouveau_bios_takedown(struct drm_device *dev);
  828. extern int nouveau_run_vbios_init(struct drm_device *);
  829. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  830. struct dcb_entry *);
  831. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  832. enum dcb_gpio_tag);
  833. extern struct dcb_connector_table_entry *
  834. nouveau_bios_connector_entry(struct drm_device *, int index);
  835. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  836. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  837. struct pll_lims *);
  838. extern int nouveau_bios_run_display_table(struct drm_device *,
  839. struct dcb_entry *,
  840. uint32_t script, int pxclk);
  841. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  842. int *length);
  843. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  844. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  845. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  846. bool *dl, bool *if_is_24bit);
  847. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  848. int head, int pxclk);
  849. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  850. enum LVDS_script, int pxclk);
  851. /* nouveau_ttm.c */
  852. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  853. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  854. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  855. /* nouveau_dp.c */
  856. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  857. uint8_t *data, int data_nr);
  858. bool nouveau_dp_detect(struct drm_encoder *);
  859. bool nouveau_dp_link_train(struct drm_encoder *);
  860. /* nv04_fb.c */
  861. extern int nv04_fb_init(struct drm_device *);
  862. extern void nv04_fb_takedown(struct drm_device *);
  863. /* nv10_fb.c */
  864. extern int nv10_fb_init(struct drm_device *);
  865. extern void nv10_fb_takedown(struct drm_device *);
  866. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  867. uint32_t addr, uint32_t size,
  868. uint32_t pitch, uint32_t flags);
  869. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  870. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  871. /* nv30_fb.c */
  872. extern int nv30_fb_init(struct drm_device *);
  873. extern void nv30_fb_takedown(struct drm_device *);
  874. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  875. uint32_t addr, uint32_t size,
  876. uint32_t pitch, uint32_t flags);
  877. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  878. /* nv40_fb.c */
  879. extern int nv40_fb_init(struct drm_device *);
  880. extern void nv40_fb_takedown(struct drm_device *);
  881. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  882. /* nv50_fb.c */
  883. extern int nv50_fb_init(struct drm_device *);
  884. extern void nv50_fb_takedown(struct drm_device *);
  885. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  886. /* nvc0_fb.c */
  887. extern int nvc0_fb_init(struct drm_device *);
  888. extern void nvc0_fb_takedown(struct drm_device *);
  889. /* nv04_fifo.c */
  890. extern int nv04_fifo_init(struct drm_device *);
  891. extern void nv04_fifo_fini(struct drm_device *);
  892. extern void nv04_fifo_disable(struct drm_device *);
  893. extern void nv04_fifo_enable(struct drm_device *);
  894. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  895. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  896. extern int nv04_fifo_channel_id(struct drm_device *);
  897. extern int nv04_fifo_create_context(struct nouveau_channel *);
  898. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  899. extern int nv04_fifo_load_context(struct nouveau_channel *);
  900. extern int nv04_fifo_unload_context(struct drm_device *);
  901. extern void nv04_fifo_isr(struct drm_device *);
  902. /* nv10_fifo.c */
  903. extern int nv10_fifo_init(struct drm_device *);
  904. extern int nv10_fifo_channel_id(struct drm_device *);
  905. extern int nv10_fifo_create_context(struct nouveau_channel *);
  906. extern int nv10_fifo_load_context(struct nouveau_channel *);
  907. extern int nv10_fifo_unload_context(struct drm_device *);
  908. /* nv40_fifo.c */
  909. extern int nv40_fifo_init(struct drm_device *);
  910. extern int nv40_fifo_create_context(struct nouveau_channel *);
  911. extern int nv40_fifo_load_context(struct nouveau_channel *);
  912. extern int nv40_fifo_unload_context(struct drm_device *);
  913. /* nv50_fifo.c */
  914. extern int nv50_fifo_init(struct drm_device *);
  915. extern void nv50_fifo_takedown(struct drm_device *);
  916. extern int nv50_fifo_channel_id(struct drm_device *);
  917. extern int nv50_fifo_create_context(struct nouveau_channel *);
  918. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  919. extern int nv50_fifo_load_context(struct nouveau_channel *);
  920. extern int nv50_fifo_unload_context(struct drm_device *);
  921. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  922. /* nvc0_fifo.c */
  923. extern int nvc0_fifo_init(struct drm_device *);
  924. extern void nvc0_fifo_takedown(struct drm_device *);
  925. extern void nvc0_fifo_disable(struct drm_device *);
  926. extern void nvc0_fifo_enable(struct drm_device *);
  927. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  928. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  929. extern int nvc0_fifo_channel_id(struct drm_device *);
  930. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  931. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  932. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  933. extern int nvc0_fifo_unload_context(struct drm_device *);
  934. /* nv04_graph.c */
  935. extern int nv04_graph_init(struct drm_device *);
  936. extern void nv04_graph_takedown(struct drm_device *);
  937. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  938. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  939. extern int nv04_graph_create_context(struct nouveau_channel *);
  940. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  941. extern int nv04_graph_load_context(struct nouveau_channel *);
  942. extern int nv04_graph_unload_context(struct drm_device *);
  943. extern void nv04_graph_context_switch(struct drm_device *);
  944. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  945. u32 class, u32 mthd, u32 data);
  946. /* nv10_graph.c */
  947. extern int nv10_graph_init(struct drm_device *);
  948. extern void nv10_graph_takedown(struct drm_device *);
  949. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  950. extern int nv10_graph_create_context(struct nouveau_channel *);
  951. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  952. extern int nv10_graph_load_context(struct nouveau_channel *);
  953. extern int nv10_graph_unload_context(struct drm_device *);
  954. extern void nv10_graph_context_switch(struct drm_device *);
  955. extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
  956. /* nv20_graph.c */
  957. extern int nv20_graph_create_context(struct nouveau_channel *);
  958. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  959. extern int nv20_graph_load_context(struct nouveau_channel *);
  960. extern int nv20_graph_unload_context(struct drm_device *);
  961. extern int nv20_graph_init(struct drm_device *);
  962. extern void nv20_graph_takedown(struct drm_device *);
  963. extern int nv30_graph_init(struct drm_device *);
  964. extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
  965. /* nv40_graph.c */
  966. extern int nv40_graph_init(struct drm_device *);
  967. extern void nv40_graph_takedown(struct drm_device *);
  968. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  969. extern int nv40_graph_create_context(struct nouveau_channel *);
  970. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  971. extern int nv40_graph_load_context(struct nouveau_channel *);
  972. extern int nv40_graph_unload_context(struct drm_device *);
  973. extern void nv40_grctx_init(struct nouveau_grctx *);
  974. extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
  975. /* nv50_graph.c */
  976. extern int nv50_graph_init(struct drm_device *);
  977. extern void nv50_graph_takedown(struct drm_device *);
  978. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  979. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  980. extern int nv50_graph_create_context(struct nouveau_channel *);
  981. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  982. extern int nv50_graph_load_context(struct nouveau_channel *);
  983. extern int nv50_graph_unload_context(struct drm_device *);
  984. extern void nv50_graph_context_switch(struct drm_device *);
  985. extern int nv50_grctx_init(struct nouveau_grctx *);
  986. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  987. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  988. /* nvc0_graph.c */
  989. extern int nvc0_graph_init(struct drm_device *);
  990. extern void nvc0_graph_takedown(struct drm_device *);
  991. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  992. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  993. extern int nvc0_graph_create_context(struct nouveau_channel *);
  994. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  995. extern int nvc0_graph_load_context(struct nouveau_channel *);
  996. extern int nvc0_graph_unload_context(struct drm_device *);
  997. /* nv84_crypt.c */
  998. extern int nv84_crypt_init(struct drm_device *dev);
  999. extern void nv84_crypt_fini(struct drm_device *dev);
  1000. extern int nv84_crypt_create_context(struct nouveau_channel *);
  1001. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  1002. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  1003. /* nv04_instmem.c */
  1004. extern int nv04_instmem_init(struct drm_device *);
  1005. extern void nv04_instmem_takedown(struct drm_device *);
  1006. extern int nv04_instmem_suspend(struct drm_device *);
  1007. extern void nv04_instmem_resume(struct drm_device *);
  1008. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  1009. u32 *size, u32 align);
  1010. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  1011. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  1012. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  1013. extern void nv04_instmem_flush(struct drm_device *);
  1014. /* nv50_instmem.c */
  1015. extern int nv50_instmem_init(struct drm_device *);
  1016. extern void nv50_instmem_takedown(struct drm_device *);
  1017. extern int nv50_instmem_suspend(struct drm_device *);
  1018. extern void nv50_instmem_resume(struct drm_device *);
  1019. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  1020. u32 *size, u32 align);
  1021. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  1022. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  1023. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  1024. extern void nv50_instmem_flush(struct drm_device *);
  1025. extern void nv84_instmem_flush(struct drm_device *);
  1026. extern void nv50_vm_flush(struct drm_device *, int engine);
  1027. /* nvc0_instmem.c */
  1028. extern int nvc0_instmem_init(struct drm_device *);
  1029. extern void nvc0_instmem_takedown(struct drm_device *);
  1030. extern int nvc0_instmem_suspend(struct drm_device *);
  1031. extern void nvc0_instmem_resume(struct drm_device *);
  1032. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  1033. u32 *size, u32 align);
  1034. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  1035. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  1036. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  1037. extern void nvc0_instmem_flush(struct drm_device *);
  1038. /* nv04_mc.c */
  1039. extern int nv04_mc_init(struct drm_device *);
  1040. extern void nv04_mc_takedown(struct drm_device *);
  1041. /* nv40_mc.c */
  1042. extern int nv40_mc_init(struct drm_device *);
  1043. extern void nv40_mc_takedown(struct drm_device *);
  1044. /* nv50_mc.c */
  1045. extern int nv50_mc_init(struct drm_device *);
  1046. extern void nv50_mc_takedown(struct drm_device *);
  1047. /* nv04_timer.c */
  1048. extern int nv04_timer_init(struct drm_device *);
  1049. extern uint64_t nv04_timer_read(struct drm_device *);
  1050. extern void nv04_timer_takedown(struct drm_device *);
  1051. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1052. unsigned long arg);
  1053. /* nv04_dac.c */
  1054. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1055. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1056. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1057. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1058. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1059. /* nv04_dfp.c */
  1060. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1061. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1062. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1063. int head, bool dl);
  1064. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1065. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1066. /* nv04_tv.c */
  1067. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1068. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1069. /* nv17_tv.c */
  1070. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1071. /* nv04_display.c */
  1072. extern int nv04_display_early_init(struct drm_device *);
  1073. extern void nv04_display_late_takedown(struct drm_device *);
  1074. extern int nv04_display_create(struct drm_device *);
  1075. extern int nv04_display_init(struct drm_device *);
  1076. extern void nv04_display_destroy(struct drm_device *);
  1077. /* nv04_crtc.c */
  1078. extern int nv04_crtc_create(struct drm_device *, int index);
  1079. /* nouveau_bo.c */
  1080. extern struct ttm_bo_driver nouveau_bo_driver;
  1081. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1082. int size, int align, uint32_t flags,
  1083. uint32_t tile_mode, uint32_t tile_flags,
  1084. bool no_vm, bool mappable, struct nouveau_bo **);
  1085. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1086. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1087. extern int nouveau_bo_map(struct nouveau_bo *);
  1088. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1089. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1090. uint32_t busy);
  1091. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1092. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1093. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1094. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1095. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1096. /* nouveau_fence.c */
  1097. struct nouveau_fence;
  1098. extern int nouveau_fence_init(struct drm_device *);
  1099. extern void nouveau_fence_fini(struct drm_device *);
  1100. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1101. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1102. extern void nouveau_fence_update(struct nouveau_channel *);
  1103. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1104. bool emit);
  1105. extern int nouveau_fence_emit(struct nouveau_fence *);
  1106. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1107. void (*work)(void *priv, bool signalled),
  1108. void *priv);
  1109. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1110. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1111. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1112. extern int __nouveau_fence_flush(void *obj, void *arg);
  1113. extern void __nouveau_fence_unref(void **obj);
  1114. extern void *__nouveau_fence_ref(void *obj);
  1115. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1116. {
  1117. return __nouveau_fence_signalled(obj, NULL);
  1118. }
  1119. static inline int
  1120. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1121. {
  1122. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1123. }
  1124. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1125. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1126. {
  1127. return __nouveau_fence_flush(obj, NULL);
  1128. }
  1129. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1130. {
  1131. __nouveau_fence_unref((void **)obj);
  1132. }
  1133. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1134. {
  1135. return __nouveau_fence_ref(obj);
  1136. }
  1137. /* nouveau_gem.c */
  1138. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1139. int size, int align, uint32_t flags,
  1140. uint32_t tile_mode, uint32_t tile_flags,
  1141. bool no_vm, bool mappable, struct nouveau_bo **);
  1142. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1143. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1144. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1145. struct drm_file *);
  1146. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1147. struct drm_file *);
  1148. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1149. struct drm_file *);
  1150. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1151. struct drm_file *);
  1152. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1153. struct drm_file *);
  1154. /* nouveau_display.c */
  1155. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1156. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1157. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1158. struct drm_pending_vblank_event *event);
  1159. int nouveau_finish_page_flip(struct nouveau_channel *,
  1160. struct nouveau_page_flip_state *);
  1161. /* nv10_gpio.c */
  1162. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1163. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1164. /* nv50_gpio.c */
  1165. int nv50_gpio_init(struct drm_device *dev);
  1166. void nv50_gpio_fini(struct drm_device *dev);
  1167. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1168. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1169. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1170. /* nv50_calc. */
  1171. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1172. int *N1, int *M1, int *N2, int *M2, int *P);
  1173. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1174. int clk, int *N, int *fN, int *M, int *P);
  1175. #ifndef ioread32_native
  1176. #ifdef __BIG_ENDIAN
  1177. #define ioread16_native ioread16be
  1178. #define iowrite16_native iowrite16be
  1179. #define ioread32_native ioread32be
  1180. #define iowrite32_native iowrite32be
  1181. #else /* def __BIG_ENDIAN */
  1182. #define ioread16_native ioread16
  1183. #define iowrite16_native iowrite16
  1184. #define ioread32_native ioread32
  1185. #define iowrite32_native iowrite32
  1186. #endif /* def __BIG_ENDIAN else */
  1187. #endif /* !ioread32_native */
  1188. /* channel control reg access */
  1189. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1190. {
  1191. return ioread32_native(chan->user + reg);
  1192. }
  1193. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1194. unsigned reg, u32 val)
  1195. {
  1196. iowrite32_native(val, chan->user + reg);
  1197. }
  1198. /* register access */
  1199. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1200. {
  1201. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1202. return ioread32_native(dev_priv->mmio + reg);
  1203. }
  1204. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1205. {
  1206. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1207. iowrite32_native(val, dev_priv->mmio + reg);
  1208. }
  1209. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1210. {
  1211. u32 tmp = nv_rd32(dev, reg);
  1212. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1213. return tmp;
  1214. }
  1215. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1216. {
  1217. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1218. return ioread8(dev_priv->mmio + reg);
  1219. }
  1220. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1221. {
  1222. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1223. iowrite8(val, dev_priv->mmio + reg);
  1224. }
  1225. #define nv_wait(dev, reg, mask, val) \
  1226. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1227. /* PRAMIN access */
  1228. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1229. {
  1230. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1231. return ioread32_native(dev_priv->ramin + offset);
  1232. }
  1233. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1234. {
  1235. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1236. iowrite32_native(val, dev_priv->ramin + offset);
  1237. }
  1238. /* object access */
  1239. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1240. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1241. /*
  1242. * Logging
  1243. * Argument d is (struct drm_device *).
  1244. */
  1245. #define NV_PRINTK(level, d, fmt, arg...) \
  1246. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1247. pci_name(d->pdev), ##arg)
  1248. #ifndef NV_DEBUG_NOTRACE
  1249. #define NV_DEBUG(d, fmt, arg...) do { \
  1250. if (drm_debug & DRM_UT_DRIVER) { \
  1251. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1252. __LINE__, ##arg); \
  1253. } \
  1254. } while (0)
  1255. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1256. if (drm_debug & DRM_UT_KMS) { \
  1257. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1258. __LINE__, ##arg); \
  1259. } \
  1260. } while (0)
  1261. #else
  1262. #define NV_DEBUG(d, fmt, arg...) do { \
  1263. if (drm_debug & DRM_UT_DRIVER) \
  1264. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1265. } while (0)
  1266. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1267. if (drm_debug & DRM_UT_KMS) \
  1268. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1269. } while (0)
  1270. #endif
  1271. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1272. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1273. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1274. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1275. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1276. /* nouveau_reg_debug bitmask */
  1277. enum {
  1278. NOUVEAU_REG_DEBUG_MC = 0x1,
  1279. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1280. NOUVEAU_REG_DEBUG_FB = 0x4,
  1281. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1282. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1283. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1284. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1285. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1286. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1287. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1288. };
  1289. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1290. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1291. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1292. } while (0)
  1293. static inline bool
  1294. nv_two_heads(struct drm_device *dev)
  1295. {
  1296. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1297. const int impl = dev->pci_device & 0x0ff0;
  1298. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1299. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1300. return true;
  1301. return false;
  1302. }
  1303. static inline bool
  1304. nv_gf4_disp_arch(struct drm_device *dev)
  1305. {
  1306. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1307. }
  1308. static inline bool
  1309. nv_two_reg_pll(struct drm_device *dev)
  1310. {
  1311. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1312. const int impl = dev->pci_device & 0x0ff0;
  1313. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1314. return true;
  1315. return false;
  1316. }
  1317. static inline bool
  1318. nv_match_device(struct drm_device *dev, unsigned device,
  1319. unsigned sub_vendor, unsigned sub_device)
  1320. {
  1321. return dev->pdev->device == device &&
  1322. dev->pdev->subsystem_vendor == sub_vendor &&
  1323. dev->pdev->subsystem_device == sub_device;
  1324. }
  1325. #define NV_SW 0x0000506e
  1326. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1327. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1328. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1329. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1330. #define NV_SW_YIELD 0x00000080
  1331. #define NV_SW_DMA_VBLSEM 0x0000018c
  1332. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1333. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1334. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1335. #define NV_SW_PAGE_FLIP 0x00000500
  1336. #endif /* __NOUVEAU_DRV_H__ */