jme.c 70 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/mii.h>
  32. #include <linux/crc32.h>
  33. #include <linux/delay.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/ipv6.h>
  38. #include <linux/tcp.h>
  39. #include <linux/udp.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/slab.h>
  42. #include <net/ip6_checksum.h>
  43. #include "jme.h"
  44. static int force_pseudohp = -1;
  45. static int no_pseudohp = -1;
  46. static int no_extplug = -1;
  47. module_param(force_pseudohp, int, 0);
  48. MODULE_PARM_DESC(force_pseudohp,
  49. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  50. module_param(no_pseudohp, int, 0);
  51. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  52. module_param(no_extplug, int, 0);
  53. MODULE_PARM_DESC(no_extplug,
  54. "Do not use external plug signal for pseudo hot-plug.");
  55. static int
  56. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  57. {
  58. struct jme_adapter *jme = netdev_priv(netdev);
  59. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  60. read_again:
  61. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  62. smi_phy_addr(phy) |
  63. smi_reg_addr(reg));
  64. wmb();
  65. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  66. udelay(20);
  67. val = jread32(jme, JME_SMI);
  68. if ((val & SMI_OP_REQ) == 0)
  69. break;
  70. }
  71. if (i == 0) {
  72. pr_err("phy(%d) read timeout : %d\n", phy, reg);
  73. return 0;
  74. }
  75. if (again--)
  76. goto read_again;
  77. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  78. }
  79. static void
  80. jme_mdio_write(struct net_device *netdev,
  81. int phy, int reg, int val)
  82. {
  83. struct jme_adapter *jme = netdev_priv(netdev);
  84. int i;
  85. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  86. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  87. smi_phy_addr(phy) | smi_reg_addr(reg));
  88. wmb();
  89. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  90. udelay(20);
  91. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  92. break;
  93. }
  94. if (i == 0)
  95. pr_err("phy(%d) write timeout : %d\n", phy, reg);
  96. }
  97. static inline void
  98. jme_reset_phy_processor(struct jme_adapter *jme)
  99. {
  100. u32 val;
  101. jme_mdio_write(jme->dev,
  102. jme->mii_if.phy_id,
  103. MII_ADVERTISE, ADVERTISE_ALL |
  104. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  105. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  106. jme_mdio_write(jme->dev,
  107. jme->mii_if.phy_id,
  108. MII_CTRL1000,
  109. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  110. val = jme_mdio_read(jme->dev,
  111. jme->mii_if.phy_id,
  112. MII_BMCR);
  113. jme_mdio_write(jme->dev,
  114. jme->mii_if.phy_id,
  115. MII_BMCR, val | BMCR_RESET);
  116. }
  117. static void
  118. jme_setup_wakeup_frame(struct jme_adapter *jme,
  119. const u32 *mask, u32 crc, int fnr)
  120. {
  121. int i;
  122. /*
  123. * Setup CRC pattern
  124. */
  125. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  126. wmb();
  127. jwrite32(jme, JME_WFODP, crc);
  128. wmb();
  129. /*
  130. * Setup Mask
  131. */
  132. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  133. jwrite32(jme, JME_WFOI,
  134. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  135. (fnr & WFOI_FRAME_SEL));
  136. wmb();
  137. jwrite32(jme, JME_WFODP, mask[i]);
  138. wmb();
  139. }
  140. }
  141. static inline void
  142. jme_reset_mac_processor(struct jme_adapter *jme)
  143. {
  144. static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  145. u32 crc = 0xCDCDCDCD;
  146. u32 gpreg0;
  147. int i;
  148. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  149. udelay(2);
  150. jwrite32(jme, JME_GHC, jme->reg_ghc);
  151. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  152. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  153. jwrite32(jme, JME_RXQDC, 0x00000000);
  154. jwrite32(jme, JME_RXNDA, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  156. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  157. jwrite32(jme, JME_TXQDC, 0x00000000);
  158. jwrite32(jme, JME_TXNDA, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  160. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  161. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  162. jme_setup_wakeup_frame(jme, mask, crc, i);
  163. if (jme->fpgaver)
  164. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  165. else
  166. gpreg0 = GPREG0_DEFAULT;
  167. jwrite32(jme, JME_GPREG0, gpreg0);
  168. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  169. }
  170. static inline void
  171. jme_reset_ghc_speed(struct jme_adapter *jme)
  172. {
  173. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  174. jwrite32(jme, JME_GHC, jme->reg_ghc);
  175. }
  176. static inline void
  177. jme_clear_pm(struct jme_adapter *jme)
  178. {
  179. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  180. pci_set_power_state(jme->pdev, PCI_D0);
  181. pci_enable_wake(jme->pdev, PCI_D0, false);
  182. }
  183. static int
  184. jme_reload_eeprom(struct jme_adapter *jme)
  185. {
  186. u32 val;
  187. int i;
  188. val = jread32(jme, JME_SMBCSR);
  189. if (val & SMBCSR_EEPROMD) {
  190. val |= SMBCSR_CNACK;
  191. jwrite32(jme, JME_SMBCSR, val);
  192. val |= SMBCSR_RELOAD;
  193. jwrite32(jme, JME_SMBCSR, val);
  194. mdelay(12);
  195. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  196. mdelay(1);
  197. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  198. break;
  199. }
  200. if (i == 0) {
  201. pr_err("eeprom reload timeout\n");
  202. return -EIO;
  203. }
  204. }
  205. return 0;
  206. }
  207. static void
  208. jme_load_macaddr(struct net_device *netdev)
  209. {
  210. struct jme_adapter *jme = netdev_priv(netdev);
  211. unsigned char macaddr[6];
  212. u32 val;
  213. spin_lock_bh(&jme->macaddr_lock);
  214. val = jread32(jme, JME_RXUMA_LO);
  215. macaddr[0] = (val >> 0) & 0xFF;
  216. macaddr[1] = (val >> 8) & 0xFF;
  217. macaddr[2] = (val >> 16) & 0xFF;
  218. macaddr[3] = (val >> 24) & 0xFF;
  219. val = jread32(jme, JME_RXUMA_HI);
  220. macaddr[4] = (val >> 0) & 0xFF;
  221. macaddr[5] = (val >> 8) & 0xFF;
  222. memcpy(netdev->dev_addr, macaddr, 6);
  223. spin_unlock_bh(&jme->macaddr_lock);
  224. }
  225. static inline void
  226. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  227. {
  228. switch (p) {
  229. case PCC_OFF:
  230. jwrite32(jme, JME_PCCRX0,
  231. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  232. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  233. break;
  234. case PCC_P1:
  235. jwrite32(jme, JME_PCCRX0,
  236. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  237. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  238. break;
  239. case PCC_P2:
  240. jwrite32(jme, JME_PCCRX0,
  241. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  242. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  243. break;
  244. case PCC_P3:
  245. jwrite32(jme, JME_PCCRX0,
  246. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  247. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  248. break;
  249. default:
  250. break;
  251. }
  252. wmb();
  253. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  254. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  255. }
  256. static void
  257. jme_start_irq(struct jme_adapter *jme)
  258. {
  259. register struct dynpcc_info *dpi = &(jme->dpi);
  260. jme_set_rx_pcc(jme, PCC_P1);
  261. dpi->cur = PCC_P1;
  262. dpi->attempt = PCC_P1;
  263. dpi->cnt = 0;
  264. jwrite32(jme, JME_PCCTX,
  265. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  266. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  267. PCCTXQ0_EN
  268. );
  269. /*
  270. * Enable Interrupts
  271. */
  272. jwrite32(jme, JME_IENS, INTR_ENABLE);
  273. }
  274. static inline void
  275. jme_stop_irq(struct jme_adapter *jme)
  276. {
  277. /*
  278. * Disable Interrupts
  279. */
  280. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  281. }
  282. static u32
  283. jme_linkstat_from_phy(struct jme_adapter *jme)
  284. {
  285. u32 phylink, bmsr;
  286. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  287. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  288. if (bmsr & BMSR_ANCOMP)
  289. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  290. return phylink;
  291. }
  292. static inline void
  293. jme_set_phyfifo_5level(struct jme_adapter *jme)
  294. {
  295. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  296. }
  297. static inline void
  298. jme_set_phyfifo_8level(struct jme_adapter *jme)
  299. {
  300. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  301. }
  302. static int
  303. jme_check_link(struct net_device *netdev, int testonly)
  304. {
  305. struct jme_adapter *jme = netdev_priv(netdev);
  306. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  307. char linkmsg[64];
  308. int rc = 0;
  309. linkmsg[0] = '\0';
  310. if (jme->fpgaver)
  311. phylink = jme_linkstat_from_phy(jme);
  312. else
  313. phylink = jread32(jme, JME_PHY_LINK);
  314. if (phylink & PHY_LINK_UP) {
  315. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  316. /*
  317. * If we did not enable AN
  318. * Speed/Duplex Info should be obtained from SMI
  319. */
  320. phylink = PHY_LINK_UP;
  321. bmcr = jme_mdio_read(jme->dev,
  322. jme->mii_if.phy_id,
  323. MII_BMCR);
  324. phylink |= ((bmcr & BMCR_SPEED1000) &&
  325. (bmcr & BMCR_SPEED100) == 0) ?
  326. PHY_LINK_SPEED_1000M :
  327. (bmcr & BMCR_SPEED100) ?
  328. PHY_LINK_SPEED_100M :
  329. PHY_LINK_SPEED_10M;
  330. phylink |= (bmcr & BMCR_FULLDPLX) ?
  331. PHY_LINK_DUPLEX : 0;
  332. strcat(linkmsg, "Forced: ");
  333. } else {
  334. /*
  335. * Keep polling for speed/duplex resolve complete
  336. */
  337. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  338. --cnt) {
  339. udelay(1);
  340. if (jme->fpgaver)
  341. phylink = jme_linkstat_from_phy(jme);
  342. else
  343. phylink = jread32(jme, JME_PHY_LINK);
  344. }
  345. if (!cnt)
  346. pr_err("Waiting speed resolve timeout\n");
  347. strcat(linkmsg, "ANed: ");
  348. }
  349. if (jme->phylink == phylink) {
  350. rc = 1;
  351. goto out;
  352. }
  353. if (testonly)
  354. goto out;
  355. jme->phylink = phylink;
  356. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  357. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  358. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  359. switch (phylink & PHY_LINK_SPEED_MASK) {
  360. case PHY_LINK_SPEED_10M:
  361. ghc |= GHC_SPEED_10M |
  362. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  363. strcat(linkmsg, "10 Mbps, ");
  364. break;
  365. case PHY_LINK_SPEED_100M:
  366. ghc |= GHC_SPEED_100M |
  367. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  368. strcat(linkmsg, "100 Mbps, ");
  369. break;
  370. case PHY_LINK_SPEED_1000M:
  371. ghc |= GHC_SPEED_1000M |
  372. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  373. strcat(linkmsg, "1000 Mbps, ");
  374. break;
  375. default:
  376. break;
  377. }
  378. if (phylink & PHY_LINK_DUPLEX) {
  379. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  380. ghc |= GHC_DPX;
  381. } else {
  382. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  383. TXMCS_BACKOFF |
  384. TXMCS_CARRIERSENSE |
  385. TXMCS_COLLISION);
  386. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  387. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  388. TXTRHD_TXREN |
  389. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  390. }
  391. gpreg1 = GPREG1_DEFAULT;
  392. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  393. if (!(phylink & PHY_LINK_DUPLEX))
  394. gpreg1 |= GPREG1_HALFMODEPATCH;
  395. switch (phylink & PHY_LINK_SPEED_MASK) {
  396. case PHY_LINK_SPEED_10M:
  397. jme_set_phyfifo_8level(jme);
  398. gpreg1 |= GPREG1_RSSPATCH;
  399. break;
  400. case PHY_LINK_SPEED_100M:
  401. jme_set_phyfifo_5level(jme);
  402. gpreg1 |= GPREG1_RSSPATCH;
  403. break;
  404. case PHY_LINK_SPEED_1000M:
  405. jme_set_phyfifo_8level(jme);
  406. break;
  407. default:
  408. break;
  409. }
  410. }
  411. jwrite32(jme, JME_GPREG1, gpreg1);
  412. jwrite32(jme, JME_GHC, ghc);
  413. jme->reg_ghc = ghc;
  414. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  415. "Full-Duplex, " :
  416. "Half-Duplex, ");
  417. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  418. "MDI-X" :
  419. "MDI");
  420. netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
  421. netif_carrier_on(netdev);
  422. } else {
  423. if (testonly)
  424. goto out;
  425. netif_info(jme, link, jme->dev, "Link is down\n");
  426. jme->phylink = 0;
  427. netif_carrier_off(netdev);
  428. }
  429. out:
  430. return rc;
  431. }
  432. static int
  433. jme_setup_tx_resources(struct jme_adapter *jme)
  434. {
  435. struct jme_ring *txring = &(jme->txring[0]);
  436. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  437. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  438. &(txring->dmaalloc),
  439. GFP_ATOMIC);
  440. if (!txring->alloc)
  441. goto err_set_null;
  442. /*
  443. * 16 Bytes align
  444. */
  445. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  446. RING_DESC_ALIGN);
  447. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  448. txring->next_to_use = 0;
  449. atomic_set(&txring->next_to_clean, 0);
  450. atomic_set(&txring->nr_free, jme->tx_ring_size);
  451. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  452. jme->tx_ring_size, GFP_ATOMIC);
  453. if (unlikely(!(txring->bufinf)))
  454. goto err_free_txring;
  455. /*
  456. * Initialize Transmit Descriptors
  457. */
  458. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  459. memset(txring->bufinf, 0,
  460. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  461. return 0;
  462. err_free_txring:
  463. dma_free_coherent(&(jme->pdev->dev),
  464. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  465. txring->alloc,
  466. txring->dmaalloc);
  467. err_set_null:
  468. txring->desc = NULL;
  469. txring->dmaalloc = 0;
  470. txring->dma = 0;
  471. txring->bufinf = NULL;
  472. return -ENOMEM;
  473. }
  474. static void
  475. jme_free_tx_resources(struct jme_adapter *jme)
  476. {
  477. int i;
  478. struct jme_ring *txring = &(jme->txring[0]);
  479. struct jme_buffer_info *txbi;
  480. if (txring->alloc) {
  481. if (txring->bufinf) {
  482. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  483. txbi = txring->bufinf + i;
  484. if (txbi->skb) {
  485. dev_kfree_skb(txbi->skb);
  486. txbi->skb = NULL;
  487. }
  488. txbi->mapping = 0;
  489. txbi->len = 0;
  490. txbi->nr_desc = 0;
  491. txbi->start_xmit = 0;
  492. }
  493. kfree(txring->bufinf);
  494. }
  495. dma_free_coherent(&(jme->pdev->dev),
  496. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  497. txring->alloc,
  498. txring->dmaalloc);
  499. txring->alloc = NULL;
  500. txring->desc = NULL;
  501. txring->dmaalloc = 0;
  502. txring->dma = 0;
  503. txring->bufinf = NULL;
  504. }
  505. txring->next_to_use = 0;
  506. atomic_set(&txring->next_to_clean, 0);
  507. atomic_set(&txring->nr_free, 0);
  508. }
  509. static inline void
  510. jme_enable_tx_engine(struct jme_adapter *jme)
  511. {
  512. /*
  513. * Select Queue 0
  514. */
  515. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  516. wmb();
  517. /*
  518. * Setup TX Queue 0 DMA Bass Address
  519. */
  520. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  521. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  522. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  523. /*
  524. * Setup TX Descptor Count
  525. */
  526. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  527. /*
  528. * Enable TX Engine
  529. */
  530. wmb();
  531. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  532. TXCS_SELECT_QUEUE0 |
  533. TXCS_ENABLE);
  534. }
  535. static inline void
  536. jme_restart_tx_engine(struct jme_adapter *jme)
  537. {
  538. /*
  539. * Restart TX Engine
  540. */
  541. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  542. TXCS_SELECT_QUEUE0 |
  543. TXCS_ENABLE);
  544. }
  545. static inline void
  546. jme_disable_tx_engine(struct jme_adapter *jme)
  547. {
  548. int i;
  549. u32 val;
  550. /*
  551. * Disable TX Engine
  552. */
  553. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  554. wmb();
  555. val = jread32(jme, JME_TXCS);
  556. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  557. mdelay(1);
  558. val = jread32(jme, JME_TXCS);
  559. rmb();
  560. }
  561. if (!i)
  562. pr_err("Disable TX engine timeout\n");
  563. }
  564. static void
  565. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  566. {
  567. struct jme_ring *rxring = &(jme->rxring[0]);
  568. register struct rxdesc *rxdesc = rxring->desc;
  569. struct jme_buffer_info *rxbi = rxring->bufinf;
  570. rxdesc += i;
  571. rxbi += i;
  572. rxdesc->dw[0] = 0;
  573. rxdesc->dw[1] = 0;
  574. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  575. rxdesc->desc1.bufaddrl = cpu_to_le32(
  576. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  577. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  578. if (jme->dev->features & NETIF_F_HIGHDMA)
  579. rxdesc->desc1.flags = RXFLAG_64BIT;
  580. wmb();
  581. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  582. }
  583. static int
  584. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  585. {
  586. struct jme_ring *rxring = &(jme->rxring[0]);
  587. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  588. struct sk_buff *skb;
  589. skb = netdev_alloc_skb(jme->dev,
  590. jme->dev->mtu + RX_EXTRA_LEN);
  591. if (unlikely(!skb))
  592. return -ENOMEM;
  593. rxbi->skb = skb;
  594. rxbi->len = skb_tailroom(skb);
  595. rxbi->mapping = pci_map_page(jme->pdev,
  596. virt_to_page(skb->data),
  597. offset_in_page(skb->data),
  598. rxbi->len,
  599. PCI_DMA_FROMDEVICE);
  600. return 0;
  601. }
  602. static void
  603. jme_free_rx_buf(struct jme_adapter *jme, int i)
  604. {
  605. struct jme_ring *rxring = &(jme->rxring[0]);
  606. struct jme_buffer_info *rxbi = rxring->bufinf;
  607. rxbi += i;
  608. if (rxbi->skb) {
  609. pci_unmap_page(jme->pdev,
  610. rxbi->mapping,
  611. rxbi->len,
  612. PCI_DMA_FROMDEVICE);
  613. dev_kfree_skb(rxbi->skb);
  614. rxbi->skb = NULL;
  615. rxbi->mapping = 0;
  616. rxbi->len = 0;
  617. }
  618. }
  619. static void
  620. jme_free_rx_resources(struct jme_adapter *jme)
  621. {
  622. int i;
  623. struct jme_ring *rxring = &(jme->rxring[0]);
  624. if (rxring->alloc) {
  625. if (rxring->bufinf) {
  626. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  627. jme_free_rx_buf(jme, i);
  628. kfree(rxring->bufinf);
  629. }
  630. dma_free_coherent(&(jme->pdev->dev),
  631. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  632. rxring->alloc,
  633. rxring->dmaalloc);
  634. rxring->alloc = NULL;
  635. rxring->desc = NULL;
  636. rxring->dmaalloc = 0;
  637. rxring->dma = 0;
  638. rxring->bufinf = NULL;
  639. }
  640. rxring->next_to_use = 0;
  641. atomic_set(&rxring->next_to_clean, 0);
  642. }
  643. static int
  644. jme_setup_rx_resources(struct jme_adapter *jme)
  645. {
  646. int i;
  647. struct jme_ring *rxring = &(jme->rxring[0]);
  648. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  649. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  650. &(rxring->dmaalloc),
  651. GFP_ATOMIC);
  652. if (!rxring->alloc)
  653. goto err_set_null;
  654. /*
  655. * 16 Bytes align
  656. */
  657. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  658. RING_DESC_ALIGN);
  659. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  660. rxring->next_to_use = 0;
  661. atomic_set(&rxring->next_to_clean, 0);
  662. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  663. jme->rx_ring_size, GFP_ATOMIC);
  664. if (unlikely(!(rxring->bufinf)))
  665. goto err_free_rxring;
  666. /*
  667. * Initiallize Receive Descriptors
  668. */
  669. memset(rxring->bufinf, 0,
  670. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  671. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  672. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  673. jme_free_rx_resources(jme);
  674. return -ENOMEM;
  675. }
  676. jme_set_clean_rxdesc(jme, i);
  677. }
  678. return 0;
  679. err_free_rxring:
  680. dma_free_coherent(&(jme->pdev->dev),
  681. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  682. rxring->alloc,
  683. rxring->dmaalloc);
  684. err_set_null:
  685. rxring->desc = NULL;
  686. rxring->dmaalloc = 0;
  687. rxring->dma = 0;
  688. rxring->bufinf = NULL;
  689. return -ENOMEM;
  690. }
  691. static inline void
  692. jme_enable_rx_engine(struct jme_adapter *jme)
  693. {
  694. /*
  695. * Select Queue 0
  696. */
  697. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  698. RXCS_QUEUESEL_Q0);
  699. wmb();
  700. /*
  701. * Setup RX DMA Bass Address
  702. */
  703. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  704. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  705. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  706. /*
  707. * Setup RX Descriptor Count
  708. */
  709. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  710. /*
  711. * Setup Unicast Filter
  712. */
  713. jme_set_multi(jme->dev);
  714. /*
  715. * Enable RX Engine
  716. */
  717. wmb();
  718. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  719. RXCS_QUEUESEL_Q0 |
  720. RXCS_ENABLE |
  721. RXCS_QST);
  722. }
  723. static inline void
  724. jme_restart_rx_engine(struct jme_adapter *jme)
  725. {
  726. /*
  727. * Start RX Engine
  728. */
  729. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  730. RXCS_QUEUESEL_Q0 |
  731. RXCS_ENABLE |
  732. RXCS_QST);
  733. }
  734. static inline void
  735. jme_disable_rx_engine(struct jme_adapter *jme)
  736. {
  737. int i;
  738. u32 val;
  739. /*
  740. * Disable RX Engine
  741. */
  742. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  743. wmb();
  744. val = jread32(jme, JME_RXCS);
  745. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  746. mdelay(1);
  747. val = jread32(jme, JME_RXCS);
  748. rmb();
  749. }
  750. if (!i)
  751. pr_err("Disable RX engine timeout\n");
  752. }
  753. static int
  754. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  755. {
  756. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  757. return false;
  758. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  759. == RXWBFLAG_TCPON)) {
  760. if (flags & RXWBFLAG_IPV4)
  761. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  762. return false;
  763. }
  764. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  765. == RXWBFLAG_UDPON)) {
  766. if (flags & RXWBFLAG_IPV4)
  767. netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
  768. return false;
  769. }
  770. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  771. == RXWBFLAG_IPV4)) {
  772. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
  773. return false;
  774. }
  775. return true;
  776. }
  777. static void
  778. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  779. {
  780. struct jme_ring *rxring = &(jme->rxring[0]);
  781. struct rxdesc *rxdesc = rxring->desc;
  782. struct jme_buffer_info *rxbi = rxring->bufinf;
  783. struct sk_buff *skb;
  784. int framesize;
  785. rxdesc += idx;
  786. rxbi += idx;
  787. skb = rxbi->skb;
  788. pci_dma_sync_single_for_cpu(jme->pdev,
  789. rxbi->mapping,
  790. rxbi->len,
  791. PCI_DMA_FROMDEVICE);
  792. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  793. pci_dma_sync_single_for_device(jme->pdev,
  794. rxbi->mapping,
  795. rxbi->len,
  796. PCI_DMA_FROMDEVICE);
  797. ++(NET_STAT(jme).rx_dropped);
  798. } else {
  799. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  800. - RX_PREPAD_SIZE;
  801. skb_reserve(skb, RX_PREPAD_SIZE);
  802. skb_put(skb, framesize);
  803. skb->protocol = eth_type_trans(skb, jme->dev);
  804. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  805. skb->ip_summed = CHECKSUM_UNNECESSARY;
  806. else
  807. skb_checksum_none_assert(skb);
  808. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  809. if (jme->vlgrp) {
  810. jme->jme_vlan_rx(skb, jme->vlgrp,
  811. le16_to_cpu(rxdesc->descwb.vlan));
  812. NET_STAT(jme).rx_bytes += 4;
  813. } else {
  814. dev_kfree_skb(skb);
  815. }
  816. } else {
  817. jme->jme_rx(skb);
  818. }
  819. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  820. cpu_to_le16(RXWBFLAG_DEST_MUL))
  821. ++(NET_STAT(jme).multicast);
  822. NET_STAT(jme).rx_bytes += framesize;
  823. ++(NET_STAT(jme).rx_packets);
  824. }
  825. jme_set_clean_rxdesc(jme, idx);
  826. }
  827. static int
  828. jme_process_receive(struct jme_adapter *jme, int limit)
  829. {
  830. struct jme_ring *rxring = &(jme->rxring[0]);
  831. struct rxdesc *rxdesc = rxring->desc;
  832. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  833. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  834. goto out_inc;
  835. if (unlikely(atomic_read(&jme->link_changing) != 1))
  836. goto out_inc;
  837. if (unlikely(!netif_carrier_ok(jme->dev)))
  838. goto out_inc;
  839. i = atomic_read(&rxring->next_to_clean);
  840. while (limit > 0) {
  841. rxdesc = rxring->desc;
  842. rxdesc += i;
  843. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  844. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  845. goto out;
  846. --limit;
  847. rmb();
  848. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  849. if (unlikely(desccnt > 1 ||
  850. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  851. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  852. ++(NET_STAT(jme).rx_crc_errors);
  853. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  854. ++(NET_STAT(jme).rx_fifo_errors);
  855. else
  856. ++(NET_STAT(jme).rx_errors);
  857. if (desccnt > 1)
  858. limit -= desccnt - 1;
  859. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  860. jme_set_clean_rxdesc(jme, j);
  861. j = (j + 1) & (mask);
  862. }
  863. } else {
  864. jme_alloc_and_feed_skb(jme, i);
  865. }
  866. i = (i + desccnt) & (mask);
  867. }
  868. out:
  869. atomic_set(&rxring->next_to_clean, i);
  870. out_inc:
  871. atomic_inc(&jme->rx_cleaning);
  872. return limit > 0 ? limit : 0;
  873. }
  874. static void
  875. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  876. {
  877. if (likely(atmp == dpi->cur)) {
  878. dpi->cnt = 0;
  879. return;
  880. }
  881. if (dpi->attempt == atmp) {
  882. ++(dpi->cnt);
  883. } else {
  884. dpi->attempt = atmp;
  885. dpi->cnt = 0;
  886. }
  887. }
  888. static void
  889. jme_dynamic_pcc(struct jme_adapter *jme)
  890. {
  891. register struct dynpcc_info *dpi = &(jme->dpi);
  892. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  893. jme_attempt_pcc(dpi, PCC_P3);
  894. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  895. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  896. jme_attempt_pcc(dpi, PCC_P2);
  897. else
  898. jme_attempt_pcc(dpi, PCC_P1);
  899. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  900. if (dpi->attempt < dpi->cur)
  901. tasklet_schedule(&jme->rxclean_task);
  902. jme_set_rx_pcc(jme, dpi->attempt);
  903. dpi->cur = dpi->attempt;
  904. dpi->cnt = 0;
  905. }
  906. }
  907. static void
  908. jme_start_pcc_timer(struct jme_adapter *jme)
  909. {
  910. struct dynpcc_info *dpi = &(jme->dpi);
  911. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  912. dpi->last_pkts = NET_STAT(jme).rx_packets;
  913. dpi->intr_cnt = 0;
  914. jwrite32(jme, JME_TMCSR,
  915. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  916. }
  917. static inline void
  918. jme_stop_pcc_timer(struct jme_adapter *jme)
  919. {
  920. jwrite32(jme, JME_TMCSR, 0);
  921. }
  922. static void
  923. jme_shutdown_nic(struct jme_adapter *jme)
  924. {
  925. u32 phylink;
  926. phylink = jme_linkstat_from_phy(jme);
  927. if (!(phylink & PHY_LINK_UP)) {
  928. /*
  929. * Disable all interrupt before issue timer
  930. */
  931. jme_stop_irq(jme);
  932. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  933. }
  934. }
  935. static void
  936. jme_pcc_tasklet(unsigned long arg)
  937. {
  938. struct jme_adapter *jme = (struct jme_adapter *)arg;
  939. struct net_device *netdev = jme->dev;
  940. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  941. jme_shutdown_nic(jme);
  942. return;
  943. }
  944. if (unlikely(!netif_carrier_ok(netdev) ||
  945. (atomic_read(&jme->link_changing) != 1)
  946. )) {
  947. jme_stop_pcc_timer(jme);
  948. return;
  949. }
  950. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  951. jme_dynamic_pcc(jme);
  952. jme_start_pcc_timer(jme);
  953. }
  954. static inline void
  955. jme_polling_mode(struct jme_adapter *jme)
  956. {
  957. jme_set_rx_pcc(jme, PCC_OFF);
  958. }
  959. static inline void
  960. jme_interrupt_mode(struct jme_adapter *jme)
  961. {
  962. jme_set_rx_pcc(jme, PCC_P1);
  963. }
  964. static inline int
  965. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  966. {
  967. u32 apmc;
  968. apmc = jread32(jme, JME_APMC);
  969. return apmc & JME_APMC_PSEUDO_HP_EN;
  970. }
  971. static void
  972. jme_start_shutdown_timer(struct jme_adapter *jme)
  973. {
  974. u32 apmc;
  975. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  976. apmc &= ~JME_APMC_EPIEN_CTRL;
  977. if (!no_extplug) {
  978. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  979. wmb();
  980. }
  981. jwrite32f(jme, JME_APMC, apmc);
  982. jwrite32f(jme, JME_TIMER2, 0);
  983. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  984. jwrite32(jme, JME_TMCSR,
  985. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  986. }
  987. static void
  988. jme_stop_shutdown_timer(struct jme_adapter *jme)
  989. {
  990. u32 apmc;
  991. jwrite32f(jme, JME_TMCSR, 0);
  992. jwrite32f(jme, JME_TIMER2, 0);
  993. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  994. apmc = jread32(jme, JME_APMC);
  995. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  996. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  997. wmb();
  998. jwrite32f(jme, JME_APMC, apmc);
  999. }
  1000. static void
  1001. jme_link_change_tasklet(unsigned long arg)
  1002. {
  1003. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1004. struct net_device *netdev = jme->dev;
  1005. int rc;
  1006. while (!atomic_dec_and_test(&jme->link_changing)) {
  1007. atomic_inc(&jme->link_changing);
  1008. netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
  1009. while (atomic_read(&jme->link_changing) != 1)
  1010. netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
  1011. }
  1012. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1013. goto out;
  1014. jme->old_mtu = netdev->mtu;
  1015. netif_stop_queue(netdev);
  1016. if (jme_pseudo_hotplug_enabled(jme))
  1017. jme_stop_shutdown_timer(jme);
  1018. jme_stop_pcc_timer(jme);
  1019. tasklet_disable(&jme->txclean_task);
  1020. tasklet_disable(&jme->rxclean_task);
  1021. tasklet_disable(&jme->rxempty_task);
  1022. if (netif_carrier_ok(netdev)) {
  1023. jme_reset_ghc_speed(jme);
  1024. jme_disable_rx_engine(jme);
  1025. jme_disable_tx_engine(jme);
  1026. jme_reset_mac_processor(jme);
  1027. jme_free_rx_resources(jme);
  1028. jme_free_tx_resources(jme);
  1029. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1030. jme_polling_mode(jme);
  1031. netif_carrier_off(netdev);
  1032. }
  1033. jme_check_link(netdev, 0);
  1034. if (netif_carrier_ok(netdev)) {
  1035. rc = jme_setup_rx_resources(jme);
  1036. if (rc) {
  1037. pr_err("Allocating resources for RX error, Device STOPPED!\n");
  1038. goto out_enable_tasklet;
  1039. }
  1040. rc = jme_setup_tx_resources(jme);
  1041. if (rc) {
  1042. pr_err("Allocating resources for TX error, Device STOPPED!\n");
  1043. goto err_out_free_rx_resources;
  1044. }
  1045. jme_enable_rx_engine(jme);
  1046. jme_enable_tx_engine(jme);
  1047. netif_start_queue(netdev);
  1048. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1049. jme_interrupt_mode(jme);
  1050. jme_start_pcc_timer(jme);
  1051. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1052. jme_start_shutdown_timer(jme);
  1053. }
  1054. goto out_enable_tasklet;
  1055. err_out_free_rx_resources:
  1056. jme_free_rx_resources(jme);
  1057. out_enable_tasklet:
  1058. tasklet_enable(&jme->txclean_task);
  1059. tasklet_hi_enable(&jme->rxclean_task);
  1060. tasklet_hi_enable(&jme->rxempty_task);
  1061. out:
  1062. atomic_inc(&jme->link_changing);
  1063. }
  1064. static void
  1065. jme_rx_clean_tasklet(unsigned long arg)
  1066. {
  1067. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1068. struct dynpcc_info *dpi = &(jme->dpi);
  1069. jme_process_receive(jme, jme->rx_ring_size);
  1070. ++(dpi->intr_cnt);
  1071. }
  1072. static int
  1073. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1074. {
  1075. struct jme_adapter *jme = jme_napi_priv(holder);
  1076. int rest;
  1077. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1078. while (atomic_read(&jme->rx_empty) > 0) {
  1079. atomic_dec(&jme->rx_empty);
  1080. ++(NET_STAT(jme).rx_dropped);
  1081. jme_restart_rx_engine(jme);
  1082. }
  1083. atomic_inc(&jme->rx_empty);
  1084. if (rest) {
  1085. JME_RX_COMPLETE(netdev, holder);
  1086. jme_interrupt_mode(jme);
  1087. }
  1088. JME_NAPI_WEIGHT_SET(budget, rest);
  1089. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1090. }
  1091. static void
  1092. jme_rx_empty_tasklet(unsigned long arg)
  1093. {
  1094. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1095. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1096. return;
  1097. if (unlikely(!netif_carrier_ok(jme->dev)))
  1098. return;
  1099. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1100. jme_rx_clean_tasklet(arg);
  1101. while (atomic_read(&jme->rx_empty) > 0) {
  1102. atomic_dec(&jme->rx_empty);
  1103. ++(NET_STAT(jme).rx_dropped);
  1104. jme_restart_rx_engine(jme);
  1105. }
  1106. atomic_inc(&jme->rx_empty);
  1107. }
  1108. static void
  1109. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1110. {
  1111. struct jme_ring *txring = &(jme->txring[0]);
  1112. smp_wmb();
  1113. if (unlikely(netif_queue_stopped(jme->dev) &&
  1114. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1115. netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
  1116. netif_wake_queue(jme->dev);
  1117. }
  1118. }
  1119. static void
  1120. jme_tx_clean_tasklet(unsigned long arg)
  1121. {
  1122. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1123. struct jme_ring *txring = &(jme->txring[0]);
  1124. struct txdesc *txdesc = txring->desc;
  1125. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1126. int i, j, cnt = 0, max, err, mask;
  1127. tx_dbg(jme, "Into txclean\n");
  1128. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1129. goto out;
  1130. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1131. goto out;
  1132. if (unlikely(!netif_carrier_ok(jme->dev)))
  1133. goto out;
  1134. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1135. mask = jme->tx_ring_mask;
  1136. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1137. ctxbi = txbi + i;
  1138. if (likely(ctxbi->skb &&
  1139. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1140. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1141. i, ctxbi->nr_desc, jiffies);
  1142. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1143. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1144. ttxbi = txbi + ((i + j) & (mask));
  1145. txdesc[(i + j) & (mask)].dw[0] = 0;
  1146. pci_unmap_page(jme->pdev,
  1147. ttxbi->mapping,
  1148. ttxbi->len,
  1149. PCI_DMA_TODEVICE);
  1150. ttxbi->mapping = 0;
  1151. ttxbi->len = 0;
  1152. }
  1153. dev_kfree_skb(ctxbi->skb);
  1154. cnt += ctxbi->nr_desc;
  1155. if (unlikely(err)) {
  1156. ++(NET_STAT(jme).tx_carrier_errors);
  1157. } else {
  1158. ++(NET_STAT(jme).tx_packets);
  1159. NET_STAT(jme).tx_bytes += ctxbi->len;
  1160. }
  1161. ctxbi->skb = NULL;
  1162. ctxbi->len = 0;
  1163. ctxbi->start_xmit = 0;
  1164. } else {
  1165. break;
  1166. }
  1167. i = (i + ctxbi->nr_desc) & mask;
  1168. ctxbi->nr_desc = 0;
  1169. }
  1170. tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
  1171. atomic_set(&txring->next_to_clean, i);
  1172. atomic_add(cnt, &txring->nr_free);
  1173. jme_wake_queue_if_stopped(jme);
  1174. out:
  1175. atomic_inc(&jme->tx_cleaning);
  1176. }
  1177. static void
  1178. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1179. {
  1180. /*
  1181. * Disable interrupt
  1182. */
  1183. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1184. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1185. /*
  1186. * Link change event is critical
  1187. * all other events are ignored
  1188. */
  1189. jwrite32(jme, JME_IEVE, intrstat);
  1190. tasklet_schedule(&jme->linkch_task);
  1191. goto out_reenable;
  1192. }
  1193. if (intrstat & INTR_TMINTR) {
  1194. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1195. tasklet_schedule(&jme->pcc_task);
  1196. }
  1197. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1198. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1199. tasklet_schedule(&jme->txclean_task);
  1200. }
  1201. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1202. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1203. INTR_PCCRX0 |
  1204. INTR_RX0EMP)) |
  1205. INTR_RX0);
  1206. }
  1207. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1208. if (intrstat & INTR_RX0EMP)
  1209. atomic_inc(&jme->rx_empty);
  1210. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1211. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1212. jme_polling_mode(jme);
  1213. JME_RX_SCHEDULE(jme);
  1214. }
  1215. }
  1216. } else {
  1217. if (intrstat & INTR_RX0EMP) {
  1218. atomic_inc(&jme->rx_empty);
  1219. tasklet_hi_schedule(&jme->rxempty_task);
  1220. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1221. tasklet_hi_schedule(&jme->rxclean_task);
  1222. }
  1223. }
  1224. out_reenable:
  1225. /*
  1226. * Re-enable interrupt
  1227. */
  1228. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1229. }
  1230. static irqreturn_t
  1231. jme_intr(int irq, void *dev_id)
  1232. {
  1233. struct net_device *netdev = dev_id;
  1234. struct jme_adapter *jme = netdev_priv(netdev);
  1235. u32 intrstat;
  1236. intrstat = jread32(jme, JME_IEVE);
  1237. /*
  1238. * Check if it's really an interrupt for us
  1239. */
  1240. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1241. return IRQ_NONE;
  1242. /*
  1243. * Check if the device still exist
  1244. */
  1245. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1246. return IRQ_NONE;
  1247. jme_intr_msi(jme, intrstat);
  1248. return IRQ_HANDLED;
  1249. }
  1250. static irqreturn_t
  1251. jme_msi(int irq, void *dev_id)
  1252. {
  1253. struct net_device *netdev = dev_id;
  1254. struct jme_adapter *jme = netdev_priv(netdev);
  1255. u32 intrstat;
  1256. intrstat = jread32(jme, JME_IEVE);
  1257. jme_intr_msi(jme, intrstat);
  1258. return IRQ_HANDLED;
  1259. }
  1260. static void
  1261. jme_reset_link(struct jme_adapter *jme)
  1262. {
  1263. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1264. }
  1265. static void
  1266. jme_restart_an(struct jme_adapter *jme)
  1267. {
  1268. u32 bmcr;
  1269. spin_lock_bh(&jme->phy_lock);
  1270. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1271. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1272. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1273. spin_unlock_bh(&jme->phy_lock);
  1274. }
  1275. static int
  1276. jme_request_irq(struct jme_adapter *jme)
  1277. {
  1278. int rc;
  1279. struct net_device *netdev = jme->dev;
  1280. irq_handler_t handler = jme_intr;
  1281. int irq_flags = IRQF_SHARED;
  1282. if (!pci_enable_msi(jme->pdev)) {
  1283. set_bit(JME_FLAG_MSI, &jme->flags);
  1284. handler = jme_msi;
  1285. irq_flags = 0;
  1286. }
  1287. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1288. netdev);
  1289. if (rc) {
  1290. netdev_err(netdev,
  1291. "Unable to request %s interrupt (return: %d)\n",
  1292. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1293. rc);
  1294. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1295. pci_disable_msi(jme->pdev);
  1296. clear_bit(JME_FLAG_MSI, &jme->flags);
  1297. }
  1298. } else {
  1299. netdev->irq = jme->pdev->irq;
  1300. }
  1301. return rc;
  1302. }
  1303. static void
  1304. jme_free_irq(struct jme_adapter *jme)
  1305. {
  1306. free_irq(jme->pdev->irq, jme->dev);
  1307. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1308. pci_disable_msi(jme->pdev);
  1309. clear_bit(JME_FLAG_MSI, &jme->flags);
  1310. jme->dev->irq = jme->pdev->irq;
  1311. }
  1312. }
  1313. static inline void
  1314. jme_new_phy_on(struct jme_adapter *jme)
  1315. {
  1316. u32 reg;
  1317. reg = jread32(jme, JME_PHY_PWR);
  1318. reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1319. PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
  1320. jwrite32(jme, JME_PHY_PWR, reg);
  1321. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1322. reg &= ~PE1_GPREG0_PBG;
  1323. reg |= PE1_GPREG0_ENBG;
  1324. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1325. }
  1326. static inline void
  1327. jme_new_phy_off(struct jme_adapter *jme)
  1328. {
  1329. u32 reg;
  1330. reg = jread32(jme, JME_PHY_PWR);
  1331. reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1332. PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
  1333. jwrite32(jme, JME_PHY_PWR, reg);
  1334. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1335. reg &= ~PE1_GPREG0_PBG;
  1336. reg |= PE1_GPREG0_PDD3COLD;
  1337. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1338. }
  1339. static inline void
  1340. jme_phy_on(struct jme_adapter *jme)
  1341. {
  1342. u32 bmcr;
  1343. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1344. bmcr &= ~BMCR_PDOWN;
  1345. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1346. if (new_phy_power_ctrl(jme->chip_main_rev))
  1347. jme_new_phy_on(jme);
  1348. }
  1349. static inline void
  1350. jme_phy_off(struct jme_adapter *jme)
  1351. {
  1352. u32 bmcr;
  1353. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1354. bmcr |= BMCR_PDOWN;
  1355. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1356. if (new_phy_power_ctrl(jme->chip_main_rev))
  1357. jme_new_phy_off(jme);
  1358. }
  1359. static int
  1360. jme_open(struct net_device *netdev)
  1361. {
  1362. struct jme_adapter *jme = netdev_priv(netdev);
  1363. int rc;
  1364. jme_clear_pm(jme);
  1365. JME_NAPI_ENABLE(jme);
  1366. tasklet_enable(&jme->linkch_task);
  1367. tasklet_enable(&jme->txclean_task);
  1368. tasklet_hi_enable(&jme->rxclean_task);
  1369. tasklet_hi_enable(&jme->rxempty_task);
  1370. rc = jme_request_irq(jme);
  1371. if (rc)
  1372. goto err_out;
  1373. jme_start_irq(jme);
  1374. jme_phy_on(jme);
  1375. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1376. jme_set_settings(netdev, &jme->old_ecmd);
  1377. else
  1378. jme_reset_phy_processor(jme);
  1379. jme_reset_link(jme);
  1380. return 0;
  1381. err_out:
  1382. netif_stop_queue(netdev);
  1383. netif_carrier_off(netdev);
  1384. return rc;
  1385. }
  1386. static void
  1387. jme_set_100m_half(struct jme_adapter *jme)
  1388. {
  1389. u32 bmcr, tmp;
  1390. jme_phy_on(jme);
  1391. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1392. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1393. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1394. tmp |= BMCR_SPEED100;
  1395. if (bmcr != tmp)
  1396. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1397. if (jme->fpgaver)
  1398. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1399. else
  1400. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1401. }
  1402. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1403. static void
  1404. jme_wait_link(struct jme_adapter *jme)
  1405. {
  1406. u32 phylink, to = JME_WAIT_LINK_TIME;
  1407. mdelay(1000);
  1408. phylink = jme_linkstat_from_phy(jme);
  1409. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1410. mdelay(10);
  1411. phylink = jme_linkstat_from_phy(jme);
  1412. }
  1413. }
  1414. static void
  1415. jme_powersave_phy(struct jme_adapter *jme)
  1416. {
  1417. if (jme->reg_pmcs) {
  1418. jme_set_100m_half(jme);
  1419. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1420. jme_wait_link(jme);
  1421. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1422. } else {
  1423. jme_phy_off(jme);
  1424. }
  1425. }
  1426. static int
  1427. jme_close(struct net_device *netdev)
  1428. {
  1429. struct jme_adapter *jme = netdev_priv(netdev);
  1430. netif_stop_queue(netdev);
  1431. netif_carrier_off(netdev);
  1432. jme_stop_irq(jme);
  1433. jme_free_irq(jme);
  1434. JME_NAPI_DISABLE(jme);
  1435. tasklet_disable(&jme->linkch_task);
  1436. tasklet_disable(&jme->txclean_task);
  1437. tasklet_disable(&jme->rxclean_task);
  1438. tasklet_disable(&jme->rxempty_task);
  1439. jme_reset_ghc_speed(jme);
  1440. jme_disable_rx_engine(jme);
  1441. jme_disable_tx_engine(jme);
  1442. jme_reset_mac_processor(jme);
  1443. jme_free_rx_resources(jme);
  1444. jme_free_tx_resources(jme);
  1445. jme->phylink = 0;
  1446. jme_phy_off(jme);
  1447. return 0;
  1448. }
  1449. static int
  1450. jme_alloc_txdesc(struct jme_adapter *jme,
  1451. struct sk_buff *skb)
  1452. {
  1453. struct jme_ring *txring = &(jme->txring[0]);
  1454. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1455. idx = txring->next_to_use;
  1456. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1457. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1458. return -1;
  1459. atomic_sub(nr_alloc, &txring->nr_free);
  1460. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1461. return idx;
  1462. }
  1463. static void
  1464. jme_fill_tx_map(struct pci_dev *pdev,
  1465. struct txdesc *txdesc,
  1466. struct jme_buffer_info *txbi,
  1467. struct page *page,
  1468. u32 page_offset,
  1469. u32 len,
  1470. u8 hidma)
  1471. {
  1472. dma_addr_t dmaaddr;
  1473. dmaaddr = pci_map_page(pdev,
  1474. page,
  1475. page_offset,
  1476. len,
  1477. PCI_DMA_TODEVICE);
  1478. pci_dma_sync_single_for_device(pdev,
  1479. dmaaddr,
  1480. len,
  1481. PCI_DMA_TODEVICE);
  1482. txdesc->dw[0] = 0;
  1483. txdesc->dw[1] = 0;
  1484. txdesc->desc2.flags = TXFLAG_OWN;
  1485. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1486. txdesc->desc2.datalen = cpu_to_le16(len);
  1487. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1488. txdesc->desc2.bufaddrl = cpu_to_le32(
  1489. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1490. txbi->mapping = dmaaddr;
  1491. txbi->len = len;
  1492. }
  1493. static void
  1494. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1495. {
  1496. struct jme_ring *txring = &(jme->txring[0]);
  1497. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1498. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1499. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1500. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1501. int mask = jme->tx_ring_mask;
  1502. struct skb_frag_struct *frag;
  1503. u32 len;
  1504. for (i = 0 ; i < nr_frags ; ++i) {
  1505. frag = &skb_shinfo(skb)->frags[i];
  1506. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1507. ctxbi = txbi + ((idx + i + 2) & (mask));
  1508. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1509. frag->page_offset, frag->size, hidma);
  1510. }
  1511. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1512. ctxdesc = txdesc + ((idx + 1) & (mask));
  1513. ctxbi = txbi + ((idx + 1) & (mask));
  1514. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1515. offset_in_page(skb->data), len, hidma);
  1516. }
  1517. static int
  1518. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1519. {
  1520. if (unlikely(skb_shinfo(skb)->gso_size &&
  1521. skb_header_cloned(skb) &&
  1522. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1523. dev_kfree_skb(skb);
  1524. return -1;
  1525. }
  1526. return 0;
  1527. }
  1528. static int
  1529. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1530. {
  1531. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1532. if (*mss) {
  1533. *flags |= TXFLAG_LSEN;
  1534. if (skb->protocol == htons(ETH_P_IP)) {
  1535. struct iphdr *iph = ip_hdr(skb);
  1536. iph->check = 0;
  1537. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1538. iph->daddr, 0,
  1539. IPPROTO_TCP,
  1540. 0);
  1541. } else {
  1542. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1543. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1544. &ip6h->daddr, 0,
  1545. IPPROTO_TCP,
  1546. 0);
  1547. }
  1548. return 0;
  1549. }
  1550. return 1;
  1551. }
  1552. static void
  1553. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1554. {
  1555. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1556. u8 ip_proto;
  1557. switch (skb->protocol) {
  1558. case htons(ETH_P_IP):
  1559. ip_proto = ip_hdr(skb)->protocol;
  1560. break;
  1561. case htons(ETH_P_IPV6):
  1562. ip_proto = ipv6_hdr(skb)->nexthdr;
  1563. break;
  1564. default:
  1565. ip_proto = 0;
  1566. break;
  1567. }
  1568. switch (ip_proto) {
  1569. case IPPROTO_TCP:
  1570. *flags |= TXFLAG_TCPCS;
  1571. break;
  1572. case IPPROTO_UDP:
  1573. *flags |= TXFLAG_UDPCS;
  1574. break;
  1575. default:
  1576. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
  1577. break;
  1578. }
  1579. }
  1580. }
  1581. static inline void
  1582. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1583. {
  1584. if (vlan_tx_tag_present(skb)) {
  1585. *flags |= TXFLAG_TAGON;
  1586. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1587. }
  1588. }
  1589. static int
  1590. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1591. {
  1592. struct jme_ring *txring = &(jme->txring[0]);
  1593. struct txdesc *txdesc;
  1594. struct jme_buffer_info *txbi;
  1595. u8 flags;
  1596. txdesc = (struct txdesc *)txring->desc + idx;
  1597. txbi = txring->bufinf + idx;
  1598. txdesc->dw[0] = 0;
  1599. txdesc->dw[1] = 0;
  1600. txdesc->dw[2] = 0;
  1601. txdesc->dw[3] = 0;
  1602. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1603. /*
  1604. * Set OWN bit at final.
  1605. * When kernel transmit faster than NIC.
  1606. * And NIC trying to send this descriptor before we tell
  1607. * it to start sending this TX queue.
  1608. * Other fields are already filled correctly.
  1609. */
  1610. wmb();
  1611. flags = TXFLAG_OWN | TXFLAG_INT;
  1612. /*
  1613. * Set checksum flags while not tso
  1614. */
  1615. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1616. jme_tx_csum(jme, skb, &flags);
  1617. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1618. jme_map_tx_skb(jme, skb, idx);
  1619. txdesc->desc1.flags = flags;
  1620. /*
  1621. * Set tx buffer info after telling NIC to send
  1622. * For better tx_clean timing
  1623. */
  1624. wmb();
  1625. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1626. txbi->skb = skb;
  1627. txbi->len = skb->len;
  1628. txbi->start_xmit = jiffies;
  1629. if (!txbi->start_xmit)
  1630. txbi->start_xmit = (0UL-1);
  1631. return 0;
  1632. }
  1633. static void
  1634. jme_stop_queue_if_full(struct jme_adapter *jme)
  1635. {
  1636. struct jme_ring *txring = &(jme->txring[0]);
  1637. struct jme_buffer_info *txbi = txring->bufinf;
  1638. int idx = atomic_read(&txring->next_to_clean);
  1639. txbi += idx;
  1640. smp_wmb();
  1641. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1642. netif_stop_queue(jme->dev);
  1643. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
  1644. smp_wmb();
  1645. if (atomic_read(&txring->nr_free)
  1646. >= (jme->tx_wake_threshold)) {
  1647. netif_wake_queue(jme->dev);
  1648. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
  1649. }
  1650. }
  1651. if (unlikely(txbi->start_xmit &&
  1652. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1653. txbi->skb)) {
  1654. netif_stop_queue(jme->dev);
  1655. netif_info(jme, tx_queued, jme->dev,
  1656. "TX Queue Stopped %d@%lu\n", idx, jiffies);
  1657. }
  1658. }
  1659. /*
  1660. * This function is already protected by netif_tx_lock()
  1661. */
  1662. static netdev_tx_t
  1663. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1664. {
  1665. struct jme_adapter *jme = netdev_priv(netdev);
  1666. int idx;
  1667. if (unlikely(jme_expand_header(jme, skb))) {
  1668. ++(NET_STAT(jme).tx_dropped);
  1669. return NETDEV_TX_OK;
  1670. }
  1671. idx = jme_alloc_txdesc(jme, skb);
  1672. if (unlikely(idx < 0)) {
  1673. netif_stop_queue(netdev);
  1674. netif_err(jme, tx_err, jme->dev,
  1675. "BUG! Tx ring full when queue awake!\n");
  1676. return NETDEV_TX_BUSY;
  1677. }
  1678. jme_fill_tx_desc(jme, skb, idx);
  1679. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1680. TXCS_SELECT_QUEUE0 |
  1681. TXCS_QUEUE0S |
  1682. TXCS_ENABLE);
  1683. tx_dbg(jme, "xmit: %d+%d@%lu\n",
  1684. idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
  1685. jme_stop_queue_if_full(jme);
  1686. return NETDEV_TX_OK;
  1687. }
  1688. static int
  1689. jme_set_macaddr(struct net_device *netdev, void *p)
  1690. {
  1691. struct jme_adapter *jme = netdev_priv(netdev);
  1692. struct sockaddr *addr = p;
  1693. u32 val;
  1694. if (netif_running(netdev))
  1695. return -EBUSY;
  1696. spin_lock_bh(&jme->macaddr_lock);
  1697. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1698. val = (addr->sa_data[3] & 0xff) << 24 |
  1699. (addr->sa_data[2] & 0xff) << 16 |
  1700. (addr->sa_data[1] & 0xff) << 8 |
  1701. (addr->sa_data[0] & 0xff);
  1702. jwrite32(jme, JME_RXUMA_LO, val);
  1703. val = (addr->sa_data[5] & 0xff) << 8 |
  1704. (addr->sa_data[4] & 0xff);
  1705. jwrite32(jme, JME_RXUMA_HI, val);
  1706. spin_unlock_bh(&jme->macaddr_lock);
  1707. return 0;
  1708. }
  1709. static void
  1710. jme_set_multi(struct net_device *netdev)
  1711. {
  1712. struct jme_adapter *jme = netdev_priv(netdev);
  1713. u32 mc_hash[2] = {};
  1714. spin_lock_bh(&jme->rxmcs_lock);
  1715. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1716. if (netdev->flags & IFF_PROMISC) {
  1717. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1718. } else if (netdev->flags & IFF_ALLMULTI) {
  1719. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1720. } else if (netdev->flags & IFF_MULTICAST) {
  1721. struct netdev_hw_addr *ha;
  1722. int bit_nr;
  1723. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1724. netdev_for_each_mc_addr(ha, netdev) {
  1725. bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
  1726. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1727. }
  1728. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1729. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1730. }
  1731. wmb();
  1732. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1733. spin_unlock_bh(&jme->rxmcs_lock);
  1734. }
  1735. static int
  1736. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1737. {
  1738. struct jme_adapter *jme = netdev_priv(netdev);
  1739. if (new_mtu == jme->old_mtu)
  1740. return 0;
  1741. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1742. ((new_mtu) < IPV6_MIN_MTU))
  1743. return -EINVAL;
  1744. if (new_mtu > 4000) {
  1745. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1746. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1747. jme_restart_rx_engine(jme);
  1748. } else {
  1749. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1750. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1751. jme_restart_rx_engine(jme);
  1752. }
  1753. if (new_mtu > 1900) {
  1754. netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  1755. NETIF_F_TSO | NETIF_F_TSO6);
  1756. } else {
  1757. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1758. netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1759. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1760. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1761. }
  1762. netdev->mtu = new_mtu;
  1763. jme_reset_link(jme);
  1764. return 0;
  1765. }
  1766. static void
  1767. jme_tx_timeout(struct net_device *netdev)
  1768. {
  1769. struct jme_adapter *jme = netdev_priv(netdev);
  1770. jme->phylink = 0;
  1771. jme_reset_phy_processor(jme);
  1772. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1773. jme_set_settings(netdev, &jme->old_ecmd);
  1774. /*
  1775. * Force to Reset the link again
  1776. */
  1777. jme_reset_link(jme);
  1778. }
  1779. static inline void jme_pause_rx(struct jme_adapter *jme)
  1780. {
  1781. atomic_dec(&jme->link_changing);
  1782. jme_set_rx_pcc(jme, PCC_OFF);
  1783. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1784. JME_NAPI_DISABLE(jme);
  1785. } else {
  1786. tasklet_disable(&jme->rxclean_task);
  1787. tasklet_disable(&jme->rxempty_task);
  1788. }
  1789. }
  1790. static inline void jme_resume_rx(struct jme_adapter *jme)
  1791. {
  1792. struct dynpcc_info *dpi = &(jme->dpi);
  1793. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1794. JME_NAPI_ENABLE(jme);
  1795. } else {
  1796. tasklet_hi_enable(&jme->rxclean_task);
  1797. tasklet_hi_enable(&jme->rxempty_task);
  1798. }
  1799. dpi->cur = PCC_P1;
  1800. dpi->attempt = PCC_P1;
  1801. dpi->cnt = 0;
  1802. jme_set_rx_pcc(jme, PCC_P1);
  1803. atomic_inc(&jme->link_changing);
  1804. }
  1805. static void
  1806. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1807. {
  1808. struct jme_adapter *jme = netdev_priv(netdev);
  1809. jme_pause_rx(jme);
  1810. jme->vlgrp = grp;
  1811. jme_resume_rx(jme);
  1812. }
  1813. static void
  1814. jme_get_drvinfo(struct net_device *netdev,
  1815. struct ethtool_drvinfo *info)
  1816. {
  1817. struct jme_adapter *jme = netdev_priv(netdev);
  1818. strcpy(info->driver, DRV_NAME);
  1819. strcpy(info->version, DRV_VERSION);
  1820. strcpy(info->bus_info, pci_name(jme->pdev));
  1821. }
  1822. static int
  1823. jme_get_regs_len(struct net_device *netdev)
  1824. {
  1825. return JME_REG_LEN;
  1826. }
  1827. static void
  1828. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1829. {
  1830. int i;
  1831. for (i = 0 ; i < len ; i += 4)
  1832. p[i >> 2] = jread32(jme, reg + i);
  1833. }
  1834. static void
  1835. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1836. {
  1837. int i;
  1838. u16 *p16 = (u16 *)p;
  1839. for (i = 0 ; i < reg_nr ; ++i)
  1840. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1841. }
  1842. static void
  1843. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1844. {
  1845. struct jme_adapter *jme = netdev_priv(netdev);
  1846. u32 *p32 = (u32 *)p;
  1847. memset(p, 0xFF, JME_REG_LEN);
  1848. regs->version = 1;
  1849. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1850. p32 += 0x100 >> 2;
  1851. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1852. p32 += 0x100 >> 2;
  1853. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1854. p32 += 0x100 >> 2;
  1855. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1856. p32 += 0x100 >> 2;
  1857. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1858. }
  1859. static int
  1860. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1861. {
  1862. struct jme_adapter *jme = netdev_priv(netdev);
  1863. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1864. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1865. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1866. ecmd->use_adaptive_rx_coalesce = false;
  1867. ecmd->rx_coalesce_usecs = 0;
  1868. ecmd->rx_max_coalesced_frames = 0;
  1869. return 0;
  1870. }
  1871. ecmd->use_adaptive_rx_coalesce = true;
  1872. switch (jme->dpi.cur) {
  1873. case PCC_P1:
  1874. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1875. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1876. break;
  1877. case PCC_P2:
  1878. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1879. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1880. break;
  1881. case PCC_P3:
  1882. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1883. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1884. break;
  1885. default:
  1886. break;
  1887. }
  1888. return 0;
  1889. }
  1890. static int
  1891. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1892. {
  1893. struct jme_adapter *jme = netdev_priv(netdev);
  1894. struct dynpcc_info *dpi = &(jme->dpi);
  1895. if (netif_running(netdev))
  1896. return -EBUSY;
  1897. if (ecmd->use_adaptive_rx_coalesce &&
  1898. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1899. clear_bit(JME_FLAG_POLL, &jme->flags);
  1900. jme->jme_rx = netif_rx;
  1901. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1902. dpi->cur = PCC_P1;
  1903. dpi->attempt = PCC_P1;
  1904. dpi->cnt = 0;
  1905. jme_set_rx_pcc(jme, PCC_P1);
  1906. jme_interrupt_mode(jme);
  1907. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  1908. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1909. set_bit(JME_FLAG_POLL, &jme->flags);
  1910. jme->jme_rx = netif_receive_skb;
  1911. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1912. jme_interrupt_mode(jme);
  1913. }
  1914. return 0;
  1915. }
  1916. static void
  1917. jme_get_pauseparam(struct net_device *netdev,
  1918. struct ethtool_pauseparam *ecmd)
  1919. {
  1920. struct jme_adapter *jme = netdev_priv(netdev);
  1921. u32 val;
  1922. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1923. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1924. spin_lock_bh(&jme->phy_lock);
  1925. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1926. spin_unlock_bh(&jme->phy_lock);
  1927. ecmd->autoneg =
  1928. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1929. }
  1930. static int
  1931. jme_set_pauseparam(struct net_device *netdev,
  1932. struct ethtool_pauseparam *ecmd)
  1933. {
  1934. struct jme_adapter *jme = netdev_priv(netdev);
  1935. u32 val;
  1936. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1937. (ecmd->tx_pause != 0)) {
  1938. if (ecmd->tx_pause)
  1939. jme->reg_txpfc |= TXPFC_PF_EN;
  1940. else
  1941. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1942. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1943. }
  1944. spin_lock_bh(&jme->rxmcs_lock);
  1945. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1946. (ecmd->rx_pause != 0)) {
  1947. if (ecmd->rx_pause)
  1948. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1949. else
  1950. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1951. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1952. }
  1953. spin_unlock_bh(&jme->rxmcs_lock);
  1954. spin_lock_bh(&jme->phy_lock);
  1955. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1956. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1957. (ecmd->autoneg != 0)) {
  1958. if (ecmd->autoneg)
  1959. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1960. else
  1961. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1962. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1963. MII_ADVERTISE, val);
  1964. }
  1965. spin_unlock_bh(&jme->phy_lock);
  1966. return 0;
  1967. }
  1968. static void
  1969. jme_get_wol(struct net_device *netdev,
  1970. struct ethtool_wolinfo *wol)
  1971. {
  1972. struct jme_adapter *jme = netdev_priv(netdev);
  1973. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1974. wol->wolopts = 0;
  1975. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1976. wol->wolopts |= WAKE_PHY;
  1977. if (jme->reg_pmcs & PMCS_MFEN)
  1978. wol->wolopts |= WAKE_MAGIC;
  1979. }
  1980. static int
  1981. jme_set_wol(struct net_device *netdev,
  1982. struct ethtool_wolinfo *wol)
  1983. {
  1984. struct jme_adapter *jme = netdev_priv(netdev);
  1985. if (wol->wolopts & (WAKE_MAGICSECURE |
  1986. WAKE_UCAST |
  1987. WAKE_MCAST |
  1988. WAKE_BCAST |
  1989. WAKE_ARP))
  1990. return -EOPNOTSUPP;
  1991. jme->reg_pmcs = 0;
  1992. if (wol->wolopts & WAKE_PHY)
  1993. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1994. if (wol->wolopts & WAKE_MAGIC)
  1995. jme->reg_pmcs |= PMCS_MFEN;
  1996. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1997. return 0;
  1998. }
  1999. static int
  2000. jme_get_settings(struct net_device *netdev,
  2001. struct ethtool_cmd *ecmd)
  2002. {
  2003. struct jme_adapter *jme = netdev_priv(netdev);
  2004. int rc;
  2005. spin_lock_bh(&jme->phy_lock);
  2006. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  2007. spin_unlock_bh(&jme->phy_lock);
  2008. return rc;
  2009. }
  2010. static int
  2011. jme_set_settings(struct net_device *netdev,
  2012. struct ethtool_cmd *ecmd)
  2013. {
  2014. struct jme_adapter *jme = netdev_priv(netdev);
  2015. int rc, fdc = 0;
  2016. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  2017. return -EINVAL;
  2018. /*
  2019. * Check If user changed duplex only while force_media.
  2020. * Hardware would not generate link change interrupt.
  2021. */
  2022. if (jme->mii_if.force_media &&
  2023. ecmd->autoneg != AUTONEG_ENABLE &&
  2024. (jme->mii_if.full_duplex != ecmd->duplex))
  2025. fdc = 1;
  2026. spin_lock_bh(&jme->phy_lock);
  2027. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  2028. spin_unlock_bh(&jme->phy_lock);
  2029. if (!rc) {
  2030. if (fdc)
  2031. jme_reset_link(jme);
  2032. jme->old_ecmd = *ecmd;
  2033. set_bit(JME_FLAG_SSET, &jme->flags);
  2034. }
  2035. return rc;
  2036. }
  2037. static int
  2038. jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  2039. {
  2040. int rc;
  2041. struct jme_adapter *jme = netdev_priv(netdev);
  2042. struct mii_ioctl_data *mii_data = if_mii(rq);
  2043. unsigned int duplex_chg;
  2044. if (cmd == SIOCSMIIREG) {
  2045. u16 val = mii_data->val_in;
  2046. if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
  2047. (val & BMCR_SPEED1000))
  2048. return -EINVAL;
  2049. }
  2050. spin_lock_bh(&jme->phy_lock);
  2051. rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
  2052. spin_unlock_bh(&jme->phy_lock);
  2053. if (!rc && (cmd == SIOCSMIIREG)) {
  2054. if (duplex_chg)
  2055. jme_reset_link(jme);
  2056. jme_get_settings(netdev, &jme->old_ecmd);
  2057. set_bit(JME_FLAG_SSET, &jme->flags);
  2058. }
  2059. return rc;
  2060. }
  2061. static u32
  2062. jme_get_link(struct net_device *netdev)
  2063. {
  2064. struct jme_adapter *jme = netdev_priv(netdev);
  2065. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  2066. }
  2067. static u32
  2068. jme_get_msglevel(struct net_device *netdev)
  2069. {
  2070. struct jme_adapter *jme = netdev_priv(netdev);
  2071. return jme->msg_enable;
  2072. }
  2073. static void
  2074. jme_set_msglevel(struct net_device *netdev, u32 value)
  2075. {
  2076. struct jme_adapter *jme = netdev_priv(netdev);
  2077. jme->msg_enable = value;
  2078. }
  2079. static u32
  2080. jme_get_rx_csum(struct net_device *netdev)
  2081. {
  2082. struct jme_adapter *jme = netdev_priv(netdev);
  2083. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  2084. }
  2085. static int
  2086. jme_set_rx_csum(struct net_device *netdev, u32 on)
  2087. {
  2088. struct jme_adapter *jme = netdev_priv(netdev);
  2089. spin_lock_bh(&jme->rxmcs_lock);
  2090. if (on)
  2091. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2092. else
  2093. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2094. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2095. spin_unlock_bh(&jme->rxmcs_lock);
  2096. return 0;
  2097. }
  2098. static int
  2099. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2100. {
  2101. struct jme_adapter *jme = netdev_priv(netdev);
  2102. if (on) {
  2103. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2104. if (netdev->mtu <= 1900)
  2105. netdev->features |=
  2106. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2107. } else {
  2108. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2109. netdev->features &=
  2110. ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  2111. }
  2112. return 0;
  2113. }
  2114. static int
  2115. jme_set_tso(struct net_device *netdev, u32 on)
  2116. {
  2117. struct jme_adapter *jme = netdev_priv(netdev);
  2118. if (on) {
  2119. set_bit(JME_FLAG_TSO, &jme->flags);
  2120. if (netdev->mtu <= 1900)
  2121. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2122. } else {
  2123. clear_bit(JME_FLAG_TSO, &jme->flags);
  2124. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2125. }
  2126. return 0;
  2127. }
  2128. static int
  2129. jme_nway_reset(struct net_device *netdev)
  2130. {
  2131. struct jme_adapter *jme = netdev_priv(netdev);
  2132. jme_restart_an(jme);
  2133. return 0;
  2134. }
  2135. static u8
  2136. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2137. {
  2138. u32 val;
  2139. int to;
  2140. val = jread32(jme, JME_SMBCSR);
  2141. to = JME_SMB_BUSY_TIMEOUT;
  2142. while ((val & SMBCSR_BUSY) && --to) {
  2143. msleep(1);
  2144. val = jread32(jme, JME_SMBCSR);
  2145. }
  2146. if (!to) {
  2147. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2148. return 0xFF;
  2149. }
  2150. jwrite32(jme, JME_SMBINTF,
  2151. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2152. SMBINTF_HWRWN_READ |
  2153. SMBINTF_HWCMD);
  2154. val = jread32(jme, JME_SMBINTF);
  2155. to = JME_SMB_BUSY_TIMEOUT;
  2156. while ((val & SMBINTF_HWCMD) && --to) {
  2157. msleep(1);
  2158. val = jread32(jme, JME_SMBINTF);
  2159. }
  2160. if (!to) {
  2161. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2162. return 0xFF;
  2163. }
  2164. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2165. }
  2166. static void
  2167. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2168. {
  2169. u32 val;
  2170. int to;
  2171. val = jread32(jme, JME_SMBCSR);
  2172. to = JME_SMB_BUSY_TIMEOUT;
  2173. while ((val & SMBCSR_BUSY) && --to) {
  2174. msleep(1);
  2175. val = jread32(jme, JME_SMBCSR);
  2176. }
  2177. if (!to) {
  2178. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2179. return;
  2180. }
  2181. jwrite32(jme, JME_SMBINTF,
  2182. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2183. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2184. SMBINTF_HWRWN_WRITE |
  2185. SMBINTF_HWCMD);
  2186. val = jread32(jme, JME_SMBINTF);
  2187. to = JME_SMB_BUSY_TIMEOUT;
  2188. while ((val & SMBINTF_HWCMD) && --to) {
  2189. msleep(1);
  2190. val = jread32(jme, JME_SMBINTF);
  2191. }
  2192. if (!to) {
  2193. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2194. return;
  2195. }
  2196. mdelay(2);
  2197. }
  2198. static int
  2199. jme_get_eeprom_len(struct net_device *netdev)
  2200. {
  2201. struct jme_adapter *jme = netdev_priv(netdev);
  2202. u32 val;
  2203. val = jread32(jme, JME_SMBCSR);
  2204. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2205. }
  2206. static int
  2207. jme_get_eeprom(struct net_device *netdev,
  2208. struct ethtool_eeprom *eeprom, u8 *data)
  2209. {
  2210. struct jme_adapter *jme = netdev_priv(netdev);
  2211. int i, offset = eeprom->offset, len = eeprom->len;
  2212. /*
  2213. * ethtool will check the boundary for us
  2214. */
  2215. eeprom->magic = JME_EEPROM_MAGIC;
  2216. for (i = 0 ; i < len ; ++i)
  2217. data[i] = jme_smb_read(jme, i + offset);
  2218. return 0;
  2219. }
  2220. static int
  2221. jme_set_eeprom(struct net_device *netdev,
  2222. struct ethtool_eeprom *eeprom, u8 *data)
  2223. {
  2224. struct jme_adapter *jme = netdev_priv(netdev);
  2225. int i, offset = eeprom->offset, len = eeprom->len;
  2226. if (eeprom->magic != JME_EEPROM_MAGIC)
  2227. return -EINVAL;
  2228. /*
  2229. * ethtool will check the boundary for us
  2230. */
  2231. for (i = 0 ; i < len ; ++i)
  2232. jme_smb_write(jme, i + offset, data[i]);
  2233. return 0;
  2234. }
  2235. static const struct ethtool_ops jme_ethtool_ops = {
  2236. .get_drvinfo = jme_get_drvinfo,
  2237. .get_regs_len = jme_get_regs_len,
  2238. .get_regs = jme_get_regs,
  2239. .get_coalesce = jme_get_coalesce,
  2240. .set_coalesce = jme_set_coalesce,
  2241. .get_pauseparam = jme_get_pauseparam,
  2242. .set_pauseparam = jme_set_pauseparam,
  2243. .get_wol = jme_get_wol,
  2244. .set_wol = jme_set_wol,
  2245. .get_settings = jme_get_settings,
  2246. .set_settings = jme_set_settings,
  2247. .get_link = jme_get_link,
  2248. .get_msglevel = jme_get_msglevel,
  2249. .set_msglevel = jme_set_msglevel,
  2250. .get_rx_csum = jme_get_rx_csum,
  2251. .set_rx_csum = jme_set_rx_csum,
  2252. .set_tx_csum = jme_set_tx_csum,
  2253. .set_tso = jme_set_tso,
  2254. .set_sg = ethtool_op_set_sg,
  2255. .nway_reset = jme_nway_reset,
  2256. .get_eeprom_len = jme_get_eeprom_len,
  2257. .get_eeprom = jme_get_eeprom,
  2258. .set_eeprom = jme_set_eeprom,
  2259. };
  2260. static int
  2261. jme_pci_dma64(struct pci_dev *pdev)
  2262. {
  2263. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2264. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2265. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2266. return 1;
  2267. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2268. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2269. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2270. return 1;
  2271. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2272. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2273. return 0;
  2274. return -1;
  2275. }
  2276. static inline void
  2277. jme_phy_init(struct jme_adapter *jme)
  2278. {
  2279. u16 reg26;
  2280. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2281. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2282. }
  2283. static inline void
  2284. jme_check_hw_ver(struct jme_adapter *jme)
  2285. {
  2286. u32 chipmode;
  2287. chipmode = jread32(jme, JME_CHIPMODE);
  2288. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2289. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2290. jme->chip_main_rev = jme->chiprev & 0xF;
  2291. jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
  2292. }
  2293. static const struct net_device_ops jme_netdev_ops = {
  2294. .ndo_open = jme_open,
  2295. .ndo_stop = jme_close,
  2296. .ndo_validate_addr = eth_validate_addr,
  2297. .ndo_do_ioctl = jme_ioctl,
  2298. .ndo_start_xmit = jme_start_xmit,
  2299. .ndo_set_mac_address = jme_set_macaddr,
  2300. .ndo_set_multicast_list = jme_set_multi,
  2301. .ndo_change_mtu = jme_change_mtu,
  2302. .ndo_tx_timeout = jme_tx_timeout,
  2303. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2304. };
  2305. static int __devinit
  2306. jme_init_one(struct pci_dev *pdev,
  2307. const struct pci_device_id *ent)
  2308. {
  2309. int rc = 0, using_dac, i;
  2310. struct net_device *netdev;
  2311. struct jme_adapter *jme;
  2312. u16 bmcr, bmsr;
  2313. u32 apmc;
  2314. /*
  2315. * set up PCI device basics
  2316. */
  2317. rc = pci_enable_device(pdev);
  2318. if (rc) {
  2319. pr_err("Cannot enable PCI device\n");
  2320. goto err_out;
  2321. }
  2322. using_dac = jme_pci_dma64(pdev);
  2323. if (using_dac < 0) {
  2324. pr_err("Cannot set PCI DMA Mask\n");
  2325. rc = -EIO;
  2326. goto err_out_disable_pdev;
  2327. }
  2328. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2329. pr_err("No PCI resource region found\n");
  2330. rc = -ENOMEM;
  2331. goto err_out_disable_pdev;
  2332. }
  2333. rc = pci_request_regions(pdev, DRV_NAME);
  2334. if (rc) {
  2335. pr_err("Cannot obtain PCI resource region\n");
  2336. goto err_out_disable_pdev;
  2337. }
  2338. pci_set_master(pdev);
  2339. /*
  2340. * alloc and init net device
  2341. */
  2342. netdev = alloc_etherdev(sizeof(*jme));
  2343. if (!netdev) {
  2344. pr_err("Cannot allocate netdev structure\n");
  2345. rc = -ENOMEM;
  2346. goto err_out_release_regions;
  2347. }
  2348. netdev->netdev_ops = &jme_netdev_ops;
  2349. netdev->ethtool_ops = &jme_ethtool_ops;
  2350. netdev->watchdog_timeo = TX_TIMEOUT;
  2351. netdev->features = NETIF_F_IP_CSUM |
  2352. NETIF_F_IPV6_CSUM |
  2353. NETIF_F_SG |
  2354. NETIF_F_TSO |
  2355. NETIF_F_TSO6 |
  2356. NETIF_F_HW_VLAN_TX |
  2357. NETIF_F_HW_VLAN_RX;
  2358. if (using_dac)
  2359. netdev->features |= NETIF_F_HIGHDMA;
  2360. SET_NETDEV_DEV(netdev, &pdev->dev);
  2361. pci_set_drvdata(pdev, netdev);
  2362. /*
  2363. * init adapter info
  2364. */
  2365. jme = netdev_priv(netdev);
  2366. jme->pdev = pdev;
  2367. jme->dev = netdev;
  2368. jme->jme_rx = netif_rx;
  2369. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2370. jme->old_mtu = netdev->mtu = 1500;
  2371. jme->phylink = 0;
  2372. jme->tx_ring_size = 1 << 10;
  2373. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2374. jme->tx_wake_threshold = 1 << 9;
  2375. jme->rx_ring_size = 1 << 9;
  2376. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2377. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2378. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2379. pci_resource_len(pdev, 0));
  2380. if (!(jme->regs)) {
  2381. pr_err("Mapping PCI resource region error\n");
  2382. rc = -ENOMEM;
  2383. goto err_out_free_netdev;
  2384. }
  2385. if (no_pseudohp) {
  2386. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2387. jwrite32(jme, JME_APMC, apmc);
  2388. } else if (force_pseudohp) {
  2389. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2390. jwrite32(jme, JME_APMC, apmc);
  2391. }
  2392. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2393. spin_lock_init(&jme->phy_lock);
  2394. spin_lock_init(&jme->macaddr_lock);
  2395. spin_lock_init(&jme->rxmcs_lock);
  2396. atomic_set(&jme->link_changing, 1);
  2397. atomic_set(&jme->rx_cleaning, 1);
  2398. atomic_set(&jme->tx_cleaning, 1);
  2399. atomic_set(&jme->rx_empty, 1);
  2400. tasklet_init(&jme->pcc_task,
  2401. jme_pcc_tasklet,
  2402. (unsigned long) jme);
  2403. tasklet_init(&jme->linkch_task,
  2404. jme_link_change_tasklet,
  2405. (unsigned long) jme);
  2406. tasklet_init(&jme->txclean_task,
  2407. jme_tx_clean_tasklet,
  2408. (unsigned long) jme);
  2409. tasklet_init(&jme->rxclean_task,
  2410. jme_rx_clean_tasklet,
  2411. (unsigned long) jme);
  2412. tasklet_init(&jme->rxempty_task,
  2413. jme_rx_empty_tasklet,
  2414. (unsigned long) jme);
  2415. tasklet_disable_nosync(&jme->linkch_task);
  2416. tasklet_disable_nosync(&jme->txclean_task);
  2417. tasklet_disable_nosync(&jme->rxclean_task);
  2418. tasklet_disable_nosync(&jme->rxempty_task);
  2419. jme->dpi.cur = PCC_P1;
  2420. jme->reg_ghc = 0;
  2421. jme->reg_rxcs = RXCS_DEFAULT;
  2422. jme->reg_rxmcs = RXMCS_DEFAULT;
  2423. jme->reg_txpfc = 0;
  2424. jme->reg_pmcs = PMCS_MFEN;
  2425. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2426. set_bit(JME_FLAG_TSO, &jme->flags);
  2427. /*
  2428. * Get Max Read Req Size from PCI Config Space
  2429. */
  2430. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2431. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2432. switch (jme->mrrs) {
  2433. case MRRS_128B:
  2434. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2435. break;
  2436. case MRRS_256B:
  2437. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2438. break;
  2439. default:
  2440. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2441. break;
  2442. }
  2443. /*
  2444. * Must check before reset_mac_processor
  2445. */
  2446. jme_check_hw_ver(jme);
  2447. jme->mii_if.dev = netdev;
  2448. if (jme->fpgaver) {
  2449. jme->mii_if.phy_id = 0;
  2450. for (i = 1 ; i < 32 ; ++i) {
  2451. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2452. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2453. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2454. jme->mii_if.phy_id = i;
  2455. break;
  2456. }
  2457. }
  2458. if (!jme->mii_if.phy_id) {
  2459. rc = -EIO;
  2460. pr_err("Can not find phy_id\n");
  2461. goto err_out_unmap;
  2462. }
  2463. jme->reg_ghc |= GHC_LINK_POLL;
  2464. } else {
  2465. jme->mii_if.phy_id = 1;
  2466. }
  2467. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2468. jme->mii_if.supports_gmii = true;
  2469. else
  2470. jme->mii_if.supports_gmii = false;
  2471. jme->mii_if.phy_id_mask = 0x1F;
  2472. jme->mii_if.reg_num_mask = 0x1F;
  2473. jme->mii_if.mdio_read = jme_mdio_read;
  2474. jme->mii_if.mdio_write = jme_mdio_write;
  2475. jme_clear_pm(jme);
  2476. jme_set_phyfifo_5level(jme);
  2477. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->pcirev);
  2478. if (!jme->fpgaver)
  2479. jme_phy_init(jme);
  2480. jme_phy_off(jme);
  2481. /*
  2482. * Reset MAC processor and reload EEPROM for MAC Address
  2483. */
  2484. jme_reset_mac_processor(jme);
  2485. rc = jme_reload_eeprom(jme);
  2486. if (rc) {
  2487. pr_err("Reload eeprom for reading MAC Address error\n");
  2488. goto err_out_unmap;
  2489. }
  2490. jme_load_macaddr(netdev);
  2491. /*
  2492. * Tell stack that we are not ready to work until open()
  2493. */
  2494. netif_carrier_off(netdev);
  2495. rc = register_netdev(netdev);
  2496. if (rc) {
  2497. pr_err("Cannot register net device\n");
  2498. goto err_out_unmap;
  2499. }
  2500. netif_info(jme, probe, jme->dev, "%s%s chiprev:%x pcirev:%x macaddr:%pM\n",
  2501. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2502. "JMC250 Gigabit Ethernet" :
  2503. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2504. "JMC260 Fast Ethernet" : "Unknown",
  2505. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2506. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2507. jme->pcirev, netdev->dev_addr);
  2508. return 0;
  2509. err_out_unmap:
  2510. iounmap(jme->regs);
  2511. err_out_free_netdev:
  2512. pci_set_drvdata(pdev, NULL);
  2513. free_netdev(netdev);
  2514. err_out_release_regions:
  2515. pci_release_regions(pdev);
  2516. err_out_disable_pdev:
  2517. pci_disable_device(pdev);
  2518. err_out:
  2519. return rc;
  2520. }
  2521. static void __devexit
  2522. jme_remove_one(struct pci_dev *pdev)
  2523. {
  2524. struct net_device *netdev = pci_get_drvdata(pdev);
  2525. struct jme_adapter *jme = netdev_priv(netdev);
  2526. unregister_netdev(netdev);
  2527. iounmap(jme->regs);
  2528. pci_set_drvdata(pdev, NULL);
  2529. free_netdev(netdev);
  2530. pci_release_regions(pdev);
  2531. pci_disable_device(pdev);
  2532. }
  2533. static void
  2534. jme_shutdown(struct pci_dev *pdev)
  2535. {
  2536. struct net_device *netdev = pci_get_drvdata(pdev);
  2537. struct jme_adapter *jme = netdev_priv(netdev);
  2538. jme_powersave_phy(jme);
  2539. pci_pme_active(pdev, true);
  2540. }
  2541. #ifdef CONFIG_PM
  2542. static int
  2543. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2544. {
  2545. struct net_device *netdev = pci_get_drvdata(pdev);
  2546. struct jme_adapter *jme = netdev_priv(netdev);
  2547. atomic_dec(&jme->link_changing);
  2548. netif_device_detach(netdev);
  2549. netif_stop_queue(netdev);
  2550. jme_stop_irq(jme);
  2551. tasklet_disable(&jme->txclean_task);
  2552. tasklet_disable(&jme->rxclean_task);
  2553. tasklet_disable(&jme->rxempty_task);
  2554. if (netif_carrier_ok(netdev)) {
  2555. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2556. jme_polling_mode(jme);
  2557. jme_stop_pcc_timer(jme);
  2558. jme_reset_ghc_speed(jme);
  2559. jme_disable_rx_engine(jme);
  2560. jme_disable_tx_engine(jme);
  2561. jme_reset_mac_processor(jme);
  2562. jme_free_rx_resources(jme);
  2563. jme_free_tx_resources(jme);
  2564. netif_carrier_off(netdev);
  2565. jme->phylink = 0;
  2566. }
  2567. tasklet_enable(&jme->txclean_task);
  2568. tasklet_hi_enable(&jme->rxclean_task);
  2569. tasklet_hi_enable(&jme->rxempty_task);
  2570. pci_save_state(pdev);
  2571. jme_powersave_phy(jme);
  2572. pci_enable_wake(jme->pdev, PCI_D3hot, true);
  2573. pci_set_power_state(pdev, PCI_D3hot);
  2574. return 0;
  2575. }
  2576. static int
  2577. jme_resume(struct pci_dev *pdev)
  2578. {
  2579. struct net_device *netdev = pci_get_drvdata(pdev);
  2580. struct jme_adapter *jme = netdev_priv(netdev);
  2581. jme_clear_pm(jme);
  2582. pci_restore_state(pdev);
  2583. jme_phy_on(jme);
  2584. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2585. jme_set_settings(netdev, &jme->old_ecmd);
  2586. else
  2587. jme_reset_phy_processor(jme);
  2588. jme_start_irq(jme);
  2589. netif_device_attach(netdev);
  2590. atomic_inc(&jme->link_changing);
  2591. jme_reset_link(jme);
  2592. return 0;
  2593. }
  2594. #endif
  2595. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2596. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2597. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2598. { }
  2599. };
  2600. static struct pci_driver jme_driver = {
  2601. .name = DRV_NAME,
  2602. .id_table = jme_pci_tbl,
  2603. .probe = jme_init_one,
  2604. .remove = __devexit_p(jme_remove_one),
  2605. #ifdef CONFIG_PM
  2606. .suspend = jme_suspend,
  2607. .resume = jme_resume,
  2608. #endif /* CONFIG_PM */
  2609. .shutdown = jme_shutdown,
  2610. };
  2611. static int __init
  2612. jme_init_module(void)
  2613. {
  2614. pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
  2615. return pci_register_driver(&jme_driver);
  2616. }
  2617. static void __exit
  2618. jme_cleanup_module(void)
  2619. {
  2620. pci_unregister_driver(&jme_driver);
  2621. }
  2622. module_init(jme_init_module);
  2623. module_exit(jme_cleanup_module);
  2624. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2625. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2626. MODULE_LICENSE("GPL");
  2627. MODULE_VERSION(DRV_VERSION);
  2628. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);