clock2430_data.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028
  1. /*
  2. * linux/arch/arm/mach-omap2/clock2430_data.c
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2010 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "prm.h"
  23. #include "cm.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
  28. /*
  29. * 2430 clock tree.
  30. *
  31. * NOTE:In many cases here we are assigning a 'default' parent. In many
  32. * cases the parent is selectable. The get/set parent calls will also
  33. * switch sources.
  34. *
  35. * Many some clocks say always_enabled, but they can be auto idled for
  36. * power savings. They will always be available upon clock request.
  37. *
  38. * Several sources are given initial rates which may be wrong, this will
  39. * be fixed up in the init func.
  40. *
  41. * Things are broadly separated below by clock domains. It is
  42. * noteworthy that most periferals have dependencies on multiple clock
  43. * domains. Many get their interface clocks from the L4 domain, but get
  44. * functional clocks from fixed sources or other core domain derived
  45. * clocks.
  46. */
  47. /* Base external input clocks */
  48. static struct clk func_32k_ck = {
  49. .name = "func_32k_ck",
  50. .ops = &clkops_null,
  51. .rate = 32000,
  52. .flags = RATE_FIXED,
  53. .clkdm_name = "wkup_clkdm",
  54. };
  55. static struct clk secure_32k_ck = {
  56. .name = "secure_32k_ck",
  57. .ops = &clkops_null,
  58. .rate = 32768,
  59. .flags = RATE_FIXED,
  60. .clkdm_name = "wkup_clkdm",
  61. };
  62. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  63. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  64. .name = "osc_ck",
  65. .ops = &clkops_oscck,
  66. .clkdm_name = "wkup_clkdm",
  67. .recalc = &omap2_osc_clk_recalc,
  68. };
  69. /* Without modem likely 12MHz, with modem likely 13MHz */
  70. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  71. .name = "sys_ck", /* ~ ref_clk also */
  72. .ops = &clkops_null,
  73. .parent = &osc_ck,
  74. .clkdm_name = "wkup_clkdm",
  75. .recalc = &omap2xxx_sys_clk_recalc,
  76. };
  77. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  78. .name = "alt_ck",
  79. .ops = &clkops_null,
  80. .rate = 54000000,
  81. .flags = RATE_FIXED,
  82. .clkdm_name = "wkup_clkdm",
  83. };
  84. /*
  85. * Analog domain root source clocks
  86. */
  87. /* dpll_ck, is broken out in to special cases through clksel */
  88. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  89. * deal with this
  90. */
  91. static struct dpll_data dpll_dd = {
  92. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  93. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  94. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  95. .clk_bypass = &sys_ck,
  96. .clk_ref = &sys_ck,
  97. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  98. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  99. .max_multiplier = 1023,
  100. .min_divider = 1,
  101. .max_divider = 16,
  102. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  103. };
  104. /*
  105. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  106. * not just a DPLL
  107. */
  108. static struct clk dpll_ck = {
  109. .name = "dpll_ck",
  110. .ops = &clkops_null,
  111. .parent = &sys_ck, /* Can be func_32k also */
  112. .dpll_data = &dpll_dd,
  113. .clkdm_name = "wkup_clkdm",
  114. .recalc = &omap2_dpllcore_recalc,
  115. .set_rate = &omap2_reprogram_dpllcore,
  116. };
  117. static struct clk apll96_ck = {
  118. .name = "apll96_ck",
  119. .ops = &clkops_apll96,
  120. .parent = &sys_ck,
  121. .rate = 96000000,
  122. .flags = RATE_FIXED | ENABLE_ON_INIT,
  123. .clkdm_name = "wkup_clkdm",
  124. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  125. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  126. };
  127. static struct clk apll54_ck = {
  128. .name = "apll54_ck",
  129. .ops = &clkops_apll54,
  130. .parent = &sys_ck,
  131. .rate = 54000000,
  132. .flags = RATE_FIXED | ENABLE_ON_INIT,
  133. .clkdm_name = "wkup_clkdm",
  134. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  135. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  136. };
  137. /*
  138. * PRCM digital base sources
  139. */
  140. /* func_54m_ck */
  141. static const struct clksel_rate func_54m_apll54_rates[] = {
  142. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  143. { .div = 0 },
  144. };
  145. static const struct clksel_rate func_54m_alt_rates[] = {
  146. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  147. { .div = 0 },
  148. };
  149. static const struct clksel func_54m_clksel[] = {
  150. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  151. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  152. { .parent = NULL },
  153. };
  154. static struct clk func_54m_ck = {
  155. .name = "func_54m_ck",
  156. .ops = &clkops_null,
  157. .parent = &apll54_ck, /* can also be alt_clk */
  158. .clkdm_name = "wkup_clkdm",
  159. .init = &omap2_init_clksel_parent,
  160. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  161. .clksel_mask = OMAP24XX_54M_SOURCE,
  162. .clksel = func_54m_clksel,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk core_ck = {
  166. .name = "core_ck",
  167. .ops = &clkops_null,
  168. .parent = &dpll_ck, /* can also be 32k */
  169. .clkdm_name = "wkup_clkdm",
  170. .recalc = &followparent_recalc,
  171. };
  172. /* func_96m_ck */
  173. static const struct clksel_rate func_96m_apll96_rates[] = {
  174. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  175. { .div = 0 },
  176. };
  177. static const struct clksel_rate func_96m_alt_rates[] = {
  178. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  179. { .div = 0 },
  180. };
  181. static const struct clksel func_96m_clksel[] = {
  182. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  183. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  184. { .parent = NULL }
  185. };
  186. static struct clk func_96m_ck = {
  187. .name = "func_96m_ck",
  188. .ops = &clkops_null,
  189. .parent = &apll96_ck,
  190. .clkdm_name = "wkup_clkdm",
  191. .init = &omap2_init_clksel_parent,
  192. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  193. .clksel_mask = OMAP2430_96M_SOURCE,
  194. .clksel = func_96m_clksel,
  195. .recalc = &omap2_clksel_recalc,
  196. };
  197. /* func_48m_ck */
  198. static const struct clksel_rate func_48m_apll96_rates[] = {
  199. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  200. { .div = 0 },
  201. };
  202. static const struct clksel_rate func_48m_alt_rates[] = {
  203. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  204. { .div = 0 },
  205. };
  206. static const struct clksel func_48m_clksel[] = {
  207. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  208. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  209. { .parent = NULL }
  210. };
  211. static struct clk func_48m_ck = {
  212. .name = "func_48m_ck",
  213. .ops = &clkops_null,
  214. .parent = &apll96_ck, /* 96M or Alt */
  215. .clkdm_name = "wkup_clkdm",
  216. .init = &omap2_init_clksel_parent,
  217. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  218. .clksel_mask = OMAP24XX_48M_SOURCE,
  219. .clksel = func_48m_clksel,
  220. .recalc = &omap2_clksel_recalc,
  221. .round_rate = &omap2_clksel_round_rate,
  222. .set_rate = &omap2_clksel_set_rate
  223. };
  224. static struct clk func_12m_ck = {
  225. .name = "func_12m_ck",
  226. .ops = &clkops_null,
  227. .parent = &func_48m_ck,
  228. .fixed_div = 4,
  229. .clkdm_name = "wkup_clkdm",
  230. .recalc = &omap_fixed_divisor_recalc,
  231. };
  232. /* Secure timer, only available in secure mode */
  233. static struct clk wdt1_osc_ck = {
  234. .name = "ck_wdt1_osc",
  235. .ops = &clkops_null, /* RMK: missing? */
  236. .parent = &osc_ck,
  237. .recalc = &followparent_recalc,
  238. };
  239. /*
  240. * The common_clkout* clksel_rate structs are common to
  241. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  242. * sys_clkout2_* are 2420-only, so the
  243. * clksel_rate flags fields are inaccurate for those clocks. This is
  244. * harmless since access to those clocks are gated by the struct clk
  245. * flags fields, which mark them as 2420-only.
  246. */
  247. static const struct clksel_rate common_clkout_src_core_rates[] = {
  248. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  249. { .div = 0 }
  250. };
  251. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  252. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  253. { .div = 0 }
  254. };
  255. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  256. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  257. { .div = 0 }
  258. };
  259. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  260. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  261. { .div = 0 }
  262. };
  263. static const struct clksel common_clkout_src_clksel[] = {
  264. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  265. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  266. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  267. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  268. { .parent = NULL }
  269. };
  270. static struct clk sys_clkout_src = {
  271. .name = "sys_clkout_src",
  272. .ops = &clkops_omap2_dflt,
  273. .parent = &func_54m_ck,
  274. .clkdm_name = "wkup_clkdm",
  275. .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  276. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  277. .init = &omap2_init_clksel_parent,
  278. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  279. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  280. .clksel = common_clkout_src_clksel,
  281. .recalc = &omap2_clksel_recalc,
  282. .round_rate = &omap2_clksel_round_rate,
  283. .set_rate = &omap2_clksel_set_rate
  284. };
  285. static const struct clksel_rate common_clkout_rates[] = {
  286. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  287. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  288. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  289. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  290. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  291. { .div = 0 },
  292. };
  293. static const struct clksel sys_clkout_clksel[] = {
  294. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  295. { .parent = NULL }
  296. };
  297. static struct clk sys_clkout = {
  298. .name = "sys_clkout",
  299. .ops = &clkops_null,
  300. .parent = &sys_clkout_src,
  301. .clkdm_name = "wkup_clkdm",
  302. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  303. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  304. .clksel = sys_clkout_clksel,
  305. .recalc = &omap2_clksel_recalc,
  306. .round_rate = &omap2_clksel_round_rate,
  307. .set_rate = &omap2_clksel_set_rate
  308. };
  309. static struct clk emul_ck = {
  310. .name = "emul_ck",
  311. .ops = &clkops_omap2_dflt,
  312. .parent = &func_54m_ck,
  313. .clkdm_name = "wkup_clkdm",
  314. .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
  315. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  316. .recalc = &followparent_recalc,
  317. };
  318. /*
  319. * MPU clock domain
  320. * Clocks:
  321. * MPU_FCLK, MPU_ICLK
  322. * INT_M_FCLK, INT_M_I_CLK
  323. *
  324. * - Individual clocks are hardware managed.
  325. * - Base divider comes from: CM_CLKSEL_MPU
  326. *
  327. */
  328. static const struct clksel_rate mpu_core_rates[] = {
  329. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  330. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  331. { .div = 0 },
  332. };
  333. static const struct clksel mpu_clksel[] = {
  334. { .parent = &core_ck, .rates = mpu_core_rates },
  335. { .parent = NULL }
  336. };
  337. static struct clk mpu_ck = { /* Control cpu */
  338. .name = "mpu_ck",
  339. .ops = &clkops_null,
  340. .parent = &core_ck,
  341. .flags = DELAYED_APP,
  342. .clkdm_name = "mpu_clkdm",
  343. .init = &omap2_init_clksel_parent,
  344. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  345. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  346. .clksel = mpu_clksel,
  347. .recalc = &omap2_clksel_recalc,
  348. };
  349. /*
  350. * DSP (2430-IVA2.1) clock domain
  351. * Clocks:
  352. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  353. *
  354. * Won't be too specific here. The core clock comes into this block
  355. * it is divided then tee'ed. One branch goes directly to xyz enable
  356. * controls. The other branch gets further divided by 2 then possibly
  357. * routed into a synchronizer and out of clocks abc.
  358. */
  359. static const struct clksel_rate dsp_fck_core_rates[] = {
  360. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  361. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  362. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  363. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  364. { .div = 0 },
  365. };
  366. static const struct clksel dsp_fck_clksel[] = {
  367. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  368. { .parent = NULL }
  369. };
  370. static struct clk dsp_fck = {
  371. .name = "dsp_fck",
  372. .ops = &clkops_omap2_dflt_wait,
  373. .parent = &core_ck,
  374. .flags = DELAYED_APP,
  375. .clkdm_name = "dsp_clkdm",
  376. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  377. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  378. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  379. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  380. .clksel = dsp_fck_clksel,
  381. .recalc = &omap2_clksel_recalc,
  382. };
  383. /* DSP interface clock */
  384. static const struct clksel_rate dsp_irate_ick_rates[] = {
  385. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  386. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  387. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  388. { .div = 0 },
  389. };
  390. static const struct clksel dsp_irate_ick_clksel[] = {
  391. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  392. { .parent = NULL }
  393. };
  394. /* This clock does not exist as such in the TRM. */
  395. static struct clk dsp_irate_ick = {
  396. .name = "dsp_irate_ick",
  397. .ops = &clkops_null,
  398. .parent = &dsp_fck,
  399. .flags = DELAYED_APP,
  400. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  401. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  402. .clksel = dsp_irate_ick_clksel,
  403. .recalc = &omap2_clksel_recalc,
  404. };
  405. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  406. static struct clk iva2_1_ick = {
  407. .name = "iva2_1_ick",
  408. .ops = &clkops_omap2_dflt_wait,
  409. .parent = &dsp_irate_ick,
  410. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  411. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  412. };
  413. /*
  414. * L3 clock domain
  415. * L3 clocks are used for both interface and functional clocks to
  416. * multiple entities. Some of these clocks are completely managed
  417. * by hardware, and some others allow software control. Hardware
  418. * managed ones general are based on directly CLK_REQ signals and
  419. * various auto idle settings. The functional spec sets many of these
  420. * as 'tie-high' for their enables.
  421. *
  422. * I-CLOCKS:
  423. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  424. * CAM, HS-USB.
  425. * F-CLOCK
  426. * SSI.
  427. *
  428. * GPMC memories and SDRC have timing and clock sensitive registers which
  429. * may very well need notification when the clock changes. Currently for low
  430. * operating points, these are taken care of in sleep.S.
  431. */
  432. static const struct clksel_rate core_l3_core_rates[] = {
  433. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  434. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  435. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  436. { .div = 0 }
  437. };
  438. static const struct clksel core_l3_clksel[] = {
  439. { .parent = &core_ck, .rates = core_l3_core_rates },
  440. { .parent = NULL }
  441. };
  442. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  443. .name = "core_l3_ck",
  444. .ops = &clkops_null,
  445. .parent = &core_ck,
  446. .flags = DELAYED_APP,
  447. .clkdm_name = "core_l3_clkdm",
  448. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  449. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  450. .clksel = core_l3_clksel,
  451. .recalc = &omap2_clksel_recalc,
  452. };
  453. /* usb_l4_ick */
  454. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  455. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  456. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  457. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  458. { .div = 0 }
  459. };
  460. static const struct clksel usb_l4_ick_clksel[] = {
  461. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  462. { .parent = NULL },
  463. };
  464. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  465. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  466. .name = "usb_l4_ick",
  467. .ops = &clkops_omap2_dflt_wait,
  468. .parent = &core_l3_ck,
  469. .flags = DELAYED_APP,
  470. .clkdm_name = "core_l4_clkdm",
  471. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  472. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  473. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  474. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  475. .clksel = usb_l4_ick_clksel,
  476. .recalc = &omap2_clksel_recalc,
  477. };
  478. /*
  479. * L4 clock management domain
  480. *
  481. * This domain contains lots of interface clocks from the L4 interface, some
  482. * functional clocks. Fixed APLL functional source clocks are managed in
  483. * this domain.
  484. */
  485. static const struct clksel_rate l4_core_l3_rates[] = {
  486. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  487. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  488. { .div = 0 }
  489. };
  490. static const struct clksel l4_clksel[] = {
  491. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  492. { .parent = NULL }
  493. };
  494. static struct clk l4_ck = { /* used both as an ick and fck */
  495. .name = "l4_ck",
  496. .ops = &clkops_null,
  497. .parent = &core_l3_ck,
  498. .flags = DELAYED_APP,
  499. .clkdm_name = "core_l4_clkdm",
  500. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  501. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  502. .clksel = l4_clksel,
  503. .recalc = &omap2_clksel_recalc,
  504. .round_rate = &omap2_clksel_round_rate,
  505. .set_rate = &omap2_clksel_set_rate
  506. };
  507. /*
  508. * SSI is in L3 management domain, its direct parent is core not l3,
  509. * many core power domain entities are grouped into the L3 clock
  510. * domain.
  511. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  512. *
  513. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  514. */
  515. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  516. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  517. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  518. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  519. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  520. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  521. { .div = 0 }
  522. };
  523. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  524. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  525. { .parent = NULL }
  526. };
  527. static struct clk ssi_ssr_sst_fck = {
  528. .name = "ssi_fck",
  529. .ops = &clkops_omap2_dflt_wait,
  530. .parent = &core_ck,
  531. .flags = DELAYED_APP,
  532. .clkdm_name = "core_l3_clkdm",
  533. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  534. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  535. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  536. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  537. .clksel = ssi_ssr_sst_fck_clksel,
  538. .recalc = &omap2_clksel_recalc,
  539. .round_rate = &omap2_clksel_round_rate,
  540. .set_rate = &omap2_clksel_set_rate
  541. };
  542. /*
  543. * Presumably this is the same as SSI_ICLK.
  544. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  545. */
  546. static struct clk ssi_l4_ick = {
  547. .name = "ssi_l4_ick",
  548. .ops = &clkops_omap2_dflt_wait,
  549. .parent = &l4_ck,
  550. .clkdm_name = "core_l4_clkdm",
  551. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  552. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  553. .recalc = &followparent_recalc,
  554. };
  555. /*
  556. * GFX clock domain
  557. * Clocks:
  558. * GFX_FCLK, GFX_ICLK
  559. * GFX_CG1(2d), GFX_CG2(3d)
  560. *
  561. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  562. * The 2d and 3d clocks run at a hardware determined
  563. * divided value of fclk.
  564. *
  565. */
  566. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  567. static const struct clksel gfx_fck_clksel[] = {
  568. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  569. { .parent = NULL },
  570. };
  571. static struct clk gfx_3d_fck = {
  572. .name = "gfx_3d_fck",
  573. .ops = &clkops_omap2_dflt_wait,
  574. .parent = &core_l3_ck,
  575. .clkdm_name = "gfx_clkdm",
  576. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  577. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  578. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  579. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  580. .clksel = gfx_fck_clksel,
  581. .recalc = &omap2_clksel_recalc,
  582. .round_rate = &omap2_clksel_round_rate,
  583. .set_rate = &omap2_clksel_set_rate
  584. };
  585. static struct clk gfx_2d_fck = {
  586. .name = "gfx_2d_fck",
  587. .ops = &clkops_omap2_dflt_wait,
  588. .parent = &core_l3_ck,
  589. .flags = DELAYED_APP,
  590. .clkdm_name = "gfx_clkdm",
  591. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  592. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  593. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  594. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  595. .clksel = gfx_fck_clksel,
  596. .recalc = &omap2_clksel_recalc,
  597. };
  598. static struct clk gfx_ick = {
  599. .name = "gfx_ick", /* From l3 */
  600. .ops = &clkops_omap2_dflt_wait,
  601. .parent = &core_l3_ck,
  602. .clkdm_name = "gfx_clkdm",
  603. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  604. .enable_bit = OMAP_EN_GFX_SHIFT,
  605. .recalc = &followparent_recalc,
  606. };
  607. /*
  608. * Modem clock domain (2430)
  609. * CLOCKS:
  610. * MDM_OSC_CLK
  611. * MDM_ICLK
  612. * These clocks are usable in chassis mode only.
  613. */
  614. static const struct clksel_rate mdm_ick_core_rates[] = {
  615. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  616. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  617. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  618. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  619. { .div = 0 }
  620. };
  621. static const struct clksel mdm_ick_clksel[] = {
  622. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  623. { .parent = NULL }
  624. };
  625. static struct clk mdm_ick = { /* used both as a ick and fck */
  626. .name = "mdm_ick",
  627. .ops = &clkops_omap2_dflt_wait,
  628. .parent = &core_ck,
  629. .flags = DELAYED_APP,
  630. .clkdm_name = "mdm_clkdm",
  631. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  632. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  633. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  634. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  635. .clksel = mdm_ick_clksel,
  636. .recalc = &omap2_clksel_recalc,
  637. };
  638. static struct clk mdm_osc_ck = {
  639. .name = "mdm_osc_ck",
  640. .ops = &clkops_omap2_dflt_wait,
  641. .parent = &osc_ck,
  642. .clkdm_name = "mdm_clkdm",
  643. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  644. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  645. .recalc = &followparent_recalc,
  646. };
  647. /*
  648. * DSS clock domain
  649. * CLOCKs:
  650. * DSS_L4_ICLK, DSS_L3_ICLK,
  651. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  652. *
  653. * DSS is both initiator and target.
  654. */
  655. /* XXX Add RATE_NOT_VALIDATED */
  656. static const struct clksel_rate dss1_fck_sys_rates[] = {
  657. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  658. { .div = 0 }
  659. };
  660. static const struct clksel_rate dss1_fck_core_rates[] = {
  661. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  662. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  663. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  664. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  665. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  666. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  667. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  668. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  669. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  670. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  671. { .div = 0 }
  672. };
  673. static const struct clksel dss1_fck_clksel[] = {
  674. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  675. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  676. { .parent = NULL },
  677. };
  678. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  679. .name = "dss_ick",
  680. .ops = &clkops_omap2_dflt,
  681. .parent = &l4_ck, /* really both l3 and l4 */
  682. .clkdm_name = "dss_clkdm",
  683. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  684. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  685. .recalc = &followparent_recalc,
  686. };
  687. static struct clk dss1_fck = {
  688. .name = "dss1_fck",
  689. .ops = &clkops_omap2_dflt,
  690. .parent = &core_ck, /* Core or sys */
  691. .flags = DELAYED_APP,
  692. .clkdm_name = "dss_clkdm",
  693. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  694. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  695. .init = &omap2_init_clksel_parent,
  696. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  697. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  698. .clksel = dss1_fck_clksel,
  699. .recalc = &omap2_clksel_recalc,
  700. .round_rate = &omap2_clksel_round_rate,
  701. .set_rate = &omap2_clksel_set_rate
  702. };
  703. static const struct clksel_rate dss2_fck_sys_rates[] = {
  704. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  705. { .div = 0 }
  706. };
  707. static const struct clksel_rate dss2_fck_48m_rates[] = {
  708. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  709. { .div = 0 }
  710. };
  711. static const struct clksel dss2_fck_clksel[] = {
  712. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  713. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  714. { .parent = NULL }
  715. };
  716. static struct clk dss2_fck = { /* Alt clk used in power management */
  717. .name = "dss2_fck",
  718. .ops = &clkops_omap2_dflt,
  719. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  720. .flags = DELAYED_APP,
  721. .clkdm_name = "dss_clkdm",
  722. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  723. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  724. .init = &omap2_init_clksel_parent,
  725. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  726. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  727. .clksel = dss2_fck_clksel,
  728. .recalc = &followparent_recalc,
  729. };
  730. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  731. .name = "dss_54m_fck", /* 54m tv clk */
  732. .ops = &clkops_omap2_dflt_wait,
  733. .parent = &func_54m_ck,
  734. .clkdm_name = "dss_clkdm",
  735. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  736. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  737. .recalc = &followparent_recalc,
  738. };
  739. /*
  740. * CORE power domain ICLK & FCLK defines.
  741. * Many of the these can have more than one possible parent. Entries
  742. * here will likely have an L4 interface parent, and may have multiple
  743. * functional clock parents.
  744. */
  745. static const struct clksel_rate gpt_alt_rates[] = {
  746. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  747. { .div = 0 }
  748. };
  749. static const struct clksel omap24xx_gpt_clksel[] = {
  750. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  751. { .parent = &sys_ck, .rates = gpt_sys_rates },
  752. { .parent = &alt_ck, .rates = gpt_alt_rates },
  753. { .parent = NULL },
  754. };
  755. static struct clk gpt1_ick = {
  756. .name = "gpt1_ick",
  757. .ops = &clkops_omap2_dflt_wait,
  758. .parent = &l4_ck,
  759. .clkdm_name = "core_l4_clkdm",
  760. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  761. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  762. .recalc = &followparent_recalc,
  763. };
  764. static struct clk gpt1_fck = {
  765. .name = "gpt1_fck",
  766. .ops = &clkops_omap2_dflt_wait,
  767. .parent = &func_32k_ck,
  768. .clkdm_name = "core_l4_clkdm",
  769. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  770. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  771. .init = &omap2_init_clksel_parent,
  772. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  773. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  774. .clksel = omap24xx_gpt_clksel,
  775. .recalc = &omap2_clksel_recalc,
  776. .round_rate = &omap2_clksel_round_rate,
  777. .set_rate = &omap2_clksel_set_rate
  778. };
  779. static struct clk gpt2_ick = {
  780. .name = "gpt2_ick",
  781. .ops = &clkops_omap2_dflt_wait,
  782. .parent = &l4_ck,
  783. .clkdm_name = "core_l4_clkdm",
  784. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  785. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  786. .recalc = &followparent_recalc,
  787. };
  788. static struct clk gpt2_fck = {
  789. .name = "gpt2_fck",
  790. .ops = &clkops_omap2_dflt_wait,
  791. .parent = &func_32k_ck,
  792. .clkdm_name = "core_l4_clkdm",
  793. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  794. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  795. .init = &omap2_init_clksel_parent,
  796. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  797. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  798. .clksel = omap24xx_gpt_clksel,
  799. .recalc = &omap2_clksel_recalc,
  800. };
  801. static struct clk gpt3_ick = {
  802. .name = "gpt3_ick",
  803. .ops = &clkops_omap2_dflt_wait,
  804. .parent = &l4_ck,
  805. .clkdm_name = "core_l4_clkdm",
  806. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  807. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  808. .recalc = &followparent_recalc,
  809. };
  810. static struct clk gpt3_fck = {
  811. .name = "gpt3_fck",
  812. .ops = &clkops_omap2_dflt_wait,
  813. .parent = &func_32k_ck,
  814. .clkdm_name = "core_l4_clkdm",
  815. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  816. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  817. .init = &omap2_init_clksel_parent,
  818. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  819. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  820. .clksel = omap24xx_gpt_clksel,
  821. .recalc = &omap2_clksel_recalc,
  822. };
  823. static struct clk gpt4_ick = {
  824. .name = "gpt4_ick",
  825. .ops = &clkops_omap2_dflt_wait,
  826. .parent = &l4_ck,
  827. .clkdm_name = "core_l4_clkdm",
  828. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  829. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  830. .recalc = &followparent_recalc,
  831. };
  832. static struct clk gpt4_fck = {
  833. .name = "gpt4_fck",
  834. .ops = &clkops_omap2_dflt_wait,
  835. .parent = &func_32k_ck,
  836. .clkdm_name = "core_l4_clkdm",
  837. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  838. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  839. .init = &omap2_init_clksel_parent,
  840. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  841. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  842. .clksel = omap24xx_gpt_clksel,
  843. .recalc = &omap2_clksel_recalc,
  844. };
  845. static struct clk gpt5_ick = {
  846. .name = "gpt5_ick",
  847. .ops = &clkops_omap2_dflt_wait,
  848. .parent = &l4_ck,
  849. .clkdm_name = "core_l4_clkdm",
  850. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  851. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  852. .recalc = &followparent_recalc,
  853. };
  854. static struct clk gpt5_fck = {
  855. .name = "gpt5_fck",
  856. .ops = &clkops_omap2_dflt_wait,
  857. .parent = &func_32k_ck,
  858. .clkdm_name = "core_l4_clkdm",
  859. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  860. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  861. .init = &omap2_init_clksel_parent,
  862. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  863. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  864. .clksel = omap24xx_gpt_clksel,
  865. .recalc = &omap2_clksel_recalc,
  866. };
  867. static struct clk gpt6_ick = {
  868. .name = "gpt6_ick",
  869. .ops = &clkops_omap2_dflt_wait,
  870. .parent = &l4_ck,
  871. .clkdm_name = "core_l4_clkdm",
  872. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  873. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  874. .recalc = &followparent_recalc,
  875. };
  876. static struct clk gpt6_fck = {
  877. .name = "gpt6_fck",
  878. .ops = &clkops_omap2_dflt_wait,
  879. .parent = &func_32k_ck,
  880. .clkdm_name = "core_l4_clkdm",
  881. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  882. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  883. .init = &omap2_init_clksel_parent,
  884. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  885. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  886. .clksel = omap24xx_gpt_clksel,
  887. .recalc = &omap2_clksel_recalc,
  888. };
  889. static struct clk gpt7_ick = {
  890. .name = "gpt7_ick",
  891. .ops = &clkops_omap2_dflt_wait,
  892. .parent = &l4_ck,
  893. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  894. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  895. .recalc = &followparent_recalc,
  896. };
  897. static struct clk gpt7_fck = {
  898. .name = "gpt7_fck",
  899. .ops = &clkops_omap2_dflt_wait,
  900. .parent = &func_32k_ck,
  901. .clkdm_name = "core_l4_clkdm",
  902. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  903. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  904. .init = &omap2_init_clksel_parent,
  905. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  906. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  907. .clksel = omap24xx_gpt_clksel,
  908. .recalc = &omap2_clksel_recalc,
  909. };
  910. static struct clk gpt8_ick = {
  911. .name = "gpt8_ick",
  912. .ops = &clkops_omap2_dflt_wait,
  913. .parent = &l4_ck,
  914. .clkdm_name = "core_l4_clkdm",
  915. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  916. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  917. .recalc = &followparent_recalc,
  918. };
  919. static struct clk gpt8_fck = {
  920. .name = "gpt8_fck",
  921. .ops = &clkops_omap2_dflt_wait,
  922. .parent = &func_32k_ck,
  923. .clkdm_name = "core_l4_clkdm",
  924. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  925. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  926. .init = &omap2_init_clksel_parent,
  927. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  928. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  929. .clksel = omap24xx_gpt_clksel,
  930. .recalc = &omap2_clksel_recalc,
  931. };
  932. static struct clk gpt9_ick = {
  933. .name = "gpt9_ick",
  934. .ops = &clkops_omap2_dflt_wait,
  935. .parent = &l4_ck,
  936. .clkdm_name = "core_l4_clkdm",
  937. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  938. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  939. .recalc = &followparent_recalc,
  940. };
  941. static struct clk gpt9_fck = {
  942. .name = "gpt9_fck",
  943. .ops = &clkops_omap2_dflt_wait,
  944. .parent = &func_32k_ck,
  945. .clkdm_name = "core_l4_clkdm",
  946. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  947. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  948. .init = &omap2_init_clksel_parent,
  949. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  950. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  951. .clksel = omap24xx_gpt_clksel,
  952. .recalc = &omap2_clksel_recalc,
  953. };
  954. static struct clk gpt10_ick = {
  955. .name = "gpt10_ick",
  956. .ops = &clkops_omap2_dflt_wait,
  957. .parent = &l4_ck,
  958. .clkdm_name = "core_l4_clkdm",
  959. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  960. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  961. .recalc = &followparent_recalc,
  962. };
  963. static struct clk gpt10_fck = {
  964. .name = "gpt10_fck",
  965. .ops = &clkops_omap2_dflt_wait,
  966. .parent = &func_32k_ck,
  967. .clkdm_name = "core_l4_clkdm",
  968. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  969. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  970. .init = &omap2_init_clksel_parent,
  971. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  972. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  973. .clksel = omap24xx_gpt_clksel,
  974. .recalc = &omap2_clksel_recalc,
  975. };
  976. static struct clk gpt11_ick = {
  977. .name = "gpt11_ick",
  978. .ops = &clkops_omap2_dflt_wait,
  979. .parent = &l4_ck,
  980. .clkdm_name = "core_l4_clkdm",
  981. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  982. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  983. .recalc = &followparent_recalc,
  984. };
  985. static struct clk gpt11_fck = {
  986. .name = "gpt11_fck",
  987. .ops = &clkops_omap2_dflt_wait,
  988. .parent = &func_32k_ck,
  989. .clkdm_name = "core_l4_clkdm",
  990. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  991. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  992. .init = &omap2_init_clksel_parent,
  993. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  994. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  995. .clksel = omap24xx_gpt_clksel,
  996. .recalc = &omap2_clksel_recalc,
  997. };
  998. static struct clk gpt12_ick = {
  999. .name = "gpt12_ick",
  1000. .ops = &clkops_omap2_dflt_wait,
  1001. .parent = &l4_ck,
  1002. .clkdm_name = "core_l4_clkdm",
  1003. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1004. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1005. .recalc = &followparent_recalc,
  1006. };
  1007. static struct clk gpt12_fck = {
  1008. .name = "gpt12_fck",
  1009. .ops = &clkops_omap2_dflt_wait,
  1010. .parent = &secure_32k_ck,
  1011. .clkdm_name = "core_l4_clkdm",
  1012. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1013. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1014. .init = &omap2_init_clksel_parent,
  1015. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1016. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1017. .clksel = omap24xx_gpt_clksel,
  1018. .recalc = &omap2_clksel_recalc,
  1019. };
  1020. static struct clk mcbsp1_ick = {
  1021. .name = "mcbsp1_ick",
  1022. .ops = &clkops_omap2_dflt_wait,
  1023. .parent = &l4_ck,
  1024. .clkdm_name = "core_l4_clkdm",
  1025. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1026. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1027. .recalc = &followparent_recalc,
  1028. };
  1029. static struct clk mcbsp1_fck = {
  1030. .name = "mcbsp1_fck",
  1031. .ops = &clkops_omap2_dflt_wait,
  1032. .parent = &func_96m_ck,
  1033. .clkdm_name = "core_l4_clkdm",
  1034. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1035. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1036. .recalc = &followparent_recalc,
  1037. };
  1038. static struct clk mcbsp2_ick = {
  1039. .name = "mcbsp2_ick",
  1040. .ops = &clkops_omap2_dflt_wait,
  1041. .parent = &l4_ck,
  1042. .clkdm_name = "core_l4_clkdm",
  1043. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1044. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1045. .recalc = &followparent_recalc,
  1046. };
  1047. static struct clk mcbsp2_fck = {
  1048. .name = "mcbsp2_fck",
  1049. .ops = &clkops_omap2_dflt_wait,
  1050. .parent = &func_96m_ck,
  1051. .clkdm_name = "core_l4_clkdm",
  1052. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1053. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1054. .recalc = &followparent_recalc,
  1055. };
  1056. static struct clk mcbsp3_ick = {
  1057. .name = "mcbsp3_ick",
  1058. .ops = &clkops_omap2_dflt_wait,
  1059. .parent = &l4_ck,
  1060. .clkdm_name = "core_l4_clkdm",
  1061. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1062. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1063. .recalc = &followparent_recalc,
  1064. };
  1065. static struct clk mcbsp3_fck = {
  1066. .name = "mcbsp3_fck",
  1067. .ops = &clkops_omap2_dflt_wait,
  1068. .parent = &func_96m_ck,
  1069. .clkdm_name = "core_l4_clkdm",
  1070. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1071. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1072. .recalc = &followparent_recalc,
  1073. };
  1074. static struct clk mcbsp4_ick = {
  1075. .name = "mcbsp4_ick",
  1076. .ops = &clkops_omap2_dflt_wait,
  1077. .parent = &l4_ck,
  1078. .clkdm_name = "core_l4_clkdm",
  1079. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1080. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1081. .recalc = &followparent_recalc,
  1082. };
  1083. static struct clk mcbsp4_fck = {
  1084. .name = "mcbsp4_fck",
  1085. .ops = &clkops_omap2_dflt_wait,
  1086. .parent = &func_96m_ck,
  1087. .clkdm_name = "core_l4_clkdm",
  1088. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1089. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1090. .recalc = &followparent_recalc,
  1091. };
  1092. static struct clk mcbsp5_ick = {
  1093. .name = "mcbsp5_ick",
  1094. .ops = &clkops_omap2_dflt_wait,
  1095. .parent = &l4_ck,
  1096. .clkdm_name = "core_l4_clkdm",
  1097. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1098. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1099. .recalc = &followparent_recalc,
  1100. };
  1101. static struct clk mcbsp5_fck = {
  1102. .name = "mcbsp5_fck",
  1103. .ops = &clkops_omap2_dflt_wait,
  1104. .parent = &func_96m_ck,
  1105. .clkdm_name = "core_l4_clkdm",
  1106. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1107. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1108. .recalc = &followparent_recalc,
  1109. };
  1110. static struct clk mcspi1_ick = {
  1111. .name = "mcspi1_ick",
  1112. .ops = &clkops_omap2_dflt_wait,
  1113. .parent = &l4_ck,
  1114. .clkdm_name = "core_l4_clkdm",
  1115. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1116. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1117. .recalc = &followparent_recalc,
  1118. };
  1119. static struct clk mcspi1_fck = {
  1120. .name = "mcspi1_fck",
  1121. .ops = &clkops_omap2_dflt_wait,
  1122. .parent = &func_48m_ck,
  1123. .clkdm_name = "core_l4_clkdm",
  1124. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1125. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1126. .recalc = &followparent_recalc,
  1127. };
  1128. static struct clk mcspi2_ick = {
  1129. .name = "mcspi2_ick",
  1130. .ops = &clkops_omap2_dflt_wait,
  1131. .parent = &l4_ck,
  1132. .clkdm_name = "core_l4_clkdm",
  1133. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1134. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1135. .recalc = &followparent_recalc,
  1136. };
  1137. static struct clk mcspi2_fck = {
  1138. .name = "mcspi2_fck",
  1139. .ops = &clkops_omap2_dflt_wait,
  1140. .parent = &func_48m_ck,
  1141. .clkdm_name = "core_l4_clkdm",
  1142. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1143. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1144. .recalc = &followparent_recalc,
  1145. };
  1146. static struct clk mcspi3_ick = {
  1147. .name = "mcspi3_ick",
  1148. .ops = &clkops_omap2_dflt_wait,
  1149. .parent = &l4_ck,
  1150. .clkdm_name = "core_l4_clkdm",
  1151. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1152. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1153. .recalc = &followparent_recalc,
  1154. };
  1155. static struct clk mcspi3_fck = {
  1156. .name = "mcspi3_fck",
  1157. .ops = &clkops_omap2_dflt_wait,
  1158. .parent = &func_48m_ck,
  1159. .clkdm_name = "core_l4_clkdm",
  1160. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1161. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1162. .recalc = &followparent_recalc,
  1163. };
  1164. static struct clk uart1_ick = {
  1165. .name = "uart1_ick",
  1166. .ops = &clkops_omap2_dflt_wait,
  1167. .parent = &l4_ck,
  1168. .clkdm_name = "core_l4_clkdm",
  1169. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1170. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1171. .recalc = &followparent_recalc,
  1172. };
  1173. static struct clk uart1_fck = {
  1174. .name = "uart1_fck",
  1175. .ops = &clkops_omap2_dflt_wait,
  1176. .parent = &func_48m_ck,
  1177. .clkdm_name = "core_l4_clkdm",
  1178. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1179. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1180. .recalc = &followparent_recalc,
  1181. };
  1182. static struct clk uart2_ick = {
  1183. .name = "uart2_ick",
  1184. .ops = &clkops_omap2_dflt_wait,
  1185. .parent = &l4_ck,
  1186. .clkdm_name = "core_l4_clkdm",
  1187. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1188. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1189. .recalc = &followparent_recalc,
  1190. };
  1191. static struct clk uart2_fck = {
  1192. .name = "uart2_fck",
  1193. .ops = &clkops_omap2_dflt_wait,
  1194. .parent = &func_48m_ck,
  1195. .clkdm_name = "core_l4_clkdm",
  1196. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1197. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1198. .recalc = &followparent_recalc,
  1199. };
  1200. static struct clk uart3_ick = {
  1201. .name = "uart3_ick",
  1202. .ops = &clkops_omap2_dflt_wait,
  1203. .parent = &l4_ck,
  1204. .clkdm_name = "core_l4_clkdm",
  1205. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1206. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1207. .recalc = &followparent_recalc,
  1208. };
  1209. static struct clk uart3_fck = {
  1210. .name = "uart3_fck",
  1211. .ops = &clkops_omap2_dflt_wait,
  1212. .parent = &func_48m_ck,
  1213. .clkdm_name = "core_l4_clkdm",
  1214. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1215. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1216. .recalc = &followparent_recalc,
  1217. };
  1218. static struct clk gpios_ick = {
  1219. .name = "gpios_ick",
  1220. .ops = &clkops_omap2_dflt_wait,
  1221. .parent = &l4_ck,
  1222. .clkdm_name = "core_l4_clkdm",
  1223. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1224. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1225. .recalc = &followparent_recalc,
  1226. };
  1227. static struct clk gpios_fck = {
  1228. .name = "gpios_fck",
  1229. .ops = &clkops_omap2_dflt_wait,
  1230. .parent = &func_32k_ck,
  1231. .clkdm_name = "wkup_clkdm",
  1232. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1233. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1234. .recalc = &followparent_recalc,
  1235. };
  1236. static struct clk mpu_wdt_ick = {
  1237. .name = "mpu_wdt_ick",
  1238. .ops = &clkops_omap2_dflt_wait,
  1239. .parent = &l4_ck,
  1240. .clkdm_name = "core_l4_clkdm",
  1241. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1242. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1243. .recalc = &followparent_recalc,
  1244. };
  1245. static struct clk mpu_wdt_fck = {
  1246. .name = "mpu_wdt_fck",
  1247. .ops = &clkops_omap2_dflt_wait,
  1248. .parent = &func_32k_ck,
  1249. .clkdm_name = "wkup_clkdm",
  1250. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1251. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1252. .recalc = &followparent_recalc,
  1253. };
  1254. static struct clk sync_32k_ick = {
  1255. .name = "sync_32k_ick",
  1256. .ops = &clkops_omap2_dflt_wait,
  1257. .parent = &l4_ck,
  1258. .flags = ENABLE_ON_INIT,
  1259. .clkdm_name = "core_l4_clkdm",
  1260. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1261. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1262. .recalc = &followparent_recalc,
  1263. };
  1264. static struct clk wdt1_ick = {
  1265. .name = "wdt1_ick",
  1266. .ops = &clkops_omap2_dflt_wait,
  1267. .parent = &l4_ck,
  1268. .clkdm_name = "core_l4_clkdm",
  1269. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1270. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1271. .recalc = &followparent_recalc,
  1272. };
  1273. static struct clk omapctrl_ick = {
  1274. .name = "omapctrl_ick",
  1275. .ops = &clkops_omap2_dflt_wait,
  1276. .parent = &l4_ck,
  1277. .flags = ENABLE_ON_INIT,
  1278. .clkdm_name = "core_l4_clkdm",
  1279. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1280. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1281. .recalc = &followparent_recalc,
  1282. };
  1283. static struct clk icr_ick = {
  1284. .name = "icr_ick",
  1285. .ops = &clkops_omap2_dflt_wait,
  1286. .parent = &l4_ck,
  1287. .clkdm_name = "core_l4_clkdm",
  1288. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1289. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1290. .recalc = &followparent_recalc,
  1291. };
  1292. static struct clk cam_ick = {
  1293. .name = "cam_ick",
  1294. .ops = &clkops_omap2_dflt,
  1295. .parent = &l4_ck,
  1296. .clkdm_name = "core_l4_clkdm",
  1297. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1298. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1299. .recalc = &followparent_recalc,
  1300. };
  1301. /*
  1302. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1303. * split into two separate clocks, since the parent clocks are different
  1304. * and the clockdomains are also different.
  1305. */
  1306. static struct clk cam_fck = {
  1307. .name = "cam_fck",
  1308. .ops = &clkops_omap2_dflt,
  1309. .parent = &func_96m_ck,
  1310. .clkdm_name = "core_l3_clkdm",
  1311. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1312. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1313. .recalc = &followparent_recalc,
  1314. };
  1315. static struct clk mailboxes_ick = {
  1316. .name = "mailboxes_ick",
  1317. .ops = &clkops_omap2_dflt_wait,
  1318. .parent = &l4_ck,
  1319. .clkdm_name = "core_l4_clkdm",
  1320. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1321. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1322. .recalc = &followparent_recalc,
  1323. };
  1324. static struct clk wdt4_ick = {
  1325. .name = "wdt4_ick",
  1326. .ops = &clkops_omap2_dflt_wait,
  1327. .parent = &l4_ck,
  1328. .clkdm_name = "core_l4_clkdm",
  1329. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1330. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1331. .recalc = &followparent_recalc,
  1332. };
  1333. static struct clk wdt4_fck = {
  1334. .name = "wdt4_fck",
  1335. .ops = &clkops_omap2_dflt_wait,
  1336. .parent = &func_32k_ck,
  1337. .clkdm_name = "core_l4_clkdm",
  1338. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1339. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1340. .recalc = &followparent_recalc,
  1341. };
  1342. static struct clk mspro_ick = {
  1343. .name = "mspro_ick",
  1344. .ops = &clkops_omap2_dflt_wait,
  1345. .parent = &l4_ck,
  1346. .clkdm_name = "core_l4_clkdm",
  1347. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1348. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1349. .recalc = &followparent_recalc,
  1350. };
  1351. static struct clk mspro_fck = {
  1352. .name = "mspro_fck",
  1353. .ops = &clkops_omap2_dflt_wait,
  1354. .parent = &func_96m_ck,
  1355. .clkdm_name = "core_l4_clkdm",
  1356. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1357. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1358. .recalc = &followparent_recalc,
  1359. };
  1360. static struct clk fac_ick = {
  1361. .name = "fac_ick",
  1362. .ops = &clkops_omap2_dflt_wait,
  1363. .parent = &l4_ck,
  1364. .clkdm_name = "core_l4_clkdm",
  1365. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1366. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1367. .recalc = &followparent_recalc,
  1368. };
  1369. static struct clk fac_fck = {
  1370. .name = "fac_fck",
  1371. .ops = &clkops_omap2_dflt_wait,
  1372. .parent = &func_12m_ck,
  1373. .clkdm_name = "core_l4_clkdm",
  1374. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1375. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1376. .recalc = &followparent_recalc,
  1377. };
  1378. static struct clk hdq_ick = {
  1379. .name = "hdq_ick",
  1380. .ops = &clkops_omap2_dflt_wait,
  1381. .parent = &l4_ck,
  1382. .clkdm_name = "core_l4_clkdm",
  1383. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1384. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1385. .recalc = &followparent_recalc,
  1386. };
  1387. static struct clk hdq_fck = {
  1388. .name = "hdq_fck",
  1389. .ops = &clkops_omap2_dflt_wait,
  1390. .parent = &func_12m_ck,
  1391. .clkdm_name = "core_l4_clkdm",
  1392. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1393. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1394. .recalc = &followparent_recalc,
  1395. };
  1396. /*
  1397. * XXX This is marked as a 2420-only define, but it claims to be present
  1398. * on 2430 also. Double-check.
  1399. */
  1400. static struct clk i2c2_ick = {
  1401. .name = "i2c2_ick",
  1402. .ops = &clkops_omap2_dflt_wait,
  1403. .parent = &l4_ck,
  1404. .clkdm_name = "core_l4_clkdm",
  1405. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1406. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1407. .recalc = &followparent_recalc,
  1408. };
  1409. static struct clk i2chs2_fck = {
  1410. .name = "i2chs2_fck",
  1411. .ops = &clkops_omap2430_i2chs_wait,
  1412. .parent = &func_96m_ck,
  1413. .clkdm_name = "core_l4_clkdm",
  1414. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1415. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1416. .recalc = &followparent_recalc,
  1417. };
  1418. /*
  1419. * XXX This is marked as a 2420-only define, but it claims to be present
  1420. * on 2430 also. Double-check.
  1421. */
  1422. static struct clk i2c1_ick = {
  1423. .name = "i2c1_ick",
  1424. .ops = &clkops_omap2_dflt_wait,
  1425. .parent = &l4_ck,
  1426. .clkdm_name = "core_l4_clkdm",
  1427. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1428. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1429. .recalc = &followparent_recalc,
  1430. };
  1431. static struct clk i2chs1_fck = {
  1432. .name = "i2chs1_fck",
  1433. .ops = &clkops_omap2430_i2chs_wait,
  1434. .parent = &func_96m_ck,
  1435. .clkdm_name = "core_l4_clkdm",
  1436. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1437. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1438. .recalc = &followparent_recalc,
  1439. };
  1440. static struct clk gpmc_fck = {
  1441. .name = "gpmc_fck",
  1442. .ops = &clkops_null, /* RMK: missing? */
  1443. .parent = &core_l3_ck,
  1444. .flags = ENABLE_ON_INIT,
  1445. .clkdm_name = "core_l3_clkdm",
  1446. .recalc = &followparent_recalc,
  1447. };
  1448. static struct clk sdma_fck = {
  1449. .name = "sdma_fck",
  1450. .ops = &clkops_null, /* RMK: missing? */
  1451. .parent = &core_l3_ck,
  1452. .clkdm_name = "core_l3_clkdm",
  1453. .recalc = &followparent_recalc,
  1454. };
  1455. static struct clk sdma_ick = {
  1456. .name = "sdma_ick",
  1457. .ops = &clkops_null, /* RMK: missing? */
  1458. .parent = &l4_ck,
  1459. .clkdm_name = "core_l3_clkdm",
  1460. .recalc = &followparent_recalc,
  1461. };
  1462. static struct clk sdrc_ick = {
  1463. .name = "sdrc_ick",
  1464. .ops = &clkops_omap2_dflt_wait,
  1465. .parent = &l4_ck,
  1466. .flags = ENABLE_ON_INIT,
  1467. .clkdm_name = "core_l4_clkdm",
  1468. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1469. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk des_ick = {
  1473. .name = "des_ick",
  1474. .ops = &clkops_omap2_dflt_wait,
  1475. .parent = &l4_ck,
  1476. .clkdm_name = "core_l4_clkdm",
  1477. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1478. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1479. .recalc = &followparent_recalc,
  1480. };
  1481. static struct clk sha_ick = {
  1482. .name = "sha_ick",
  1483. .ops = &clkops_omap2_dflt_wait,
  1484. .parent = &l4_ck,
  1485. .clkdm_name = "core_l4_clkdm",
  1486. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1487. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1488. .recalc = &followparent_recalc,
  1489. };
  1490. static struct clk rng_ick = {
  1491. .name = "rng_ick",
  1492. .ops = &clkops_omap2_dflt_wait,
  1493. .parent = &l4_ck,
  1494. .clkdm_name = "core_l4_clkdm",
  1495. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1496. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1497. .recalc = &followparent_recalc,
  1498. };
  1499. static struct clk aes_ick = {
  1500. .name = "aes_ick",
  1501. .ops = &clkops_omap2_dflt_wait,
  1502. .parent = &l4_ck,
  1503. .clkdm_name = "core_l4_clkdm",
  1504. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1505. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1506. .recalc = &followparent_recalc,
  1507. };
  1508. static struct clk pka_ick = {
  1509. .name = "pka_ick",
  1510. .ops = &clkops_omap2_dflt_wait,
  1511. .parent = &l4_ck,
  1512. .clkdm_name = "core_l4_clkdm",
  1513. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1514. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1515. .recalc = &followparent_recalc,
  1516. };
  1517. static struct clk usb_fck = {
  1518. .name = "usb_fck",
  1519. .ops = &clkops_omap2_dflt_wait,
  1520. .parent = &func_48m_ck,
  1521. .clkdm_name = "core_l3_clkdm",
  1522. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1523. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1524. .recalc = &followparent_recalc,
  1525. };
  1526. static struct clk usbhs_ick = {
  1527. .name = "usbhs_ick",
  1528. .ops = &clkops_omap2_dflt_wait,
  1529. .parent = &core_l3_ck,
  1530. .clkdm_name = "core_l3_clkdm",
  1531. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1532. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  1533. .recalc = &followparent_recalc,
  1534. };
  1535. static struct clk mmchs1_ick = {
  1536. .name = "mmchs1_ick",
  1537. .ops = &clkops_omap2_dflt_wait,
  1538. .parent = &l4_ck,
  1539. .clkdm_name = "core_l4_clkdm",
  1540. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1541. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1542. .recalc = &followparent_recalc,
  1543. };
  1544. static struct clk mmchs1_fck = {
  1545. .name = "mmchs1_fck",
  1546. .ops = &clkops_omap2_dflt_wait,
  1547. .parent = &func_96m_ck,
  1548. .clkdm_name = "core_l3_clkdm",
  1549. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1550. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1551. .recalc = &followparent_recalc,
  1552. };
  1553. static struct clk mmchs2_ick = {
  1554. .name = "mmchs2_ick",
  1555. .ops = &clkops_omap2_dflt_wait,
  1556. .parent = &l4_ck,
  1557. .clkdm_name = "core_l4_clkdm",
  1558. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1559. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1560. .recalc = &followparent_recalc,
  1561. };
  1562. static struct clk mmchs2_fck = {
  1563. .name = "mmchs2_fck",
  1564. .ops = &clkops_omap2_dflt_wait,
  1565. .parent = &func_96m_ck,
  1566. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1567. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1568. .recalc = &followparent_recalc,
  1569. };
  1570. static struct clk gpio5_ick = {
  1571. .name = "gpio5_ick",
  1572. .ops = &clkops_omap2_dflt_wait,
  1573. .parent = &l4_ck,
  1574. .clkdm_name = "core_l4_clkdm",
  1575. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1576. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1577. .recalc = &followparent_recalc,
  1578. };
  1579. static struct clk gpio5_fck = {
  1580. .name = "gpio5_fck",
  1581. .ops = &clkops_omap2_dflt_wait,
  1582. .parent = &func_32k_ck,
  1583. .clkdm_name = "core_l4_clkdm",
  1584. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1585. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1586. .recalc = &followparent_recalc,
  1587. };
  1588. static struct clk mdm_intc_ick = {
  1589. .name = "mdm_intc_ick",
  1590. .ops = &clkops_omap2_dflt_wait,
  1591. .parent = &l4_ck,
  1592. .clkdm_name = "core_l4_clkdm",
  1593. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1594. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  1595. .recalc = &followparent_recalc,
  1596. };
  1597. static struct clk mmchsdb1_fck = {
  1598. .name = "mmchsdb1_fck",
  1599. .ops = &clkops_omap2_dflt_wait,
  1600. .parent = &func_32k_ck,
  1601. .clkdm_name = "core_l4_clkdm",
  1602. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1603. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  1604. .recalc = &followparent_recalc,
  1605. };
  1606. static struct clk mmchsdb2_fck = {
  1607. .name = "mmchsdb2_fck",
  1608. .ops = &clkops_omap2_dflt_wait,
  1609. .parent = &func_32k_ck,
  1610. .clkdm_name = "core_l4_clkdm",
  1611. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1612. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  1613. .recalc = &followparent_recalc,
  1614. };
  1615. /*
  1616. * This clock is a composite clock which does entire set changes then
  1617. * forces a rebalance. It keys on the MPU speed, but it really could
  1618. * be any key speed part of a set in the rate table.
  1619. *
  1620. * to really change a set, you need memory table sets which get changed
  1621. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1622. * having low level display recalc's won't work... this is why dpm notifiers
  1623. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1624. * the bus.
  1625. *
  1626. * This clock should have no parent. It embodies the entire upper level
  1627. * active set. A parent will mess up some of the init also.
  1628. */
  1629. static struct clk virt_prcm_set = {
  1630. .name = "virt_prcm_set",
  1631. .ops = &clkops_null,
  1632. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1633. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1634. .set_rate = &omap2_select_table_rate,
  1635. .round_rate = &omap2_round_to_table_rate,
  1636. };
  1637. /*
  1638. * clkdev integration
  1639. */
  1640. static struct omap_clk omap2430_clks[] = {
  1641. /* external root sources */
  1642. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
  1643. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
  1644. CLK(NULL, "osc_ck", &osc_ck, CK_243X),
  1645. CLK(NULL, "sys_ck", &sys_ck, CK_243X),
  1646. CLK(NULL, "alt_ck", &alt_ck, CK_243X),
  1647. /* internal analog sources */
  1648. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
  1649. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
  1650. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
  1651. /* internal prcm root sources */
  1652. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
  1653. CLK(NULL, "core_ck", &core_ck, CK_243X),
  1654. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
  1655. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
  1656. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
  1657. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
  1658. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
  1659. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
  1660. CLK(NULL, "emul_ck", &emul_ck, CK_243X),
  1661. /* mpu domain clocks */
  1662. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
  1663. /* dsp domain clocks */
  1664. CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
  1665. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X),
  1666. CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
  1667. /* GFX domain clocks */
  1668. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
  1669. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
  1670. CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
  1671. /* Modem domain clocks */
  1672. CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
  1673. CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
  1674. /* DSS domain clocks */
  1675. CLK("omapdss", "ick", &dss_ick, CK_243X),
  1676. CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X),
  1677. CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X),
  1678. CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X),
  1679. /* L3 domain clocks */
  1680. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
  1681. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
  1682. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
  1683. /* L4 domain clocks */
  1684. CLK(NULL, "l4_ck", &l4_ck, CK_243X),
  1685. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
  1686. /* virtual meta-group clock */
  1687. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
  1688. /* general l4 interface ck, multi-parent functional clk */
  1689. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
  1690. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
  1691. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
  1692. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
  1693. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
  1694. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
  1695. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
  1696. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
  1697. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
  1698. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
  1699. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
  1700. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
  1701. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
  1702. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
  1703. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
  1704. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
  1705. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
  1706. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
  1707. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
  1708. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
  1709. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
  1710. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
  1711. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
  1712. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
  1713. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
  1714. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X),
  1715. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
  1716. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X),
  1717. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
  1718. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
  1719. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
  1720. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
  1721. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
  1722. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
  1723. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
  1724. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X),
  1725. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
  1726. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X),
  1727. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
  1728. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
  1729. CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
  1730. CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
  1731. CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
  1732. CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
  1733. CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
  1734. CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
  1735. CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
  1736. CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
  1737. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
  1738. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X),
  1739. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
  1740. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
  1741. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
  1742. CLK(NULL, "icr_ick", &icr_ick, CK_243X),
  1743. CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
  1744. CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
  1745. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
  1746. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
  1747. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
  1748. CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
  1749. CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
  1750. CLK(NULL, "fac_ick", &fac_ick, CK_243X),
  1751. CLK(NULL, "fac_fck", &fac_fck, CK_243X),
  1752. CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
  1753. CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
  1754. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_243X),
  1755. CLK("i2c_omap.1", "fck", &i2chs1_fck, CK_243X),
  1756. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_243X),
  1757. CLK("i2c_omap.2", "fck", &i2chs2_fck, CK_243X),
  1758. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
  1759. CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
  1760. CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
  1761. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
  1762. CLK(NULL, "des_ick", &des_ick, CK_243X),
  1763. CLK(NULL, "sha_ick", &sha_ick, CK_243X),
  1764. CLK("omap_rng", "ick", &rng_ick, CK_243X),
  1765. CLK(NULL, "aes_ick", &aes_ick, CK_243X),
  1766. CLK(NULL, "pka_ick", &pka_ick, CK_243X),
  1767. CLK(NULL, "usb_fck", &usb_fck, CK_243X),
  1768. CLK("musb_hdrc", "ick", &usbhs_ick, CK_243X),
  1769. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
  1770. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
  1771. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
  1772. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
  1773. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
  1774. CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
  1775. CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
  1776. CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
  1777. CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
  1778. };
  1779. /*
  1780. * init code
  1781. */
  1782. int __init omap2430_clk_init(void)
  1783. {
  1784. const struct prcm_config *prcm;
  1785. struct omap_clk *c;
  1786. u32 clkrate;
  1787. prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
  1788. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1789. cpu_mask = RATE_IN_243X;
  1790. rate_table = omap2430_rate_table;
  1791. clk_init(&omap2_clk_functions);
  1792. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1793. c++)
  1794. clk_preinit(c->lk.clk);
  1795. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1796. propagate_rate(&osc_ck);
  1797. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1798. propagate_rate(&sys_ck);
  1799. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1800. c++) {
  1801. clkdev_add(&c->lk);
  1802. clk_register(c->lk.clk);
  1803. omap2_init_clk_clkdm(c->lk.clk);
  1804. }
  1805. /* Check the MPU rate set by bootloader */
  1806. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1807. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1808. if (!(prcm->flags & cpu_mask))
  1809. continue;
  1810. if (prcm->xtal_speed != sys_ck.rate)
  1811. continue;
  1812. if (prcm->dpll_speed <= clkrate)
  1813. break;
  1814. }
  1815. curr_prcm_set = prcm;
  1816. recalculate_root_clocks();
  1817. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1818. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1819. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1820. /*
  1821. * Only enable those clocks we will need, let the drivers
  1822. * enable other clocks as necessary
  1823. */
  1824. clk_enable_init_clocks();
  1825. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1826. vclk = clk_get(NULL, "virt_prcm_set");
  1827. sclk = clk_get(NULL, "sys_ck");
  1828. dclk = clk_get(NULL, "dpll_ck");
  1829. return 0;
  1830. }