pinctrl-rockchip.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379
  1. /*
  2. * Pinctrl driver for Rockchip SoCs
  3. *
  4. * Copyright (c) 2013 MundoReader S.L.
  5. * Author: Heiko Stuebner <heiko@sntech.de>
  6. *
  7. * With some ideas taken from pinctrl-samsung:
  8. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  9. * http://www.samsung.com
  10. * Copyright (c) 2012 Linaro Ltd
  11. * http://www.linaro.org
  12. *
  13. * and pinctrl-at91:
  14. * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as published
  18. * by the Free Software Foundation.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/io.h>
  28. #include <linux/bitops.h>
  29. #include <linux/gpio.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_irq.h>
  32. #include <linux/pinctrl/machine.h>
  33. #include <linux/pinctrl/pinconf.h>
  34. #include <linux/pinctrl/pinctrl.h>
  35. #include <linux/pinctrl/pinmux.h>
  36. #include <linux/pinctrl/pinconf-generic.h>
  37. #include <linux/irqchip/chained_irq.h>
  38. #include <linux/clk.h>
  39. #include <dt-bindings/pinctrl/rockchip.h>
  40. #include "core.h"
  41. #include "pinconf.h"
  42. /* GPIO control registers */
  43. #define GPIO_SWPORT_DR 0x00
  44. #define GPIO_SWPORT_DDR 0x04
  45. #define GPIO_INTEN 0x30
  46. #define GPIO_INTMASK 0x34
  47. #define GPIO_INTTYPE_LEVEL 0x38
  48. #define GPIO_INT_POLARITY 0x3c
  49. #define GPIO_INT_STATUS 0x40
  50. #define GPIO_INT_RAWSTATUS 0x44
  51. #define GPIO_DEBOUNCE 0x48
  52. #define GPIO_PORTS_EOI 0x4c
  53. #define GPIO_EXT_PORT 0x50
  54. #define GPIO_LS_SYNC 0x60
  55. /**
  56. * @reg_base: register base of the gpio bank
  57. * @clk: clock of the gpio bank
  58. * @irq: interrupt of the gpio bank
  59. * @pin_base: first pin number
  60. * @nr_pins: number of pins in this bank
  61. * @name: name of the bank
  62. * @bank_num: number of the bank, to account for holes
  63. * @valid: are all necessary informations present
  64. * @of_node: dt node of this bank
  65. * @drvdata: common pinctrl basedata
  66. * @domain: irqdomain of the gpio bank
  67. * @gpio_chip: gpiolib chip
  68. * @grange: gpio range
  69. * @slock: spinlock for the gpio bank
  70. */
  71. struct rockchip_pin_bank {
  72. void __iomem *reg_base;
  73. struct clk *clk;
  74. int irq;
  75. u32 pin_base;
  76. u8 nr_pins;
  77. char *name;
  78. u8 bank_num;
  79. bool valid;
  80. struct device_node *of_node;
  81. struct rockchip_pinctrl *drvdata;
  82. struct irq_domain *domain;
  83. struct gpio_chip gpio_chip;
  84. struct pinctrl_gpio_range grange;
  85. spinlock_t slock;
  86. };
  87. #define PIN_BANK(id, pins, label) \
  88. { \
  89. .bank_num = id, \
  90. .nr_pins = pins, \
  91. .name = label, \
  92. }
  93. /**
  94. * @pull_auto: some SoCs don't allow pulls to be specified as up or down, but
  95. * instead decide this automatically based on the pad-type.
  96. */
  97. struct rockchip_pin_ctrl {
  98. struct rockchip_pin_bank *pin_banks;
  99. u32 nr_banks;
  100. u32 nr_pins;
  101. char *label;
  102. int mux_offset;
  103. int pull_offset;
  104. bool pull_auto;
  105. int pull_bank_stride;
  106. };
  107. struct rockchip_pin_config {
  108. unsigned int func;
  109. unsigned long *configs;
  110. unsigned int nconfigs;
  111. };
  112. /**
  113. * struct rockchip_pin_group: represent group of pins of a pinmux function.
  114. * @name: name of the pin group, used to lookup the group.
  115. * @pins: the pins included in this group.
  116. * @npins: number of pins included in this group.
  117. * @func: the mux function number to be programmed when selected.
  118. * @configs: the config values to be set for each pin
  119. * @nconfigs: number of configs for each pin
  120. */
  121. struct rockchip_pin_group {
  122. const char *name;
  123. unsigned int npins;
  124. unsigned int *pins;
  125. struct rockchip_pin_config *data;
  126. };
  127. /**
  128. * struct rockchip_pmx_func: represent a pin function.
  129. * @name: name of the pin function, used to lookup the function.
  130. * @groups: one or more names of pin groups that provide this function.
  131. * @num_groups: number of groups included in @groups.
  132. */
  133. struct rockchip_pmx_func {
  134. const char *name;
  135. const char **groups;
  136. u8 ngroups;
  137. };
  138. struct rockchip_pinctrl {
  139. void __iomem *reg_base;
  140. struct device *dev;
  141. struct rockchip_pin_ctrl *ctrl;
  142. struct pinctrl_desc pctl;
  143. struct pinctrl_dev *pctl_dev;
  144. struct rockchip_pin_group *groups;
  145. unsigned int ngroups;
  146. struct rockchip_pmx_func *functions;
  147. unsigned int nfunctions;
  148. };
  149. static inline struct rockchip_pin_bank *gc_to_pin_bank(struct gpio_chip *gc)
  150. {
  151. return container_of(gc, struct rockchip_pin_bank, gpio_chip);
  152. }
  153. static const inline struct rockchip_pin_group *pinctrl_name_to_group(
  154. const struct rockchip_pinctrl *info,
  155. const char *name)
  156. {
  157. int i;
  158. for (i = 0; i < info->ngroups; i++) {
  159. if (!strcmp(info->groups[i].name, name))
  160. return &info->groups[i];
  161. }
  162. return NULL;
  163. }
  164. /*
  165. * given a pin number that is local to a pin controller, find out the pin bank
  166. * and the register base of the pin bank.
  167. */
  168. static struct rockchip_pin_bank *pin_to_bank(struct rockchip_pinctrl *info,
  169. unsigned pin)
  170. {
  171. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  172. while (pin >= (b->pin_base + b->nr_pins))
  173. b++;
  174. return b;
  175. }
  176. static struct rockchip_pin_bank *bank_num_to_bank(
  177. struct rockchip_pinctrl *info,
  178. unsigned num)
  179. {
  180. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  181. int i;
  182. for (i = 0; i < info->ctrl->nr_banks; i++, b++) {
  183. if (b->bank_num == num)
  184. return b;
  185. }
  186. return ERR_PTR(-EINVAL);
  187. }
  188. /*
  189. * Pinctrl_ops handling
  190. */
  191. static int rockchip_get_groups_count(struct pinctrl_dev *pctldev)
  192. {
  193. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  194. return info->ngroups;
  195. }
  196. static const char *rockchip_get_group_name(struct pinctrl_dev *pctldev,
  197. unsigned selector)
  198. {
  199. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  200. return info->groups[selector].name;
  201. }
  202. static int rockchip_get_group_pins(struct pinctrl_dev *pctldev,
  203. unsigned selector, const unsigned **pins,
  204. unsigned *npins)
  205. {
  206. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  207. if (selector >= info->ngroups)
  208. return -EINVAL;
  209. *pins = info->groups[selector].pins;
  210. *npins = info->groups[selector].npins;
  211. return 0;
  212. }
  213. static int rockchip_dt_node_to_map(struct pinctrl_dev *pctldev,
  214. struct device_node *np,
  215. struct pinctrl_map **map, unsigned *num_maps)
  216. {
  217. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  218. const struct rockchip_pin_group *grp;
  219. struct pinctrl_map *new_map;
  220. struct device_node *parent;
  221. int map_num = 1;
  222. int i;
  223. /*
  224. * first find the group of this node and check if we need to create
  225. * config maps for pins
  226. */
  227. grp = pinctrl_name_to_group(info, np->name);
  228. if (!grp) {
  229. dev_err(info->dev, "unable to find group for node %s\n",
  230. np->name);
  231. return -EINVAL;
  232. }
  233. map_num += grp->npins;
  234. new_map = devm_kzalloc(pctldev->dev, sizeof(*new_map) * map_num,
  235. GFP_KERNEL);
  236. if (!new_map)
  237. return -ENOMEM;
  238. *map = new_map;
  239. *num_maps = map_num;
  240. /* create mux map */
  241. parent = of_get_parent(np);
  242. if (!parent) {
  243. devm_kfree(pctldev->dev, new_map);
  244. return -EINVAL;
  245. }
  246. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  247. new_map[0].data.mux.function = parent->name;
  248. new_map[0].data.mux.group = np->name;
  249. of_node_put(parent);
  250. /* create config map */
  251. new_map++;
  252. for (i = 0; i < grp->npins; i++) {
  253. new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
  254. new_map[i].data.configs.group_or_pin =
  255. pin_get_name(pctldev, grp->pins[i]);
  256. new_map[i].data.configs.configs = grp->data[i].configs;
  257. new_map[i].data.configs.num_configs = grp->data[i].nconfigs;
  258. }
  259. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  260. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  261. return 0;
  262. }
  263. static void rockchip_dt_free_map(struct pinctrl_dev *pctldev,
  264. struct pinctrl_map *map, unsigned num_maps)
  265. {
  266. }
  267. static const struct pinctrl_ops rockchip_pctrl_ops = {
  268. .get_groups_count = rockchip_get_groups_count,
  269. .get_group_name = rockchip_get_group_name,
  270. .get_group_pins = rockchip_get_group_pins,
  271. .dt_node_to_map = rockchip_dt_node_to_map,
  272. .dt_free_map = rockchip_dt_free_map,
  273. };
  274. /*
  275. * Hardware access
  276. */
  277. /*
  278. * Set a new mux function for a pin.
  279. *
  280. * The register is divided into the upper and lower 16 bit. When changing
  281. * a value, the previous register value is not read and changed. Instead
  282. * it seems the changed bits are marked in the upper 16 bit, while the
  283. * changed value gets set in the same offset in the lower 16 bit.
  284. * All pin settings seem to be 2 bit wide in both the upper and lower
  285. * parts.
  286. * @bank: pin bank to change
  287. * @pin: pin to change
  288. * @mux: new mux function to set
  289. */
  290. static void rockchip_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
  291. {
  292. struct rockchip_pinctrl *info = bank->drvdata;
  293. void __iomem *reg = info->reg_base + info->ctrl->mux_offset;
  294. unsigned long flags;
  295. u8 bit;
  296. u32 data;
  297. dev_dbg(info->dev, "setting mux of GPIO%d-%d to %d\n",
  298. bank->bank_num, pin, mux);
  299. /* get basic quadrupel of mux registers and the correct reg inside */
  300. reg += bank->bank_num * 0x10;
  301. reg += (pin / 8) * 4;
  302. bit = (pin % 8) * 2;
  303. spin_lock_irqsave(&bank->slock, flags);
  304. data = (3 << (bit + 16));
  305. data |= (mux & 3) << bit;
  306. writel(data, reg);
  307. spin_unlock_irqrestore(&bank->slock, flags);
  308. }
  309. static int rockchip_get_pull(struct rockchip_pin_bank *bank, int pin_num)
  310. {
  311. struct rockchip_pinctrl *info = bank->drvdata;
  312. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  313. void __iomem *reg;
  314. u8 bit;
  315. /* rk3066b does support any pulls */
  316. if (!ctrl->pull_offset)
  317. return PIN_CONFIG_BIAS_DISABLE;
  318. reg = info->reg_base + ctrl->pull_offset;
  319. if (ctrl->pull_auto) {
  320. reg += bank->bank_num * ctrl->pull_bank_stride;
  321. reg += (pin_num / 16) * 4;
  322. bit = pin_num % 16;
  323. return !(readl_relaxed(reg) & BIT(bit))
  324. ? PIN_CONFIG_BIAS_PULL_PIN_DEFAULT
  325. : PIN_CONFIG_BIAS_DISABLE;
  326. } else {
  327. dev_err(info->dev, "pull support for rk31xx not implemented\n");
  328. return -EIO;
  329. }
  330. }
  331. static int rockchip_set_pull(struct rockchip_pin_bank *bank,
  332. int pin_num, int pull)
  333. {
  334. struct rockchip_pinctrl *info = bank->drvdata;
  335. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  336. void __iomem *reg;
  337. unsigned long flags;
  338. u8 bit;
  339. u32 data;
  340. dev_dbg(info->dev, "setting pull of GPIO%d-%d to %d\n",
  341. bank->bank_num, pin_num, pull);
  342. /* rk3066b does support any pulls */
  343. if (!ctrl->pull_offset)
  344. return pull ? -EINVAL : 0;
  345. reg = info->reg_base + ctrl->pull_offset;
  346. if (ctrl->pull_auto) {
  347. if (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT &&
  348. pull != PIN_CONFIG_BIAS_DISABLE) {
  349. dev_err(info->dev, "only PIN_DEFAULT and DISABLE allowed\n");
  350. return -EINVAL;
  351. }
  352. reg += bank->bank_num * ctrl->pull_bank_stride;
  353. reg += (pin_num / 16) * 4;
  354. bit = pin_num % 16;
  355. spin_lock_irqsave(&bank->slock, flags);
  356. data = BIT(bit + 16);
  357. if (pull == PIN_CONFIG_BIAS_DISABLE)
  358. data |= BIT(bit);
  359. writel(data, reg);
  360. spin_unlock_irqrestore(&bank->slock, flags);
  361. } else {
  362. if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT) {
  363. dev_err(info->dev, "pull direction (up/down) needs to be specified\n");
  364. return -EINVAL;
  365. }
  366. dev_err(info->dev, "pull support for rk31xx not implemented\n");
  367. return -EIO;
  368. }
  369. return 0;
  370. }
  371. /*
  372. * Pinmux_ops handling
  373. */
  374. static int rockchip_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  375. {
  376. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  377. return info->nfunctions;
  378. }
  379. static const char *rockchip_pmx_get_func_name(struct pinctrl_dev *pctldev,
  380. unsigned selector)
  381. {
  382. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  383. return info->functions[selector].name;
  384. }
  385. static int rockchip_pmx_get_groups(struct pinctrl_dev *pctldev,
  386. unsigned selector, const char * const **groups,
  387. unsigned * const num_groups)
  388. {
  389. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  390. *groups = info->functions[selector].groups;
  391. *num_groups = info->functions[selector].ngroups;
  392. return 0;
  393. }
  394. static int rockchip_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
  395. unsigned group)
  396. {
  397. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  398. const unsigned int *pins = info->groups[group].pins;
  399. const struct rockchip_pin_config *data = info->groups[group].data;
  400. struct rockchip_pin_bank *bank;
  401. int cnt;
  402. dev_dbg(info->dev, "enable function %s group %s\n",
  403. info->functions[selector].name, info->groups[group].name);
  404. /*
  405. * for each pin in the pin group selected, program the correspoding pin
  406. * pin function number in the config register.
  407. */
  408. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  409. bank = pin_to_bank(info, pins[cnt]);
  410. rockchip_set_mux(bank, pins[cnt] - bank->pin_base,
  411. data[cnt].func);
  412. }
  413. return 0;
  414. }
  415. static void rockchip_pmx_disable(struct pinctrl_dev *pctldev,
  416. unsigned selector, unsigned group)
  417. {
  418. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  419. const unsigned int *pins = info->groups[group].pins;
  420. struct rockchip_pin_bank *bank;
  421. int cnt;
  422. dev_dbg(info->dev, "disable function %s group %s\n",
  423. info->functions[selector].name, info->groups[group].name);
  424. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  425. bank = pin_to_bank(info, pins[cnt]);
  426. rockchip_set_mux(bank, pins[cnt] - bank->pin_base, 0);
  427. }
  428. }
  429. /*
  430. * The calls to gpio_direction_output() and gpio_direction_input()
  431. * leads to this function call (via the pinctrl_gpio_direction_{input|output}()
  432. * function called from the gpiolib interface).
  433. */
  434. static int rockchip_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  435. struct pinctrl_gpio_range *range,
  436. unsigned offset, bool input)
  437. {
  438. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  439. struct rockchip_pin_bank *bank;
  440. struct gpio_chip *chip;
  441. int pin;
  442. u32 data;
  443. chip = range->gc;
  444. bank = gc_to_pin_bank(chip);
  445. pin = offset - chip->base;
  446. dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
  447. offset, range->name, pin, input ? "input" : "output");
  448. rockchip_set_mux(bank, pin, RK_FUNC_GPIO);
  449. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  450. /* set bit to 1 for output, 0 for input */
  451. if (!input)
  452. data |= BIT(pin);
  453. else
  454. data &= ~BIT(pin);
  455. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  456. return 0;
  457. }
  458. static const struct pinmux_ops rockchip_pmx_ops = {
  459. .get_functions_count = rockchip_pmx_get_funcs_count,
  460. .get_function_name = rockchip_pmx_get_func_name,
  461. .get_function_groups = rockchip_pmx_get_groups,
  462. .enable = rockchip_pmx_enable,
  463. .disable = rockchip_pmx_disable,
  464. .gpio_set_direction = rockchip_pmx_gpio_set_direction,
  465. };
  466. /*
  467. * Pinconf_ops handling
  468. */
  469. static bool rockchip_pinconf_pull_valid(struct rockchip_pin_ctrl *ctrl,
  470. enum pin_config_param pull)
  471. {
  472. /* rk3066b does support any pulls */
  473. if (!ctrl->pull_offset)
  474. return pull ? false : true;
  475. if (ctrl->pull_auto) {
  476. if (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT &&
  477. pull != PIN_CONFIG_BIAS_DISABLE)
  478. return false;
  479. } else {
  480. if (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT)
  481. return false;
  482. }
  483. return true;
  484. }
  485. /* set the pin config settings for a specified pin */
  486. static int rockchip_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  487. unsigned long config)
  488. {
  489. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  490. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  491. enum pin_config_param param = pinconf_to_config_param(config);
  492. u16 arg = pinconf_to_config_argument(config);
  493. switch (param) {
  494. case PIN_CONFIG_BIAS_DISABLE:
  495. return rockchip_set_pull(bank, pin - bank->pin_base, param);
  496. break;
  497. case PIN_CONFIG_BIAS_PULL_UP:
  498. case PIN_CONFIG_BIAS_PULL_DOWN:
  499. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  500. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  501. return -ENOTSUPP;
  502. if (!arg)
  503. return -EINVAL;
  504. return rockchip_set_pull(bank, pin - bank->pin_base, param);
  505. break;
  506. default:
  507. return -ENOTSUPP;
  508. break;
  509. }
  510. return 0;
  511. }
  512. /* get the pin config settings for a specified pin */
  513. static int rockchip_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
  514. unsigned long *config)
  515. {
  516. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  517. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  518. enum pin_config_param param = pinconf_to_config_param(*config);
  519. switch (param) {
  520. case PIN_CONFIG_BIAS_DISABLE:
  521. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  522. return -EINVAL;
  523. *config = 0;
  524. break;
  525. case PIN_CONFIG_BIAS_PULL_UP:
  526. case PIN_CONFIG_BIAS_PULL_DOWN:
  527. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  528. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  529. return -ENOTSUPP;
  530. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  531. return -EINVAL;
  532. *config = 1;
  533. break;
  534. default:
  535. return -ENOTSUPP;
  536. break;
  537. }
  538. return 0;
  539. }
  540. static const struct pinconf_ops rockchip_pinconf_ops = {
  541. .pin_config_get = rockchip_pinconf_get,
  542. .pin_config_set = rockchip_pinconf_set,
  543. };
  544. static const char *gpio_compat = "rockchip,gpio-bank";
  545. static void rockchip_pinctrl_child_count(struct rockchip_pinctrl *info,
  546. struct device_node *np)
  547. {
  548. struct device_node *child;
  549. for_each_child_of_node(np, child) {
  550. if (of_device_is_compatible(child, gpio_compat))
  551. continue;
  552. info->nfunctions++;
  553. info->ngroups += of_get_child_count(child);
  554. }
  555. }
  556. static int rockchip_pinctrl_parse_groups(struct device_node *np,
  557. struct rockchip_pin_group *grp,
  558. struct rockchip_pinctrl *info,
  559. u32 index)
  560. {
  561. struct rockchip_pin_bank *bank;
  562. int size;
  563. const __be32 *list;
  564. int num;
  565. int i, j;
  566. int ret;
  567. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  568. /* Initialise group */
  569. grp->name = np->name;
  570. /*
  571. * the binding format is rockchip,pins = <bank pin mux CONFIG>,
  572. * do sanity check and calculate pins number
  573. */
  574. list = of_get_property(np, "rockchip,pins", &size);
  575. /* we do not check return since it's safe node passed down */
  576. size /= sizeof(*list);
  577. if (!size || size % 4) {
  578. dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
  579. return -EINVAL;
  580. }
  581. grp->npins = size / 4;
  582. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  583. GFP_KERNEL);
  584. grp->data = devm_kzalloc(info->dev, grp->npins *
  585. sizeof(struct rockchip_pin_config),
  586. GFP_KERNEL);
  587. if (!grp->pins || !grp->data)
  588. return -ENOMEM;
  589. for (i = 0, j = 0; i < size; i += 4, j++) {
  590. const __be32 *phandle;
  591. struct device_node *np_config;
  592. num = be32_to_cpu(*list++);
  593. bank = bank_num_to_bank(info, num);
  594. if (IS_ERR(bank))
  595. return PTR_ERR(bank);
  596. grp->pins[j] = bank->pin_base + be32_to_cpu(*list++);
  597. grp->data[j].func = be32_to_cpu(*list++);
  598. phandle = list++;
  599. if (!phandle)
  600. return -EINVAL;
  601. np_config = of_find_node_by_phandle(be32_to_cpup(phandle));
  602. ret = pinconf_generic_parse_dt_config(np_config,
  603. &grp->data[j].configs, &grp->data[j].nconfigs);
  604. if (ret)
  605. return ret;
  606. }
  607. return 0;
  608. }
  609. static int rockchip_pinctrl_parse_functions(struct device_node *np,
  610. struct rockchip_pinctrl *info,
  611. u32 index)
  612. {
  613. struct device_node *child;
  614. struct rockchip_pmx_func *func;
  615. struct rockchip_pin_group *grp;
  616. int ret;
  617. static u32 grp_index;
  618. u32 i = 0;
  619. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  620. func = &info->functions[index];
  621. /* Initialise function */
  622. func->name = np->name;
  623. func->ngroups = of_get_child_count(np);
  624. if (func->ngroups <= 0)
  625. return 0;
  626. func->groups = devm_kzalloc(info->dev,
  627. func->ngroups * sizeof(char *), GFP_KERNEL);
  628. if (!func->groups)
  629. return -ENOMEM;
  630. for_each_child_of_node(np, child) {
  631. func->groups[i] = child->name;
  632. grp = &info->groups[grp_index++];
  633. ret = rockchip_pinctrl_parse_groups(child, grp, info, i++);
  634. if (ret)
  635. return ret;
  636. }
  637. return 0;
  638. }
  639. static int rockchip_pinctrl_parse_dt(struct platform_device *pdev,
  640. struct rockchip_pinctrl *info)
  641. {
  642. struct device *dev = &pdev->dev;
  643. struct device_node *np = dev->of_node;
  644. struct device_node *child;
  645. int ret;
  646. int i;
  647. rockchip_pinctrl_child_count(info, np);
  648. dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
  649. dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
  650. info->functions = devm_kzalloc(dev, info->nfunctions *
  651. sizeof(struct rockchip_pmx_func),
  652. GFP_KERNEL);
  653. if (!info->functions) {
  654. dev_err(dev, "failed to allocate memory for function list\n");
  655. return -EINVAL;
  656. }
  657. info->groups = devm_kzalloc(dev, info->ngroups *
  658. sizeof(struct rockchip_pin_group),
  659. GFP_KERNEL);
  660. if (!info->groups) {
  661. dev_err(dev, "failed allocate memory for ping group list\n");
  662. return -EINVAL;
  663. }
  664. i = 0;
  665. for_each_child_of_node(np, child) {
  666. if (of_device_is_compatible(child, gpio_compat))
  667. continue;
  668. ret = rockchip_pinctrl_parse_functions(child, info, i++);
  669. if (ret) {
  670. dev_err(&pdev->dev, "failed to parse function\n");
  671. return ret;
  672. }
  673. }
  674. return 0;
  675. }
  676. static int rockchip_pinctrl_register(struct platform_device *pdev,
  677. struct rockchip_pinctrl *info)
  678. {
  679. struct pinctrl_desc *ctrldesc = &info->pctl;
  680. struct pinctrl_pin_desc *pindesc, *pdesc;
  681. struct rockchip_pin_bank *pin_bank;
  682. int pin, bank, ret;
  683. int k;
  684. ctrldesc->name = "rockchip-pinctrl";
  685. ctrldesc->owner = THIS_MODULE;
  686. ctrldesc->pctlops = &rockchip_pctrl_ops;
  687. ctrldesc->pmxops = &rockchip_pmx_ops;
  688. ctrldesc->confops = &rockchip_pinconf_ops;
  689. pindesc = devm_kzalloc(&pdev->dev, sizeof(*pindesc) *
  690. info->ctrl->nr_pins, GFP_KERNEL);
  691. if (!pindesc) {
  692. dev_err(&pdev->dev, "mem alloc for pin descriptors failed\n");
  693. return -ENOMEM;
  694. }
  695. ctrldesc->pins = pindesc;
  696. ctrldesc->npins = info->ctrl->nr_pins;
  697. pdesc = pindesc;
  698. for (bank = 0 , k = 0; bank < info->ctrl->nr_banks; bank++) {
  699. pin_bank = &info->ctrl->pin_banks[bank];
  700. for (pin = 0; pin < pin_bank->nr_pins; pin++, k++) {
  701. pdesc->number = k;
  702. pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
  703. pin_bank->name, pin);
  704. pdesc++;
  705. }
  706. }
  707. info->pctl_dev = pinctrl_register(ctrldesc, &pdev->dev, info);
  708. if (!info->pctl_dev) {
  709. dev_err(&pdev->dev, "could not register pinctrl driver\n");
  710. return -EINVAL;
  711. }
  712. for (bank = 0; bank < info->ctrl->nr_banks; ++bank) {
  713. pin_bank = &info->ctrl->pin_banks[bank];
  714. pin_bank->grange.name = pin_bank->name;
  715. pin_bank->grange.id = bank;
  716. pin_bank->grange.pin_base = pin_bank->pin_base;
  717. pin_bank->grange.base = pin_bank->gpio_chip.base;
  718. pin_bank->grange.npins = pin_bank->gpio_chip.ngpio;
  719. pin_bank->grange.gc = &pin_bank->gpio_chip;
  720. pinctrl_add_gpio_range(info->pctl_dev, &pin_bank->grange);
  721. }
  722. ret = rockchip_pinctrl_parse_dt(pdev, info);
  723. if (ret) {
  724. pinctrl_unregister(info->pctl_dev);
  725. return ret;
  726. }
  727. return 0;
  728. }
  729. /*
  730. * GPIO handling
  731. */
  732. static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
  733. {
  734. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  735. void __iomem *reg = bank->reg_base + GPIO_SWPORT_DR;
  736. unsigned long flags;
  737. u32 data;
  738. spin_lock_irqsave(&bank->slock, flags);
  739. data = readl(reg);
  740. data &= ~BIT(offset);
  741. if (value)
  742. data |= BIT(offset);
  743. writel(data, reg);
  744. spin_unlock_irqrestore(&bank->slock, flags);
  745. }
  746. /*
  747. * Returns the level of the pin for input direction and setting of the DR
  748. * register for output gpios.
  749. */
  750. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset)
  751. {
  752. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  753. u32 data;
  754. data = readl(bank->reg_base + GPIO_EXT_PORT);
  755. data >>= offset;
  756. data &= 1;
  757. return data;
  758. }
  759. /*
  760. * gpiolib gpio_direction_input callback function. The setting of the pin
  761. * mux function as 'gpio input' will be handled by the pinctrl susbsystem
  762. * interface.
  763. */
  764. static int rockchip_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  765. {
  766. return pinctrl_gpio_direction_input(gc->base + offset);
  767. }
  768. /*
  769. * gpiolib gpio_direction_output callback function. The setting of the pin
  770. * mux function as 'gpio output' will be handled by the pinctrl susbsystem
  771. * interface.
  772. */
  773. static int rockchip_gpio_direction_output(struct gpio_chip *gc,
  774. unsigned offset, int value)
  775. {
  776. rockchip_gpio_set(gc, offset, value);
  777. return pinctrl_gpio_direction_output(gc->base + offset);
  778. }
  779. /*
  780. * gpiolib gpio_to_irq callback function. Creates a mapping between a GPIO pin
  781. * and a virtual IRQ, if not already present.
  782. */
  783. static int rockchip_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  784. {
  785. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  786. unsigned int virq;
  787. if (!bank->domain)
  788. return -ENXIO;
  789. virq = irq_create_mapping(bank->domain, offset);
  790. return (virq) ? : -ENXIO;
  791. }
  792. static const struct gpio_chip rockchip_gpiolib_chip = {
  793. .set = rockchip_gpio_set,
  794. .get = rockchip_gpio_get,
  795. .direction_input = rockchip_gpio_direction_input,
  796. .direction_output = rockchip_gpio_direction_output,
  797. .to_irq = rockchip_gpio_to_irq,
  798. .owner = THIS_MODULE,
  799. };
  800. /*
  801. * Interrupt handling
  802. */
  803. static void rockchip_irq_demux(unsigned int irq, struct irq_desc *desc)
  804. {
  805. struct irq_chip *chip = irq_get_chip(irq);
  806. struct rockchip_pin_bank *bank = irq_get_handler_data(irq);
  807. u32 pend;
  808. dev_dbg(bank->drvdata->dev, "got irq for bank %s\n", bank->name);
  809. chained_irq_enter(chip, desc);
  810. pend = readl_relaxed(bank->reg_base + GPIO_INT_STATUS);
  811. while (pend) {
  812. unsigned int virq;
  813. irq = __ffs(pend);
  814. pend &= ~BIT(irq);
  815. virq = irq_linear_revmap(bank->domain, irq);
  816. if (!virq) {
  817. dev_err(bank->drvdata->dev, "unmapped irq %d\n", irq);
  818. continue;
  819. }
  820. dev_dbg(bank->drvdata->dev, "handling irq %d\n", irq);
  821. generic_handle_irq(virq);
  822. }
  823. chained_irq_exit(chip, desc);
  824. }
  825. static int rockchip_irq_set_type(struct irq_data *d, unsigned int type)
  826. {
  827. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  828. struct rockchip_pin_bank *bank = gc->private;
  829. u32 mask = BIT(d->hwirq);
  830. u32 polarity;
  831. u32 level;
  832. u32 data;
  833. if (type & IRQ_TYPE_EDGE_BOTH)
  834. __irq_set_handler_locked(d->irq, handle_edge_irq);
  835. else
  836. __irq_set_handler_locked(d->irq, handle_level_irq);
  837. irq_gc_lock(gc);
  838. level = readl_relaxed(gc->reg_base + GPIO_INTTYPE_LEVEL);
  839. polarity = readl_relaxed(gc->reg_base + GPIO_INT_POLARITY);
  840. switch (type) {
  841. case IRQ_TYPE_EDGE_RISING:
  842. level |= mask;
  843. polarity |= mask;
  844. break;
  845. case IRQ_TYPE_EDGE_FALLING:
  846. level |= mask;
  847. polarity &= ~mask;
  848. break;
  849. case IRQ_TYPE_LEVEL_HIGH:
  850. level &= ~mask;
  851. polarity |= mask;
  852. break;
  853. case IRQ_TYPE_LEVEL_LOW:
  854. level &= ~mask;
  855. polarity &= ~mask;
  856. break;
  857. default:
  858. irq_gc_unlock(gc);
  859. return -EINVAL;
  860. }
  861. writel_relaxed(level, gc->reg_base + GPIO_INTTYPE_LEVEL);
  862. writel_relaxed(polarity, gc->reg_base + GPIO_INT_POLARITY);
  863. irq_gc_unlock(gc);
  864. /* make sure the pin is configured as gpio input */
  865. rockchip_set_mux(bank, d->hwirq, RK_FUNC_GPIO);
  866. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  867. data &= ~mask;
  868. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  869. return 0;
  870. }
  871. static int rockchip_interrupts_register(struct platform_device *pdev,
  872. struct rockchip_pinctrl *info)
  873. {
  874. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  875. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  876. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  877. struct irq_chip_generic *gc;
  878. int ret;
  879. int i;
  880. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  881. if (!bank->valid) {
  882. dev_warn(&pdev->dev, "bank %s is not valid\n",
  883. bank->name);
  884. continue;
  885. }
  886. bank->domain = irq_domain_add_linear(bank->of_node, 32,
  887. &irq_generic_chip_ops, NULL);
  888. if (!bank->domain) {
  889. dev_warn(&pdev->dev, "could not initialize irq domain for bank %s\n",
  890. bank->name);
  891. continue;
  892. }
  893. ret = irq_alloc_domain_generic_chips(bank->domain, 32, 1,
  894. "rockchip_gpio_irq", handle_level_irq,
  895. clr, 0, IRQ_GC_INIT_MASK_CACHE);
  896. if (ret) {
  897. dev_err(&pdev->dev, "could not alloc generic chips for bank %s\n",
  898. bank->name);
  899. irq_domain_remove(bank->domain);
  900. continue;
  901. }
  902. gc = irq_get_domain_generic_chip(bank->domain, 0);
  903. gc->reg_base = bank->reg_base;
  904. gc->private = bank;
  905. gc->chip_types[0].regs.mask = GPIO_INTEN;
  906. gc->chip_types[0].regs.ack = GPIO_PORTS_EOI;
  907. gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
  908. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  909. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  910. gc->chip_types[0].chip.irq_set_wake = irq_gc_set_wake;
  911. gc->chip_types[0].chip.irq_set_type = rockchip_irq_set_type;
  912. irq_set_handler_data(bank->irq, bank);
  913. irq_set_chained_handler(bank->irq, rockchip_irq_demux);
  914. }
  915. return 0;
  916. }
  917. static int rockchip_gpiolib_register(struct platform_device *pdev,
  918. struct rockchip_pinctrl *info)
  919. {
  920. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  921. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  922. struct gpio_chip *gc;
  923. int ret;
  924. int i;
  925. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  926. if (!bank->valid) {
  927. dev_warn(&pdev->dev, "bank %s is not valid\n",
  928. bank->name);
  929. continue;
  930. }
  931. bank->gpio_chip = rockchip_gpiolib_chip;
  932. gc = &bank->gpio_chip;
  933. gc->base = bank->pin_base;
  934. gc->ngpio = bank->nr_pins;
  935. gc->dev = &pdev->dev;
  936. gc->of_node = bank->of_node;
  937. gc->label = bank->name;
  938. ret = gpiochip_add(gc);
  939. if (ret) {
  940. dev_err(&pdev->dev, "failed to register gpio_chip %s, error code: %d\n",
  941. gc->label, ret);
  942. goto fail;
  943. }
  944. }
  945. rockchip_interrupts_register(pdev, info);
  946. return 0;
  947. fail:
  948. for (--i, --bank; i >= 0; --i, --bank) {
  949. if (!bank->valid)
  950. continue;
  951. if (gpiochip_remove(&bank->gpio_chip))
  952. dev_err(&pdev->dev, "gpio chip %s remove failed\n",
  953. bank->gpio_chip.label);
  954. }
  955. return ret;
  956. }
  957. static int rockchip_gpiolib_unregister(struct platform_device *pdev,
  958. struct rockchip_pinctrl *info)
  959. {
  960. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  961. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  962. int ret = 0;
  963. int i;
  964. for (i = 0; !ret && i < ctrl->nr_banks; ++i, ++bank) {
  965. if (!bank->valid)
  966. continue;
  967. ret = gpiochip_remove(&bank->gpio_chip);
  968. }
  969. if (ret)
  970. dev_err(&pdev->dev, "gpio chip remove failed\n");
  971. return ret;
  972. }
  973. static int rockchip_get_bank_data(struct rockchip_pin_bank *bank,
  974. struct device *dev)
  975. {
  976. struct resource res;
  977. if (of_address_to_resource(bank->of_node, 0, &res)) {
  978. dev_err(dev, "cannot find IO resource for bank\n");
  979. return -ENOENT;
  980. }
  981. bank->reg_base = devm_ioremap_resource(dev, &res);
  982. if (IS_ERR(bank->reg_base))
  983. return PTR_ERR(bank->reg_base);
  984. bank->irq = irq_of_parse_and_map(bank->of_node, 0);
  985. bank->clk = of_clk_get(bank->of_node, 0);
  986. if (IS_ERR(bank->clk))
  987. return PTR_ERR(bank->clk);
  988. return clk_prepare_enable(bank->clk);
  989. }
  990. static const struct of_device_id rockchip_pinctrl_dt_match[];
  991. /* retrieve the soc specific data */
  992. static struct rockchip_pin_ctrl *rockchip_pinctrl_get_soc_data(
  993. struct rockchip_pinctrl *d,
  994. struct platform_device *pdev)
  995. {
  996. const struct of_device_id *match;
  997. struct device_node *node = pdev->dev.of_node;
  998. struct device_node *np;
  999. struct rockchip_pin_ctrl *ctrl;
  1000. struct rockchip_pin_bank *bank;
  1001. int i;
  1002. match = of_match_node(rockchip_pinctrl_dt_match, node);
  1003. ctrl = (struct rockchip_pin_ctrl *)match->data;
  1004. for_each_child_of_node(node, np) {
  1005. if (!of_find_property(np, "gpio-controller", NULL))
  1006. continue;
  1007. bank = ctrl->pin_banks;
  1008. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1009. if (!strcmp(bank->name, np->name)) {
  1010. bank->of_node = np;
  1011. if (!rockchip_get_bank_data(bank, &pdev->dev))
  1012. bank->valid = true;
  1013. break;
  1014. }
  1015. }
  1016. }
  1017. bank = ctrl->pin_banks;
  1018. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1019. spin_lock_init(&bank->slock);
  1020. bank->drvdata = d;
  1021. bank->pin_base = ctrl->nr_pins;
  1022. ctrl->nr_pins += bank->nr_pins;
  1023. }
  1024. return ctrl;
  1025. }
  1026. static int rockchip_pinctrl_probe(struct platform_device *pdev)
  1027. {
  1028. struct rockchip_pinctrl *info;
  1029. struct device *dev = &pdev->dev;
  1030. struct rockchip_pin_ctrl *ctrl;
  1031. struct resource *res;
  1032. int ret;
  1033. if (!dev->of_node) {
  1034. dev_err(dev, "device tree node not found\n");
  1035. return -ENODEV;
  1036. }
  1037. info = devm_kzalloc(dev, sizeof(struct rockchip_pinctrl), GFP_KERNEL);
  1038. if (!info)
  1039. return -ENOMEM;
  1040. ctrl = rockchip_pinctrl_get_soc_data(info, pdev);
  1041. if (!ctrl) {
  1042. dev_err(dev, "driver data not available\n");
  1043. return -EINVAL;
  1044. }
  1045. info->ctrl = ctrl;
  1046. info->dev = dev;
  1047. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1048. info->reg_base = devm_ioremap_resource(&pdev->dev, res);
  1049. if (IS_ERR(info->reg_base))
  1050. return PTR_ERR(info->reg_base);
  1051. ret = rockchip_gpiolib_register(pdev, info);
  1052. if (ret)
  1053. return ret;
  1054. ret = rockchip_pinctrl_register(pdev, info);
  1055. if (ret) {
  1056. rockchip_gpiolib_unregister(pdev, info);
  1057. return ret;
  1058. }
  1059. platform_set_drvdata(pdev, info);
  1060. return 0;
  1061. }
  1062. static struct rockchip_pin_bank rk2928_pin_banks[] = {
  1063. PIN_BANK(0, 32, "gpio0"),
  1064. PIN_BANK(1, 32, "gpio1"),
  1065. PIN_BANK(2, 32, "gpio2"),
  1066. PIN_BANK(3, 32, "gpio3"),
  1067. };
  1068. static struct rockchip_pin_ctrl rk2928_pin_ctrl = {
  1069. .pin_banks = rk2928_pin_banks,
  1070. .nr_banks = ARRAY_SIZE(rk2928_pin_banks),
  1071. .label = "RK2928-GPIO",
  1072. .mux_offset = 0xa8,
  1073. .pull_offset = 0x118,
  1074. .pull_auto = 1,
  1075. .pull_bank_stride = 8,
  1076. };
  1077. static struct rockchip_pin_bank rk3066a_pin_banks[] = {
  1078. PIN_BANK(0, 32, "gpio0"),
  1079. PIN_BANK(1, 32, "gpio1"),
  1080. PIN_BANK(2, 32, "gpio2"),
  1081. PIN_BANK(3, 32, "gpio3"),
  1082. PIN_BANK(4, 32, "gpio4"),
  1083. PIN_BANK(6, 16, "gpio6"),
  1084. };
  1085. static struct rockchip_pin_ctrl rk3066a_pin_ctrl = {
  1086. .pin_banks = rk3066a_pin_banks,
  1087. .nr_banks = ARRAY_SIZE(rk3066a_pin_banks),
  1088. .label = "RK3066a-GPIO",
  1089. .mux_offset = 0xa8,
  1090. .pull_offset = 0x118,
  1091. .pull_auto = 1,
  1092. .pull_bank_stride = 8,
  1093. };
  1094. static struct rockchip_pin_bank rk3066b_pin_banks[] = {
  1095. PIN_BANK(0, 32, "gpio0"),
  1096. PIN_BANK(1, 32, "gpio1"),
  1097. PIN_BANK(2, 32, "gpio2"),
  1098. PIN_BANK(3, 32, "gpio3"),
  1099. };
  1100. static struct rockchip_pin_ctrl rk3066b_pin_ctrl = {
  1101. .pin_banks = rk3066b_pin_banks,
  1102. .nr_banks = ARRAY_SIZE(rk3066b_pin_banks),
  1103. .label = "RK3066b-GPIO",
  1104. .mux_offset = 0x60,
  1105. .pull_offset = -EINVAL,
  1106. };
  1107. static struct rockchip_pin_bank rk3188_pin_banks[] = {
  1108. PIN_BANK(0, 32, "gpio0"),
  1109. PIN_BANK(1, 32, "gpio1"),
  1110. PIN_BANK(2, 32, "gpio2"),
  1111. PIN_BANK(3, 32, "gpio3"),
  1112. };
  1113. static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
  1114. .pin_banks = rk3188_pin_banks,
  1115. .nr_banks = ARRAY_SIZE(rk3188_pin_banks),
  1116. .label = "RK3188-GPIO",
  1117. .mux_offset = 0x68,
  1118. .pull_offset = 0x164,
  1119. .pull_bank_stride = 16,
  1120. };
  1121. static const struct of_device_id rockchip_pinctrl_dt_match[] = {
  1122. { .compatible = "rockchip,rk2928-pinctrl",
  1123. .data = (void *)&rk2928_pin_ctrl },
  1124. { .compatible = "rockchip,rk3066a-pinctrl",
  1125. .data = (void *)&rk3066a_pin_ctrl },
  1126. { .compatible = "rockchip,rk3066b-pinctrl",
  1127. .data = (void *)&rk3066b_pin_ctrl },
  1128. { .compatible = "rockchip,rk3188-pinctrl",
  1129. .data = (void *)&rk3188_pin_ctrl },
  1130. {},
  1131. };
  1132. MODULE_DEVICE_TABLE(of, rockchip_pinctrl_dt_match);
  1133. static struct platform_driver rockchip_pinctrl_driver = {
  1134. .probe = rockchip_pinctrl_probe,
  1135. .driver = {
  1136. .name = "rockchip-pinctrl",
  1137. .owner = THIS_MODULE,
  1138. .of_match_table = rockchip_pinctrl_dt_match,
  1139. },
  1140. };
  1141. static int __init rockchip_pinctrl_drv_register(void)
  1142. {
  1143. return platform_driver_register(&rockchip_pinctrl_driver);
  1144. }
  1145. postcore_initcall(rockchip_pinctrl_drv_register);
  1146. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  1147. MODULE_DESCRIPTION("Rockchip pinctrl driver");
  1148. MODULE_LICENSE("GPL v2");