radeon.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. #include <asm/atomic.h>
  45. #include <linux/wait.h>
  46. #include <linux/list.h>
  47. #include <linux/kref.h>
  48. #include "radeon_family.h"
  49. #include "radeon_mode.h"
  50. #include "radeon_reg.h"
  51. /*
  52. * Modules parameters.
  53. */
  54. extern int radeon_no_wb;
  55. extern int radeon_modeset;
  56. extern int radeon_dynclks;
  57. extern int radeon_r4xx_atom;
  58. extern int radeon_agpmode;
  59. extern int radeon_vram_limit;
  60. extern int radeon_gart_size;
  61. extern int radeon_benchmarking;
  62. extern int radeon_testing;
  63. extern int radeon_connector_table;
  64. extern int radeon_tv;
  65. /*
  66. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  67. * symbol;
  68. */
  69. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  70. #define RADEON_IB_POOL_SIZE 16
  71. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  72. #define RADEONFB_CONN_LIMIT 4
  73. #define RADEON_BIOS_NUM_SCRATCH 8
  74. /*
  75. * Errata workarounds.
  76. */
  77. enum radeon_pll_errata {
  78. CHIP_ERRATA_R300_CG = 0x00000001,
  79. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  80. CHIP_ERRATA_PLL_DELAY = 0x00000004
  81. };
  82. struct radeon_device;
  83. /*
  84. * BIOS.
  85. */
  86. bool radeon_get_bios(struct radeon_device *rdev);
  87. /*
  88. * Dummy page
  89. */
  90. struct radeon_dummy_page {
  91. struct page *page;
  92. dma_addr_t addr;
  93. };
  94. int radeon_dummy_page_init(struct radeon_device *rdev);
  95. void radeon_dummy_page_fini(struct radeon_device *rdev);
  96. /*
  97. * Clocks
  98. */
  99. struct radeon_clock {
  100. struct radeon_pll p1pll;
  101. struct radeon_pll p2pll;
  102. struct radeon_pll spll;
  103. struct radeon_pll mpll;
  104. /* 10 Khz units */
  105. uint32_t default_mclk;
  106. uint32_t default_sclk;
  107. };
  108. /*
  109. * Fences.
  110. */
  111. struct radeon_fence_driver {
  112. uint32_t scratch_reg;
  113. atomic_t seq;
  114. uint32_t last_seq;
  115. unsigned long count_timeout;
  116. wait_queue_head_t queue;
  117. rwlock_t lock;
  118. struct list_head created;
  119. struct list_head emited;
  120. struct list_head signaled;
  121. };
  122. struct radeon_fence {
  123. struct radeon_device *rdev;
  124. struct kref kref;
  125. struct list_head list;
  126. /* protected by radeon_fence.lock */
  127. uint32_t seq;
  128. unsigned long timeout;
  129. bool emited;
  130. bool signaled;
  131. };
  132. int radeon_fence_driver_init(struct radeon_device *rdev);
  133. void radeon_fence_driver_fini(struct radeon_device *rdev);
  134. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  135. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  136. void radeon_fence_process(struct radeon_device *rdev);
  137. bool radeon_fence_signaled(struct radeon_fence *fence);
  138. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  139. int radeon_fence_wait_next(struct radeon_device *rdev);
  140. int radeon_fence_wait_last(struct radeon_device *rdev);
  141. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  142. void radeon_fence_unref(struct radeon_fence **fence);
  143. /*
  144. * Tiling registers
  145. */
  146. struct radeon_surface_reg {
  147. struct radeon_object *robj;
  148. };
  149. #define RADEON_GEM_MAX_SURFACES 8
  150. /*
  151. * Radeon buffer.
  152. */
  153. struct radeon_object;
  154. struct radeon_object_list {
  155. struct list_head list;
  156. struct radeon_object *robj;
  157. uint64_t gpu_offset;
  158. unsigned rdomain;
  159. unsigned wdomain;
  160. uint32_t tiling_flags;
  161. };
  162. int radeon_object_init(struct radeon_device *rdev);
  163. void radeon_object_fini(struct radeon_device *rdev);
  164. int radeon_object_create(struct radeon_device *rdev,
  165. struct drm_gem_object *gobj,
  166. unsigned long size,
  167. bool kernel,
  168. uint32_t domain,
  169. bool interruptible,
  170. struct radeon_object **robj_ptr);
  171. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  172. void radeon_object_kunmap(struct radeon_object *robj);
  173. void radeon_object_unref(struct radeon_object **robj);
  174. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  175. uint64_t *gpu_addr);
  176. void radeon_object_unpin(struct radeon_object *robj);
  177. int radeon_object_wait(struct radeon_object *robj);
  178. int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
  179. int radeon_object_evict_vram(struct radeon_device *rdev);
  180. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  181. void radeon_object_force_delete(struct radeon_device *rdev);
  182. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  183. struct list_head *head);
  184. int radeon_object_list_validate(struct list_head *head, void *fence);
  185. void radeon_object_list_unvalidate(struct list_head *head);
  186. void radeon_object_list_clean(struct list_head *head);
  187. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  188. struct vm_area_struct *vma);
  189. unsigned long radeon_object_size(struct radeon_object *robj);
  190. void radeon_object_clear_surface_reg(struct radeon_object *robj);
  191. int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
  192. bool force_drop);
  193. void radeon_object_set_tiling_flags(struct radeon_object *robj,
  194. uint32_t tiling_flags, uint32_t pitch);
  195. void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
  196. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  197. struct ttm_mem_reg *mem);
  198. void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  199. /*
  200. * GEM objects.
  201. */
  202. struct radeon_gem {
  203. struct list_head objects;
  204. };
  205. int radeon_gem_init(struct radeon_device *rdev);
  206. void radeon_gem_fini(struct radeon_device *rdev);
  207. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  208. int alignment, int initial_domain,
  209. bool discardable, bool kernel,
  210. bool interruptible,
  211. struct drm_gem_object **obj);
  212. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  213. uint64_t *gpu_addr);
  214. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  215. /*
  216. * GART structures, functions & helpers
  217. */
  218. struct radeon_mc;
  219. struct radeon_gart_table_ram {
  220. volatile uint32_t *ptr;
  221. };
  222. struct radeon_gart_table_vram {
  223. struct radeon_object *robj;
  224. volatile uint32_t *ptr;
  225. };
  226. union radeon_gart_table {
  227. struct radeon_gart_table_ram ram;
  228. struct radeon_gart_table_vram vram;
  229. };
  230. struct radeon_gart {
  231. dma_addr_t table_addr;
  232. unsigned num_gpu_pages;
  233. unsigned num_cpu_pages;
  234. unsigned table_size;
  235. union radeon_gart_table table;
  236. struct page **pages;
  237. dma_addr_t *pages_addr;
  238. bool ready;
  239. };
  240. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  241. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  242. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  243. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  244. int radeon_gart_init(struct radeon_device *rdev);
  245. void radeon_gart_fini(struct radeon_device *rdev);
  246. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  247. int pages);
  248. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  249. int pages, struct page **pagelist);
  250. /*
  251. * GPU MC structures, functions & helpers
  252. */
  253. struct radeon_mc {
  254. resource_size_t aper_size;
  255. resource_size_t aper_base;
  256. resource_size_t agp_base;
  257. /* for some chips with <= 32MB we need to lie
  258. * about vram size near mc fb location */
  259. u64 mc_vram_size;
  260. u64 gtt_location;
  261. u64 gtt_size;
  262. u64 gtt_start;
  263. u64 gtt_end;
  264. u64 vram_location;
  265. u64 vram_start;
  266. u64 vram_end;
  267. unsigned vram_width;
  268. u64 real_vram_size;
  269. int vram_mtrr;
  270. bool vram_is_ddr;
  271. };
  272. int radeon_mc_setup(struct radeon_device *rdev);
  273. /*
  274. * GPU scratch registers structures, functions & helpers
  275. */
  276. struct radeon_scratch {
  277. unsigned num_reg;
  278. bool free[32];
  279. uint32_t reg[32];
  280. };
  281. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  282. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  283. /*
  284. * IRQS.
  285. */
  286. struct radeon_irq {
  287. bool installed;
  288. bool sw_int;
  289. /* FIXME: use a define max crtc rather than hardcode it */
  290. bool crtc_vblank_int[2];
  291. };
  292. int radeon_irq_kms_init(struct radeon_device *rdev);
  293. void radeon_irq_kms_fini(struct radeon_device *rdev);
  294. /*
  295. * CP & ring.
  296. */
  297. struct radeon_ib {
  298. struct list_head list;
  299. unsigned long idx;
  300. uint64_t gpu_addr;
  301. struct radeon_fence *fence;
  302. uint32_t *ptr;
  303. uint32_t length_dw;
  304. };
  305. /*
  306. * locking -
  307. * mutex protects scheduled_ibs, ready, alloc_bm
  308. */
  309. struct radeon_ib_pool {
  310. struct mutex mutex;
  311. struct radeon_object *robj;
  312. struct list_head scheduled_ibs;
  313. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  314. bool ready;
  315. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  316. };
  317. struct radeon_cp {
  318. struct radeon_object *ring_obj;
  319. volatile uint32_t *ring;
  320. unsigned rptr;
  321. unsigned wptr;
  322. unsigned wptr_old;
  323. unsigned ring_size;
  324. unsigned ring_free_dw;
  325. int count_dw;
  326. uint64_t gpu_addr;
  327. uint32_t align_mask;
  328. uint32_t ptr_mask;
  329. struct mutex mutex;
  330. bool ready;
  331. };
  332. struct r600_blit {
  333. struct radeon_object *shader_obj;
  334. u64 shader_gpu_addr;
  335. u32 vs_offset, ps_offset;
  336. u32 state_offset;
  337. u32 state_len;
  338. u32 vb_used, vb_total;
  339. struct radeon_ib *vb_ib;
  340. };
  341. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  342. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  343. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  344. int radeon_ib_pool_init(struct radeon_device *rdev);
  345. void radeon_ib_pool_fini(struct radeon_device *rdev);
  346. int radeon_ib_test(struct radeon_device *rdev);
  347. /* Ring access between begin & end cannot sleep */
  348. void radeon_ring_free_size(struct radeon_device *rdev);
  349. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  350. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  351. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  352. int radeon_ring_test(struct radeon_device *rdev);
  353. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  354. void radeon_ring_fini(struct radeon_device *rdev);
  355. /*
  356. * CS.
  357. */
  358. struct radeon_cs_reloc {
  359. struct drm_gem_object *gobj;
  360. struct radeon_object *robj;
  361. struct radeon_object_list lobj;
  362. uint32_t handle;
  363. uint32_t flags;
  364. };
  365. struct radeon_cs_chunk {
  366. uint32_t chunk_id;
  367. uint32_t length_dw;
  368. int kpage_idx[2];
  369. uint32_t *kpage[2];
  370. uint32_t *kdata;
  371. void __user *user_ptr;
  372. int last_copied_page;
  373. int last_page_index;
  374. };
  375. struct radeon_cs_parser {
  376. struct radeon_device *rdev;
  377. struct drm_file *filp;
  378. /* chunks */
  379. unsigned nchunks;
  380. struct radeon_cs_chunk *chunks;
  381. uint64_t *chunks_array;
  382. /* IB */
  383. unsigned idx;
  384. /* relocations */
  385. unsigned nrelocs;
  386. struct radeon_cs_reloc *relocs;
  387. struct radeon_cs_reloc **relocs_ptr;
  388. struct list_head validated;
  389. /* indices of various chunks */
  390. int chunk_ib_idx;
  391. int chunk_relocs_idx;
  392. struct radeon_ib *ib;
  393. void *track;
  394. unsigned family;
  395. int parser_error;
  396. };
  397. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  398. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  399. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  400. {
  401. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  402. u32 pg_idx, pg_offset;
  403. u32 idx_value = 0;
  404. int new_page;
  405. pg_idx = (idx * 4) / PAGE_SIZE;
  406. pg_offset = (idx * 4) % PAGE_SIZE;
  407. if (ibc->kpage_idx[0] == pg_idx)
  408. return ibc->kpage[0][pg_offset/4];
  409. if (ibc->kpage_idx[1] == pg_idx)
  410. return ibc->kpage[1][pg_offset/4];
  411. new_page = radeon_cs_update_pages(p, pg_idx);
  412. if (new_page < 0) {
  413. p->parser_error = new_page;
  414. return 0;
  415. }
  416. idx_value = ibc->kpage[new_page][pg_offset/4];
  417. return idx_value;
  418. }
  419. struct radeon_cs_packet {
  420. unsigned idx;
  421. unsigned type;
  422. unsigned reg;
  423. unsigned opcode;
  424. int count;
  425. unsigned one_reg_wr;
  426. };
  427. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  428. struct radeon_cs_packet *pkt,
  429. unsigned idx, unsigned reg);
  430. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  431. struct radeon_cs_packet *pkt);
  432. /*
  433. * AGP
  434. */
  435. int radeon_agp_init(struct radeon_device *rdev);
  436. void radeon_agp_fini(struct radeon_device *rdev);
  437. /*
  438. * Writeback
  439. */
  440. struct radeon_wb {
  441. struct radeon_object *wb_obj;
  442. volatile uint32_t *wb;
  443. uint64_t gpu_addr;
  444. };
  445. /**
  446. * struct radeon_pm - power management datas
  447. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  448. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  449. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  450. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  451. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  452. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  453. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  454. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  455. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  456. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  457. * @needed_bandwidth: current bandwidth needs
  458. *
  459. * It keeps track of various data needed to take powermanagement decision.
  460. * Bandwith need is used to determine minimun clock of the GPU and memory.
  461. * Equation between gpu/memory clock and available bandwidth is hw dependent
  462. * (type of memory, bus size, efficiency, ...)
  463. */
  464. struct radeon_pm {
  465. fixed20_12 max_bandwidth;
  466. fixed20_12 igp_sideport_mclk;
  467. fixed20_12 igp_system_mclk;
  468. fixed20_12 igp_ht_link_clk;
  469. fixed20_12 igp_ht_link_width;
  470. fixed20_12 k8_bandwidth;
  471. fixed20_12 sideport_bandwidth;
  472. fixed20_12 ht_bandwidth;
  473. fixed20_12 core_bandwidth;
  474. fixed20_12 sclk;
  475. fixed20_12 needed_bandwidth;
  476. };
  477. /*
  478. * Benchmarking
  479. */
  480. void radeon_benchmark(struct radeon_device *rdev);
  481. /*
  482. * Testing
  483. */
  484. void radeon_test_moves(struct radeon_device *rdev);
  485. /*
  486. * Debugfs
  487. */
  488. int radeon_debugfs_add_files(struct radeon_device *rdev,
  489. struct drm_info_list *files,
  490. unsigned nfiles);
  491. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  492. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  493. int r100_debugfs_cp_init(struct radeon_device *rdev);
  494. /*
  495. * ASIC specific functions.
  496. */
  497. struct radeon_asic {
  498. int (*init)(struct radeon_device *rdev);
  499. void (*fini)(struct radeon_device *rdev);
  500. int (*resume)(struct radeon_device *rdev);
  501. int (*suspend)(struct radeon_device *rdev);
  502. void (*errata)(struct radeon_device *rdev);
  503. void (*vram_info)(struct radeon_device *rdev);
  504. int (*gpu_reset)(struct radeon_device *rdev);
  505. int (*mc_init)(struct radeon_device *rdev);
  506. void (*mc_fini)(struct radeon_device *rdev);
  507. int (*wb_init)(struct radeon_device *rdev);
  508. void (*wb_fini)(struct radeon_device *rdev);
  509. int (*gart_init)(struct radeon_device *rdev);
  510. void (*gart_fini)(struct radeon_device *rdev);
  511. int (*gart_enable)(struct radeon_device *rdev);
  512. void (*gart_disable)(struct radeon_device *rdev);
  513. void (*gart_tlb_flush)(struct radeon_device *rdev);
  514. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  515. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  516. void (*cp_fini)(struct radeon_device *rdev);
  517. void (*cp_disable)(struct radeon_device *rdev);
  518. void (*cp_commit)(struct radeon_device *rdev);
  519. void (*ring_start)(struct radeon_device *rdev);
  520. int (*ring_test)(struct radeon_device *rdev);
  521. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  522. int (*ib_test)(struct radeon_device *rdev);
  523. int (*irq_set)(struct radeon_device *rdev);
  524. int (*irq_process)(struct radeon_device *rdev);
  525. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  526. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  527. int (*cs_parse)(struct radeon_cs_parser *p);
  528. int (*copy_blit)(struct radeon_device *rdev,
  529. uint64_t src_offset,
  530. uint64_t dst_offset,
  531. unsigned num_pages,
  532. struct radeon_fence *fence);
  533. int (*copy_dma)(struct radeon_device *rdev,
  534. uint64_t src_offset,
  535. uint64_t dst_offset,
  536. unsigned num_pages,
  537. struct radeon_fence *fence);
  538. int (*copy)(struct radeon_device *rdev,
  539. uint64_t src_offset,
  540. uint64_t dst_offset,
  541. unsigned num_pages,
  542. struct radeon_fence *fence);
  543. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  544. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  545. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  546. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  547. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  548. uint32_t tiling_flags, uint32_t pitch,
  549. uint32_t offset, uint32_t obj_size);
  550. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  551. void (*bandwidth_update)(struct radeon_device *rdev);
  552. };
  553. /*
  554. * Asic structures
  555. */
  556. struct r100_asic {
  557. const unsigned *reg_safe_bm;
  558. unsigned reg_safe_bm_size;
  559. };
  560. struct r300_asic {
  561. const unsigned *reg_safe_bm;
  562. unsigned reg_safe_bm_size;
  563. };
  564. struct r600_asic {
  565. unsigned max_pipes;
  566. unsigned max_tile_pipes;
  567. unsigned max_simds;
  568. unsigned max_backends;
  569. unsigned max_gprs;
  570. unsigned max_threads;
  571. unsigned max_stack_entries;
  572. unsigned max_hw_contexts;
  573. unsigned max_gs_threads;
  574. unsigned sx_max_export_size;
  575. unsigned sx_max_export_pos_size;
  576. unsigned sx_max_export_smx_size;
  577. unsigned sq_num_cf_insts;
  578. };
  579. struct rv770_asic {
  580. unsigned max_pipes;
  581. unsigned max_tile_pipes;
  582. unsigned max_simds;
  583. unsigned max_backends;
  584. unsigned max_gprs;
  585. unsigned max_threads;
  586. unsigned max_stack_entries;
  587. unsigned max_hw_contexts;
  588. unsigned max_gs_threads;
  589. unsigned sx_max_export_size;
  590. unsigned sx_max_export_pos_size;
  591. unsigned sx_max_export_smx_size;
  592. unsigned sq_num_cf_insts;
  593. unsigned sx_num_of_sets;
  594. unsigned sc_prim_fifo_size;
  595. unsigned sc_hiz_tile_fifo_size;
  596. unsigned sc_earlyz_tile_fifo_fize;
  597. };
  598. union radeon_asic_config {
  599. struct r300_asic r300;
  600. struct r100_asic r100;
  601. struct r600_asic r600;
  602. struct rv770_asic rv770;
  603. };
  604. /*
  605. * IOCTL.
  606. */
  607. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  608. struct drm_file *filp);
  609. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  610. struct drm_file *filp);
  611. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  612. struct drm_file *file_priv);
  613. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  614. struct drm_file *file_priv);
  615. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  616. struct drm_file *file_priv);
  617. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  618. struct drm_file *file_priv);
  619. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  620. struct drm_file *filp);
  621. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  622. struct drm_file *filp);
  623. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  624. struct drm_file *filp);
  625. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  626. struct drm_file *filp);
  627. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  628. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  629. struct drm_file *filp);
  630. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  631. struct drm_file *filp);
  632. /*
  633. * Core structure, functions and helpers.
  634. */
  635. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  636. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  637. struct radeon_device {
  638. struct device *dev;
  639. struct drm_device *ddev;
  640. struct pci_dev *pdev;
  641. /* ASIC */
  642. union radeon_asic_config config;
  643. enum radeon_family family;
  644. unsigned long flags;
  645. int usec_timeout;
  646. enum radeon_pll_errata pll_errata;
  647. int num_gb_pipes;
  648. int num_z_pipes;
  649. int disp_priority;
  650. /* BIOS */
  651. uint8_t *bios;
  652. bool is_atom_bios;
  653. uint16_t bios_header_start;
  654. struct radeon_object *stollen_vga_memory;
  655. struct fb_info *fbdev_info;
  656. struct radeon_object *fbdev_robj;
  657. struct radeon_framebuffer *fbdev_rfb;
  658. /* Register mmio */
  659. resource_size_t rmmio_base;
  660. resource_size_t rmmio_size;
  661. void *rmmio;
  662. radeon_rreg_t mc_rreg;
  663. radeon_wreg_t mc_wreg;
  664. radeon_rreg_t pll_rreg;
  665. radeon_wreg_t pll_wreg;
  666. uint32_t pcie_reg_mask;
  667. radeon_rreg_t pciep_rreg;
  668. radeon_wreg_t pciep_wreg;
  669. struct radeon_clock clock;
  670. struct radeon_mc mc;
  671. struct radeon_gart gart;
  672. struct radeon_mode_info mode_info;
  673. struct radeon_scratch scratch;
  674. struct radeon_mman mman;
  675. struct radeon_fence_driver fence_drv;
  676. struct radeon_cp cp;
  677. struct radeon_ib_pool ib_pool;
  678. struct radeon_irq irq;
  679. struct radeon_asic *asic;
  680. struct radeon_gem gem;
  681. struct radeon_pm pm;
  682. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  683. struct mutex cs_mutex;
  684. struct radeon_wb wb;
  685. struct radeon_dummy_page dummy_page;
  686. bool gpu_lockup;
  687. bool shutdown;
  688. bool suspend;
  689. bool need_dma32;
  690. bool new_init_path;
  691. bool accel_working;
  692. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  693. const struct firmware *me_fw; /* all family ME firmware */
  694. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  695. struct r600_blit r600_blit;
  696. };
  697. int radeon_device_init(struct radeon_device *rdev,
  698. struct drm_device *ddev,
  699. struct pci_dev *pdev,
  700. uint32_t flags);
  701. void radeon_device_fini(struct radeon_device *rdev);
  702. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  703. /* r600 blit */
  704. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  705. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  706. void r600_kms_blit_copy(struct radeon_device *rdev,
  707. u64 src_gpu_addr, u64 dst_gpu_addr,
  708. int size_bytes);
  709. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  710. {
  711. if (reg < 0x10000)
  712. return readl(((void __iomem *)rdev->rmmio) + reg);
  713. else {
  714. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  715. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  716. }
  717. }
  718. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  719. {
  720. if (reg < 0x10000)
  721. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  722. else {
  723. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  724. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  725. }
  726. }
  727. /*
  728. * Registers read & write functions.
  729. */
  730. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  731. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  732. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  733. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  734. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  735. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  736. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  737. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  738. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  739. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  740. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  741. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  742. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  743. #define WREG32_P(reg, val, mask) \
  744. do { \
  745. uint32_t tmp_ = RREG32(reg); \
  746. tmp_ &= (mask); \
  747. tmp_ |= ((val) & ~(mask)); \
  748. WREG32(reg, tmp_); \
  749. } while (0)
  750. #define WREG32_PLL_P(reg, val, mask) \
  751. do { \
  752. uint32_t tmp_ = RREG32_PLL(reg); \
  753. tmp_ &= (mask); \
  754. tmp_ |= ((val) & ~(mask)); \
  755. WREG32_PLL(reg, tmp_); \
  756. } while (0)
  757. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  758. /*
  759. * Indirect registers accessor
  760. */
  761. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  762. {
  763. uint32_t r;
  764. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  765. r = RREG32(RADEON_PCIE_DATA);
  766. return r;
  767. }
  768. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  769. {
  770. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  771. WREG32(RADEON_PCIE_DATA, (v));
  772. }
  773. void r100_pll_errata_after_index(struct radeon_device *rdev);
  774. /*
  775. * ASICs helpers.
  776. */
  777. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  778. (rdev->pdev->device == 0x5969))
  779. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  780. (rdev->family == CHIP_RV200) || \
  781. (rdev->family == CHIP_RS100) || \
  782. (rdev->family == CHIP_RS200) || \
  783. (rdev->family == CHIP_RV250) || \
  784. (rdev->family == CHIP_RV280) || \
  785. (rdev->family == CHIP_RS300))
  786. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  787. (rdev->family == CHIP_RV350) || \
  788. (rdev->family == CHIP_R350) || \
  789. (rdev->family == CHIP_RV380) || \
  790. (rdev->family == CHIP_R420) || \
  791. (rdev->family == CHIP_R423) || \
  792. (rdev->family == CHIP_RV410) || \
  793. (rdev->family == CHIP_RS400) || \
  794. (rdev->family == CHIP_RS480))
  795. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  796. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  797. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  798. /*
  799. * BIOS helpers.
  800. */
  801. #define RBIOS8(i) (rdev->bios[i])
  802. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  803. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  804. int radeon_combios_init(struct radeon_device *rdev);
  805. void radeon_combios_fini(struct radeon_device *rdev);
  806. int radeon_atombios_init(struct radeon_device *rdev);
  807. void radeon_atombios_fini(struct radeon_device *rdev);
  808. /*
  809. * RING helpers.
  810. */
  811. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  812. {
  813. #if DRM_DEBUG_CODE
  814. if (rdev->cp.count_dw <= 0) {
  815. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  816. }
  817. #endif
  818. rdev->cp.ring[rdev->cp.wptr++] = v;
  819. rdev->cp.wptr &= rdev->cp.ptr_mask;
  820. rdev->cp.count_dw--;
  821. rdev->cp.ring_free_dw--;
  822. }
  823. /*
  824. * ASICs macro.
  825. */
  826. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  827. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  828. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  829. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  830. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  831. #define radeon_errata(rdev) (rdev)->asic->errata((rdev))
  832. #define radeon_vram_info(rdev) (rdev)->asic->vram_info((rdev))
  833. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  834. #define radeon_mc_init(rdev) (rdev)->asic->mc_init((rdev))
  835. #define radeon_mc_fini(rdev) (rdev)->asic->mc_fini((rdev))
  836. #define radeon_wb_init(rdev) (rdev)->asic->wb_init((rdev))
  837. #define radeon_wb_fini(rdev) (rdev)->asic->wb_fini((rdev))
  838. #define radeon_gpu_gart_init(rdev) (rdev)->asic->gart_init((rdev))
  839. #define radeon_gpu_gart_fini(rdev) (rdev)->asic->gart_fini((rdev))
  840. #define radeon_gart_enable(rdev) (rdev)->asic->gart_enable((rdev))
  841. #define radeon_gart_disable(rdev) (rdev)->asic->gart_disable((rdev))
  842. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  843. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  844. #define radeon_cp_init(rdev,rsize) (rdev)->asic->cp_init((rdev), (rsize))
  845. #define radeon_cp_fini(rdev) (rdev)->asic->cp_fini((rdev))
  846. #define radeon_cp_disable(rdev) (rdev)->asic->cp_disable((rdev))
  847. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  848. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  849. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  850. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  851. #define radeon_ib_test(rdev) (rdev)->asic->ib_test((rdev))
  852. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  853. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  854. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  855. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  856. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  857. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  858. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  859. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  860. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  861. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  862. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  863. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  864. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  865. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  866. /* Common functions */
  867. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  868. extern int radeon_modeset_init(struct radeon_device *rdev);
  869. extern void radeon_modeset_fini(struct radeon_device *rdev);
  870. extern bool radeon_card_posted(struct radeon_device *rdev);
  871. extern int radeon_clocks_init(struct radeon_device *rdev);
  872. extern void radeon_clocks_fini(struct radeon_device *rdev);
  873. extern void radeon_scratch_init(struct radeon_device *rdev);
  874. extern void radeon_surface_init(struct radeon_device *rdev);
  875. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  876. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  877. struct r100_mc_save {
  878. u32 GENMO_WT;
  879. u32 CRTC_EXT_CNTL;
  880. u32 CRTC_GEN_CNTL;
  881. u32 CRTC2_GEN_CNTL;
  882. u32 CUR_OFFSET;
  883. u32 CUR2_OFFSET;
  884. };
  885. extern void r100_cp_disable(struct radeon_device *rdev);
  886. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  887. extern void r100_cp_fini(struct radeon_device *rdev);
  888. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  889. extern int r100_pci_gart_init(struct radeon_device *rdev);
  890. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  891. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  892. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  893. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  894. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  895. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  896. extern void r100_ib_fini(struct radeon_device *rdev);
  897. extern int r100_ib_init(struct radeon_device *rdev);
  898. extern void r100_irq_disable(struct radeon_device *rdev);
  899. extern int r100_irq_set(struct radeon_device *rdev);
  900. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  901. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  902. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  903. extern void r100_wb_disable(struct radeon_device *rdev);
  904. extern void r100_wb_fini(struct radeon_device *rdev);
  905. extern int r100_wb_init(struct radeon_device *rdev);
  906. /* r300,r350,rv350,rv370,rv380 */
  907. extern void r300_set_reg_safe(struct radeon_device *rdev);
  908. extern void r300_mc_program(struct radeon_device *rdev);
  909. extern void r300_vram_info(struct radeon_device *rdev);
  910. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  911. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  912. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  913. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  914. /* r420,r423,rv410 */
  915. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  916. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  917. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  918. /* rv515 */
  919. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  920. /* rs690, rs740 */
  921. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  922. struct drm_display_mode *mode1,
  923. struct drm_display_mode *mode2);
  924. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  925. extern bool r600_card_posted(struct radeon_device *rdev);
  926. extern void r600_cp_stop(struct radeon_device *rdev);
  927. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  928. extern int r600_cp_resume(struct radeon_device *rdev);
  929. extern int r600_count_pipe_bits(uint32_t val);
  930. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  931. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  932. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  933. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  934. extern int r600_ib_test(struct radeon_device *rdev);
  935. extern int r600_ring_test(struct radeon_device *rdev);
  936. extern int r600_wb_init(struct radeon_device *rdev);
  937. extern void r600_wb_fini(struct radeon_device *rdev);
  938. extern void r600_scratch_init(struct radeon_device *rdev);
  939. extern int r600_blit_init(struct radeon_device *rdev);
  940. extern void r600_blit_fini(struct radeon_device *rdev);
  941. extern int r600_cp_init_microcode(struct radeon_device *rdev);
  942. extern int r600_gpu_reset(struct radeon_device *rdev);
  943. #endif