langwell_udc.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415
  1. /*
  2. * Intel Langwell USB Device Controller driver
  3. * Copyright (C) 2008-2009, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. */
  19. /* #undef DEBUG */
  20. /* #undef VERBOSE_DEBUG */
  21. #if defined(CONFIG_USB_LANGWELL_OTG)
  22. #define OTG_TRANSCEIVER
  23. #endif
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/kernel.h>
  28. #include <linux/delay.h>
  29. #include <linux/ioport.h>
  30. #include <linux/sched.h>
  31. #include <linux/slab.h>
  32. #include <linux/errno.h>
  33. #include <linux/init.h>
  34. #include <linux/timer.h>
  35. #include <linux/list.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/device.h>
  39. #include <linux/usb/ch9.h>
  40. #include <linux/usb/gadget.h>
  41. #include <linux/usb/otg.h>
  42. #include <linux/pm.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <asm/system.h>
  46. #include <asm/unaligned.h>
  47. #include "langwell_udc.h"
  48. #define DRIVER_DESC "Intel Langwell USB Device Controller driver"
  49. #define DRIVER_VERSION "16 May 2009"
  50. static const char driver_name[] = "langwell_udc";
  51. static const char driver_desc[] = DRIVER_DESC;
  52. /* controller device global variable */
  53. static struct langwell_udc *the_controller;
  54. /* for endpoint 0 operations */
  55. static const struct usb_endpoint_descriptor
  56. langwell_ep0_desc = {
  57. .bLength = USB_DT_ENDPOINT_SIZE,
  58. .bDescriptorType = USB_DT_ENDPOINT,
  59. .bEndpointAddress = 0,
  60. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  61. .wMaxPacketSize = EP0_MAX_PKT_SIZE,
  62. };
  63. /*-------------------------------------------------------------------------*/
  64. /* debugging */
  65. #ifdef VERBOSE_DEBUG
  66. static inline void print_all_registers(struct langwell_udc *dev)
  67. {
  68. int i;
  69. /* Capability Registers */
  70. dev_dbg(&dev->pdev->dev,
  71. "Capability Registers (offset: 0x%04x, length: 0x%08x)\n",
  72. CAP_REG_OFFSET, (u32)sizeof(struct langwell_cap_regs));
  73. dev_dbg(&dev->pdev->dev, "caplength=0x%02x\n",
  74. readb(&dev->cap_regs->caplength));
  75. dev_dbg(&dev->pdev->dev, "hciversion=0x%04x\n",
  76. readw(&dev->cap_regs->hciversion));
  77. dev_dbg(&dev->pdev->dev, "hcsparams=0x%08x\n",
  78. readl(&dev->cap_regs->hcsparams));
  79. dev_dbg(&dev->pdev->dev, "hccparams=0x%08x\n",
  80. readl(&dev->cap_regs->hccparams));
  81. dev_dbg(&dev->pdev->dev, "dciversion=0x%04x\n",
  82. readw(&dev->cap_regs->dciversion));
  83. dev_dbg(&dev->pdev->dev, "dccparams=0x%08x\n",
  84. readl(&dev->cap_regs->dccparams));
  85. /* Operational Registers */
  86. dev_dbg(&dev->pdev->dev,
  87. "Operational Registers (offset: 0x%04x, length: 0x%08x)\n",
  88. OP_REG_OFFSET, (u32)sizeof(struct langwell_op_regs));
  89. dev_dbg(&dev->pdev->dev, "extsts=0x%08x\n",
  90. readl(&dev->op_regs->extsts));
  91. dev_dbg(&dev->pdev->dev, "extintr=0x%08x\n",
  92. readl(&dev->op_regs->extintr));
  93. dev_dbg(&dev->pdev->dev, "usbcmd=0x%08x\n",
  94. readl(&dev->op_regs->usbcmd));
  95. dev_dbg(&dev->pdev->dev, "usbsts=0x%08x\n",
  96. readl(&dev->op_regs->usbsts));
  97. dev_dbg(&dev->pdev->dev, "usbintr=0x%08x\n",
  98. readl(&dev->op_regs->usbintr));
  99. dev_dbg(&dev->pdev->dev, "frindex=0x%08x\n",
  100. readl(&dev->op_regs->frindex));
  101. dev_dbg(&dev->pdev->dev, "ctrldssegment=0x%08x\n",
  102. readl(&dev->op_regs->ctrldssegment));
  103. dev_dbg(&dev->pdev->dev, "deviceaddr=0x%08x\n",
  104. readl(&dev->op_regs->deviceaddr));
  105. dev_dbg(&dev->pdev->dev, "endpointlistaddr=0x%08x\n",
  106. readl(&dev->op_regs->endpointlistaddr));
  107. dev_dbg(&dev->pdev->dev, "ttctrl=0x%08x\n",
  108. readl(&dev->op_regs->ttctrl));
  109. dev_dbg(&dev->pdev->dev, "burstsize=0x%08x\n",
  110. readl(&dev->op_regs->burstsize));
  111. dev_dbg(&dev->pdev->dev, "txfilltuning=0x%08x\n",
  112. readl(&dev->op_regs->txfilltuning));
  113. dev_dbg(&dev->pdev->dev, "txttfilltuning=0x%08x\n",
  114. readl(&dev->op_regs->txttfilltuning));
  115. dev_dbg(&dev->pdev->dev, "ic_usb=0x%08x\n",
  116. readl(&dev->op_regs->ic_usb));
  117. dev_dbg(&dev->pdev->dev, "ulpi_viewport=0x%08x\n",
  118. readl(&dev->op_regs->ulpi_viewport));
  119. dev_dbg(&dev->pdev->dev, "configflag=0x%08x\n",
  120. readl(&dev->op_regs->configflag));
  121. dev_dbg(&dev->pdev->dev, "portsc1=0x%08x\n",
  122. readl(&dev->op_regs->portsc1));
  123. dev_dbg(&dev->pdev->dev, "devlc=0x%08x\n",
  124. readl(&dev->op_regs->devlc));
  125. dev_dbg(&dev->pdev->dev, "otgsc=0x%08x\n",
  126. readl(&dev->op_regs->otgsc));
  127. dev_dbg(&dev->pdev->dev, "usbmode=0x%08x\n",
  128. readl(&dev->op_regs->usbmode));
  129. dev_dbg(&dev->pdev->dev, "endptnak=0x%08x\n",
  130. readl(&dev->op_regs->endptnak));
  131. dev_dbg(&dev->pdev->dev, "endptnaken=0x%08x\n",
  132. readl(&dev->op_regs->endptnaken));
  133. dev_dbg(&dev->pdev->dev, "endptsetupstat=0x%08x\n",
  134. readl(&dev->op_regs->endptsetupstat));
  135. dev_dbg(&dev->pdev->dev, "endptprime=0x%08x\n",
  136. readl(&dev->op_regs->endptprime));
  137. dev_dbg(&dev->pdev->dev, "endptflush=0x%08x\n",
  138. readl(&dev->op_regs->endptflush));
  139. dev_dbg(&dev->pdev->dev, "endptstat=0x%08x\n",
  140. readl(&dev->op_regs->endptstat));
  141. dev_dbg(&dev->pdev->dev, "endptcomplete=0x%08x\n",
  142. readl(&dev->op_regs->endptcomplete));
  143. for (i = 0; i < dev->ep_max / 2; i++) {
  144. dev_dbg(&dev->pdev->dev, "endptctrl[%d]=0x%08x\n",
  145. i, readl(&dev->op_regs->endptctrl[i]));
  146. }
  147. }
  148. #else
  149. #define print_all_registers(dev) do { } while (0)
  150. #endif /* VERBOSE_DEBUG */
  151. /*-------------------------------------------------------------------------*/
  152. #define is_in(ep) (((ep)->ep_num == 0) ? ((ep)->dev->ep0_dir == \
  153. USB_DIR_IN) : (usb_endpoint_dir_in((ep)->desc)))
  154. #define DIR_STRING(ep) (is_in(ep) ? "in" : "out")
  155. static char *type_string(const struct usb_endpoint_descriptor *desc)
  156. {
  157. switch (usb_endpoint_type(desc)) {
  158. case USB_ENDPOINT_XFER_BULK:
  159. return "bulk";
  160. case USB_ENDPOINT_XFER_ISOC:
  161. return "iso";
  162. case USB_ENDPOINT_XFER_INT:
  163. return "int";
  164. };
  165. return "control";
  166. }
  167. /* configure endpoint control registers */
  168. static void ep_reset(struct langwell_ep *ep, unsigned char ep_num,
  169. unsigned char is_in, unsigned char ep_type)
  170. {
  171. struct langwell_udc *dev;
  172. u32 endptctrl;
  173. dev = ep->dev;
  174. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  175. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  176. if (is_in) { /* TX */
  177. if (ep_num)
  178. endptctrl |= EPCTRL_TXR;
  179. endptctrl |= EPCTRL_TXE;
  180. endptctrl |= ep_type << EPCTRL_TXT_SHIFT;
  181. } else { /* RX */
  182. if (ep_num)
  183. endptctrl |= EPCTRL_RXR;
  184. endptctrl |= EPCTRL_RXE;
  185. endptctrl |= ep_type << EPCTRL_RXT_SHIFT;
  186. }
  187. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  188. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  189. }
  190. /* reset ep0 dQH and endptctrl */
  191. static void ep0_reset(struct langwell_udc *dev)
  192. {
  193. struct langwell_ep *ep;
  194. int i;
  195. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  196. /* ep0 in and out */
  197. for (i = 0; i < 2; i++) {
  198. ep = &dev->ep[i];
  199. ep->dev = dev;
  200. /* ep0 dQH */
  201. ep->dqh = &dev->ep_dqh[i];
  202. /* configure ep0 endpoint capabilities in dQH */
  203. ep->dqh->dqh_ios = 1;
  204. ep->dqh->dqh_mpl = EP0_MAX_PKT_SIZE;
  205. /* enable ep0-in HW zero length termination select */
  206. if (is_in(ep))
  207. ep->dqh->dqh_zlt = 0;
  208. ep->dqh->dqh_mult = 0;
  209. ep->dqh->dtd_next = DTD_TERM;
  210. /* configure ep0 control registers */
  211. ep_reset(&dev->ep[0], 0, i, USB_ENDPOINT_XFER_CONTROL);
  212. }
  213. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  214. return;
  215. }
  216. /*-------------------------------------------------------------------------*/
  217. /* endpoints operations */
  218. /* configure endpoint, making it usable */
  219. static int langwell_ep_enable(struct usb_ep *_ep,
  220. const struct usb_endpoint_descriptor *desc)
  221. {
  222. struct langwell_udc *dev;
  223. struct langwell_ep *ep;
  224. u16 max = 0;
  225. unsigned long flags;
  226. int i, retval = 0;
  227. unsigned char zlt, ios = 0, mult = 0;
  228. ep = container_of(_ep, struct langwell_ep, ep);
  229. dev = ep->dev;
  230. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  231. if (!_ep || !desc || ep->desc
  232. || desc->bDescriptorType != USB_DT_ENDPOINT)
  233. return -EINVAL;
  234. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  235. return -ESHUTDOWN;
  236. max = le16_to_cpu(desc->wMaxPacketSize);
  237. /*
  238. * disable HW zero length termination select
  239. * driver handles zero length packet through req->req.zero
  240. */
  241. zlt = 1;
  242. /*
  243. * sanity check type, direction, address, and then
  244. * initialize the endpoint capabilities fields in dQH
  245. */
  246. switch (usb_endpoint_type(desc)) {
  247. case USB_ENDPOINT_XFER_CONTROL:
  248. ios = 1;
  249. break;
  250. case USB_ENDPOINT_XFER_BULK:
  251. if ((dev->gadget.speed == USB_SPEED_HIGH
  252. && max != 512)
  253. || (dev->gadget.speed == USB_SPEED_FULL
  254. && max > 64)) {
  255. goto done;
  256. }
  257. break;
  258. case USB_ENDPOINT_XFER_INT:
  259. if (strstr(ep->ep.name, "-iso")) /* bulk is ok */
  260. goto done;
  261. switch (dev->gadget.speed) {
  262. case USB_SPEED_HIGH:
  263. if (max <= 1024)
  264. break;
  265. case USB_SPEED_FULL:
  266. if (max <= 64)
  267. break;
  268. default:
  269. if (max <= 8)
  270. break;
  271. goto done;
  272. }
  273. break;
  274. case USB_ENDPOINT_XFER_ISOC:
  275. if (strstr(ep->ep.name, "-bulk")
  276. || strstr(ep->ep.name, "-int"))
  277. goto done;
  278. switch (dev->gadget.speed) {
  279. case USB_SPEED_HIGH:
  280. if (max <= 1024)
  281. break;
  282. case USB_SPEED_FULL:
  283. if (max <= 1023)
  284. break;
  285. default:
  286. goto done;
  287. }
  288. /*
  289. * FIXME:
  290. * calculate transactions needed for high bandwidth iso
  291. */
  292. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  293. max = max & 0x8ff; /* bit 0~10 */
  294. /* 3 transactions at most */
  295. if (mult > 3)
  296. goto done;
  297. break;
  298. default:
  299. goto done;
  300. }
  301. spin_lock_irqsave(&dev->lock, flags);
  302. ep->ep.maxpacket = max;
  303. ep->desc = desc;
  304. ep->stopped = 0;
  305. ep->ep_num = usb_endpoint_num(desc);
  306. /* ep_type */
  307. ep->ep_type = usb_endpoint_type(desc);
  308. /* configure endpoint control registers */
  309. ep_reset(ep, ep->ep_num, is_in(ep), ep->ep_type);
  310. /* configure endpoint capabilities in dQH */
  311. i = ep->ep_num * 2 + is_in(ep);
  312. ep->dqh = &dev->ep_dqh[i];
  313. ep->dqh->dqh_ios = ios;
  314. ep->dqh->dqh_mpl = cpu_to_le16(max);
  315. ep->dqh->dqh_zlt = zlt;
  316. ep->dqh->dqh_mult = mult;
  317. ep->dqh->dtd_next = DTD_TERM;
  318. dev_dbg(&dev->pdev->dev, "enabled %s (ep%d%s-%s), max %04x\n",
  319. _ep->name,
  320. ep->ep_num,
  321. DIR_STRING(ep),
  322. type_string(desc),
  323. max);
  324. spin_unlock_irqrestore(&dev->lock, flags);
  325. done:
  326. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  327. return retval;
  328. }
  329. /*-------------------------------------------------------------------------*/
  330. /* retire a request */
  331. static void done(struct langwell_ep *ep, struct langwell_request *req,
  332. int status)
  333. {
  334. struct langwell_udc *dev = ep->dev;
  335. unsigned stopped = ep->stopped;
  336. struct langwell_dtd *curr_dtd, *next_dtd;
  337. int i;
  338. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  339. /* remove the req from ep->queue */
  340. list_del_init(&req->queue);
  341. if (req->req.status == -EINPROGRESS)
  342. req->req.status = status;
  343. else
  344. status = req->req.status;
  345. /* free dTD for the request */
  346. next_dtd = req->head;
  347. for (i = 0; i < req->dtd_count; i++) {
  348. curr_dtd = next_dtd;
  349. if (i != req->dtd_count - 1)
  350. next_dtd = curr_dtd->next_dtd_virt;
  351. dma_pool_free(dev->dtd_pool, curr_dtd, curr_dtd->dtd_dma);
  352. }
  353. if (req->mapped) {
  354. dma_unmap_single(&dev->pdev->dev,
  355. req->req.dma, req->req.length,
  356. is_in(ep) ? PCI_DMA_TODEVICE : PCI_DMA_FROMDEVICE);
  357. req->req.dma = DMA_ADDR_INVALID;
  358. req->mapped = 0;
  359. } else
  360. dma_sync_single_for_cpu(&dev->pdev->dev, req->req.dma,
  361. req->req.length,
  362. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  363. if (status != -ESHUTDOWN)
  364. dev_dbg(&dev->pdev->dev,
  365. "complete %s, req %p, stat %d, len %u/%u\n",
  366. ep->ep.name, &req->req, status,
  367. req->req.actual, req->req.length);
  368. /* don't modify queue heads during completion callback */
  369. ep->stopped = 1;
  370. spin_unlock(&dev->lock);
  371. /* complete routine from gadget driver */
  372. if (req->req.complete)
  373. req->req.complete(&ep->ep, &req->req);
  374. spin_lock(&dev->lock);
  375. ep->stopped = stopped;
  376. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  377. }
  378. static void langwell_ep_fifo_flush(struct usb_ep *_ep);
  379. /* delete all endpoint requests, called with spinlock held */
  380. static void nuke(struct langwell_ep *ep, int status)
  381. {
  382. /* called with spinlock held */
  383. ep->stopped = 1;
  384. /* endpoint fifo flush */
  385. if (&ep->ep && ep->desc)
  386. langwell_ep_fifo_flush(&ep->ep);
  387. while (!list_empty(&ep->queue)) {
  388. struct langwell_request *req = NULL;
  389. req = list_entry(ep->queue.next, struct langwell_request,
  390. queue);
  391. done(ep, req, status);
  392. }
  393. }
  394. /*-------------------------------------------------------------------------*/
  395. /* endpoint is no longer usable */
  396. static int langwell_ep_disable(struct usb_ep *_ep)
  397. {
  398. struct langwell_ep *ep;
  399. unsigned long flags;
  400. struct langwell_udc *dev;
  401. int ep_num;
  402. u32 endptctrl;
  403. ep = container_of(_ep, struct langwell_ep, ep);
  404. dev = ep->dev;
  405. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  406. if (!_ep || !ep->desc)
  407. return -EINVAL;
  408. spin_lock_irqsave(&dev->lock, flags);
  409. /* disable endpoint control register */
  410. ep_num = ep->ep_num;
  411. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  412. if (is_in(ep))
  413. endptctrl &= ~EPCTRL_TXE;
  414. else
  415. endptctrl &= ~EPCTRL_RXE;
  416. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  417. /* nuke all pending requests (does flush) */
  418. nuke(ep, -ESHUTDOWN);
  419. ep->desc = NULL;
  420. ep->stopped = 1;
  421. spin_unlock_irqrestore(&dev->lock, flags);
  422. dev_dbg(&dev->pdev->dev, "disabled %s\n", _ep->name);
  423. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  424. return 0;
  425. }
  426. /* allocate a request object to use with this endpoint */
  427. static struct usb_request *langwell_alloc_request(struct usb_ep *_ep,
  428. gfp_t gfp_flags)
  429. {
  430. struct langwell_ep *ep;
  431. struct langwell_udc *dev;
  432. struct langwell_request *req = NULL;
  433. if (!_ep)
  434. return NULL;
  435. ep = container_of(_ep, struct langwell_ep, ep);
  436. dev = ep->dev;
  437. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  438. req = kzalloc(sizeof(*req), gfp_flags);
  439. if (!req)
  440. return NULL;
  441. req->req.dma = DMA_ADDR_INVALID;
  442. INIT_LIST_HEAD(&req->queue);
  443. dev_vdbg(&dev->pdev->dev, "alloc request for %s\n", _ep->name);
  444. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  445. return &req->req;
  446. }
  447. /* free a request object */
  448. static void langwell_free_request(struct usb_ep *_ep,
  449. struct usb_request *_req)
  450. {
  451. struct langwell_ep *ep;
  452. struct langwell_udc *dev;
  453. struct langwell_request *req = NULL;
  454. ep = container_of(_ep, struct langwell_ep, ep);
  455. dev = ep->dev;
  456. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  457. if (!_ep || !_req)
  458. return;
  459. req = container_of(_req, struct langwell_request, req);
  460. WARN_ON(!list_empty(&req->queue));
  461. if (_req)
  462. kfree(req);
  463. dev_vdbg(&dev->pdev->dev, "free request for %s\n", _ep->name);
  464. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  465. }
  466. /*-------------------------------------------------------------------------*/
  467. /* queue dTD and PRIME endpoint */
  468. static int queue_dtd(struct langwell_ep *ep, struct langwell_request *req)
  469. {
  470. u32 bit_mask, usbcmd, endptstat, dtd_dma;
  471. u8 dtd_status;
  472. int i;
  473. struct langwell_dqh *dqh;
  474. struct langwell_udc *dev;
  475. dev = ep->dev;
  476. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  477. i = ep->ep_num * 2 + is_in(ep);
  478. dqh = &dev->ep_dqh[i];
  479. if (ep->ep_num)
  480. dev_vdbg(&dev->pdev->dev, "%s\n", ep->name);
  481. else
  482. /* ep0 */
  483. dev_vdbg(&dev->pdev->dev, "%s-%s\n", ep->name, DIR_STRING(ep));
  484. dev_vdbg(&dev->pdev->dev, "ep_dqh[%d] addr: 0x%08x\n",
  485. i, (u32)&(dev->ep_dqh[i]));
  486. bit_mask = is_in(ep) ?
  487. (1 << (ep->ep_num + 16)) : (1 << (ep->ep_num));
  488. dev_vdbg(&dev->pdev->dev, "bit_mask = 0x%08x\n", bit_mask);
  489. /* check if the pipe is empty */
  490. if (!(list_empty(&ep->queue))) {
  491. /* add dTD to the end of linked list */
  492. struct langwell_request *lastreq;
  493. lastreq = list_entry(ep->queue.prev,
  494. struct langwell_request, queue);
  495. lastreq->tail->dtd_next =
  496. cpu_to_le32(req->head->dtd_dma & DTD_NEXT_MASK);
  497. /* read prime bit, if 1 goto out */
  498. if (readl(&dev->op_regs->endptprime) & bit_mask)
  499. goto out;
  500. do {
  501. /* set ATDTW bit in USBCMD */
  502. usbcmd = readl(&dev->op_regs->usbcmd);
  503. writel(usbcmd | CMD_ATDTW, &dev->op_regs->usbcmd);
  504. /* read correct status bit */
  505. endptstat = readl(&dev->op_regs->endptstat) & bit_mask;
  506. } while (!(readl(&dev->op_regs->usbcmd) & CMD_ATDTW));
  507. /* write ATDTW bit to 0 */
  508. usbcmd = readl(&dev->op_regs->usbcmd);
  509. writel(usbcmd & ~CMD_ATDTW, &dev->op_regs->usbcmd);
  510. if (endptstat)
  511. goto out;
  512. }
  513. /* write dQH next pointer and terminate bit to 0 */
  514. dtd_dma = req->head->dtd_dma & DTD_NEXT_MASK;
  515. dqh->dtd_next = cpu_to_le32(dtd_dma);
  516. /* clear active and halt bit */
  517. dtd_status = (u8) ~(DTD_STS_ACTIVE | DTD_STS_HALTED);
  518. dqh->dtd_status &= dtd_status;
  519. dev_vdbg(&dev->pdev->dev, "dqh->dtd_status = 0x%x\n", dqh->dtd_status);
  520. /* ensure that updates to the dQH will occure before priming */
  521. wmb();
  522. /* write 1 to endptprime register to PRIME endpoint */
  523. bit_mask = is_in(ep) ? (1 << (ep->ep_num + 16)) : (1 << ep->ep_num);
  524. dev_vdbg(&dev->pdev->dev, "endprime bit_mask = 0x%08x\n", bit_mask);
  525. writel(bit_mask, &dev->op_regs->endptprime);
  526. out:
  527. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  528. return 0;
  529. }
  530. /* fill in the dTD structure to build a transfer descriptor */
  531. static struct langwell_dtd *build_dtd(struct langwell_request *req,
  532. unsigned *length, dma_addr_t *dma, int *is_last)
  533. {
  534. u32 buf_ptr;
  535. struct langwell_dtd *dtd;
  536. struct langwell_udc *dev;
  537. int i;
  538. dev = req->ep->dev;
  539. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  540. /* the maximum transfer length, up to 16k bytes */
  541. *length = min(req->req.length - req->req.actual,
  542. (unsigned)DTD_MAX_TRANSFER_LENGTH);
  543. /* create dTD dma_pool resource */
  544. dtd = dma_pool_alloc(dev->dtd_pool, GFP_KERNEL, dma);
  545. if (dtd == NULL)
  546. return dtd;
  547. dtd->dtd_dma = *dma;
  548. /* initialize buffer page pointers */
  549. buf_ptr = (u32)(req->req.dma + req->req.actual);
  550. for (i = 0; i < 5; i++)
  551. dtd->dtd_buf[i] = cpu_to_le32(buf_ptr + i * PAGE_SIZE);
  552. req->req.actual += *length;
  553. /* fill in total bytes with transfer size */
  554. dtd->dtd_total = cpu_to_le16(*length);
  555. dev_vdbg(&dev->pdev->dev, "dtd->dtd_total = %d\n", dtd->dtd_total);
  556. /* set is_last flag if req->req.zero is set or not */
  557. if (req->req.zero) {
  558. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  559. *is_last = 1;
  560. else
  561. *is_last = 0;
  562. } else if (req->req.length == req->req.actual) {
  563. *is_last = 1;
  564. } else
  565. *is_last = 0;
  566. if (*is_last == 0)
  567. dev_vdbg(&dev->pdev->dev, "multi-dtd request!\n");
  568. /* set interrupt on complete bit for the last dTD */
  569. if (*is_last && !req->req.no_interrupt)
  570. dtd->dtd_ioc = 1;
  571. /* set multiplier override 0 for non-ISO and non-TX endpoint */
  572. dtd->dtd_multo = 0;
  573. /* set the active bit of status field to 1 */
  574. dtd->dtd_status = DTD_STS_ACTIVE;
  575. dev_vdbg(&dev->pdev->dev, "dtd->dtd_status = 0x%02x\n",
  576. dtd->dtd_status);
  577. dev_vdbg(&dev->pdev->dev, "length = %d, dma addr= 0x%08x\n",
  578. *length, (int)*dma);
  579. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  580. return dtd;
  581. }
  582. /* generate dTD linked list for a request */
  583. static int req_to_dtd(struct langwell_request *req)
  584. {
  585. unsigned count;
  586. int is_last, is_first = 1;
  587. struct langwell_dtd *dtd, *last_dtd = NULL;
  588. struct langwell_udc *dev;
  589. dma_addr_t dma;
  590. dev = req->ep->dev;
  591. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  592. do {
  593. dtd = build_dtd(req, &count, &dma, &is_last);
  594. if (dtd == NULL)
  595. return -ENOMEM;
  596. if (is_first) {
  597. is_first = 0;
  598. req->head = dtd;
  599. } else {
  600. last_dtd->dtd_next = cpu_to_le32(dma);
  601. last_dtd->next_dtd_virt = dtd;
  602. }
  603. last_dtd = dtd;
  604. req->dtd_count++;
  605. } while (!is_last);
  606. /* set terminate bit to 1 for the last dTD */
  607. dtd->dtd_next = DTD_TERM;
  608. req->tail = dtd;
  609. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  610. return 0;
  611. }
  612. /*-------------------------------------------------------------------------*/
  613. /* queue (submits) an I/O requests to an endpoint */
  614. static int langwell_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  615. gfp_t gfp_flags)
  616. {
  617. struct langwell_request *req;
  618. struct langwell_ep *ep;
  619. struct langwell_udc *dev;
  620. unsigned long flags;
  621. int is_iso = 0, zlflag = 0;
  622. /* always require a cpu-view buffer */
  623. req = container_of(_req, struct langwell_request, req);
  624. ep = container_of(_ep, struct langwell_ep, ep);
  625. if (!_req || !_req->complete || !_req->buf
  626. || !list_empty(&req->queue)) {
  627. return -EINVAL;
  628. }
  629. if (unlikely(!_ep || !ep->desc))
  630. return -EINVAL;
  631. dev = ep->dev;
  632. req->ep = ep;
  633. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  634. if (usb_endpoint_xfer_isoc(ep->desc)) {
  635. if (req->req.length > ep->ep.maxpacket)
  636. return -EMSGSIZE;
  637. is_iso = 1;
  638. }
  639. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN))
  640. return -ESHUTDOWN;
  641. /* set up dma mapping in case the caller didn't */
  642. if (_req->dma == DMA_ADDR_INVALID) {
  643. /* WORKAROUND: WARN_ON(size == 0) */
  644. if (_req->length == 0) {
  645. dev_vdbg(&dev->pdev->dev, "req->length: 0->1\n");
  646. zlflag = 1;
  647. _req->length++;
  648. }
  649. _req->dma = dma_map_single(&dev->pdev->dev,
  650. _req->buf, _req->length,
  651. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  652. if (zlflag && (_req->length == 1)) {
  653. dev_vdbg(&dev->pdev->dev, "req->length: 1->0\n");
  654. zlflag = 0;
  655. _req->length = 0;
  656. }
  657. req->mapped = 1;
  658. dev_vdbg(&dev->pdev->dev, "req->mapped = 1\n");
  659. } else {
  660. dma_sync_single_for_device(&dev->pdev->dev,
  661. _req->dma, _req->length,
  662. is_in(ep) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  663. req->mapped = 0;
  664. dev_vdbg(&dev->pdev->dev, "req->mapped = 0\n");
  665. }
  666. dev_dbg(&dev->pdev->dev,
  667. "%s queue req %p, len %u, buf %p, dma 0x%08x\n",
  668. _ep->name,
  669. _req, _req->length, _req->buf, (int)_req->dma);
  670. _req->status = -EINPROGRESS;
  671. _req->actual = 0;
  672. req->dtd_count = 0;
  673. spin_lock_irqsave(&dev->lock, flags);
  674. /* build and put dTDs to endpoint queue */
  675. if (!req_to_dtd(req)) {
  676. queue_dtd(ep, req);
  677. } else {
  678. spin_unlock_irqrestore(&dev->lock, flags);
  679. return -ENOMEM;
  680. }
  681. /* update ep0 state */
  682. if (ep->ep_num == 0)
  683. dev->ep0_state = DATA_STATE_XMIT;
  684. if (likely(req != NULL)) {
  685. list_add_tail(&req->queue, &ep->queue);
  686. dev_vdbg(&dev->pdev->dev, "list_add_tail()\n");
  687. }
  688. spin_unlock_irqrestore(&dev->lock, flags);
  689. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  690. return 0;
  691. }
  692. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  693. static int langwell_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  694. {
  695. struct langwell_ep *ep;
  696. struct langwell_udc *dev;
  697. struct langwell_request *req;
  698. unsigned long flags;
  699. int stopped, ep_num, retval = 0;
  700. u32 endptctrl;
  701. ep = container_of(_ep, struct langwell_ep, ep);
  702. dev = ep->dev;
  703. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  704. if (!_ep || !ep->desc || !_req)
  705. return -EINVAL;
  706. if (!dev->driver)
  707. return -ESHUTDOWN;
  708. spin_lock_irqsave(&dev->lock, flags);
  709. stopped = ep->stopped;
  710. /* quiesce dma while we patch the queue */
  711. ep->stopped = 1;
  712. ep_num = ep->ep_num;
  713. /* disable endpoint control register */
  714. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  715. if (is_in(ep))
  716. endptctrl &= ~EPCTRL_TXE;
  717. else
  718. endptctrl &= ~EPCTRL_RXE;
  719. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  720. /* make sure it's still queued on this endpoint */
  721. list_for_each_entry(req, &ep->queue, queue) {
  722. if (&req->req == _req)
  723. break;
  724. }
  725. if (&req->req != _req) {
  726. retval = -EINVAL;
  727. goto done;
  728. }
  729. /* queue head may be partially complete. */
  730. if (ep->queue.next == &req->queue) {
  731. dev_dbg(&dev->pdev->dev, "unlink (%s) dma\n", _ep->name);
  732. _req->status = -ECONNRESET;
  733. langwell_ep_fifo_flush(&ep->ep);
  734. /* not the last request in endpoint queue */
  735. if (likely(ep->queue.next == &req->queue)) {
  736. struct langwell_dqh *dqh;
  737. struct langwell_request *next_req;
  738. dqh = ep->dqh;
  739. next_req = list_entry(req->queue.next,
  740. struct langwell_request, queue);
  741. /* point the dQH to the first dTD of next request */
  742. writel((u32) next_req->head, &dqh->dqh_current);
  743. }
  744. } else {
  745. struct langwell_request *prev_req;
  746. prev_req = list_entry(req->queue.prev,
  747. struct langwell_request, queue);
  748. writel(readl(&req->tail->dtd_next),
  749. &prev_req->tail->dtd_next);
  750. }
  751. done(ep, req, -ECONNRESET);
  752. done:
  753. /* enable endpoint again */
  754. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  755. if (is_in(ep))
  756. endptctrl |= EPCTRL_TXE;
  757. else
  758. endptctrl |= EPCTRL_RXE;
  759. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  760. ep->stopped = stopped;
  761. spin_unlock_irqrestore(&dev->lock, flags);
  762. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  763. return retval;
  764. }
  765. /*-------------------------------------------------------------------------*/
  766. /* endpoint set/clear halt */
  767. static void ep_set_halt(struct langwell_ep *ep, int value)
  768. {
  769. u32 endptctrl = 0;
  770. int ep_num;
  771. struct langwell_udc *dev = ep->dev;
  772. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  773. ep_num = ep->ep_num;
  774. endptctrl = readl(&dev->op_regs->endptctrl[ep_num]);
  775. /* value: 1 - set halt, 0 - clear halt */
  776. if (value) {
  777. /* set the stall bit */
  778. if (is_in(ep))
  779. endptctrl |= EPCTRL_TXS;
  780. else
  781. endptctrl |= EPCTRL_RXS;
  782. } else {
  783. /* clear the stall bit and reset data toggle */
  784. if (is_in(ep)) {
  785. endptctrl &= ~EPCTRL_TXS;
  786. endptctrl |= EPCTRL_TXR;
  787. } else {
  788. endptctrl &= ~EPCTRL_RXS;
  789. endptctrl |= EPCTRL_RXR;
  790. }
  791. }
  792. writel(endptctrl, &dev->op_regs->endptctrl[ep_num]);
  793. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  794. }
  795. /* set the endpoint halt feature */
  796. static int langwell_ep_set_halt(struct usb_ep *_ep, int value)
  797. {
  798. struct langwell_ep *ep;
  799. struct langwell_udc *dev;
  800. unsigned long flags;
  801. int retval = 0;
  802. ep = container_of(_ep, struct langwell_ep, ep);
  803. dev = ep->dev;
  804. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  805. if (!_ep || !ep->desc)
  806. return -EINVAL;
  807. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)
  808. return -ESHUTDOWN;
  809. if (usb_endpoint_xfer_isoc(ep->desc))
  810. return -EOPNOTSUPP;
  811. spin_lock_irqsave(&dev->lock, flags);
  812. /*
  813. * attempt to halt IN ep will fail if any transfer requests
  814. * are still queue
  815. */
  816. if (!list_empty(&ep->queue) && is_in(ep) && value) {
  817. /* IN endpoint FIFO holds bytes */
  818. dev_dbg(&dev->pdev->dev, "%s FIFO holds bytes\n", _ep->name);
  819. retval = -EAGAIN;
  820. goto done;
  821. }
  822. /* endpoint set/clear halt */
  823. if (ep->ep_num) {
  824. ep_set_halt(ep, value);
  825. } else { /* endpoint 0 */
  826. dev->ep0_state = WAIT_FOR_SETUP;
  827. dev->ep0_dir = USB_DIR_OUT;
  828. }
  829. done:
  830. spin_unlock_irqrestore(&dev->lock, flags);
  831. dev_dbg(&dev->pdev->dev, "%s %s halt\n",
  832. _ep->name, value ? "set" : "clear");
  833. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  834. return retval;
  835. }
  836. /* set the halt feature and ignores clear requests */
  837. static int langwell_ep_set_wedge(struct usb_ep *_ep)
  838. {
  839. struct langwell_ep *ep;
  840. struct langwell_udc *dev;
  841. ep = container_of(_ep, struct langwell_ep, ep);
  842. dev = ep->dev;
  843. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  844. if (!_ep || !ep->desc)
  845. return -EINVAL;
  846. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  847. return usb_ep_set_halt(_ep);
  848. }
  849. /* flush contents of a fifo */
  850. static void langwell_ep_fifo_flush(struct usb_ep *_ep)
  851. {
  852. struct langwell_ep *ep;
  853. struct langwell_udc *dev;
  854. u32 flush_bit;
  855. unsigned long timeout;
  856. ep = container_of(_ep, struct langwell_ep, ep);
  857. dev = ep->dev;
  858. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  859. if (!_ep || !ep->desc) {
  860. dev_vdbg(&dev->pdev->dev, "ep or ep->desc is NULL\n");
  861. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  862. return;
  863. }
  864. dev_vdbg(&dev->pdev->dev, "%s-%s fifo flush\n",
  865. _ep->name, DIR_STRING(ep));
  866. /* flush endpoint buffer */
  867. if (ep->ep_num == 0)
  868. flush_bit = (1 << 16) | 1;
  869. else if (is_in(ep))
  870. flush_bit = 1 << (ep->ep_num + 16); /* TX */
  871. else
  872. flush_bit = 1 << ep->ep_num; /* RX */
  873. /* wait until flush complete */
  874. timeout = jiffies + FLUSH_TIMEOUT;
  875. do {
  876. writel(flush_bit, &dev->op_regs->endptflush);
  877. while (readl(&dev->op_regs->endptflush)) {
  878. if (time_after(jiffies, timeout)) {
  879. dev_err(&dev->pdev->dev, "ep flush timeout\n");
  880. goto done;
  881. }
  882. cpu_relax();
  883. }
  884. } while (readl(&dev->op_regs->endptstat) & flush_bit);
  885. done:
  886. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  887. }
  888. /* endpoints operations structure */
  889. static const struct usb_ep_ops langwell_ep_ops = {
  890. /* configure endpoint, making it usable */
  891. .enable = langwell_ep_enable,
  892. /* endpoint is no longer usable */
  893. .disable = langwell_ep_disable,
  894. /* allocate a request object to use with this endpoint */
  895. .alloc_request = langwell_alloc_request,
  896. /* free a request object */
  897. .free_request = langwell_free_request,
  898. /* queue (submits) an I/O requests to an endpoint */
  899. .queue = langwell_ep_queue,
  900. /* dequeue (cancels, unlinks) an I/O request from an endpoint */
  901. .dequeue = langwell_ep_dequeue,
  902. /* set the endpoint halt feature */
  903. .set_halt = langwell_ep_set_halt,
  904. /* set the halt feature and ignores clear requests */
  905. .set_wedge = langwell_ep_set_wedge,
  906. /* flush contents of a fifo */
  907. .fifo_flush = langwell_ep_fifo_flush,
  908. };
  909. /*-------------------------------------------------------------------------*/
  910. /* device controller usb_gadget_ops structure */
  911. /* returns the current frame number */
  912. static int langwell_get_frame(struct usb_gadget *_gadget)
  913. {
  914. struct langwell_udc *dev;
  915. u16 retval;
  916. if (!_gadget)
  917. return -ENODEV;
  918. dev = container_of(_gadget, struct langwell_udc, gadget);
  919. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  920. retval = readl(&dev->op_regs->frindex) & FRINDEX_MASK;
  921. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  922. return retval;
  923. }
  924. /* enter or exit PHY low power state */
  925. static void langwell_phy_low_power(struct langwell_udc *dev, bool flag)
  926. {
  927. u32 devlc;
  928. u8 devlc_byte2;
  929. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  930. devlc = readl(&dev->op_regs->devlc);
  931. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  932. if (flag)
  933. devlc |= LPM_PHCD;
  934. else
  935. devlc &= ~LPM_PHCD;
  936. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  937. devlc_byte2 = (devlc >> 16) & 0xff;
  938. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  939. devlc = readl(&dev->op_regs->devlc);
  940. dev_vdbg(&dev->pdev->dev,
  941. "%s PHY low power suspend, devlc = 0x%08x\n",
  942. flag ? "enter" : "exit", devlc);
  943. }
  944. /* tries to wake up the host connected to this gadget */
  945. static int langwell_wakeup(struct usb_gadget *_gadget)
  946. {
  947. struct langwell_udc *dev;
  948. u32 portsc1;
  949. unsigned long flags;
  950. if (!_gadget)
  951. return 0;
  952. dev = container_of(_gadget, struct langwell_udc, gadget);
  953. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  954. /* remote wakeup feature not enabled by host */
  955. if (!dev->remote_wakeup) {
  956. dev_info(&dev->pdev->dev, "remote wakeup is disabled\n");
  957. return -ENOTSUPP;
  958. }
  959. spin_lock_irqsave(&dev->lock, flags);
  960. portsc1 = readl(&dev->op_regs->portsc1);
  961. if (!(portsc1 & PORTS_SUSP)) {
  962. spin_unlock_irqrestore(&dev->lock, flags);
  963. return 0;
  964. }
  965. /* LPM L1 to L0 or legacy remote wakeup */
  966. if (dev->lpm && dev->lpm_state == LPM_L1)
  967. dev_info(&dev->pdev->dev, "LPM L1 to L0 remote wakeup\n");
  968. else
  969. dev_info(&dev->pdev->dev, "device remote wakeup\n");
  970. /* exit PHY low power suspend */
  971. if (dev->pdev->device != 0x0829)
  972. langwell_phy_low_power(dev, 0);
  973. /* force port resume */
  974. portsc1 |= PORTS_FPR;
  975. writel(portsc1, &dev->op_regs->portsc1);
  976. spin_unlock_irqrestore(&dev->lock, flags);
  977. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  978. return 0;
  979. }
  980. /* notify controller that VBUS is powered or not */
  981. static int langwell_vbus_session(struct usb_gadget *_gadget, int is_active)
  982. {
  983. struct langwell_udc *dev;
  984. unsigned long flags;
  985. u32 usbcmd;
  986. if (!_gadget)
  987. return -ENODEV;
  988. dev = container_of(_gadget, struct langwell_udc, gadget);
  989. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  990. spin_lock_irqsave(&dev->lock, flags);
  991. dev_vdbg(&dev->pdev->dev, "VBUS status: %s\n",
  992. is_active ? "on" : "off");
  993. dev->vbus_active = (is_active != 0);
  994. if (dev->driver && dev->softconnected && dev->vbus_active) {
  995. usbcmd = readl(&dev->op_regs->usbcmd);
  996. usbcmd |= CMD_RUNSTOP;
  997. writel(usbcmd, &dev->op_regs->usbcmd);
  998. } else {
  999. usbcmd = readl(&dev->op_regs->usbcmd);
  1000. usbcmd &= ~CMD_RUNSTOP;
  1001. writel(usbcmd, &dev->op_regs->usbcmd);
  1002. }
  1003. spin_unlock_irqrestore(&dev->lock, flags);
  1004. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1005. return 0;
  1006. }
  1007. /* constrain controller's VBUS power usage */
  1008. static int langwell_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  1009. {
  1010. struct langwell_udc *dev;
  1011. if (!_gadget)
  1012. return -ENODEV;
  1013. dev = container_of(_gadget, struct langwell_udc, gadget);
  1014. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1015. if (dev->transceiver) {
  1016. dev_vdbg(&dev->pdev->dev, "otg_set_power\n");
  1017. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1018. return otg_set_power(dev->transceiver, mA);
  1019. }
  1020. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1021. return -ENOTSUPP;
  1022. }
  1023. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1024. static int langwell_pullup(struct usb_gadget *_gadget, int is_on)
  1025. {
  1026. struct langwell_udc *dev;
  1027. u32 usbcmd;
  1028. unsigned long flags;
  1029. if (!_gadget)
  1030. return -ENODEV;
  1031. dev = container_of(_gadget, struct langwell_udc, gadget);
  1032. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1033. spin_lock_irqsave(&dev->lock, flags);
  1034. dev->softconnected = (is_on != 0);
  1035. if (dev->driver && dev->softconnected && dev->vbus_active) {
  1036. usbcmd = readl(&dev->op_regs->usbcmd);
  1037. usbcmd |= CMD_RUNSTOP;
  1038. writel(usbcmd, &dev->op_regs->usbcmd);
  1039. } else {
  1040. usbcmd = readl(&dev->op_regs->usbcmd);
  1041. usbcmd &= ~CMD_RUNSTOP;
  1042. writel(usbcmd, &dev->op_regs->usbcmd);
  1043. }
  1044. spin_unlock_irqrestore(&dev->lock, flags);
  1045. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1046. return 0;
  1047. }
  1048. /* device controller usb_gadget_ops structure */
  1049. static const struct usb_gadget_ops langwell_ops = {
  1050. /* returns the current frame number */
  1051. .get_frame = langwell_get_frame,
  1052. /* tries to wake up the host connected to this gadget */
  1053. .wakeup = langwell_wakeup,
  1054. /* set the device selfpowered feature, always selfpowered */
  1055. /* .set_selfpowered = langwell_set_selfpowered, */
  1056. /* notify controller that VBUS is powered or not */
  1057. .vbus_session = langwell_vbus_session,
  1058. /* constrain controller's VBUS power usage */
  1059. .vbus_draw = langwell_vbus_draw,
  1060. /* D+ pullup, software-controlled connect/disconnect to USB host */
  1061. .pullup = langwell_pullup,
  1062. };
  1063. /*-------------------------------------------------------------------------*/
  1064. /* device controller operations */
  1065. /* reset device controller */
  1066. static int langwell_udc_reset(struct langwell_udc *dev)
  1067. {
  1068. u32 usbcmd, usbmode, devlc, endpointlistaddr;
  1069. u8 devlc_byte0, devlc_byte2;
  1070. unsigned long timeout;
  1071. if (!dev)
  1072. return -EINVAL;
  1073. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1074. /* set controller to stop state */
  1075. usbcmd = readl(&dev->op_regs->usbcmd);
  1076. usbcmd &= ~CMD_RUNSTOP;
  1077. writel(usbcmd, &dev->op_regs->usbcmd);
  1078. /* reset device controller */
  1079. usbcmd = readl(&dev->op_regs->usbcmd);
  1080. usbcmd |= CMD_RST;
  1081. writel(usbcmd, &dev->op_regs->usbcmd);
  1082. /* wait for reset to complete */
  1083. timeout = jiffies + RESET_TIMEOUT;
  1084. while (readl(&dev->op_regs->usbcmd) & CMD_RST) {
  1085. if (time_after(jiffies, timeout)) {
  1086. dev_err(&dev->pdev->dev, "device reset timeout\n");
  1087. return -ETIMEDOUT;
  1088. }
  1089. cpu_relax();
  1090. }
  1091. /* set controller to device mode */
  1092. usbmode = readl(&dev->op_regs->usbmode);
  1093. usbmode |= MODE_DEVICE;
  1094. /* turn setup lockout off, require setup tripwire in usbcmd */
  1095. usbmode |= MODE_SLOM;
  1096. writel(usbmode, &dev->op_regs->usbmode);
  1097. usbmode = readl(&dev->op_regs->usbmode);
  1098. dev_vdbg(&dev->pdev->dev, "usbmode=0x%08x\n", usbmode);
  1099. /* Write-Clear setup status */
  1100. writel(0, &dev->op_regs->usbsts);
  1101. /* if support USB LPM, ACK all LPM token */
  1102. if (dev->lpm) {
  1103. devlc = readl(&dev->op_regs->devlc);
  1104. dev_vdbg(&dev->pdev->dev, "devlc = 0x%08x\n", devlc);
  1105. /* FIXME: workaround for Langwell A1/A2/A3 sighting */
  1106. devlc &= ~LPM_STL; /* don't STALL LPM token */
  1107. devlc &= ~LPM_NYT_ACK; /* ACK LPM token */
  1108. devlc_byte0 = devlc & 0xff;
  1109. devlc_byte2 = (devlc >> 16) & 0xff;
  1110. writeb(devlc_byte0, (u8 *)&dev->op_regs->devlc);
  1111. writeb(devlc_byte2, (u8 *)&dev->op_regs->devlc + 2);
  1112. devlc = readl(&dev->op_regs->devlc);
  1113. dev_vdbg(&dev->pdev->dev,
  1114. "ACK LPM token, devlc = 0x%08x\n", devlc);
  1115. }
  1116. /* fill endpointlistaddr register */
  1117. endpointlistaddr = dev->ep_dqh_dma;
  1118. endpointlistaddr &= ENDPOINTLISTADDR_MASK;
  1119. writel(endpointlistaddr, &dev->op_regs->endpointlistaddr);
  1120. dev_vdbg(&dev->pdev->dev,
  1121. "dQH base (vir: %p, phy: 0x%08x), endpointlistaddr=0x%08x\n",
  1122. dev->ep_dqh, endpointlistaddr,
  1123. readl(&dev->op_regs->endpointlistaddr));
  1124. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1125. return 0;
  1126. }
  1127. /* reinitialize device controller endpoints */
  1128. static int eps_reinit(struct langwell_udc *dev)
  1129. {
  1130. struct langwell_ep *ep;
  1131. char name[14];
  1132. int i;
  1133. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1134. /* initialize ep0 */
  1135. ep = &dev->ep[0];
  1136. ep->dev = dev;
  1137. strncpy(ep->name, "ep0", sizeof(ep->name));
  1138. ep->ep.name = ep->name;
  1139. ep->ep.ops = &langwell_ep_ops;
  1140. ep->stopped = 0;
  1141. ep->ep.maxpacket = EP0_MAX_PKT_SIZE;
  1142. ep->ep_num = 0;
  1143. ep->desc = &langwell_ep0_desc;
  1144. INIT_LIST_HEAD(&ep->queue);
  1145. ep->ep_type = USB_ENDPOINT_XFER_CONTROL;
  1146. /* initialize other endpoints */
  1147. for (i = 2; i < dev->ep_max; i++) {
  1148. ep = &dev->ep[i];
  1149. if (i % 2)
  1150. snprintf(name, sizeof(name), "ep%din", i / 2);
  1151. else
  1152. snprintf(name, sizeof(name), "ep%dout", i / 2);
  1153. ep->dev = dev;
  1154. strncpy(ep->name, name, sizeof(ep->name));
  1155. ep->ep.name = ep->name;
  1156. ep->ep.ops = &langwell_ep_ops;
  1157. ep->stopped = 0;
  1158. ep->ep.maxpacket = (unsigned short) ~0;
  1159. ep->ep_num = i / 2;
  1160. INIT_LIST_HEAD(&ep->queue);
  1161. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  1162. }
  1163. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1164. return 0;
  1165. }
  1166. /* enable interrupt and set controller to run state */
  1167. static void langwell_udc_start(struct langwell_udc *dev)
  1168. {
  1169. u32 usbintr, usbcmd;
  1170. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1171. /* enable interrupts */
  1172. usbintr = INTR_ULPIE /* ULPI */
  1173. | INTR_SLE /* suspend */
  1174. /* | INTR_SRE SOF received */
  1175. | INTR_URE /* USB reset */
  1176. | INTR_AAE /* async advance */
  1177. | INTR_SEE /* system error */
  1178. | INTR_FRE /* frame list rollover */
  1179. | INTR_PCE /* port change detect */
  1180. | INTR_UEE /* USB error interrupt */
  1181. | INTR_UE; /* USB interrupt */
  1182. writel(usbintr, &dev->op_regs->usbintr);
  1183. /* clear stopped bit */
  1184. dev->stopped = 0;
  1185. /* set controller to run */
  1186. usbcmd = readl(&dev->op_regs->usbcmd);
  1187. usbcmd |= CMD_RUNSTOP;
  1188. writel(usbcmd, &dev->op_regs->usbcmd);
  1189. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1190. return;
  1191. }
  1192. /* disable interrupt and set controller to stop state */
  1193. static void langwell_udc_stop(struct langwell_udc *dev)
  1194. {
  1195. u32 usbcmd;
  1196. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1197. /* disable all interrupts */
  1198. writel(0, &dev->op_regs->usbintr);
  1199. /* set stopped bit */
  1200. dev->stopped = 1;
  1201. /* set controller to stop state */
  1202. usbcmd = readl(&dev->op_regs->usbcmd);
  1203. usbcmd &= ~CMD_RUNSTOP;
  1204. writel(usbcmd, &dev->op_regs->usbcmd);
  1205. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1206. return;
  1207. }
  1208. /* stop all USB activities */
  1209. static void stop_activity(struct langwell_udc *dev,
  1210. struct usb_gadget_driver *driver)
  1211. {
  1212. struct langwell_ep *ep;
  1213. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1214. nuke(&dev->ep[0], -ESHUTDOWN);
  1215. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1216. nuke(ep, -ESHUTDOWN);
  1217. }
  1218. /* report disconnect; the driver is already quiesced */
  1219. if (driver) {
  1220. spin_unlock(&dev->lock);
  1221. driver->disconnect(&dev->gadget);
  1222. spin_lock(&dev->lock);
  1223. }
  1224. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1225. }
  1226. /*-------------------------------------------------------------------------*/
  1227. /* device "function" sysfs attribute file */
  1228. static ssize_t show_function(struct device *_dev,
  1229. struct device_attribute *attr, char *buf)
  1230. {
  1231. struct langwell_udc *dev = the_controller;
  1232. if (!dev->driver || !dev->driver->function
  1233. || strlen(dev->driver->function) > PAGE_SIZE)
  1234. return 0;
  1235. return scnprintf(buf, PAGE_SIZE, "%s\n", dev->driver->function);
  1236. }
  1237. static DEVICE_ATTR(function, S_IRUGO, show_function, NULL);
  1238. /* device "langwell_udc" sysfs attribute file */
  1239. static ssize_t show_langwell_udc(struct device *_dev,
  1240. struct device_attribute *attr, char *buf)
  1241. {
  1242. struct langwell_udc *dev = the_controller;
  1243. struct langwell_request *req;
  1244. struct langwell_ep *ep = NULL;
  1245. char *next;
  1246. unsigned size;
  1247. unsigned t;
  1248. unsigned i;
  1249. unsigned long flags;
  1250. u32 tmp_reg;
  1251. next = buf;
  1252. size = PAGE_SIZE;
  1253. spin_lock_irqsave(&dev->lock, flags);
  1254. /* driver basic information */
  1255. t = scnprintf(next, size,
  1256. DRIVER_DESC "\n"
  1257. "%s version: %s\n"
  1258. "Gadget driver: %s\n\n",
  1259. driver_name, DRIVER_VERSION,
  1260. dev->driver ? dev->driver->driver.name : "(none)");
  1261. size -= t;
  1262. next += t;
  1263. /* device registers */
  1264. tmp_reg = readl(&dev->op_regs->usbcmd);
  1265. t = scnprintf(next, size,
  1266. "USBCMD reg:\n"
  1267. "SetupTW: %d\n"
  1268. "Run/Stop: %s\n\n",
  1269. (tmp_reg & CMD_SUTW) ? 1 : 0,
  1270. (tmp_reg & CMD_RUNSTOP) ? "Run" : "Stop");
  1271. size -= t;
  1272. next += t;
  1273. tmp_reg = readl(&dev->op_regs->usbsts);
  1274. t = scnprintf(next, size,
  1275. "USB Status Reg:\n"
  1276. "Device Suspend: %d\n"
  1277. "Reset Received: %d\n"
  1278. "System Error: %s\n"
  1279. "USB Error Interrupt: %s\n\n",
  1280. (tmp_reg & STS_SLI) ? 1 : 0,
  1281. (tmp_reg & STS_URI) ? 1 : 0,
  1282. (tmp_reg & STS_SEI) ? "Error" : "No error",
  1283. (tmp_reg & STS_UEI) ? "Error detected" : "No error");
  1284. size -= t;
  1285. next += t;
  1286. tmp_reg = readl(&dev->op_regs->usbintr);
  1287. t = scnprintf(next, size,
  1288. "USB Intrrupt Enable Reg:\n"
  1289. "Sleep Enable: %d\n"
  1290. "SOF Received Enable: %d\n"
  1291. "Reset Enable: %d\n"
  1292. "System Error Enable: %d\n"
  1293. "Port Change Dectected Enable: %d\n"
  1294. "USB Error Intr Enable: %d\n"
  1295. "USB Intr Enable: %d\n\n",
  1296. (tmp_reg & INTR_SLE) ? 1 : 0,
  1297. (tmp_reg & INTR_SRE) ? 1 : 0,
  1298. (tmp_reg & INTR_URE) ? 1 : 0,
  1299. (tmp_reg & INTR_SEE) ? 1 : 0,
  1300. (tmp_reg & INTR_PCE) ? 1 : 0,
  1301. (tmp_reg & INTR_UEE) ? 1 : 0,
  1302. (tmp_reg & INTR_UE) ? 1 : 0);
  1303. size -= t;
  1304. next += t;
  1305. tmp_reg = readl(&dev->op_regs->frindex);
  1306. t = scnprintf(next, size,
  1307. "USB Frame Index Reg:\n"
  1308. "Frame Number is 0x%08x\n\n",
  1309. (tmp_reg & FRINDEX_MASK));
  1310. size -= t;
  1311. next += t;
  1312. tmp_reg = readl(&dev->op_regs->deviceaddr);
  1313. t = scnprintf(next, size,
  1314. "USB Device Address Reg:\n"
  1315. "Device Addr is 0x%x\n\n",
  1316. USBADR(tmp_reg));
  1317. size -= t;
  1318. next += t;
  1319. tmp_reg = readl(&dev->op_regs->endpointlistaddr);
  1320. t = scnprintf(next, size,
  1321. "USB Endpoint List Address Reg:\n"
  1322. "Endpoint List Pointer is 0x%x\n\n",
  1323. EPBASE(tmp_reg));
  1324. size -= t;
  1325. next += t;
  1326. tmp_reg = readl(&dev->op_regs->portsc1);
  1327. t = scnprintf(next, size,
  1328. "USB Port Status & Control Reg:\n"
  1329. "Port Reset: %s\n"
  1330. "Port Suspend Mode: %s\n"
  1331. "Over-current Change: %s\n"
  1332. "Port Enable/Disable Change: %s\n"
  1333. "Port Enabled/Disabled: %s\n"
  1334. "Current Connect Status: %s\n"
  1335. "LPM Suspend Status: %s\n\n",
  1336. (tmp_reg & PORTS_PR) ? "Reset" : "Not Reset",
  1337. (tmp_reg & PORTS_SUSP) ? "Suspend " : "Not Suspend",
  1338. (tmp_reg & PORTS_OCC) ? "Detected" : "No",
  1339. (tmp_reg & PORTS_PEC) ? "Changed" : "Not Changed",
  1340. (tmp_reg & PORTS_PE) ? "Enable" : "Not Correct",
  1341. (tmp_reg & PORTS_CCS) ? "Attached" : "Not Attached",
  1342. (tmp_reg & PORTS_SLP) ? "LPM L1" : "LPM L0");
  1343. size -= t;
  1344. next += t;
  1345. tmp_reg = readl(&dev->op_regs->devlc);
  1346. t = scnprintf(next, size,
  1347. "Device LPM Control Reg:\n"
  1348. "Parallel Transceiver : %d\n"
  1349. "Serial Transceiver : %d\n"
  1350. "Port Speed: %s\n"
  1351. "Port Force Full Speed Connenct: %s\n"
  1352. "PHY Low Power Suspend Clock: %s\n"
  1353. "BmAttributes: %d\n\n",
  1354. LPM_PTS(tmp_reg),
  1355. (tmp_reg & LPM_STS) ? 1 : 0,
  1356. ({
  1357. char *s;
  1358. switch (LPM_PSPD(tmp_reg)) {
  1359. case LPM_SPEED_FULL:
  1360. s = "Full Speed"; break;
  1361. case LPM_SPEED_LOW:
  1362. s = "Low Speed"; break;
  1363. case LPM_SPEED_HIGH:
  1364. s = "High Speed"; break;
  1365. default:
  1366. s = "Unknown Speed"; break;
  1367. }
  1368. s;
  1369. }),
  1370. (tmp_reg & LPM_PFSC) ? "Force Full Speed" : "Not Force",
  1371. (tmp_reg & LPM_PHCD) ? "Disabled" : "Enabled",
  1372. LPM_BA(tmp_reg));
  1373. size -= t;
  1374. next += t;
  1375. tmp_reg = readl(&dev->op_regs->usbmode);
  1376. t = scnprintf(next, size,
  1377. "USB Mode Reg:\n"
  1378. "Controller Mode is : %s\n\n", ({
  1379. char *s;
  1380. switch (MODE_CM(tmp_reg)) {
  1381. case MODE_IDLE:
  1382. s = "Idle"; break;
  1383. case MODE_DEVICE:
  1384. s = "Device Controller"; break;
  1385. case MODE_HOST:
  1386. s = "Host Controller"; break;
  1387. default:
  1388. s = "None"; break;
  1389. }
  1390. s;
  1391. }));
  1392. size -= t;
  1393. next += t;
  1394. tmp_reg = readl(&dev->op_regs->endptsetupstat);
  1395. t = scnprintf(next, size,
  1396. "Endpoint Setup Status Reg:\n"
  1397. "SETUP on ep 0x%04x\n\n",
  1398. tmp_reg & SETUPSTAT_MASK);
  1399. size -= t;
  1400. next += t;
  1401. for (i = 0; i < dev->ep_max / 2; i++) {
  1402. tmp_reg = readl(&dev->op_regs->endptctrl[i]);
  1403. t = scnprintf(next, size, "EP Ctrl Reg [%d]: 0x%08x\n",
  1404. i, tmp_reg);
  1405. size -= t;
  1406. next += t;
  1407. }
  1408. tmp_reg = readl(&dev->op_regs->endptprime);
  1409. t = scnprintf(next, size, "EP Prime Reg: 0x%08x\n\n", tmp_reg);
  1410. size -= t;
  1411. next += t;
  1412. /* langwell_udc, langwell_ep, langwell_request structure information */
  1413. ep = &dev->ep[0];
  1414. t = scnprintf(next, size, "%s MaxPacketSize: 0x%x, ep_num: %d\n",
  1415. ep->ep.name, ep->ep.maxpacket, ep->ep_num);
  1416. size -= t;
  1417. next += t;
  1418. if (list_empty(&ep->queue)) {
  1419. t = scnprintf(next, size, "its req queue is empty\n\n");
  1420. size -= t;
  1421. next += t;
  1422. } else {
  1423. list_for_each_entry(req, &ep->queue, queue) {
  1424. t = scnprintf(next, size,
  1425. "req %p actual 0x%x length 0x%x buf %p\n",
  1426. &req->req, req->req.actual,
  1427. req->req.length, req->req.buf);
  1428. size -= t;
  1429. next += t;
  1430. }
  1431. }
  1432. /* other gadget->eplist ep */
  1433. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1434. if (ep->desc) {
  1435. t = scnprintf(next, size,
  1436. "\n%s MaxPacketSize: 0x%x, "
  1437. "ep_num: %d\n",
  1438. ep->ep.name, ep->ep.maxpacket,
  1439. ep->ep_num);
  1440. size -= t;
  1441. next += t;
  1442. if (list_empty(&ep->queue)) {
  1443. t = scnprintf(next, size,
  1444. "its req queue is empty\n\n");
  1445. size -= t;
  1446. next += t;
  1447. } else {
  1448. list_for_each_entry(req, &ep->queue, queue) {
  1449. t = scnprintf(next, size,
  1450. "req %p actual 0x%x length "
  1451. "0x%x buf %p\n",
  1452. &req->req, req->req.actual,
  1453. req->req.length, req->req.buf);
  1454. size -= t;
  1455. next += t;
  1456. }
  1457. }
  1458. }
  1459. }
  1460. spin_unlock_irqrestore(&dev->lock, flags);
  1461. return PAGE_SIZE - size;
  1462. }
  1463. static DEVICE_ATTR(langwell_udc, S_IRUGO, show_langwell_udc, NULL);
  1464. /*-------------------------------------------------------------------------*/
  1465. /*
  1466. * when a driver is successfully registered, it will receive
  1467. * control requests including set_configuration(), which enables
  1468. * non-control requests. then usb traffic follows until a
  1469. * disconnect is reported. then a host may connect again, or
  1470. * the driver might get unbound.
  1471. */
  1472. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1473. {
  1474. struct langwell_udc *dev = the_controller;
  1475. unsigned long flags;
  1476. int retval;
  1477. if (!dev)
  1478. return -ENODEV;
  1479. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1480. if (dev->driver)
  1481. return -EBUSY;
  1482. spin_lock_irqsave(&dev->lock, flags);
  1483. /* hook up the driver ... */
  1484. driver->driver.bus = NULL;
  1485. dev->driver = driver;
  1486. dev->gadget.dev.driver = &driver->driver;
  1487. spin_unlock_irqrestore(&dev->lock, flags);
  1488. retval = driver->bind(&dev->gadget);
  1489. if (retval) {
  1490. dev_dbg(&dev->pdev->dev, "bind to driver %s --> %d\n",
  1491. driver->driver.name, retval);
  1492. dev->driver = NULL;
  1493. dev->gadget.dev.driver = NULL;
  1494. return retval;
  1495. }
  1496. retval = device_create_file(&dev->pdev->dev, &dev_attr_function);
  1497. if (retval)
  1498. goto err_unbind;
  1499. dev->usb_state = USB_STATE_ATTACHED;
  1500. dev->ep0_state = WAIT_FOR_SETUP;
  1501. dev->ep0_dir = USB_DIR_OUT;
  1502. /* enable interrupt and set controller to run state */
  1503. if (dev->got_irq)
  1504. langwell_udc_start(dev);
  1505. dev_vdbg(&dev->pdev->dev,
  1506. "After langwell_udc_start(), print all registers:\n");
  1507. print_all_registers(dev);
  1508. dev_info(&dev->pdev->dev, "register driver: %s\n",
  1509. driver->driver.name);
  1510. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1511. return 0;
  1512. err_unbind:
  1513. driver->unbind(&dev->gadget);
  1514. dev->gadget.dev.driver = NULL;
  1515. dev->driver = NULL;
  1516. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1517. return retval;
  1518. }
  1519. EXPORT_SYMBOL(usb_gadget_register_driver);
  1520. /* unregister gadget driver */
  1521. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1522. {
  1523. struct langwell_udc *dev = the_controller;
  1524. unsigned long flags;
  1525. if (!dev)
  1526. return -ENODEV;
  1527. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1528. if (unlikely(!driver || !driver->bind || !driver->unbind))
  1529. return -EINVAL;
  1530. /* exit PHY low power suspend */
  1531. if (dev->pdev->device != 0x0829)
  1532. langwell_phy_low_power(dev, 0);
  1533. /* unbind OTG transceiver */
  1534. if (dev->transceiver)
  1535. (void)otg_set_peripheral(dev->transceiver, 0);
  1536. /* disable interrupt and set controller to stop state */
  1537. langwell_udc_stop(dev);
  1538. dev->usb_state = USB_STATE_ATTACHED;
  1539. dev->ep0_state = WAIT_FOR_SETUP;
  1540. dev->ep0_dir = USB_DIR_OUT;
  1541. spin_lock_irqsave(&dev->lock, flags);
  1542. /* stop all usb activities */
  1543. dev->gadget.speed = USB_SPEED_UNKNOWN;
  1544. stop_activity(dev, driver);
  1545. spin_unlock_irqrestore(&dev->lock, flags);
  1546. /* unbind gadget driver */
  1547. driver->unbind(&dev->gadget);
  1548. dev->gadget.dev.driver = NULL;
  1549. dev->driver = NULL;
  1550. device_remove_file(&dev->pdev->dev, &dev_attr_function);
  1551. dev_info(&dev->pdev->dev, "unregistered driver '%s'\n",
  1552. driver->driver.name);
  1553. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1554. return 0;
  1555. }
  1556. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1557. /*-------------------------------------------------------------------------*/
  1558. /*
  1559. * setup tripwire is used as a semaphore to ensure that the setup data
  1560. * payload is extracted from a dQH without being corrupted
  1561. */
  1562. static void setup_tripwire(struct langwell_udc *dev)
  1563. {
  1564. u32 usbcmd,
  1565. endptsetupstat;
  1566. unsigned long timeout;
  1567. struct langwell_dqh *dqh;
  1568. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1569. /* ep0 OUT dQH */
  1570. dqh = &dev->ep_dqh[EP_DIR_OUT];
  1571. /* Write-Clear endptsetupstat */
  1572. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  1573. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  1574. /* wait until endptsetupstat is cleared */
  1575. timeout = jiffies + SETUPSTAT_TIMEOUT;
  1576. while (readl(&dev->op_regs->endptsetupstat)) {
  1577. if (time_after(jiffies, timeout)) {
  1578. dev_err(&dev->pdev->dev, "setup_tripwire timeout\n");
  1579. break;
  1580. }
  1581. cpu_relax();
  1582. }
  1583. /* while a hazard exists when setup packet arrives */
  1584. do {
  1585. /* set setup tripwire bit */
  1586. usbcmd = readl(&dev->op_regs->usbcmd);
  1587. writel(usbcmd | CMD_SUTW, &dev->op_regs->usbcmd);
  1588. /* copy the setup packet to local buffer */
  1589. memcpy(&dev->local_setup_buff, &dqh->dqh_setup, 8);
  1590. } while (!(readl(&dev->op_regs->usbcmd) & CMD_SUTW));
  1591. /* Write-Clear setup tripwire bit */
  1592. usbcmd = readl(&dev->op_regs->usbcmd);
  1593. writel(usbcmd & ~CMD_SUTW, &dev->op_regs->usbcmd);
  1594. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1595. }
  1596. /* protocol ep0 stall, will automatically be cleared on new transaction */
  1597. static void ep0_stall(struct langwell_udc *dev)
  1598. {
  1599. u32 endptctrl;
  1600. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1601. /* set TX and RX to stall */
  1602. endptctrl = readl(&dev->op_regs->endptctrl[0]);
  1603. endptctrl |= EPCTRL_TXS | EPCTRL_RXS;
  1604. writel(endptctrl, &dev->op_regs->endptctrl[0]);
  1605. /* update ep0 state */
  1606. dev->ep0_state = WAIT_FOR_SETUP;
  1607. dev->ep0_dir = USB_DIR_OUT;
  1608. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1609. }
  1610. /* PRIME a status phase for ep0 */
  1611. static int prime_status_phase(struct langwell_udc *dev, int dir)
  1612. {
  1613. struct langwell_request *req;
  1614. struct langwell_ep *ep;
  1615. int status = 0;
  1616. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1617. if (dir == EP_DIR_IN)
  1618. dev->ep0_dir = USB_DIR_IN;
  1619. else
  1620. dev->ep0_dir = USB_DIR_OUT;
  1621. ep = &dev->ep[0];
  1622. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1623. req = dev->status_req;
  1624. req->ep = ep;
  1625. req->req.length = 0;
  1626. req->req.status = -EINPROGRESS;
  1627. req->req.actual = 0;
  1628. req->req.complete = NULL;
  1629. req->dtd_count = 0;
  1630. if (!req_to_dtd(req))
  1631. status = queue_dtd(ep, req);
  1632. else
  1633. return -ENOMEM;
  1634. if (status)
  1635. dev_err(&dev->pdev->dev, "can't queue ep0 status request\n");
  1636. list_add_tail(&req->queue, &ep->queue);
  1637. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1638. return status;
  1639. }
  1640. /* SET_ADDRESS request routine */
  1641. static void set_address(struct langwell_udc *dev, u16 value,
  1642. u16 index, u16 length)
  1643. {
  1644. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1645. /* save the new address to device struct */
  1646. dev->dev_addr = (u8) value;
  1647. dev_vdbg(&dev->pdev->dev, "dev->dev_addr = %d\n", dev->dev_addr);
  1648. /* update usb state */
  1649. dev->usb_state = USB_STATE_ADDRESS;
  1650. /* STATUS phase */
  1651. if (prime_status_phase(dev, EP_DIR_IN))
  1652. ep0_stall(dev);
  1653. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1654. }
  1655. /* return endpoint by windex */
  1656. static struct langwell_ep *get_ep_by_windex(struct langwell_udc *dev,
  1657. u16 wIndex)
  1658. {
  1659. struct langwell_ep *ep;
  1660. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1661. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  1662. return &dev->ep[0];
  1663. list_for_each_entry(ep, &dev->gadget.ep_list, ep.ep_list) {
  1664. u8 bEndpointAddress;
  1665. if (!ep->desc)
  1666. continue;
  1667. bEndpointAddress = ep->desc->bEndpointAddress;
  1668. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  1669. continue;
  1670. if ((wIndex & USB_ENDPOINT_NUMBER_MASK)
  1671. == (bEndpointAddress & USB_ENDPOINT_NUMBER_MASK))
  1672. return ep;
  1673. }
  1674. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1675. return NULL;
  1676. }
  1677. /* return whether endpoint is stalled, 0: not stalled; 1: stalled */
  1678. static int ep_is_stall(struct langwell_ep *ep)
  1679. {
  1680. struct langwell_udc *dev = ep->dev;
  1681. u32 endptctrl;
  1682. int retval;
  1683. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1684. endptctrl = readl(&dev->op_regs->endptctrl[ep->ep_num]);
  1685. if (is_in(ep))
  1686. retval = endptctrl & EPCTRL_TXS ? 1 : 0;
  1687. else
  1688. retval = endptctrl & EPCTRL_RXS ? 1 : 0;
  1689. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1690. return retval;
  1691. }
  1692. /* GET_STATUS request routine */
  1693. static void get_status(struct langwell_udc *dev, u8 request_type, u16 value,
  1694. u16 index, u16 length)
  1695. {
  1696. struct langwell_request *req;
  1697. struct langwell_ep *ep;
  1698. u16 status_data = 0; /* 16 bits cpu view status data */
  1699. int status = 0;
  1700. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1701. ep = &dev->ep[0];
  1702. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1703. /* get device status */
  1704. status_data = 1 << USB_DEVICE_SELF_POWERED;
  1705. status_data |= dev->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1706. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1707. /* get interface status */
  1708. status_data = 0;
  1709. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1710. /* get endpoint status */
  1711. struct langwell_ep *epn;
  1712. epn = get_ep_by_windex(dev, index);
  1713. /* stall if endpoint doesn't exist */
  1714. if (!epn)
  1715. goto stall;
  1716. status_data = ep_is_stall(epn) << USB_ENDPOINT_HALT;
  1717. }
  1718. dev_dbg(&dev->pdev->dev, "get status data: 0x%04x\n", status_data);
  1719. dev->ep0_dir = USB_DIR_IN;
  1720. /* borrow the per device status_req */
  1721. req = dev->status_req;
  1722. /* fill in the reqest structure */
  1723. *((u16 *) req->req.buf) = cpu_to_le16(status_data);
  1724. req->ep = ep;
  1725. req->req.length = 2;
  1726. req->req.status = -EINPROGRESS;
  1727. req->req.actual = 0;
  1728. req->req.complete = NULL;
  1729. req->dtd_count = 0;
  1730. /* prime the data phase */
  1731. if (!req_to_dtd(req))
  1732. status = queue_dtd(ep, req);
  1733. else /* no mem */
  1734. goto stall;
  1735. if (status) {
  1736. dev_err(&dev->pdev->dev,
  1737. "response error on GET_STATUS request\n");
  1738. goto stall;
  1739. }
  1740. list_add_tail(&req->queue, &ep->queue);
  1741. dev->ep0_state = DATA_STATE_XMIT;
  1742. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1743. return;
  1744. stall:
  1745. ep0_stall(dev);
  1746. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1747. }
  1748. /* setup packet interrupt handler */
  1749. static void handle_setup_packet(struct langwell_udc *dev,
  1750. struct usb_ctrlrequest *setup)
  1751. {
  1752. u16 wValue = le16_to_cpu(setup->wValue);
  1753. u16 wIndex = le16_to_cpu(setup->wIndex);
  1754. u16 wLength = le16_to_cpu(setup->wLength);
  1755. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1756. /* ep0 fifo flush */
  1757. nuke(&dev->ep[0], -ESHUTDOWN);
  1758. dev_dbg(&dev->pdev->dev, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1759. setup->bRequestType, setup->bRequest,
  1760. wValue, wIndex, wLength);
  1761. /* RNDIS gadget delegate */
  1762. if ((setup->bRequestType == 0x21) && (setup->bRequest == 0x00)) {
  1763. /* USB_CDC_SEND_ENCAPSULATED_COMMAND */
  1764. goto delegate;
  1765. }
  1766. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1767. if ((setup->bRequestType == 0xa1) && (setup->bRequest == 0x01)) {
  1768. /* USB_CDC_GET_ENCAPSULATED_RESPONSE */
  1769. goto delegate;
  1770. }
  1771. /* We process some stardard setup requests here */
  1772. switch (setup->bRequest) {
  1773. case USB_REQ_GET_STATUS:
  1774. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_GET_STATUS\n");
  1775. /* get status, DATA and STATUS phase */
  1776. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1777. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1778. break;
  1779. get_status(dev, setup->bRequestType, wValue, wIndex, wLength);
  1780. goto end;
  1781. case USB_REQ_SET_ADDRESS:
  1782. dev_dbg(&dev->pdev->dev, "SETUP: USB_REQ_SET_ADDRESS\n");
  1783. /* STATUS phase */
  1784. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1785. | USB_RECIP_DEVICE))
  1786. break;
  1787. set_address(dev, wValue, wIndex, wLength);
  1788. goto end;
  1789. case USB_REQ_CLEAR_FEATURE:
  1790. case USB_REQ_SET_FEATURE:
  1791. /* STATUS phase */
  1792. {
  1793. int rc = -EOPNOTSUPP;
  1794. if (setup->bRequest == USB_REQ_SET_FEATURE)
  1795. dev_dbg(&dev->pdev->dev,
  1796. "SETUP: USB_REQ_SET_FEATURE\n");
  1797. else if (setup->bRequest == USB_REQ_CLEAR_FEATURE)
  1798. dev_dbg(&dev->pdev->dev,
  1799. "SETUP: USB_REQ_CLEAR_FEATURE\n");
  1800. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1801. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1802. struct langwell_ep *epn;
  1803. epn = get_ep_by_windex(dev, wIndex);
  1804. /* stall if endpoint doesn't exist */
  1805. if (!epn) {
  1806. ep0_stall(dev);
  1807. goto end;
  1808. }
  1809. if (wValue != 0 || wLength != 0
  1810. || epn->ep_num > dev->ep_max)
  1811. break;
  1812. spin_unlock(&dev->lock);
  1813. rc = langwell_ep_set_halt(&epn->ep,
  1814. (setup->bRequest == USB_REQ_SET_FEATURE)
  1815. ? 1 : 0);
  1816. spin_lock(&dev->lock);
  1817. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1818. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1819. | USB_TYPE_STANDARD)) {
  1820. if (!gadget_is_otg(&dev->gadget))
  1821. break;
  1822. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE) {
  1823. dev->gadget.b_hnp_enable = 1;
  1824. #ifdef OTG_TRANSCEIVER
  1825. if (!dev->lotg->otg.default_a)
  1826. dev->lotg->hsm.b_hnp_enable = 1;
  1827. #endif
  1828. } else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1829. dev->gadget.a_hnp_support = 1;
  1830. else if (setup->bRequest ==
  1831. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1832. dev->gadget.a_alt_hnp_support = 1;
  1833. else
  1834. break;
  1835. rc = 0;
  1836. } else
  1837. break;
  1838. if (rc == 0) {
  1839. if (prime_status_phase(dev, EP_DIR_IN))
  1840. ep0_stall(dev);
  1841. }
  1842. goto end;
  1843. }
  1844. case USB_REQ_GET_DESCRIPTOR:
  1845. dev_dbg(&dev->pdev->dev,
  1846. "SETUP: USB_REQ_GET_DESCRIPTOR\n");
  1847. goto delegate;
  1848. case USB_REQ_SET_DESCRIPTOR:
  1849. dev_dbg(&dev->pdev->dev,
  1850. "SETUP: USB_REQ_SET_DESCRIPTOR unsupported\n");
  1851. goto delegate;
  1852. case USB_REQ_GET_CONFIGURATION:
  1853. dev_dbg(&dev->pdev->dev,
  1854. "SETUP: USB_REQ_GET_CONFIGURATION\n");
  1855. goto delegate;
  1856. case USB_REQ_SET_CONFIGURATION:
  1857. dev_dbg(&dev->pdev->dev,
  1858. "SETUP: USB_REQ_SET_CONFIGURATION\n");
  1859. goto delegate;
  1860. case USB_REQ_GET_INTERFACE:
  1861. dev_dbg(&dev->pdev->dev,
  1862. "SETUP: USB_REQ_GET_INTERFACE\n");
  1863. goto delegate;
  1864. case USB_REQ_SET_INTERFACE:
  1865. dev_dbg(&dev->pdev->dev,
  1866. "SETUP: USB_REQ_SET_INTERFACE\n");
  1867. goto delegate;
  1868. case USB_REQ_SYNCH_FRAME:
  1869. dev_dbg(&dev->pdev->dev,
  1870. "SETUP: USB_REQ_SYNCH_FRAME unsupported\n");
  1871. goto delegate;
  1872. default:
  1873. /* delegate USB standard requests to the gadget driver */
  1874. goto delegate;
  1875. delegate:
  1876. /* USB requests handled by gadget */
  1877. if (wLength) {
  1878. /* DATA phase from gadget, STATUS phase from udc */
  1879. dev->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1880. ? USB_DIR_IN : USB_DIR_OUT;
  1881. dev_vdbg(&dev->pdev->dev,
  1882. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1883. dev->ep0_dir, wLength);
  1884. spin_unlock(&dev->lock);
  1885. if (dev->driver->setup(&dev->gadget,
  1886. &dev->local_setup_buff) < 0)
  1887. ep0_stall(dev);
  1888. spin_lock(&dev->lock);
  1889. dev->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1890. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1891. } else {
  1892. /* no DATA phase, IN STATUS phase from gadget */
  1893. dev->ep0_dir = USB_DIR_IN;
  1894. dev_vdbg(&dev->pdev->dev,
  1895. "dev->ep0_dir = 0x%x, wLength = %d\n",
  1896. dev->ep0_dir, wLength);
  1897. spin_unlock(&dev->lock);
  1898. if (dev->driver->setup(&dev->gadget,
  1899. &dev->local_setup_buff) < 0)
  1900. ep0_stall(dev);
  1901. spin_lock(&dev->lock);
  1902. dev->ep0_state = WAIT_FOR_OUT_STATUS;
  1903. }
  1904. break;
  1905. }
  1906. end:
  1907. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1908. return;
  1909. }
  1910. /* transfer completion, process endpoint request and free the completed dTDs
  1911. * for this request
  1912. */
  1913. static int process_ep_req(struct langwell_udc *dev, int index,
  1914. struct langwell_request *curr_req)
  1915. {
  1916. struct langwell_dtd *curr_dtd;
  1917. struct langwell_dqh *curr_dqh;
  1918. int td_complete, actual, remaining_length;
  1919. int i, dir;
  1920. u8 dtd_status = 0;
  1921. int retval = 0;
  1922. curr_dqh = &dev->ep_dqh[index];
  1923. dir = index % 2;
  1924. curr_dtd = curr_req->head;
  1925. td_complete = 0;
  1926. actual = curr_req->req.length;
  1927. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1928. for (i = 0; i < curr_req->dtd_count; i++) {
  1929. remaining_length = le16_to_cpu(curr_dtd->dtd_total);
  1930. actual -= remaining_length;
  1931. /* command execution states by dTD */
  1932. dtd_status = curr_dtd->dtd_status;
  1933. if (!dtd_status) {
  1934. /* transfers completed successfully */
  1935. if (!remaining_length) {
  1936. td_complete++;
  1937. dev_vdbg(&dev->pdev->dev,
  1938. "dTD transmitted successfully\n");
  1939. } else {
  1940. if (dir) {
  1941. dev_vdbg(&dev->pdev->dev,
  1942. "TX dTD remains data\n");
  1943. retval = -EPROTO;
  1944. break;
  1945. } else {
  1946. td_complete++;
  1947. break;
  1948. }
  1949. }
  1950. } else {
  1951. /* transfers completed with errors */
  1952. if (dtd_status & DTD_STS_ACTIVE) {
  1953. dev_dbg(&dev->pdev->dev,
  1954. "dTD status ACTIVE dQH[%d]\n", index);
  1955. retval = 1;
  1956. return retval;
  1957. } else if (dtd_status & DTD_STS_HALTED) {
  1958. dev_err(&dev->pdev->dev,
  1959. "dTD error %08x dQH[%d]\n",
  1960. dtd_status, index);
  1961. /* clear the errors and halt condition */
  1962. curr_dqh->dtd_status = 0;
  1963. retval = -EPIPE;
  1964. break;
  1965. } else if (dtd_status & DTD_STS_DBE) {
  1966. dev_dbg(&dev->pdev->dev,
  1967. "data buffer (overflow) error\n");
  1968. retval = -EPROTO;
  1969. break;
  1970. } else if (dtd_status & DTD_STS_TRE) {
  1971. dev_dbg(&dev->pdev->dev,
  1972. "transaction(ISO) error\n");
  1973. retval = -EILSEQ;
  1974. break;
  1975. } else
  1976. dev_err(&dev->pdev->dev,
  1977. "unknown error (0x%x)!\n",
  1978. dtd_status);
  1979. }
  1980. if (i != curr_req->dtd_count - 1)
  1981. curr_dtd = (struct langwell_dtd *)
  1982. curr_dtd->next_dtd_virt;
  1983. }
  1984. if (retval)
  1985. return retval;
  1986. curr_req->req.actual = actual;
  1987. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  1988. return 0;
  1989. }
  1990. /* complete DATA or STATUS phase of ep0 prime status phase if needed */
  1991. static void ep0_req_complete(struct langwell_udc *dev,
  1992. struct langwell_ep *ep0, struct langwell_request *req)
  1993. {
  1994. u32 new_addr;
  1995. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  1996. if (dev->usb_state == USB_STATE_ADDRESS) {
  1997. /* set the new address */
  1998. new_addr = (u32)dev->dev_addr;
  1999. writel(new_addr << USBADR_SHIFT, &dev->op_regs->deviceaddr);
  2000. new_addr = USBADR(readl(&dev->op_regs->deviceaddr));
  2001. dev_vdbg(&dev->pdev->dev, "new_addr = %d\n", new_addr);
  2002. }
  2003. done(ep0, req, 0);
  2004. switch (dev->ep0_state) {
  2005. case DATA_STATE_XMIT:
  2006. /* receive status phase */
  2007. if (prime_status_phase(dev, EP_DIR_OUT))
  2008. ep0_stall(dev);
  2009. break;
  2010. case DATA_STATE_RECV:
  2011. /* send status phase */
  2012. if (prime_status_phase(dev, EP_DIR_IN))
  2013. ep0_stall(dev);
  2014. break;
  2015. case WAIT_FOR_OUT_STATUS:
  2016. dev->ep0_state = WAIT_FOR_SETUP;
  2017. break;
  2018. case WAIT_FOR_SETUP:
  2019. dev_err(&dev->pdev->dev, "unexpect ep0 packets\n");
  2020. break;
  2021. default:
  2022. ep0_stall(dev);
  2023. break;
  2024. }
  2025. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2026. }
  2027. /* USB transfer completion interrupt */
  2028. static void handle_trans_complete(struct langwell_udc *dev)
  2029. {
  2030. u32 complete_bits;
  2031. int i, ep_num, dir, bit_mask, status;
  2032. struct langwell_ep *epn;
  2033. struct langwell_request *curr_req, *temp_req;
  2034. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2035. complete_bits = readl(&dev->op_regs->endptcomplete);
  2036. dev_vdbg(&dev->pdev->dev, "endptcomplete register: 0x%08x\n",
  2037. complete_bits);
  2038. /* Write-Clear the bits in endptcomplete register */
  2039. writel(complete_bits, &dev->op_regs->endptcomplete);
  2040. if (!complete_bits) {
  2041. dev_dbg(&dev->pdev->dev, "complete_bits = 0\n");
  2042. goto done;
  2043. }
  2044. for (i = 0; i < dev->ep_max; i++) {
  2045. ep_num = i / 2;
  2046. dir = i % 2;
  2047. bit_mask = 1 << (ep_num + 16 * dir);
  2048. if (!(complete_bits & bit_mask))
  2049. continue;
  2050. /* ep0 */
  2051. if (i == 1)
  2052. epn = &dev->ep[0];
  2053. else
  2054. epn = &dev->ep[i];
  2055. if (epn->name == NULL) {
  2056. dev_warn(&dev->pdev->dev, "invalid endpoint\n");
  2057. continue;
  2058. }
  2059. if (i < 2)
  2060. /* ep0 in and out */
  2061. dev_dbg(&dev->pdev->dev, "%s-%s transfer completed\n",
  2062. epn->name,
  2063. is_in(epn) ? "in" : "out");
  2064. else
  2065. dev_dbg(&dev->pdev->dev, "%s transfer completed\n",
  2066. epn->name);
  2067. /* process the req queue until an uncomplete request */
  2068. list_for_each_entry_safe(curr_req, temp_req,
  2069. &epn->queue, queue) {
  2070. status = process_ep_req(dev, i, curr_req);
  2071. dev_vdbg(&dev->pdev->dev, "%s req status: %d\n",
  2072. epn->name, status);
  2073. if (status)
  2074. break;
  2075. /* write back status to req */
  2076. curr_req->req.status = status;
  2077. /* ep0 request completion */
  2078. if (ep_num == 0) {
  2079. ep0_req_complete(dev, epn, curr_req);
  2080. break;
  2081. } else {
  2082. done(epn, curr_req, status);
  2083. }
  2084. }
  2085. }
  2086. done:
  2087. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2088. return;
  2089. }
  2090. /* port change detect interrupt handler */
  2091. static void handle_port_change(struct langwell_udc *dev)
  2092. {
  2093. u32 portsc1, devlc;
  2094. u32 speed;
  2095. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2096. if (dev->bus_reset)
  2097. dev->bus_reset = 0;
  2098. portsc1 = readl(&dev->op_regs->portsc1);
  2099. devlc = readl(&dev->op_regs->devlc);
  2100. dev_vdbg(&dev->pdev->dev, "portsc1 = 0x%08x, devlc = 0x%08x\n",
  2101. portsc1, devlc);
  2102. /* bus reset is finished */
  2103. if (!(portsc1 & PORTS_PR)) {
  2104. /* get the speed */
  2105. speed = LPM_PSPD(devlc);
  2106. switch (speed) {
  2107. case LPM_SPEED_HIGH:
  2108. dev->gadget.speed = USB_SPEED_HIGH;
  2109. break;
  2110. case LPM_SPEED_FULL:
  2111. dev->gadget.speed = USB_SPEED_FULL;
  2112. break;
  2113. case LPM_SPEED_LOW:
  2114. dev->gadget.speed = USB_SPEED_LOW;
  2115. break;
  2116. default:
  2117. dev->gadget.speed = USB_SPEED_UNKNOWN;
  2118. break;
  2119. }
  2120. dev_vdbg(&dev->pdev->dev,
  2121. "speed = %d, dev->gadget.speed = %d\n",
  2122. speed, dev->gadget.speed);
  2123. }
  2124. /* LPM L0 to L1 */
  2125. if (dev->lpm && dev->lpm_state == LPM_L0)
  2126. if (portsc1 & PORTS_SUSP && portsc1 & PORTS_SLP) {
  2127. dev_info(&dev->pdev->dev, "LPM L0 to L1\n");
  2128. dev->lpm_state = LPM_L1;
  2129. }
  2130. /* LPM L1 to L0, force resume or remote wakeup finished */
  2131. if (dev->lpm && dev->lpm_state == LPM_L1)
  2132. if (!(portsc1 & PORTS_SUSP)) {
  2133. dev_info(&dev->pdev->dev, "LPM L1 to L0\n");
  2134. dev->lpm_state = LPM_L0;
  2135. }
  2136. /* update USB state */
  2137. if (!dev->resume_state)
  2138. dev->usb_state = USB_STATE_DEFAULT;
  2139. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2140. }
  2141. /* USB reset interrupt handler */
  2142. static void handle_usb_reset(struct langwell_udc *dev)
  2143. {
  2144. u32 deviceaddr,
  2145. endptsetupstat,
  2146. endptcomplete;
  2147. unsigned long timeout;
  2148. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2149. /* Write-Clear the device address */
  2150. deviceaddr = readl(&dev->op_regs->deviceaddr);
  2151. writel(deviceaddr & ~USBADR_MASK, &dev->op_regs->deviceaddr);
  2152. dev->dev_addr = 0;
  2153. /* clear usb state */
  2154. dev->resume_state = 0;
  2155. /* LPM L1 to L0, reset */
  2156. if (dev->lpm)
  2157. dev->lpm_state = LPM_L0;
  2158. dev->ep0_dir = USB_DIR_OUT;
  2159. dev->ep0_state = WAIT_FOR_SETUP;
  2160. dev->remote_wakeup = 0; /* default to 0 on reset */
  2161. dev->gadget.b_hnp_enable = 0;
  2162. dev->gadget.a_hnp_support = 0;
  2163. dev->gadget.a_alt_hnp_support = 0;
  2164. /* Write-Clear all the setup token semaphores */
  2165. endptsetupstat = readl(&dev->op_regs->endptsetupstat);
  2166. writel(endptsetupstat, &dev->op_regs->endptsetupstat);
  2167. /* Write-Clear all the endpoint complete status bits */
  2168. endptcomplete = readl(&dev->op_regs->endptcomplete);
  2169. writel(endptcomplete, &dev->op_regs->endptcomplete);
  2170. /* wait until all endptprime bits cleared */
  2171. timeout = jiffies + PRIME_TIMEOUT;
  2172. while (readl(&dev->op_regs->endptprime)) {
  2173. if (time_after(jiffies, timeout)) {
  2174. dev_err(&dev->pdev->dev, "USB reset timeout\n");
  2175. break;
  2176. }
  2177. cpu_relax();
  2178. }
  2179. /* write 1s to endptflush register to clear any primed buffers */
  2180. writel((u32) ~0, &dev->op_regs->endptflush);
  2181. if (readl(&dev->op_regs->portsc1) & PORTS_PR) {
  2182. dev_vdbg(&dev->pdev->dev, "USB bus reset\n");
  2183. /* bus is reseting */
  2184. dev->bus_reset = 1;
  2185. /* reset all the queues, stop all USB activities */
  2186. stop_activity(dev, dev->driver);
  2187. dev->usb_state = USB_STATE_DEFAULT;
  2188. } else {
  2189. dev_vdbg(&dev->pdev->dev, "device controller reset\n");
  2190. /* controller reset */
  2191. langwell_udc_reset(dev);
  2192. /* reset all the queues, stop all USB activities */
  2193. stop_activity(dev, dev->driver);
  2194. /* reset ep0 dQH and endptctrl */
  2195. ep0_reset(dev);
  2196. /* enable interrupt and set controller to run state */
  2197. langwell_udc_start(dev);
  2198. dev->usb_state = USB_STATE_ATTACHED;
  2199. }
  2200. #ifdef OTG_TRANSCEIVER
  2201. /* refer to USB OTG 6.6.2.3 b_hnp_en is cleared */
  2202. if (!dev->lotg->otg.default_a)
  2203. dev->lotg->hsm.b_hnp_enable = 0;
  2204. #endif
  2205. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2206. }
  2207. /* USB bus suspend/resume interrupt */
  2208. static void handle_bus_suspend(struct langwell_udc *dev)
  2209. {
  2210. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2211. dev->resume_state = dev->usb_state;
  2212. dev->usb_state = USB_STATE_SUSPENDED;
  2213. #ifdef OTG_TRANSCEIVER
  2214. if (dev->lotg->otg.default_a) {
  2215. if (dev->lotg->hsm.b_bus_suspend_vld == 1) {
  2216. dev->lotg->hsm.b_bus_suspend = 1;
  2217. /* notify transceiver the state changes */
  2218. if (spin_trylock(&dev->lotg->wq_lock)) {
  2219. langwell_update_transceiver();
  2220. spin_unlock(&dev->lotg->wq_lock);
  2221. }
  2222. }
  2223. dev->lotg->hsm.b_bus_suspend_vld++;
  2224. } else {
  2225. if (!dev->lotg->hsm.a_bus_suspend) {
  2226. dev->lotg->hsm.a_bus_suspend = 1;
  2227. /* notify transceiver the state changes */
  2228. if (spin_trylock(&dev->lotg->wq_lock)) {
  2229. langwell_update_transceiver();
  2230. spin_unlock(&dev->lotg->wq_lock);
  2231. }
  2232. }
  2233. }
  2234. #endif
  2235. /* report suspend to the driver */
  2236. if (dev->driver) {
  2237. if (dev->driver->suspend) {
  2238. spin_unlock(&dev->lock);
  2239. dev->driver->suspend(&dev->gadget);
  2240. spin_lock(&dev->lock);
  2241. dev_dbg(&dev->pdev->dev, "suspend %s\n",
  2242. dev->driver->driver.name);
  2243. }
  2244. }
  2245. /* enter PHY low power suspend */
  2246. if (dev->pdev->device != 0x0829)
  2247. langwell_phy_low_power(dev, 0);
  2248. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2249. }
  2250. static void handle_bus_resume(struct langwell_udc *dev)
  2251. {
  2252. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2253. dev->usb_state = dev->resume_state;
  2254. dev->resume_state = 0;
  2255. /* exit PHY low power suspend */
  2256. if (dev->pdev->device != 0x0829)
  2257. langwell_phy_low_power(dev, 0);
  2258. #ifdef OTG_TRANSCEIVER
  2259. if (dev->lotg->otg.default_a == 0)
  2260. dev->lotg->hsm.a_bus_suspend = 0;
  2261. #endif
  2262. /* report resume to the driver */
  2263. if (dev->driver) {
  2264. if (dev->driver->resume) {
  2265. spin_unlock(&dev->lock);
  2266. dev->driver->resume(&dev->gadget);
  2267. spin_lock(&dev->lock);
  2268. dev_dbg(&dev->pdev->dev, "resume %s\n",
  2269. dev->driver->driver.name);
  2270. }
  2271. }
  2272. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2273. }
  2274. /* USB device controller interrupt handler */
  2275. static irqreturn_t langwell_irq(int irq, void *_dev)
  2276. {
  2277. struct langwell_udc *dev = _dev;
  2278. u32 usbsts,
  2279. usbintr,
  2280. irq_sts,
  2281. portsc1;
  2282. dev_vdbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2283. if (dev->stopped) {
  2284. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2285. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2286. return IRQ_NONE;
  2287. }
  2288. spin_lock(&dev->lock);
  2289. /* USB status */
  2290. usbsts = readl(&dev->op_regs->usbsts);
  2291. /* USB interrupt enable */
  2292. usbintr = readl(&dev->op_regs->usbintr);
  2293. irq_sts = usbsts & usbintr;
  2294. dev_vdbg(&dev->pdev->dev,
  2295. "usbsts = 0x%08x, usbintr = 0x%08x, irq_sts = 0x%08x\n",
  2296. usbsts, usbintr, irq_sts);
  2297. if (!irq_sts) {
  2298. dev_vdbg(&dev->pdev->dev, "handle IRQ_NONE\n");
  2299. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2300. spin_unlock(&dev->lock);
  2301. return IRQ_NONE;
  2302. }
  2303. /* Write-Clear interrupt status bits */
  2304. writel(irq_sts, &dev->op_regs->usbsts);
  2305. /* resume from suspend */
  2306. portsc1 = readl(&dev->op_regs->portsc1);
  2307. if (dev->usb_state == USB_STATE_SUSPENDED)
  2308. if (!(portsc1 & PORTS_SUSP))
  2309. handle_bus_resume(dev);
  2310. /* USB interrupt */
  2311. if (irq_sts & STS_UI) {
  2312. dev_vdbg(&dev->pdev->dev, "USB interrupt\n");
  2313. /* setup packet received from ep0 */
  2314. if (readl(&dev->op_regs->endptsetupstat)
  2315. & EP0SETUPSTAT_MASK) {
  2316. dev_vdbg(&dev->pdev->dev,
  2317. "USB SETUP packet received interrupt\n");
  2318. /* setup tripwire semaphone */
  2319. setup_tripwire(dev);
  2320. handle_setup_packet(dev, &dev->local_setup_buff);
  2321. }
  2322. /* USB transfer completion */
  2323. if (readl(&dev->op_regs->endptcomplete)) {
  2324. dev_vdbg(&dev->pdev->dev,
  2325. "USB transfer completion interrupt\n");
  2326. handle_trans_complete(dev);
  2327. }
  2328. }
  2329. /* SOF received interrupt (for ISO transfer) */
  2330. if (irq_sts & STS_SRI) {
  2331. /* FIXME */
  2332. /* dev_vdbg(&dev->pdev->dev, "SOF received interrupt\n"); */
  2333. }
  2334. /* port change detect interrupt */
  2335. if (irq_sts & STS_PCI) {
  2336. dev_vdbg(&dev->pdev->dev, "port change detect interrupt\n");
  2337. handle_port_change(dev);
  2338. }
  2339. /* suspend interrrupt */
  2340. if (irq_sts & STS_SLI) {
  2341. dev_vdbg(&dev->pdev->dev, "suspend interrupt\n");
  2342. handle_bus_suspend(dev);
  2343. }
  2344. /* USB reset interrupt */
  2345. if (irq_sts & STS_URI) {
  2346. dev_vdbg(&dev->pdev->dev, "USB reset interrupt\n");
  2347. handle_usb_reset(dev);
  2348. }
  2349. /* USB error or system error interrupt */
  2350. if (irq_sts & (STS_UEI | STS_SEI)) {
  2351. /* FIXME */
  2352. dev_warn(&dev->pdev->dev, "error IRQ, irq_sts: %x\n", irq_sts);
  2353. }
  2354. spin_unlock(&dev->lock);
  2355. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2356. return IRQ_HANDLED;
  2357. }
  2358. /*-------------------------------------------------------------------------*/
  2359. /* release device structure */
  2360. static void gadget_release(struct device *_dev)
  2361. {
  2362. struct langwell_udc *dev = the_controller;
  2363. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2364. complete(dev->done);
  2365. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2366. kfree(dev);
  2367. }
  2368. /* tear down the binding between this driver and the pci device */
  2369. static void langwell_udc_remove(struct pci_dev *pdev)
  2370. {
  2371. struct langwell_udc *dev = the_controller;
  2372. DECLARE_COMPLETION(done);
  2373. BUG_ON(dev->driver);
  2374. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2375. dev->done = &done;
  2376. /* free memory allocated in probe */
  2377. if (dev->dtd_pool)
  2378. dma_pool_destroy(dev->dtd_pool);
  2379. if (dev->status_req) {
  2380. kfree(dev->status_req->req.buf);
  2381. kfree(dev->status_req);
  2382. }
  2383. if (dev->ep_dqh)
  2384. dma_free_coherent(&pdev->dev, dev->ep_dqh_size,
  2385. dev->ep_dqh, dev->ep_dqh_dma);
  2386. kfree(dev->ep);
  2387. /* diable IRQ handler */
  2388. if (dev->got_irq)
  2389. free_irq(pdev->irq, dev);
  2390. #ifndef OTG_TRANSCEIVER
  2391. if (dev->cap_regs)
  2392. iounmap(dev->cap_regs);
  2393. if (dev->region)
  2394. release_mem_region(pci_resource_start(pdev, 0),
  2395. pci_resource_len(pdev, 0));
  2396. if (dev->enabled)
  2397. pci_disable_device(pdev);
  2398. #else
  2399. if (dev->transceiver) {
  2400. otg_put_transceiver(dev->transceiver);
  2401. dev->transceiver = NULL;
  2402. dev->lotg = NULL;
  2403. }
  2404. #endif
  2405. dev->cap_regs = NULL;
  2406. dev_info(&dev->pdev->dev, "unbind\n");
  2407. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2408. device_unregister(&dev->gadget.dev);
  2409. device_remove_file(&pdev->dev, &dev_attr_langwell_udc);
  2410. #ifndef OTG_TRANSCEIVER
  2411. pci_set_drvdata(pdev, NULL);
  2412. #endif
  2413. /* free dev, wait for the release() finished */
  2414. wait_for_completion(&done);
  2415. the_controller = NULL;
  2416. }
  2417. /*
  2418. * wrap this driver around the specified device, but
  2419. * don't respond over USB until a gadget driver binds to us.
  2420. */
  2421. static int langwell_udc_probe(struct pci_dev *pdev,
  2422. const struct pci_device_id *id)
  2423. {
  2424. struct langwell_udc *dev;
  2425. #ifndef OTG_TRANSCEIVER
  2426. unsigned long resource, len;
  2427. #endif
  2428. void __iomem *base = NULL;
  2429. size_t size;
  2430. int retval;
  2431. if (the_controller) {
  2432. dev_warn(&pdev->dev, "ignoring\n");
  2433. return -EBUSY;
  2434. }
  2435. /* alloc, and start init */
  2436. dev = kzalloc(sizeof *dev, GFP_KERNEL);
  2437. if (dev == NULL) {
  2438. retval = -ENOMEM;
  2439. goto error;
  2440. }
  2441. /* initialize device spinlock */
  2442. spin_lock_init(&dev->lock);
  2443. dev->pdev = pdev;
  2444. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2445. #ifdef OTG_TRANSCEIVER
  2446. /* PCI device is already enabled by otg_transceiver driver */
  2447. dev->enabled = 1;
  2448. /* mem region and register base */
  2449. dev->region = 1;
  2450. dev->transceiver = otg_get_transceiver();
  2451. dev->lotg = otg_to_langwell(dev->transceiver);
  2452. base = dev->lotg->regs;
  2453. #else
  2454. pci_set_drvdata(pdev, dev);
  2455. /* now all the pci goodies ... */
  2456. if (pci_enable_device(pdev) < 0) {
  2457. retval = -ENODEV;
  2458. goto error;
  2459. }
  2460. dev->enabled = 1;
  2461. /* control register: BAR 0 */
  2462. resource = pci_resource_start(pdev, 0);
  2463. len = pci_resource_len(pdev, 0);
  2464. if (!request_mem_region(resource, len, driver_name)) {
  2465. dev_err(&dev->pdev->dev, "controller already in use\n");
  2466. retval = -EBUSY;
  2467. goto error;
  2468. }
  2469. dev->region = 1;
  2470. base = ioremap_nocache(resource, len);
  2471. #endif
  2472. if (base == NULL) {
  2473. dev_err(&dev->pdev->dev, "can't map memory\n");
  2474. retval = -EFAULT;
  2475. goto error;
  2476. }
  2477. dev->cap_regs = (struct langwell_cap_regs __iomem *) base;
  2478. dev_vdbg(&dev->pdev->dev, "dev->cap_regs: %p\n", dev->cap_regs);
  2479. dev->op_regs = (struct langwell_op_regs __iomem *)
  2480. (base + OP_REG_OFFSET);
  2481. dev_vdbg(&dev->pdev->dev, "dev->op_regs: %p\n", dev->op_regs);
  2482. /* irq setup after old hardware is cleaned up */
  2483. if (!pdev->irq) {
  2484. dev_err(&dev->pdev->dev, "No IRQ. Check PCI setup!\n");
  2485. retval = -ENODEV;
  2486. goto error;
  2487. }
  2488. #ifndef OTG_TRANSCEIVER
  2489. dev_info(&dev->pdev->dev,
  2490. "irq %d, io mem: 0x%08lx, len: 0x%08lx, pci mem 0x%p\n",
  2491. pdev->irq, resource, len, base);
  2492. /* enables bus-mastering for device dev */
  2493. pci_set_master(pdev);
  2494. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2495. driver_name, dev) != 0) {
  2496. dev_err(&dev->pdev->dev,
  2497. "request interrupt %d failed\n", pdev->irq);
  2498. retval = -EBUSY;
  2499. goto error;
  2500. }
  2501. dev->got_irq = 1;
  2502. #endif
  2503. /* set stopped bit */
  2504. dev->stopped = 1;
  2505. /* capabilities and endpoint number */
  2506. dev->lpm = (readl(&dev->cap_regs->hccparams) & HCC_LEN) ? 1 : 0;
  2507. dev->dciversion = readw(&dev->cap_regs->dciversion);
  2508. dev->devcap = (readl(&dev->cap_regs->dccparams) & DEVCAP) ? 1 : 0;
  2509. dev_vdbg(&dev->pdev->dev, "dev->lpm: %d\n", dev->lpm);
  2510. dev_vdbg(&dev->pdev->dev, "dev->dciversion: 0x%04x\n",
  2511. dev->dciversion);
  2512. dev_vdbg(&dev->pdev->dev, "dccparams: 0x%08x\n",
  2513. readl(&dev->cap_regs->dccparams));
  2514. dev_vdbg(&dev->pdev->dev, "dev->devcap: %d\n", dev->devcap);
  2515. if (!dev->devcap) {
  2516. dev_err(&dev->pdev->dev, "can't support device mode\n");
  2517. retval = -ENODEV;
  2518. goto error;
  2519. }
  2520. /* a pair of endpoints (out/in) for each address */
  2521. dev->ep_max = DEN(readl(&dev->cap_regs->dccparams)) * 2;
  2522. dev_vdbg(&dev->pdev->dev, "dev->ep_max: %d\n", dev->ep_max);
  2523. /* allocate endpoints memory */
  2524. dev->ep = kzalloc(sizeof(struct langwell_ep) * dev->ep_max,
  2525. GFP_KERNEL);
  2526. if (!dev->ep) {
  2527. dev_err(&dev->pdev->dev, "allocate endpoints memory failed\n");
  2528. retval = -ENOMEM;
  2529. goto error;
  2530. }
  2531. /* allocate device dQH memory */
  2532. size = dev->ep_max * sizeof(struct langwell_dqh);
  2533. dev_vdbg(&dev->pdev->dev, "orig size = %d\n", size);
  2534. if (size < DQH_ALIGNMENT)
  2535. size = DQH_ALIGNMENT;
  2536. else if ((size % DQH_ALIGNMENT) != 0) {
  2537. size += DQH_ALIGNMENT + 1;
  2538. size &= ~(DQH_ALIGNMENT - 1);
  2539. }
  2540. dev->ep_dqh = dma_alloc_coherent(&pdev->dev, size,
  2541. &dev->ep_dqh_dma, GFP_KERNEL);
  2542. if (!dev->ep_dqh) {
  2543. dev_err(&dev->pdev->dev, "allocate dQH memory failed\n");
  2544. retval = -ENOMEM;
  2545. goto error;
  2546. }
  2547. dev->ep_dqh_size = size;
  2548. dev_vdbg(&dev->pdev->dev, "ep_dqh_size = %d\n", dev->ep_dqh_size);
  2549. /* initialize ep0 status request structure */
  2550. dev->status_req = kzalloc(sizeof(struct langwell_request), GFP_KERNEL);
  2551. if (!dev->status_req) {
  2552. dev_err(&dev->pdev->dev,
  2553. "allocate status_req memory failed\n");
  2554. retval = -ENOMEM;
  2555. goto error;
  2556. }
  2557. INIT_LIST_HEAD(&dev->status_req->queue);
  2558. /* allocate a small amount of memory to get valid address */
  2559. dev->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  2560. dev->status_req->req.dma = virt_to_phys(dev->status_req->req.buf);
  2561. dev->resume_state = USB_STATE_NOTATTACHED;
  2562. dev->usb_state = USB_STATE_POWERED;
  2563. dev->ep0_dir = USB_DIR_OUT;
  2564. dev->remote_wakeup = 0; /* default to 0 on reset */
  2565. #ifndef OTG_TRANSCEIVER
  2566. /* reset device controller */
  2567. langwell_udc_reset(dev);
  2568. #endif
  2569. /* initialize gadget structure */
  2570. dev->gadget.ops = &langwell_ops; /* usb_gadget_ops */
  2571. dev->gadget.ep0 = &dev->ep[0].ep; /* gadget ep0 */
  2572. INIT_LIST_HEAD(&dev->gadget.ep_list); /* ep_list */
  2573. dev->gadget.speed = USB_SPEED_UNKNOWN; /* speed */
  2574. dev->gadget.is_dualspeed = 1; /* support dual speed */
  2575. #ifdef OTG_TRANSCEIVER
  2576. dev->gadget.is_otg = 1; /* support otg mode */
  2577. #endif
  2578. /* the "gadget" abstracts/virtualizes the controller */
  2579. dev_set_name(&dev->gadget.dev, "gadget");
  2580. dev->gadget.dev.parent = &pdev->dev;
  2581. dev->gadget.dev.dma_mask = pdev->dev.dma_mask;
  2582. dev->gadget.dev.release = gadget_release;
  2583. dev->gadget.name = driver_name; /* gadget name */
  2584. /* controller endpoints reinit */
  2585. eps_reinit(dev);
  2586. #ifndef OTG_TRANSCEIVER
  2587. /* reset ep0 dQH and endptctrl */
  2588. ep0_reset(dev);
  2589. #endif
  2590. /* create dTD dma_pool resource */
  2591. dev->dtd_pool = dma_pool_create("langwell_dtd",
  2592. &dev->pdev->dev,
  2593. sizeof(struct langwell_dtd),
  2594. DTD_ALIGNMENT,
  2595. DMA_BOUNDARY);
  2596. if (!dev->dtd_pool) {
  2597. retval = -ENOMEM;
  2598. goto error;
  2599. }
  2600. /* done */
  2601. dev_info(&dev->pdev->dev, "%s\n", driver_desc);
  2602. dev_info(&dev->pdev->dev, "irq %d, pci mem %p\n", pdev->irq, base);
  2603. dev_info(&dev->pdev->dev, "Driver version: " DRIVER_VERSION "\n");
  2604. dev_info(&dev->pdev->dev, "Support (max) %d endpoints\n", dev->ep_max);
  2605. dev_info(&dev->pdev->dev, "Device interface version: 0x%04x\n",
  2606. dev->dciversion);
  2607. dev_info(&dev->pdev->dev, "Controller mode: %s\n",
  2608. dev->devcap ? "Device" : "Host");
  2609. dev_info(&dev->pdev->dev, "Support USB LPM: %s\n",
  2610. dev->lpm ? "Yes" : "No");
  2611. dev_vdbg(&dev->pdev->dev,
  2612. "After langwell_udc_probe(), print all registers:\n");
  2613. print_all_registers(dev);
  2614. the_controller = dev;
  2615. retval = device_register(&dev->gadget.dev);
  2616. if (retval)
  2617. goto error;
  2618. retval = device_create_file(&pdev->dev, &dev_attr_langwell_udc);
  2619. if (retval)
  2620. goto error;
  2621. dev_vdbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2622. return 0;
  2623. error:
  2624. if (dev) {
  2625. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2626. langwell_udc_remove(pdev);
  2627. }
  2628. return retval;
  2629. }
  2630. /* device controller suspend */
  2631. static int langwell_udc_suspend(struct pci_dev *pdev, pm_message_t state)
  2632. {
  2633. struct langwell_udc *dev = the_controller;
  2634. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2635. /* disable interrupt and set controller to stop state */
  2636. langwell_udc_stop(dev);
  2637. /* diable IRQ handler */
  2638. if (dev->got_irq)
  2639. free_irq(pdev->irq, dev);
  2640. dev->got_irq = 0;
  2641. /* save PCI state */
  2642. pci_save_state(pdev);
  2643. /* set device power state */
  2644. pci_set_power_state(pdev, PCI_D3hot);
  2645. /* enter PHY low power suspend */
  2646. if (dev->pdev->device != 0x0829)
  2647. langwell_phy_low_power(dev, 1);
  2648. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2649. return 0;
  2650. }
  2651. /* device controller resume */
  2652. static int langwell_udc_resume(struct pci_dev *pdev)
  2653. {
  2654. struct langwell_udc *dev = the_controller;
  2655. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2656. /* exit PHY low power suspend */
  2657. if (dev->pdev->device != 0x0829)
  2658. langwell_phy_low_power(dev, 0);
  2659. /* set device D0 power state */
  2660. pci_set_power_state(pdev, PCI_D0);
  2661. /* restore PCI state */
  2662. pci_restore_state(pdev);
  2663. /* enable IRQ handler */
  2664. if (request_irq(pdev->irq, langwell_irq, IRQF_SHARED,
  2665. driver_name, dev) != 0) {
  2666. dev_err(&dev->pdev->dev, "request interrupt %d failed\n",
  2667. pdev->irq);
  2668. return -EBUSY;
  2669. }
  2670. dev->got_irq = 1;
  2671. /* reset and start controller to run state */
  2672. if (dev->stopped) {
  2673. /* reset device controller */
  2674. langwell_udc_reset(dev);
  2675. /* reset ep0 dQH and endptctrl */
  2676. ep0_reset(dev);
  2677. /* start device if gadget is loaded */
  2678. if (dev->driver)
  2679. langwell_udc_start(dev);
  2680. }
  2681. /* reset USB status */
  2682. dev->usb_state = USB_STATE_ATTACHED;
  2683. dev->ep0_state = WAIT_FOR_SETUP;
  2684. dev->ep0_dir = USB_DIR_OUT;
  2685. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2686. return 0;
  2687. }
  2688. /* pci driver shutdown */
  2689. static void langwell_udc_shutdown(struct pci_dev *pdev)
  2690. {
  2691. struct langwell_udc *dev = the_controller;
  2692. u32 usbmode;
  2693. dev_dbg(&dev->pdev->dev, "---> %s()\n", __func__);
  2694. /* reset controller mode to IDLE */
  2695. usbmode = readl(&dev->op_regs->usbmode);
  2696. dev_dbg(&dev->pdev->dev, "usbmode = 0x%08x\n", usbmode);
  2697. usbmode &= (~3 | MODE_IDLE);
  2698. writel(usbmode, &dev->op_regs->usbmode);
  2699. dev_dbg(&dev->pdev->dev, "<--- %s()\n", __func__);
  2700. }
  2701. /*-------------------------------------------------------------------------*/
  2702. static const struct pci_device_id pci_ids[] = { {
  2703. .class = ((PCI_CLASS_SERIAL_USB << 8) | 0xfe),
  2704. .class_mask = ~0,
  2705. .vendor = 0x8086,
  2706. .device = 0x0811,
  2707. .subvendor = PCI_ANY_ID,
  2708. .subdevice = PCI_ANY_ID,
  2709. }, { /* end: all zeroes */ }
  2710. };
  2711. MODULE_DEVICE_TABLE(pci, pci_ids);
  2712. static struct pci_driver langwell_pci_driver = {
  2713. .name = (char *) driver_name,
  2714. .id_table = pci_ids,
  2715. .probe = langwell_udc_probe,
  2716. .remove = langwell_udc_remove,
  2717. /* device controller suspend/resume */
  2718. .suspend = langwell_udc_suspend,
  2719. .resume = langwell_udc_resume,
  2720. .shutdown = langwell_udc_shutdown,
  2721. };
  2722. static int __init init(void)
  2723. {
  2724. #ifdef OTG_TRANSCEIVER
  2725. return langwell_register_peripheral(&langwell_pci_driver);
  2726. #else
  2727. return pci_register_driver(&langwell_pci_driver);
  2728. #endif
  2729. }
  2730. module_init(init);
  2731. static void __exit cleanup(void)
  2732. {
  2733. #ifdef OTG_TRANSCEIVER
  2734. return langwell_unregister_peripheral(&langwell_pci_driver);
  2735. #else
  2736. pci_unregister_driver(&langwell_pci_driver);
  2737. #endif
  2738. }
  2739. module_exit(cleanup);
  2740. MODULE_DESCRIPTION(DRIVER_DESC);
  2741. MODULE_AUTHOR("Xiaochen Shen <xiaochen.shen@intel.com>");
  2742. MODULE_VERSION(DRIVER_VERSION);
  2743. MODULE_LICENSE("GPL");