nouveau_state.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. static void nouveau_stub_takedown(struct drm_device *dev) {}
  41. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  42. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  43. {
  44. struct drm_nouveau_private *dev_priv = dev->dev_private;
  45. struct nouveau_engine *engine = &dev_priv->engine;
  46. switch (dev_priv->chipset & 0xf0) {
  47. case 0x00:
  48. engine->instmem.init = nv04_instmem_init;
  49. engine->instmem.takedown = nv04_instmem_takedown;
  50. engine->instmem.suspend = nv04_instmem_suspend;
  51. engine->instmem.resume = nv04_instmem_resume;
  52. engine->instmem.get = nv04_instmem_get;
  53. engine->instmem.put = nv04_instmem_put;
  54. engine->instmem.map = nv04_instmem_map;
  55. engine->instmem.unmap = nv04_instmem_unmap;
  56. engine->instmem.flush = nv04_instmem_flush;
  57. engine->mc.init = nv04_mc_init;
  58. engine->mc.takedown = nv04_mc_takedown;
  59. engine->timer.init = nv04_timer_init;
  60. engine->timer.read = nv04_timer_read;
  61. engine->timer.takedown = nv04_timer_takedown;
  62. engine->fb.init = nv04_fb_init;
  63. engine->fb.takedown = nv04_fb_takedown;
  64. engine->fifo.channels = 16;
  65. engine->fifo.init = nv04_fifo_init;
  66. engine->fifo.takedown = nv04_fifo_fini;
  67. engine->fifo.disable = nv04_fifo_disable;
  68. engine->fifo.enable = nv04_fifo_enable;
  69. engine->fifo.reassign = nv04_fifo_reassign;
  70. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  71. engine->fifo.channel_id = nv04_fifo_channel_id;
  72. engine->fifo.create_context = nv04_fifo_create_context;
  73. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  74. engine->fifo.load_context = nv04_fifo_load_context;
  75. engine->fifo.unload_context = nv04_fifo_unload_context;
  76. engine->display.early_init = nv04_display_early_init;
  77. engine->display.late_takedown = nv04_display_late_takedown;
  78. engine->display.create = nv04_display_create;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->display.init = nv04_display_init;
  81. engine->display.fini = nv04_display_fini;
  82. engine->pm.clocks_get = nv04_pm_clocks_get;
  83. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  84. engine->pm.clocks_set = nv04_pm_clocks_set;
  85. engine->vram.init = nv04_fb_vram_init;
  86. engine->vram.takedown = nouveau_stub_takedown;
  87. engine->vram.flags_valid = nouveau_mem_flags_valid;
  88. break;
  89. case 0x10:
  90. engine->instmem.init = nv04_instmem_init;
  91. engine->instmem.takedown = nv04_instmem_takedown;
  92. engine->instmem.suspend = nv04_instmem_suspend;
  93. engine->instmem.resume = nv04_instmem_resume;
  94. engine->instmem.get = nv04_instmem_get;
  95. engine->instmem.put = nv04_instmem_put;
  96. engine->instmem.map = nv04_instmem_map;
  97. engine->instmem.unmap = nv04_instmem_unmap;
  98. engine->instmem.flush = nv04_instmem_flush;
  99. engine->mc.init = nv04_mc_init;
  100. engine->mc.takedown = nv04_mc_takedown;
  101. engine->timer.init = nv04_timer_init;
  102. engine->timer.read = nv04_timer_read;
  103. engine->timer.takedown = nv04_timer_takedown;
  104. engine->fb.init = nv10_fb_init;
  105. engine->fb.takedown = nv10_fb_takedown;
  106. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  107. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  108. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  109. engine->fifo.channels = 32;
  110. engine->fifo.init = nv10_fifo_init;
  111. engine->fifo.takedown = nv04_fifo_fini;
  112. engine->fifo.disable = nv04_fifo_disable;
  113. engine->fifo.enable = nv04_fifo_enable;
  114. engine->fifo.reassign = nv04_fifo_reassign;
  115. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  116. engine->fifo.channel_id = nv10_fifo_channel_id;
  117. engine->fifo.create_context = nv10_fifo_create_context;
  118. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  119. engine->fifo.load_context = nv10_fifo_load_context;
  120. engine->fifo.unload_context = nv10_fifo_unload_context;
  121. engine->display.early_init = nv04_display_early_init;
  122. engine->display.late_takedown = nv04_display_late_takedown;
  123. engine->display.create = nv04_display_create;
  124. engine->display.destroy = nv04_display_destroy;
  125. engine->display.init = nv04_display_init;
  126. engine->display.fini = nv04_display_fini;
  127. engine->gpio.drive = nv10_gpio_drive;
  128. engine->gpio.sense = nv10_gpio_sense;
  129. engine->pm.clocks_get = nv04_pm_clocks_get;
  130. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  131. engine->pm.clocks_set = nv04_pm_clocks_set;
  132. if (dev_priv->chipset == 0x1a ||
  133. dev_priv->chipset == 0x1f)
  134. engine->vram.init = nv1a_fb_vram_init;
  135. else
  136. engine->vram.init = nv10_fb_vram_init;
  137. engine->vram.takedown = nouveau_stub_takedown;
  138. engine->vram.flags_valid = nouveau_mem_flags_valid;
  139. break;
  140. case 0x20:
  141. engine->instmem.init = nv04_instmem_init;
  142. engine->instmem.takedown = nv04_instmem_takedown;
  143. engine->instmem.suspend = nv04_instmem_suspend;
  144. engine->instmem.resume = nv04_instmem_resume;
  145. engine->instmem.get = nv04_instmem_get;
  146. engine->instmem.put = nv04_instmem_put;
  147. engine->instmem.map = nv04_instmem_map;
  148. engine->instmem.unmap = nv04_instmem_unmap;
  149. engine->instmem.flush = nv04_instmem_flush;
  150. engine->mc.init = nv04_mc_init;
  151. engine->mc.takedown = nv04_mc_takedown;
  152. engine->timer.init = nv04_timer_init;
  153. engine->timer.read = nv04_timer_read;
  154. engine->timer.takedown = nv04_timer_takedown;
  155. engine->fb.init = nv20_fb_init;
  156. engine->fb.takedown = nv20_fb_takedown;
  157. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  158. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  159. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  160. engine->fifo.channels = 32;
  161. engine->fifo.init = nv10_fifo_init;
  162. engine->fifo.takedown = nv04_fifo_fini;
  163. engine->fifo.disable = nv04_fifo_disable;
  164. engine->fifo.enable = nv04_fifo_enable;
  165. engine->fifo.reassign = nv04_fifo_reassign;
  166. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  167. engine->fifo.channel_id = nv10_fifo_channel_id;
  168. engine->fifo.create_context = nv10_fifo_create_context;
  169. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  170. engine->fifo.load_context = nv10_fifo_load_context;
  171. engine->fifo.unload_context = nv10_fifo_unload_context;
  172. engine->display.early_init = nv04_display_early_init;
  173. engine->display.late_takedown = nv04_display_late_takedown;
  174. engine->display.create = nv04_display_create;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->display.init = nv04_display_init;
  177. engine->display.fini = nv04_display_fini;
  178. engine->gpio.drive = nv10_gpio_drive;
  179. engine->gpio.sense = nv10_gpio_sense;
  180. engine->pm.clocks_get = nv04_pm_clocks_get;
  181. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  182. engine->pm.clocks_set = nv04_pm_clocks_set;
  183. engine->vram.init = nv20_fb_vram_init;
  184. engine->vram.takedown = nouveau_stub_takedown;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.destroy = nv04_display_destroy;
  223. engine->display.init = nv04_display_init;
  224. engine->display.fini = nv04_display_fini;
  225. engine->gpio.drive = nv10_gpio_drive;
  226. engine->gpio.sense = nv10_gpio_sense;
  227. engine->pm.clocks_get = nv04_pm_clocks_get;
  228. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  229. engine->pm.clocks_set = nv04_pm_clocks_set;
  230. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  231. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  232. engine->vram.init = nv20_fb_vram_init;
  233. engine->vram.takedown = nouveau_stub_takedown;
  234. engine->vram.flags_valid = nouveau_mem_flags_valid;
  235. break;
  236. case 0x40:
  237. case 0x60:
  238. engine->instmem.init = nv04_instmem_init;
  239. engine->instmem.takedown = nv04_instmem_takedown;
  240. engine->instmem.suspend = nv04_instmem_suspend;
  241. engine->instmem.resume = nv04_instmem_resume;
  242. engine->instmem.get = nv04_instmem_get;
  243. engine->instmem.put = nv04_instmem_put;
  244. engine->instmem.map = nv04_instmem_map;
  245. engine->instmem.unmap = nv04_instmem_unmap;
  246. engine->instmem.flush = nv04_instmem_flush;
  247. engine->mc.init = nv40_mc_init;
  248. engine->mc.takedown = nv40_mc_takedown;
  249. engine->timer.init = nv04_timer_init;
  250. engine->timer.read = nv04_timer_read;
  251. engine->timer.takedown = nv04_timer_takedown;
  252. engine->fb.init = nv40_fb_init;
  253. engine->fb.takedown = nv40_fb_takedown;
  254. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  255. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  256. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  257. engine->fifo.channels = 32;
  258. engine->fifo.init = nv40_fifo_init;
  259. engine->fifo.takedown = nv04_fifo_fini;
  260. engine->fifo.disable = nv04_fifo_disable;
  261. engine->fifo.enable = nv04_fifo_enable;
  262. engine->fifo.reassign = nv04_fifo_reassign;
  263. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  264. engine->fifo.channel_id = nv10_fifo_channel_id;
  265. engine->fifo.create_context = nv40_fifo_create_context;
  266. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  267. engine->fifo.load_context = nv40_fifo_load_context;
  268. engine->fifo.unload_context = nv40_fifo_unload_context;
  269. engine->display.early_init = nv04_display_early_init;
  270. engine->display.late_takedown = nv04_display_late_takedown;
  271. engine->display.create = nv04_display_create;
  272. engine->display.destroy = nv04_display_destroy;
  273. engine->display.init = nv04_display_init;
  274. engine->display.fini = nv04_display_fini;
  275. engine->gpio.init = nv10_gpio_init;
  276. engine->gpio.fini = nv10_gpio_fini;
  277. engine->gpio.drive = nv10_gpio_drive;
  278. engine->gpio.sense = nv10_gpio_sense;
  279. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  280. engine->pm.clocks_get = nv40_pm_clocks_get;
  281. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  282. engine->pm.clocks_set = nv40_pm_clocks_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->pm.pwm_get = nv40_pm_pwm_get;
  287. engine->pm.pwm_set = nv40_pm_pwm_set;
  288. engine->vram.init = nv40_fb_vram_init;
  289. engine->vram.takedown = nouveau_stub_takedown;
  290. engine->vram.flags_valid = nouveau_mem_flags_valid;
  291. break;
  292. case 0x50:
  293. case 0x80: /* gotta love NVIDIA's consistency.. */
  294. case 0x90:
  295. case 0xa0:
  296. engine->instmem.init = nv50_instmem_init;
  297. engine->instmem.takedown = nv50_instmem_takedown;
  298. engine->instmem.suspend = nv50_instmem_suspend;
  299. engine->instmem.resume = nv50_instmem_resume;
  300. engine->instmem.get = nv50_instmem_get;
  301. engine->instmem.put = nv50_instmem_put;
  302. engine->instmem.map = nv50_instmem_map;
  303. engine->instmem.unmap = nv50_instmem_unmap;
  304. if (dev_priv->chipset == 0x50)
  305. engine->instmem.flush = nv50_instmem_flush;
  306. else
  307. engine->instmem.flush = nv84_instmem_flush;
  308. engine->mc.init = nv50_mc_init;
  309. engine->mc.takedown = nv50_mc_takedown;
  310. engine->timer.init = nv04_timer_init;
  311. engine->timer.read = nv04_timer_read;
  312. engine->timer.takedown = nv04_timer_takedown;
  313. engine->fb.init = nv50_fb_init;
  314. engine->fb.takedown = nv50_fb_takedown;
  315. engine->fifo.channels = 128;
  316. engine->fifo.init = nv50_fifo_init;
  317. engine->fifo.takedown = nv50_fifo_takedown;
  318. engine->fifo.disable = nv04_fifo_disable;
  319. engine->fifo.enable = nv04_fifo_enable;
  320. engine->fifo.reassign = nv04_fifo_reassign;
  321. engine->fifo.channel_id = nv50_fifo_channel_id;
  322. engine->fifo.create_context = nv50_fifo_create_context;
  323. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  324. engine->fifo.load_context = nv50_fifo_load_context;
  325. engine->fifo.unload_context = nv50_fifo_unload_context;
  326. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  327. engine->display.early_init = nv50_display_early_init;
  328. engine->display.late_takedown = nv50_display_late_takedown;
  329. engine->display.create = nv50_display_create;
  330. engine->display.destroy = nv50_display_destroy;
  331. engine->display.init = nv50_display_init;
  332. engine->display.fini = nv50_display_fini;
  333. engine->gpio.init = nv50_gpio_init;
  334. engine->gpio.fini = nv50_gpio_fini;
  335. engine->gpio.drive = nv50_gpio_drive;
  336. engine->gpio.sense = nv50_gpio_sense;
  337. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  338. switch (dev_priv->chipset) {
  339. case 0x84:
  340. case 0x86:
  341. case 0x92:
  342. case 0x94:
  343. case 0x96:
  344. case 0x98:
  345. case 0xa0:
  346. case 0xaa:
  347. case 0xac:
  348. case 0x50:
  349. engine->pm.clocks_get = nv50_pm_clocks_get;
  350. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  351. engine->pm.clocks_set = nv50_pm_clocks_set;
  352. break;
  353. default:
  354. engine->pm.clocks_get = nva3_pm_clocks_get;
  355. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  356. engine->pm.clocks_set = nva3_pm_clocks_set;
  357. break;
  358. }
  359. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  360. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  361. if (dev_priv->chipset >= 0x84)
  362. engine->pm.temp_get = nv84_temp_get;
  363. else
  364. engine->pm.temp_get = nv40_temp_get;
  365. engine->pm.pwm_get = nv50_pm_pwm_get;
  366. engine->pm.pwm_set = nv50_pm_pwm_set;
  367. engine->vram.init = nv50_vram_init;
  368. engine->vram.takedown = nv50_vram_fini;
  369. engine->vram.get = nv50_vram_new;
  370. engine->vram.put = nv50_vram_del;
  371. engine->vram.flags_valid = nv50_vram_flags_valid;
  372. break;
  373. case 0xc0:
  374. engine->instmem.init = nvc0_instmem_init;
  375. engine->instmem.takedown = nvc0_instmem_takedown;
  376. engine->instmem.suspend = nvc0_instmem_suspend;
  377. engine->instmem.resume = nvc0_instmem_resume;
  378. engine->instmem.get = nv50_instmem_get;
  379. engine->instmem.put = nv50_instmem_put;
  380. engine->instmem.map = nv50_instmem_map;
  381. engine->instmem.unmap = nv50_instmem_unmap;
  382. engine->instmem.flush = nv84_instmem_flush;
  383. engine->mc.init = nv50_mc_init;
  384. engine->mc.takedown = nv50_mc_takedown;
  385. engine->timer.init = nv04_timer_init;
  386. engine->timer.read = nv04_timer_read;
  387. engine->timer.takedown = nv04_timer_takedown;
  388. engine->fb.init = nvc0_fb_init;
  389. engine->fb.takedown = nvc0_fb_takedown;
  390. engine->fifo.channels = 128;
  391. engine->fifo.init = nvc0_fifo_init;
  392. engine->fifo.takedown = nvc0_fifo_takedown;
  393. engine->fifo.disable = nvc0_fifo_disable;
  394. engine->fifo.enable = nvc0_fifo_enable;
  395. engine->fifo.reassign = nvc0_fifo_reassign;
  396. engine->fifo.channel_id = nvc0_fifo_channel_id;
  397. engine->fifo.create_context = nvc0_fifo_create_context;
  398. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  399. engine->fifo.load_context = nvc0_fifo_load_context;
  400. engine->fifo.unload_context = nvc0_fifo_unload_context;
  401. engine->display.early_init = nv50_display_early_init;
  402. engine->display.late_takedown = nv50_display_late_takedown;
  403. engine->display.create = nv50_display_create;
  404. engine->display.destroy = nv50_display_destroy;
  405. engine->display.init = nv50_display_init;
  406. engine->display.fini = nv50_display_fini;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.fini = nv50_gpio_fini;
  409. engine->gpio.drive = nv50_gpio_drive;
  410. engine->gpio.sense = nv50_gpio_sense;
  411. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  412. engine->vram.init = nvc0_vram_init;
  413. engine->vram.takedown = nv50_vram_fini;
  414. engine->vram.get = nvc0_vram_new;
  415. engine->vram.put = nv50_vram_del;
  416. engine->vram.flags_valid = nvc0_vram_flags_valid;
  417. engine->pm.temp_get = nv84_temp_get;
  418. engine->pm.clocks_get = nvc0_pm_clocks_get;
  419. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  420. engine->pm.clocks_set = nvc0_pm_clocks_set;
  421. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  422. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  423. engine->pm.pwm_get = nv50_pm_pwm_get;
  424. engine->pm.pwm_set = nv50_pm_pwm_set;
  425. break;
  426. case 0xd0:
  427. engine->instmem.init = nvc0_instmem_init;
  428. engine->instmem.takedown = nvc0_instmem_takedown;
  429. engine->instmem.suspend = nvc0_instmem_suspend;
  430. engine->instmem.resume = nvc0_instmem_resume;
  431. engine->instmem.get = nv50_instmem_get;
  432. engine->instmem.put = nv50_instmem_put;
  433. engine->instmem.map = nv50_instmem_map;
  434. engine->instmem.unmap = nv50_instmem_unmap;
  435. engine->instmem.flush = nv84_instmem_flush;
  436. engine->mc.init = nv50_mc_init;
  437. engine->mc.takedown = nv50_mc_takedown;
  438. engine->timer.init = nv04_timer_init;
  439. engine->timer.read = nv04_timer_read;
  440. engine->timer.takedown = nv04_timer_takedown;
  441. engine->fb.init = nvc0_fb_init;
  442. engine->fb.takedown = nvc0_fb_takedown;
  443. engine->fifo.channels = 128;
  444. engine->fifo.init = nvc0_fifo_init;
  445. engine->fifo.takedown = nvc0_fifo_takedown;
  446. engine->fifo.disable = nvc0_fifo_disable;
  447. engine->fifo.enable = nvc0_fifo_enable;
  448. engine->fifo.reassign = nvc0_fifo_reassign;
  449. engine->fifo.channel_id = nvc0_fifo_channel_id;
  450. engine->fifo.create_context = nvc0_fifo_create_context;
  451. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  452. engine->fifo.load_context = nvc0_fifo_load_context;
  453. engine->fifo.unload_context = nvc0_fifo_unload_context;
  454. engine->display.early_init = nouveau_stub_init;
  455. engine->display.late_takedown = nouveau_stub_takedown;
  456. engine->display.create = nvd0_display_create;
  457. engine->display.destroy = nvd0_display_destroy;
  458. engine->display.init = nvd0_display_init;
  459. engine->display.fini = nvd0_display_fini;
  460. engine->gpio.init = nv50_gpio_init;
  461. engine->gpio.fini = nv50_gpio_fini;
  462. engine->gpio.drive = nvd0_gpio_drive;
  463. engine->gpio.sense = nvd0_gpio_sense;
  464. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  465. engine->vram.init = nvc0_vram_init;
  466. engine->vram.takedown = nv50_vram_fini;
  467. engine->vram.get = nvc0_vram_new;
  468. engine->vram.put = nv50_vram_del;
  469. engine->vram.flags_valid = nvc0_vram_flags_valid;
  470. engine->pm.temp_get = nv84_temp_get;
  471. engine->pm.clocks_get = nvc0_pm_clocks_get;
  472. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  473. engine->pm.clocks_set = nvc0_pm_clocks_set;
  474. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  475. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  476. break;
  477. case 0xe0:
  478. engine->instmem.init = nvc0_instmem_init;
  479. engine->instmem.takedown = nvc0_instmem_takedown;
  480. engine->instmem.suspend = nvc0_instmem_suspend;
  481. engine->instmem.resume = nvc0_instmem_resume;
  482. engine->instmem.get = nv50_instmem_get;
  483. engine->instmem.put = nv50_instmem_put;
  484. engine->instmem.map = nv50_instmem_map;
  485. engine->instmem.unmap = nv50_instmem_unmap;
  486. engine->instmem.flush = nv84_instmem_flush;
  487. engine->mc.init = nv50_mc_init;
  488. engine->mc.takedown = nv50_mc_takedown;
  489. engine->timer.init = nv04_timer_init;
  490. engine->timer.read = nv04_timer_read;
  491. engine->timer.takedown = nv04_timer_takedown;
  492. engine->fb.init = nvc0_fb_init;
  493. engine->fb.takedown = nvc0_fb_takedown;
  494. engine->fifo.channels = 4096;
  495. engine->fifo.init = nve0_fifo_init;
  496. engine->fifo.takedown = nve0_fifo_takedown;
  497. engine->fifo.disable = nvc0_fifo_disable;
  498. engine->fifo.enable = nvc0_fifo_enable;
  499. engine->fifo.reassign = nvc0_fifo_reassign;
  500. engine->fifo.channel_id = nve0_fifo_channel_id;
  501. engine->fifo.create_context = nve0_fifo_create_context;
  502. engine->fifo.destroy_context = nve0_fifo_destroy_context;
  503. engine->fifo.load_context = nvc0_fifo_load_context;
  504. engine->fifo.unload_context = nve0_fifo_unload_context;
  505. engine->display.early_init = nouveau_stub_init;
  506. engine->display.late_takedown = nouveau_stub_takedown;
  507. engine->display.create = nvd0_display_create;
  508. engine->display.destroy = nvd0_display_destroy;
  509. engine->display.init = nvd0_display_init;
  510. engine->display.fini = nvd0_display_fini;
  511. engine->gpio.init = nv50_gpio_init;
  512. engine->gpio.fini = nv50_gpio_fini;
  513. engine->gpio.drive = nvd0_gpio_drive;
  514. engine->gpio.sense = nvd0_gpio_sense;
  515. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  516. engine->vram.init = nvc0_vram_init;
  517. engine->vram.takedown = nv50_vram_fini;
  518. engine->vram.get = nvc0_vram_new;
  519. engine->vram.put = nv50_vram_del;
  520. engine->vram.flags_valid = nvc0_vram_flags_valid;
  521. break;
  522. default:
  523. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  524. return 1;
  525. }
  526. /* headless mode */
  527. if (nouveau_modeset == 2) {
  528. engine->display.early_init = nouveau_stub_init;
  529. engine->display.late_takedown = nouveau_stub_takedown;
  530. engine->display.create = nouveau_stub_init;
  531. engine->display.init = nouveau_stub_init;
  532. engine->display.destroy = nouveau_stub_takedown;
  533. }
  534. return 0;
  535. }
  536. static unsigned int
  537. nouveau_vga_set_decode(void *priv, bool state)
  538. {
  539. struct drm_device *dev = priv;
  540. struct drm_nouveau_private *dev_priv = dev->dev_private;
  541. if (dev_priv->chipset >= 0x40)
  542. nv_wr32(dev, 0x88054, state);
  543. else
  544. nv_wr32(dev, 0x1854, state);
  545. if (state)
  546. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  547. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  548. else
  549. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  550. }
  551. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  552. enum vga_switcheroo_state state)
  553. {
  554. struct drm_device *dev = pci_get_drvdata(pdev);
  555. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  556. if (state == VGA_SWITCHEROO_ON) {
  557. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  558. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  559. nouveau_pci_resume(pdev);
  560. drm_kms_helper_poll_enable(dev);
  561. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  562. } else {
  563. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  564. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  565. drm_kms_helper_poll_disable(dev);
  566. nouveau_switcheroo_optimus_dsm();
  567. nouveau_pci_suspend(pdev, pmm);
  568. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  569. }
  570. }
  571. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  572. {
  573. struct drm_device *dev = pci_get_drvdata(pdev);
  574. nouveau_fbcon_output_poll_changed(dev);
  575. }
  576. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  577. {
  578. struct drm_device *dev = pci_get_drvdata(pdev);
  579. bool can_switch;
  580. spin_lock(&dev->count_lock);
  581. can_switch = (dev->open_count == 0);
  582. spin_unlock(&dev->count_lock);
  583. return can_switch;
  584. }
  585. static void
  586. nouveau_card_channel_fini(struct drm_device *dev)
  587. {
  588. struct drm_nouveau_private *dev_priv = dev->dev_private;
  589. if (dev_priv->channel)
  590. nouveau_channel_put_unlocked(&dev_priv->channel);
  591. }
  592. static int
  593. nouveau_card_channel_init(struct drm_device *dev)
  594. {
  595. struct drm_nouveau_private *dev_priv = dev->dev_private;
  596. struct nouveau_channel *chan;
  597. int ret, oclass;
  598. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  599. dev_priv->channel = chan;
  600. if (ret)
  601. return ret;
  602. mutex_unlock(&dev_priv->channel->mutex);
  603. if (dev_priv->card_type <= NV_50) {
  604. if (dev_priv->card_type < NV_50)
  605. oclass = 0x0039;
  606. else
  607. oclass = 0x5039;
  608. ret = nouveau_gpuobj_gr_new(chan, NvM2MF, oclass);
  609. if (ret)
  610. goto error;
  611. ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
  612. &chan->m2mf_ntfy);
  613. if (ret)
  614. goto error;
  615. ret = RING_SPACE(chan, 6);
  616. if (ret)
  617. goto error;
  618. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
  619. OUT_RING (chan, NvM2MF);
  620. BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
  621. OUT_RING (chan, NvNotify0);
  622. OUT_RING (chan, chan->vram_handle);
  623. OUT_RING (chan, chan->gart_handle);
  624. } else
  625. if (dev_priv->card_type <= NV_D0) {
  626. ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
  627. if (ret)
  628. goto error;
  629. ret = RING_SPACE(chan, 2);
  630. if (ret)
  631. goto error;
  632. BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0000, 1);
  633. OUT_RING (chan, 0x00009039);
  634. }
  635. FIRE_RING (chan);
  636. error:
  637. if (ret)
  638. nouveau_card_channel_fini(dev);
  639. return ret;
  640. }
  641. static const struct vga_switcheroo_client_ops nouveau_switcheroo_ops = {
  642. .set_gpu_state = nouveau_switcheroo_set_state,
  643. .reprobe = nouveau_switcheroo_reprobe,
  644. .can_switch = nouveau_switcheroo_can_switch,
  645. };
  646. int
  647. nouveau_card_init(struct drm_device *dev)
  648. {
  649. struct drm_nouveau_private *dev_priv = dev->dev_private;
  650. struct nouveau_engine *engine;
  651. int ret, e = 0;
  652. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  653. vga_switcheroo_register_client(dev->pdev, &nouveau_switcheroo_ops);
  654. /* Initialise internal driver API hooks */
  655. ret = nouveau_init_engine_ptrs(dev);
  656. if (ret)
  657. goto out;
  658. engine = &dev_priv->engine;
  659. spin_lock_init(&dev_priv->channels.lock);
  660. spin_lock_init(&dev_priv->tile.lock);
  661. spin_lock_init(&dev_priv->context_switch_lock);
  662. spin_lock_init(&dev_priv->vm_lock);
  663. /* Make the CRTCs and I2C buses accessible */
  664. ret = engine->display.early_init(dev);
  665. if (ret)
  666. goto out;
  667. /* Parse BIOS tables / Run init tables if card not POSTed */
  668. ret = nouveau_bios_init(dev);
  669. if (ret)
  670. goto out_display_early;
  671. /* workaround an odd issue on nvc1 by disabling the device's
  672. * nosnoop capability. hopefully won't cause issues until a
  673. * better fix is found - assuming there is one...
  674. */
  675. if (dev_priv->chipset == 0xc1) {
  676. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  677. }
  678. /* PMC */
  679. ret = engine->mc.init(dev);
  680. if (ret)
  681. goto out_bios;
  682. /* PTIMER */
  683. ret = engine->timer.init(dev);
  684. if (ret)
  685. goto out_mc;
  686. /* PFB */
  687. ret = engine->fb.init(dev);
  688. if (ret)
  689. goto out_timer;
  690. ret = engine->vram.init(dev);
  691. if (ret)
  692. goto out_fb;
  693. /* PGPIO */
  694. ret = nouveau_gpio_create(dev);
  695. if (ret)
  696. goto out_vram;
  697. ret = nouveau_gpuobj_init(dev);
  698. if (ret)
  699. goto out_gpio;
  700. ret = engine->instmem.init(dev);
  701. if (ret)
  702. goto out_gpuobj;
  703. ret = nouveau_mem_vram_init(dev);
  704. if (ret)
  705. goto out_instmem;
  706. ret = nouveau_mem_gart_init(dev);
  707. if (ret)
  708. goto out_ttmvram;
  709. if (!dev_priv->noaccel) {
  710. switch (dev_priv->card_type) {
  711. case NV_04:
  712. nv04_graph_create(dev);
  713. break;
  714. case NV_10:
  715. nv10_graph_create(dev);
  716. break;
  717. case NV_20:
  718. case NV_30:
  719. nv20_graph_create(dev);
  720. break;
  721. case NV_40:
  722. nv40_graph_create(dev);
  723. break;
  724. case NV_50:
  725. nv50_graph_create(dev);
  726. break;
  727. case NV_C0:
  728. case NV_D0:
  729. nvc0_graph_create(dev);
  730. break;
  731. default:
  732. break;
  733. }
  734. switch (dev_priv->chipset) {
  735. case 0x84:
  736. case 0x86:
  737. case 0x92:
  738. case 0x94:
  739. case 0x96:
  740. case 0xa0:
  741. nv84_crypt_create(dev);
  742. break;
  743. case 0x98:
  744. case 0xaa:
  745. case 0xac:
  746. nv98_crypt_create(dev);
  747. break;
  748. }
  749. switch (dev_priv->card_type) {
  750. case NV_50:
  751. switch (dev_priv->chipset) {
  752. case 0xa3:
  753. case 0xa5:
  754. case 0xa8:
  755. case 0xaf:
  756. nva3_copy_create(dev);
  757. break;
  758. }
  759. break;
  760. case NV_C0:
  761. nvc0_copy_create(dev, 0);
  762. nvc0_copy_create(dev, 1);
  763. break;
  764. default:
  765. break;
  766. }
  767. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  768. nv84_bsp_create(dev);
  769. nv84_vp_create(dev);
  770. nv98_ppp_create(dev);
  771. } else
  772. if (dev_priv->chipset >= 0x84) {
  773. nv50_mpeg_create(dev);
  774. nv84_bsp_create(dev);
  775. nv84_vp_create(dev);
  776. } else
  777. if (dev_priv->chipset >= 0x50) {
  778. nv50_mpeg_create(dev);
  779. } else
  780. if (dev_priv->card_type == NV_40 ||
  781. dev_priv->chipset == 0x31 ||
  782. dev_priv->chipset == 0x34 ||
  783. dev_priv->chipset == 0x36) {
  784. nv31_mpeg_create(dev);
  785. }
  786. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  787. if (dev_priv->eng[e]) {
  788. ret = dev_priv->eng[e]->init(dev, e);
  789. if (ret)
  790. goto out_engine;
  791. }
  792. }
  793. /* PFIFO */
  794. ret = engine->fifo.init(dev);
  795. if (ret)
  796. goto out_engine;
  797. }
  798. ret = nouveau_irq_init(dev);
  799. if (ret)
  800. goto out_fifo;
  801. ret = nouveau_display_create(dev);
  802. if (ret)
  803. goto out_irq;
  804. nouveau_backlight_init(dev);
  805. nouveau_pm_init(dev);
  806. ret = nouveau_fence_init(dev);
  807. if (ret)
  808. goto out_pm;
  809. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  810. ret = nouveau_card_channel_init(dev);
  811. if (ret)
  812. goto out_fence;
  813. }
  814. if (dev->mode_config.num_crtc) {
  815. ret = nouveau_display_init(dev);
  816. if (ret)
  817. goto out_chan;
  818. nouveau_fbcon_init(dev);
  819. }
  820. return 0;
  821. out_chan:
  822. nouveau_card_channel_fini(dev);
  823. out_fence:
  824. nouveau_fence_fini(dev);
  825. out_pm:
  826. nouveau_pm_fini(dev);
  827. nouveau_backlight_exit(dev);
  828. nouveau_display_destroy(dev);
  829. out_irq:
  830. nouveau_irq_fini(dev);
  831. out_fifo:
  832. if (!dev_priv->noaccel)
  833. engine->fifo.takedown(dev);
  834. out_engine:
  835. if (!dev_priv->noaccel) {
  836. for (e = e - 1; e >= 0; e--) {
  837. if (!dev_priv->eng[e])
  838. continue;
  839. dev_priv->eng[e]->fini(dev, e, false);
  840. dev_priv->eng[e]->destroy(dev,e );
  841. }
  842. }
  843. nouveau_mem_gart_fini(dev);
  844. out_ttmvram:
  845. nouveau_mem_vram_fini(dev);
  846. out_instmem:
  847. engine->instmem.takedown(dev);
  848. out_gpuobj:
  849. nouveau_gpuobj_takedown(dev);
  850. out_gpio:
  851. nouveau_gpio_destroy(dev);
  852. out_vram:
  853. engine->vram.takedown(dev);
  854. out_fb:
  855. engine->fb.takedown(dev);
  856. out_timer:
  857. engine->timer.takedown(dev);
  858. out_mc:
  859. engine->mc.takedown(dev);
  860. out_bios:
  861. nouveau_bios_takedown(dev);
  862. out_display_early:
  863. engine->display.late_takedown(dev);
  864. out:
  865. vga_client_register(dev->pdev, NULL, NULL, NULL);
  866. return ret;
  867. }
  868. static void nouveau_card_takedown(struct drm_device *dev)
  869. {
  870. struct drm_nouveau_private *dev_priv = dev->dev_private;
  871. struct nouveau_engine *engine = &dev_priv->engine;
  872. int e;
  873. if (dev->mode_config.num_crtc) {
  874. nouveau_fbcon_fini(dev);
  875. nouveau_display_fini(dev);
  876. }
  877. nouveau_card_channel_fini(dev);
  878. nouveau_fence_fini(dev);
  879. nouveau_pm_fini(dev);
  880. nouveau_backlight_exit(dev);
  881. nouveau_display_destroy(dev);
  882. if (!dev_priv->noaccel) {
  883. engine->fifo.takedown(dev);
  884. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  885. if (dev_priv->eng[e]) {
  886. dev_priv->eng[e]->fini(dev, e, false);
  887. dev_priv->eng[e]->destroy(dev,e );
  888. }
  889. }
  890. }
  891. if (dev_priv->vga_ram) {
  892. nouveau_bo_unpin(dev_priv->vga_ram);
  893. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  894. }
  895. mutex_lock(&dev->struct_mutex);
  896. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  897. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  898. mutex_unlock(&dev->struct_mutex);
  899. nouveau_mem_gart_fini(dev);
  900. nouveau_mem_vram_fini(dev);
  901. engine->instmem.takedown(dev);
  902. nouveau_gpuobj_takedown(dev);
  903. nouveau_gpio_destroy(dev);
  904. engine->vram.takedown(dev);
  905. engine->fb.takedown(dev);
  906. engine->timer.takedown(dev);
  907. engine->mc.takedown(dev);
  908. nouveau_bios_takedown(dev);
  909. engine->display.late_takedown(dev);
  910. nouveau_irq_fini(dev);
  911. vga_client_register(dev->pdev, NULL, NULL, NULL);
  912. }
  913. int
  914. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  915. {
  916. struct drm_nouveau_private *dev_priv = dev->dev_private;
  917. struct nouveau_fpriv *fpriv;
  918. int ret;
  919. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  920. if (unlikely(!fpriv))
  921. return -ENOMEM;
  922. spin_lock_init(&fpriv->lock);
  923. INIT_LIST_HEAD(&fpriv->channels);
  924. if (dev_priv->card_type == NV_50) {
  925. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  926. &fpriv->vm);
  927. if (ret) {
  928. kfree(fpriv);
  929. return ret;
  930. }
  931. } else
  932. if (dev_priv->card_type >= NV_C0) {
  933. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  934. &fpriv->vm);
  935. if (ret) {
  936. kfree(fpriv);
  937. return ret;
  938. }
  939. }
  940. file_priv->driver_priv = fpriv;
  941. return 0;
  942. }
  943. /* here a client dies, release the stuff that was allocated for its
  944. * file_priv */
  945. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  946. {
  947. nouveau_channel_cleanup(dev, file_priv);
  948. }
  949. void
  950. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  951. {
  952. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  953. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  954. kfree(fpriv);
  955. }
  956. /* first module load, setup the mmio/fb mapping */
  957. /* KMS: we need mmio at load time, not when the first drm client opens. */
  958. int nouveau_firstopen(struct drm_device *dev)
  959. {
  960. return 0;
  961. }
  962. /* if we have an OF card, copy vbios to RAMIN */
  963. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  964. {
  965. #if defined(__powerpc__)
  966. int size, i;
  967. const uint32_t *bios;
  968. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  969. if (!dn) {
  970. NV_INFO(dev, "Unable to get the OF node\n");
  971. return;
  972. }
  973. bios = of_get_property(dn, "NVDA,BMP", &size);
  974. if (bios) {
  975. for (i = 0; i < size; i += 4)
  976. nv_wi32(dev, i, bios[i/4]);
  977. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  978. } else {
  979. NV_INFO(dev, "Unable to get the OF bios\n");
  980. }
  981. #endif
  982. }
  983. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  984. {
  985. struct pci_dev *pdev = dev->pdev;
  986. struct apertures_struct *aper = alloc_apertures(3);
  987. if (!aper)
  988. return NULL;
  989. aper->ranges[0].base = pci_resource_start(pdev, 1);
  990. aper->ranges[0].size = pci_resource_len(pdev, 1);
  991. aper->count = 1;
  992. if (pci_resource_len(pdev, 2)) {
  993. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  994. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  995. aper->count++;
  996. }
  997. if (pci_resource_len(pdev, 3)) {
  998. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  999. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  1000. aper->count++;
  1001. }
  1002. return aper;
  1003. }
  1004. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  1005. {
  1006. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1007. bool primary = false;
  1008. dev_priv->apertures = nouveau_get_apertures(dev);
  1009. if (!dev_priv->apertures)
  1010. return -ENOMEM;
  1011. #ifdef CONFIG_X86
  1012. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1013. #endif
  1014. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  1015. return 0;
  1016. }
  1017. int nouveau_load(struct drm_device *dev, unsigned long flags)
  1018. {
  1019. struct drm_nouveau_private *dev_priv;
  1020. unsigned long long offset, length;
  1021. uint32_t reg0 = ~0, strap;
  1022. int ret;
  1023. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1024. if (!dev_priv) {
  1025. ret = -ENOMEM;
  1026. goto err_out;
  1027. }
  1028. dev->dev_private = dev_priv;
  1029. dev_priv->dev = dev;
  1030. pci_set_master(dev->pdev);
  1031. dev_priv->flags = flags & NOUVEAU_FLAGS;
  1032. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  1033. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  1034. /* first up, map the start of mmio and determine the chipset */
  1035. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  1036. if (dev_priv->mmio) {
  1037. #ifdef __BIG_ENDIAN
  1038. /* put the card into big-endian mode if it's not */
  1039. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  1040. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  1041. DRM_MEMORYBARRIER();
  1042. #endif
  1043. /* determine chipset and derive architecture from it */
  1044. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  1045. if ((reg0 & 0x0f000000) > 0) {
  1046. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  1047. switch (dev_priv->chipset & 0xf0) {
  1048. case 0x10:
  1049. case 0x20:
  1050. case 0x30:
  1051. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1052. break;
  1053. case 0x40:
  1054. case 0x60:
  1055. dev_priv->card_type = NV_40;
  1056. break;
  1057. case 0x50:
  1058. case 0x80:
  1059. case 0x90:
  1060. case 0xa0:
  1061. dev_priv->card_type = NV_50;
  1062. break;
  1063. case 0xc0:
  1064. dev_priv->card_type = NV_C0;
  1065. break;
  1066. case 0xd0:
  1067. dev_priv->card_type = NV_D0;
  1068. break;
  1069. case 0xe0:
  1070. dev_priv->card_type = NV_E0;
  1071. break;
  1072. default:
  1073. break;
  1074. }
  1075. } else
  1076. if ((reg0 & 0xff00fff0) == 0x20004000) {
  1077. if (reg0 & 0x00f00000)
  1078. dev_priv->chipset = 0x05;
  1079. else
  1080. dev_priv->chipset = 0x04;
  1081. dev_priv->card_type = NV_04;
  1082. }
  1083. iounmap(dev_priv->mmio);
  1084. }
  1085. if (!dev_priv->card_type) {
  1086. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  1087. ret = -EINVAL;
  1088. goto err_priv;
  1089. }
  1090. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1091. dev_priv->card_type, reg0);
  1092. /* map the mmio regs, limiting the amount to preserve vmap space */
  1093. offset = pci_resource_start(dev->pdev, 0);
  1094. length = pci_resource_len(dev->pdev, 0);
  1095. if (dev_priv->card_type < NV_E0)
  1096. length = min(length, (unsigned long long)0x00800000);
  1097. dev_priv->mmio = ioremap(offset, length);
  1098. if (!dev_priv->mmio) {
  1099. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  1100. "Please report your setup to " DRIVER_EMAIL "\n");
  1101. ret = -EINVAL;
  1102. goto err_priv;
  1103. }
  1104. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n", offset);
  1105. /* determine frequency of timing crystal */
  1106. strap = nv_rd32(dev, 0x101000);
  1107. if ( dev_priv->chipset < 0x17 ||
  1108. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1109. strap &= 0x00000040;
  1110. else
  1111. strap &= 0x00400040;
  1112. switch (strap) {
  1113. case 0x00000000: dev_priv->crystal = 13500; break;
  1114. case 0x00000040: dev_priv->crystal = 14318; break;
  1115. case 0x00400000: dev_priv->crystal = 27000; break;
  1116. case 0x00400040: dev_priv->crystal = 25000; break;
  1117. }
  1118. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1119. /* Determine whether we'll attempt acceleration or not, some
  1120. * cards are disabled by default here due to them being known
  1121. * non-functional, or never been tested due to lack of hw.
  1122. */
  1123. dev_priv->noaccel = !!nouveau_noaccel;
  1124. if (nouveau_noaccel == -1) {
  1125. switch (dev_priv->chipset) {
  1126. case 0xd9: /* known broken */
  1127. NV_INFO(dev, "acceleration disabled by default, pass "
  1128. "noaccel=0 to force enable\n");
  1129. dev_priv->noaccel = true;
  1130. break;
  1131. default:
  1132. dev_priv->noaccel = false;
  1133. break;
  1134. }
  1135. }
  1136. ret = nouveau_remove_conflicting_drivers(dev);
  1137. if (ret)
  1138. goto err_mmio;
  1139. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1140. if (dev_priv->card_type >= NV_40) {
  1141. int ramin_bar = 2;
  1142. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1143. ramin_bar = 3;
  1144. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1145. dev_priv->ramin =
  1146. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1147. dev_priv->ramin_size);
  1148. if (!dev_priv->ramin) {
  1149. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1150. ret = -ENOMEM;
  1151. goto err_mmio;
  1152. }
  1153. } else {
  1154. dev_priv->ramin_size = 1 * 1024 * 1024;
  1155. dev_priv->ramin = ioremap(offset + NV_RAMIN,
  1156. dev_priv->ramin_size);
  1157. if (!dev_priv->ramin) {
  1158. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1159. ret = -ENOMEM;
  1160. goto err_mmio;
  1161. }
  1162. }
  1163. nouveau_OF_copy_vbios_to_ramin(dev);
  1164. /* Special flags */
  1165. if (dev->pci_device == 0x01a0)
  1166. dev_priv->flags |= NV_NFORCE;
  1167. else if (dev->pci_device == 0x01f0)
  1168. dev_priv->flags |= NV_NFORCE2;
  1169. /* For kernel modesetting, init card now and bring up fbcon */
  1170. ret = nouveau_card_init(dev);
  1171. if (ret)
  1172. goto err_ramin;
  1173. return 0;
  1174. err_ramin:
  1175. iounmap(dev_priv->ramin);
  1176. err_mmio:
  1177. iounmap(dev_priv->mmio);
  1178. err_priv:
  1179. kfree(dev_priv);
  1180. dev->dev_private = NULL;
  1181. err_out:
  1182. return ret;
  1183. }
  1184. void nouveau_lastclose(struct drm_device *dev)
  1185. {
  1186. vga_switcheroo_process_delayed_switch();
  1187. }
  1188. int nouveau_unload(struct drm_device *dev)
  1189. {
  1190. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1191. nouveau_card_takedown(dev);
  1192. iounmap(dev_priv->mmio);
  1193. iounmap(dev_priv->ramin);
  1194. kfree(dev_priv);
  1195. dev->dev_private = NULL;
  1196. return 0;
  1197. }
  1198. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1199. struct drm_file *file_priv)
  1200. {
  1201. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1202. struct drm_nouveau_getparam *getparam = data;
  1203. switch (getparam->param) {
  1204. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1205. getparam->value = dev_priv->chipset;
  1206. break;
  1207. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1208. getparam->value = dev->pci_vendor;
  1209. break;
  1210. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1211. getparam->value = dev->pci_device;
  1212. break;
  1213. case NOUVEAU_GETPARAM_BUS_TYPE:
  1214. if (drm_pci_device_is_agp(dev))
  1215. getparam->value = NV_AGP;
  1216. else if (pci_is_pcie(dev->pdev))
  1217. getparam->value = NV_PCIE;
  1218. else
  1219. getparam->value = NV_PCI;
  1220. break;
  1221. case NOUVEAU_GETPARAM_FB_SIZE:
  1222. getparam->value = dev_priv->fb_available_size;
  1223. break;
  1224. case NOUVEAU_GETPARAM_AGP_SIZE:
  1225. getparam->value = dev_priv->gart_info.aper_size;
  1226. break;
  1227. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1228. getparam->value = 0; /* deprecated */
  1229. break;
  1230. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1231. getparam->value = dev_priv->engine.timer.read(dev);
  1232. break;
  1233. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1234. getparam->value = 1;
  1235. break;
  1236. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1237. getparam->value = 1;
  1238. break;
  1239. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1240. /* NV40 and NV50 versions are quite different, but register
  1241. * address is the same. User is supposed to know the card
  1242. * family anyway... */
  1243. if (dev_priv->chipset >= 0x40) {
  1244. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1245. break;
  1246. }
  1247. /* FALLTHRU */
  1248. default:
  1249. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1250. return -EINVAL;
  1251. }
  1252. return 0;
  1253. }
  1254. int
  1255. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1256. struct drm_file *file_priv)
  1257. {
  1258. struct drm_nouveau_setparam *setparam = data;
  1259. switch (setparam->param) {
  1260. default:
  1261. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1262. return -EINVAL;
  1263. }
  1264. return 0;
  1265. }
  1266. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1267. bool
  1268. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1269. uint32_t reg, uint32_t mask, uint32_t val)
  1270. {
  1271. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1272. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1273. uint64_t start = ptimer->read(dev);
  1274. do {
  1275. if ((nv_rd32(dev, reg) & mask) == val)
  1276. return true;
  1277. } while (ptimer->read(dev) - start < timeout);
  1278. return false;
  1279. }
  1280. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1281. bool
  1282. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1283. uint32_t reg, uint32_t mask, uint32_t val)
  1284. {
  1285. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1286. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1287. uint64_t start = ptimer->read(dev);
  1288. do {
  1289. if ((nv_rd32(dev, reg) & mask) != val)
  1290. return true;
  1291. } while (ptimer->read(dev) - start < timeout);
  1292. return false;
  1293. }
  1294. /* Wait until cond(data) == true, up until timeout has hit */
  1295. bool
  1296. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1297. bool (*cond)(void *), void *data)
  1298. {
  1299. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1300. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1301. u64 start = ptimer->read(dev);
  1302. do {
  1303. if (cond(data) == true)
  1304. return true;
  1305. } while (ptimer->read(dev) - start < timeout);
  1306. return false;
  1307. }
  1308. /* Waits for PGRAPH to go completely idle */
  1309. bool nouveau_wait_for_idle(struct drm_device *dev)
  1310. {
  1311. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1312. uint32_t mask = ~0;
  1313. if (dev_priv->card_type == NV_40)
  1314. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1315. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1316. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1317. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1318. return false;
  1319. }
  1320. return true;
  1321. }