genx2apic_uv_x.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/threads.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/string.h>
  14. #include <linux/ctype.h>
  15. #include <linux/init.h>
  16. #include <linux/sched.h>
  17. #include <linux/bootmem.h>
  18. #include <linux/module.h>
  19. #include <linux/hardirq.h>
  20. #include <asm/smp.h>
  21. #include <asm/ipi.h>
  22. #include <asm/genapic.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/uv/uv_mmrs.h>
  25. #include <asm/uv/uv_hub.h>
  26. #include <asm/uv/bios.h>
  27. DEFINE_PER_CPU(int, x2apic_extra_bits);
  28. static enum uv_system_type uv_system_type;
  29. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  30. {
  31. if (!strcmp(oem_id, "SGI")) {
  32. if (!strcmp(oem_table_id, "UVL"))
  33. uv_system_type = UV_LEGACY_APIC;
  34. else if (!strcmp(oem_table_id, "UVX"))
  35. uv_system_type = UV_X2APIC;
  36. else if (!strcmp(oem_table_id, "UVH")) {
  37. uv_system_type = UV_NON_UNIQUE_APIC;
  38. return 1;
  39. }
  40. }
  41. return 0;
  42. }
  43. enum uv_system_type get_uv_system_type(void)
  44. {
  45. return uv_system_type;
  46. }
  47. int is_uv_system(void)
  48. {
  49. return uv_system_type != UV_NONE;
  50. }
  51. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  52. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  53. struct uv_blade_info *uv_blade_info;
  54. EXPORT_SYMBOL_GPL(uv_blade_info);
  55. short *uv_node_to_blade;
  56. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  57. short *uv_cpu_to_blade;
  58. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  59. short uv_possible_blades;
  60. EXPORT_SYMBOL_GPL(uv_possible_blades);
  61. unsigned long sn_rtc_cycles_per_second;
  62. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  63. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  64. static cpumask_t uv_target_cpus(void)
  65. {
  66. return cpumask_of_cpu(0);
  67. }
  68. static cpumask_t uv_vector_allocation_domain(int cpu)
  69. {
  70. cpumask_t domain = CPU_MASK_NONE;
  71. cpu_set(cpu, domain);
  72. return domain;
  73. }
  74. int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
  75. {
  76. unsigned long val;
  77. int pnode;
  78. pnode = uv_apicid_to_pnode(phys_apicid);
  79. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  80. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  81. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  82. APIC_DM_INIT;
  83. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  84. mdelay(10);
  85. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  86. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  87. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  88. APIC_DM_STARTUP;
  89. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  90. return 0;
  91. }
  92. static void uv_send_IPI_one(int cpu, int vector)
  93. {
  94. unsigned long val, apicid, lapicid;
  95. int pnode;
  96. apicid = per_cpu(x86_cpu_to_apicid, cpu); /* ZZZ - cache node-local ? */
  97. lapicid = apicid & 0x3f; /* ZZZ macro needed */
  98. pnode = uv_apicid_to_pnode(apicid);
  99. val =
  100. (1UL << UVH_IPI_INT_SEND_SHFT) | (lapicid <<
  101. UVH_IPI_INT_APIC_ID_SHFT) |
  102. (vector << UVH_IPI_INT_VECTOR_SHFT);
  103. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  104. }
  105. static void uv_send_IPI_mask(cpumask_t mask, int vector)
  106. {
  107. unsigned int cpu;
  108. for (cpu = 0; cpu < NR_CPUS; ++cpu)
  109. if (cpu_isset(cpu, mask))
  110. uv_send_IPI_one(cpu, vector);
  111. }
  112. static void uv_send_IPI_allbutself(int vector)
  113. {
  114. cpumask_t mask = cpu_online_map;
  115. cpu_clear(smp_processor_id(), mask);
  116. if (!cpus_empty(mask))
  117. uv_send_IPI_mask(mask, vector);
  118. }
  119. static void uv_send_IPI_all(int vector)
  120. {
  121. uv_send_IPI_mask(cpu_online_map, vector);
  122. }
  123. static int uv_apic_id_registered(void)
  124. {
  125. return 1;
  126. }
  127. static void uv_init_apic_ldr(void)
  128. {
  129. }
  130. static unsigned int uv_cpu_mask_to_apicid(cpumask_t cpumask)
  131. {
  132. int cpu;
  133. /*
  134. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  135. * May as well be the first.
  136. */
  137. cpu = first_cpu(cpumask);
  138. if ((unsigned)cpu < NR_CPUS)
  139. return per_cpu(x86_cpu_to_apicid, cpu);
  140. else
  141. return BAD_APICID;
  142. }
  143. static unsigned int get_apic_id(unsigned long x)
  144. {
  145. unsigned int id;
  146. WARN_ON(preemptible() && num_online_cpus() > 1);
  147. id = x | __get_cpu_var(x2apic_extra_bits);
  148. return id;
  149. }
  150. static unsigned long set_apic_id(unsigned int id)
  151. {
  152. unsigned long x;
  153. /* maskout x2apic_extra_bits ? */
  154. x = id;
  155. return x;
  156. }
  157. static unsigned int uv_read_apic_id(void)
  158. {
  159. return get_apic_id(apic_read(APIC_ID));
  160. }
  161. static unsigned int phys_pkg_id(int index_msb)
  162. {
  163. return uv_read_apic_id() >> index_msb;
  164. }
  165. #ifdef ZZZ /* Needs x2apic patch */
  166. static void uv_send_IPI_self(int vector)
  167. {
  168. apic_write(APIC_SELF_IPI, vector);
  169. }
  170. #endif
  171. struct genapic apic_x2apic_uv_x = {
  172. .name = "UV large system",
  173. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  174. .int_delivery_mode = dest_Fixed,
  175. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  176. .target_cpus = uv_target_cpus,
  177. .vector_allocation_domain = uv_vector_allocation_domain,/* Fixme ZZZ */
  178. .apic_id_registered = uv_apic_id_registered,
  179. .init_apic_ldr = uv_init_apic_ldr,
  180. .send_IPI_all = uv_send_IPI_all,
  181. .send_IPI_allbutself = uv_send_IPI_allbutself,
  182. .send_IPI_mask = uv_send_IPI_mask,
  183. /* ZZZ.send_IPI_self = uv_send_IPI_self, */
  184. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  185. .phys_pkg_id = phys_pkg_id, /* Fixme ZZZ */
  186. .get_apic_id = get_apic_id,
  187. .set_apic_id = set_apic_id,
  188. .apic_id_mask = (0xFFFFFFFFu),
  189. };
  190. static __cpuinit void set_x2apic_extra_bits(int pnode)
  191. {
  192. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  193. }
  194. /*
  195. * Called on boot cpu.
  196. */
  197. static __init int boot_pnode_to_blade(int pnode)
  198. {
  199. int blade;
  200. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  201. if (pnode == uv_blade_info[blade].pnode)
  202. return blade;
  203. BUG();
  204. }
  205. struct redir_addr {
  206. unsigned long redirect;
  207. unsigned long alias;
  208. };
  209. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  210. static __initdata struct redir_addr redir_addrs[] = {
  211. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  212. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  213. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  214. };
  215. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  216. {
  217. union uvh_si_alias0_overlay_config_u alias;
  218. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  219. int i;
  220. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  221. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  222. if (alias.s.base == 0) {
  223. *size = (1UL << alias.s.m_alias);
  224. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  225. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  226. return;
  227. }
  228. }
  229. BUG();
  230. }
  231. static __init void map_low_mmrs(void)
  232. {
  233. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  234. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  235. }
  236. enum map_type {map_wb, map_uc};
  237. static void map_high(char *id, unsigned long base, int shift, enum map_type map_type)
  238. {
  239. unsigned long bytes, paddr;
  240. paddr = base << shift;
  241. bytes = (1UL << shift);
  242. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  243. paddr + bytes);
  244. if (map_type == map_uc)
  245. init_extra_mapping_uc(paddr, bytes);
  246. else
  247. init_extra_mapping_wb(paddr, bytes);
  248. }
  249. static __init void map_gru_high(int max_pnode)
  250. {
  251. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  252. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  253. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  254. if (gru.s.enable)
  255. map_high("GRU", gru.s.base, shift, map_wb);
  256. }
  257. static __init void map_config_high(int max_pnode)
  258. {
  259. union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
  260. int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
  261. cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
  262. if (cfg.s.enable)
  263. map_high("CONFIG", cfg.s.base, shift, map_uc);
  264. }
  265. static __init void map_mmr_high(int max_pnode)
  266. {
  267. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  268. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  269. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  270. if (mmr.s.enable)
  271. map_high("MMR", mmr.s.base, shift, map_uc);
  272. }
  273. static __init void map_mmioh_high(int max_pnode)
  274. {
  275. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  276. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  277. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  278. if (mmioh.s.enable)
  279. map_high("MMIOH", mmioh.s.base, shift, map_uc);
  280. }
  281. static __init void uv_rtc_init(void)
  282. {
  283. long status, ticks_per_sec, drift;
  284. status =
  285. x86_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK, &ticks_per_sec,
  286. &drift);
  287. if (status != 0 || ticks_per_sec < 100000) {
  288. printk(KERN_WARNING
  289. "unable to determine platform RTC clock frequency, "
  290. "guessing.\n");
  291. /* BIOS gives wrong value for clock freq. so guess */
  292. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  293. } else
  294. sn_rtc_cycles_per_second = ticks_per_sec;
  295. }
  296. static __init void uv_system_init(void)
  297. {
  298. union uvh_si_addr_map_config_u m_n_config;
  299. union uvh_node_id_u node_id;
  300. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  301. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  302. int max_pnode = 0;
  303. unsigned long mmr_base, present;
  304. map_low_mmrs();
  305. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  306. m_val = m_n_config.s.m_skt;
  307. n_val = m_n_config.s.n_skt;
  308. mmr_base =
  309. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  310. ~UV_MMR_ENABLE;
  311. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  312. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  313. uv_possible_blades +=
  314. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  315. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  316. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  317. uv_blade_info = alloc_bootmem_pages(bytes);
  318. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  319. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  320. uv_node_to_blade = alloc_bootmem_pages(bytes);
  321. memset(uv_node_to_blade, 255, bytes);
  322. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  323. uv_cpu_to_blade = alloc_bootmem_pages(bytes);
  324. memset(uv_cpu_to_blade, 255, bytes);
  325. blade = 0;
  326. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  327. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  328. for (j = 0; j < 64; j++) {
  329. if (!test_bit(j, &present))
  330. continue;
  331. uv_blade_info[blade].pnode = (i * 64 + j);
  332. uv_blade_info[blade].nr_possible_cpus = 0;
  333. uv_blade_info[blade].nr_online_cpus = 0;
  334. blade++;
  335. }
  336. }
  337. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  338. gnode_upper = (((unsigned long)node_id.s.node_id) &
  339. ~((1 << n_val) - 1)) << m_val;
  340. uv_rtc_init();
  341. for_each_present_cpu(cpu) {
  342. nid = cpu_to_node(cpu);
  343. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  344. blade = boot_pnode_to_blade(pnode);
  345. lcpu = uv_blade_info[blade].nr_possible_cpus;
  346. uv_blade_info[blade].nr_possible_cpus++;
  347. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  348. uv_cpu_hub_info(cpu)->lowmem_remap_top =
  349. lowmem_redir_base + lowmem_redir_size;
  350. uv_cpu_hub_info(cpu)->m_val = m_val;
  351. uv_cpu_hub_info(cpu)->n_val = m_val;
  352. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  353. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  354. uv_cpu_hub_info(cpu)->pnode = pnode;
  355. uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
  356. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  357. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  358. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  359. uv_cpu_hub_info(cpu)->coherency_domain_number = 0;/* ZZZ */
  360. uv_node_to_blade[nid] = blade;
  361. uv_cpu_to_blade[cpu] = blade;
  362. max_pnode = max(pnode, max_pnode);
  363. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  364. "lcpu %d, blade %d\n",
  365. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  366. lcpu, blade);
  367. }
  368. map_gru_high(max_pnode);
  369. map_mmr_high(max_pnode);
  370. map_config_high(max_pnode);
  371. map_mmioh_high(max_pnode);
  372. }
  373. /*
  374. * Called on each cpu to initialize the per_cpu UV data area.
  375. * ZZZ hotplug not supported yet
  376. */
  377. void __cpuinit uv_cpu_init(void)
  378. {
  379. if (!uv_node_to_blade)
  380. uv_system_init();
  381. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  382. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  383. set_x2apic_extra_bits(uv_hub_info->pnode);
  384. }