dma.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <asm/div64.h>
  32. /* 32bit DMA ops. */
  33. static
  34. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  35. int slot,
  36. struct b43_dmadesc_meta **meta)
  37. {
  38. struct b43_dmadesc32 *desc;
  39. *meta = &(ring->meta[slot]);
  40. desc = ring->descbase;
  41. desc = &(desc[slot]);
  42. return (struct b43_dmadesc_generic *)desc;
  43. }
  44. static void op32_fill_descriptor(struct b43_dmaring *ring,
  45. struct b43_dmadesc_generic *desc,
  46. dma_addr_t dmaaddr, u16 bufsize,
  47. int start, int end, int irq)
  48. {
  49. struct b43_dmadesc32 *descbase = ring->descbase;
  50. int slot;
  51. u32 ctl;
  52. u32 addr;
  53. u32 addrext;
  54. slot = (int)(&(desc->dma32) - descbase);
  55. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  56. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  57. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  58. >> SSB_DMA_TRANSLATION_SHIFT;
  59. addr |= ssb_dma_translation(ring->dev->dev);
  60. ctl = (bufsize - ring->frameoffset)
  61. & B43_DMA32_DCTL_BYTECNT;
  62. if (slot == ring->nr_slots - 1)
  63. ctl |= B43_DMA32_DCTL_DTABLEEND;
  64. if (start)
  65. ctl |= B43_DMA32_DCTL_FRAMESTART;
  66. if (end)
  67. ctl |= B43_DMA32_DCTL_FRAMEEND;
  68. if (irq)
  69. ctl |= B43_DMA32_DCTL_IRQ;
  70. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  71. & B43_DMA32_DCTL_ADDREXT_MASK;
  72. desc->dma32.control = cpu_to_le32(ctl);
  73. desc->dma32.address = cpu_to_le32(addr);
  74. }
  75. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  76. {
  77. b43_dma_write(ring, B43_DMA32_TXINDEX,
  78. (u32) (slot * sizeof(struct b43_dmadesc32)));
  79. }
  80. static void op32_tx_suspend(struct b43_dmaring *ring)
  81. {
  82. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  83. | B43_DMA32_TXSUSPEND);
  84. }
  85. static void op32_tx_resume(struct b43_dmaring *ring)
  86. {
  87. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  88. & ~B43_DMA32_TXSUSPEND);
  89. }
  90. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  91. {
  92. u32 val;
  93. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  94. val &= B43_DMA32_RXDPTR;
  95. return (val / sizeof(struct b43_dmadesc32));
  96. }
  97. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  98. {
  99. b43_dma_write(ring, B43_DMA32_RXINDEX,
  100. (u32) (slot * sizeof(struct b43_dmadesc32)));
  101. }
  102. static const struct b43_dma_ops dma32_ops = {
  103. .idx2desc = op32_idx2desc,
  104. .fill_descriptor = op32_fill_descriptor,
  105. .poke_tx = op32_poke_tx,
  106. .tx_suspend = op32_tx_suspend,
  107. .tx_resume = op32_tx_resume,
  108. .get_current_rxslot = op32_get_current_rxslot,
  109. .set_current_rxslot = op32_set_current_rxslot,
  110. };
  111. /* 64bit DMA ops. */
  112. static
  113. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  114. int slot,
  115. struct b43_dmadesc_meta **meta)
  116. {
  117. struct b43_dmadesc64 *desc;
  118. *meta = &(ring->meta[slot]);
  119. desc = ring->descbase;
  120. desc = &(desc[slot]);
  121. return (struct b43_dmadesc_generic *)desc;
  122. }
  123. static void op64_fill_descriptor(struct b43_dmaring *ring,
  124. struct b43_dmadesc_generic *desc,
  125. dma_addr_t dmaaddr, u16 bufsize,
  126. int start, int end, int irq)
  127. {
  128. struct b43_dmadesc64 *descbase = ring->descbase;
  129. int slot;
  130. u32 ctl0 = 0, ctl1 = 0;
  131. u32 addrlo, addrhi;
  132. u32 addrext;
  133. slot = (int)(&(desc->dma64) - descbase);
  134. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  135. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  136. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  137. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  138. >> SSB_DMA_TRANSLATION_SHIFT;
  139. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  140. if (slot == ring->nr_slots - 1)
  141. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  142. if (start)
  143. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  144. if (end)
  145. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  146. if (irq)
  147. ctl0 |= B43_DMA64_DCTL0_IRQ;
  148. ctl1 |= (bufsize - ring->frameoffset)
  149. & B43_DMA64_DCTL1_BYTECNT;
  150. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  151. & B43_DMA64_DCTL1_ADDREXT_MASK;
  152. desc->dma64.control0 = cpu_to_le32(ctl0);
  153. desc->dma64.control1 = cpu_to_le32(ctl1);
  154. desc->dma64.address_low = cpu_to_le32(addrlo);
  155. desc->dma64.address_high = cpu_to_le32(addrhi);
  156. }
  157. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  158. {
  159. b43_dma_write(ring, B43_DMA64_TXINDEX,
  160. (u32) (slot * sizeof(struct b43_dmadesc64)));
  161. }
  162. static void op64_tx_suspend(struct b43_dmaring *ring)
  163. {
  164. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  165. | B43_DMA64_TXSUSPEND);
  166. }
  167. static void op64_tx_resume(struct b43_dmaring *ring)
  168. {
  169. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  170. & ~B43_DMA64_TXSUSPEND);
  171. }
  172. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  173. {
  174. u32 val;
  175. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  176. val &= B43_DMA64_RXSTATDPTR;
  177. return (val / sizeof(struct b43_dmadesc64));
  178. }
  179. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  180. {
  181. b43_dma_write(ring, B43_DMA64_RXINDEX,
  182. (u32) (slot * sizeof(struct b43_dmadesc64)));
  183. }
  184. static const struct b43_dma_ops dma64_ops = {
  185. .idx2desc = op64_idx2desc,
  186. .fill_descriptor = op64_fill_descriptor,
  187. .poke_tx = op64_poke_tx,
  188. .tx_suspend = op64_tx_suspend,
  189. .tx_resume = op64_tx_resume,
  190. .get_current_rxslot = op64_get_current_rxslot,
  191. .set_current_rxslot = op64_set_current_rxslot,
  192. };
  193. static inline int free_slots(struct b43_dmaring *ring)
  194. {
  195. return (ring->nr_slots - ring->used_slots);
  196. }
  197. static inline int next_slot(struct b43_dmaring *ring, int slot)
  198. {
  199. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  200. if (slot == ring->nr_slots - 1)
  201. return 0;
  202. return slot + 1;
  203. }
  204. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  205. {
  206. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  207. if (slot == 0)
  208. return ring->nr_slots - 1;
  209. return slot - 1;
  210. }
  211. #ifdef CONFIG_B43_DEBUG
  212. static void update_max_used_slots(struct b43_dmaring *ring,
  213. int current_used_slots)
  214. {
  215. if (current_used_slots <= ring->max_used_slots)
  216. return;
  217. ring->max_used_slots = current_used_slots;
  218. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  219. b43dbg(ring->dev->wl,
  220. "max_used_slots increased to %d on %s ring %d\n",
  221. ring->max_used_slots,
  222. ring->tx ? "TX" : "RX", ring->index);
  223. }
  224. }
  225. #else
  226. static inline
  227. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  228. {
  229. }
  230. #endif /* DEBUG */
  231. /* Request a slot for usage. */
  232. static inline int request_slot(struct b43_dmaring *ring)
  233. {
  234. int slot;
  235. B43_WARN_ON(!ring->tx);
  236. B43_WARN_ON(ring->stopped);
  237. B43_WARN_ON(free_slots(ring) == 0);
  238. slot = next_slot(ring, ring->current_slot);
  239. ring->current_slot = slot;
  240. ring->used_slots++;
  241. update_max_used_slots(ring, ring->used_slots);
  242. return slot;
  243. }
  244. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  245. {
  246. static const u16 map64[] = {
  247. B43_MMIO_DMA64_BASE0,
  248. B43_MMIO_DMA64_BASE1,
  249. B43_MMIO_DMA64_BASE2,
  250. B43_MMIO_DMA64_BASE3,
  251. B43_MMIO_DMA64_BASE4,
  252. B43_MMIO_DMA64_BASE5,
  253. };
  254. static const u16 map32[] = {
  255. B43_MMIO_DMA32_BASE0,
  256. B43_MMIO_DMA32_BASE1,
  257. B43_MMIO_DMA32_BASE2,
  258. B43_MMIO_DMA32_BASE3,
  259. B43_MMIO_DMA32_BASE4,
  260. B43_MMIO_DMA32_BASE5,
  261. };
  262. if (type == B43_DMA_64BIT) {
  263. B43_WARN_ON(!(controller_idx >= 0 &&
  264. controller_idx < ARRAY_SIZE(map64)));
  265. return map64[controller_idx];
  266. }
  267. B43_WARN_ON(!(controller_idx >= 0 &&
  268. controller_idx < ARRAY_SIZE(map32)));
  269. return map32[controller_idx];
  270. }
  271. static inline
  272. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  273. unsigned char *buf, size_t len, int tx)
  274. {
  275. dma_addr_t dmaaddr;
  276. if (tx) {
  277. dmaaddr = dma_map_single(ring->dev->dev->dev,
  278. buf, len, DMA_TO_DEVICE);
  279. } else {
  280. dmaaddr = dma_map_single(ring->dev->dev->dev,
  281. buf, len, DMA_FROM_DEVICE);
  282. }
  283. return dmaaddr;
  284. }
  285. static inline
  286. void unmap_descbuffer(struct b43_dmaring *ring,
  287. dma_addr_t addr, size_t len, int tx)
  288. {
  289. if (tx) {
  290. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  291. } else {
  292. dma_unmap_single(ring->dev->dev->dev,
  293. addr, len, DMA_FROM_DEVICE);
  294. }
  295. }
  296. static inline
  297. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  298. dma_addr_t addr, size_t len)
  299. {
  300. B43_WARN_ON(ring->tx);
  301. dma_sync_single_for_cpu(ring->dev->dev->dev,
  302. addr, len, DMA_FROM_DEVICE);
  303. }
  304. static inline
  305. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  306. dma_addr_t addr, size_t len)
  307. {
  308. B43_WARN_ON(ring->tx);
  309. dma_sync_single_for_device(ring->dev->dev->dev,
  310. addr, len, DMA_FROM_DEVICE);
  311. }
  312. static inline
  313. void free_descriptor_buffer(struct b43_dmaring *ring,
  314. struct b43_dmadesc_meta *meta)
  315. {
  316. if (meta->skb) {
  317. dev_kfree_skb_any(meta->skb);
  318. meta->skb = NULL;
  319. }
  320. }
  321. static int alloc_ringmemory(struct b43_dmaring *ring)
  322. {
  323. struct device *dev = ring->dev->dev->dev;
  324. gfp_t flags = GFP_KERNEL;
  325. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  326. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  327. * has shown that 4K is sufficient for the latter as long as the buffer
  328. * does not cross an 8K boundary.
  329. *
  330. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  331. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  332. * which accounts for the GFP_DMA flag below.
  333. */
  334. if (ring->type == B43_DMA_64BIT)
  335. flags |= GFP_DMA;
  336. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  337. &(ring->dmabase), flags);
  338. if (!ring->descbase) {
  339. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  340. return -ENOMEM;
  341. }
  342. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  343. return 0;
  344. }
  345. static void free_ringmemory(struct b43_dmaring *ring)
  346. {
  347. struct device *dev = ring->dev->dev->dev;
  348. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  349. ring->descbase, ring->dmabase);
  350. }
  351. /* Reset the RX DMA channel */
  352. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  353. enum b43_dmatype type)
  354. {
  355. int i;
  356. u32 value;
  357. u16 offset;
  358. might_sleep();
  359. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  360. b43_write32(dev, mmio_base + offset, 0);
  361. for (i = 0; i < 10; i++) {
  362. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  363. B43_DMA32_RXSTATUS;
  364. value = b43_read32(dev, mmio_base + offset);
  365. if (type == B43_DMA_64BIT) {
  366. value &= B43_DMA64_RXSTAT;
  367. if (value == B43_DMA64_RXSTAT_DISABLED) {
  368. i = -1;
  369. break;
  370. }
  371. } else {
  372. value &= B43_DMA32_RXSTATE;
  373. if (value == B43_DMA32_RXSTAT_DISABLED) {
  374. i = -1;
  375. break;
  376. }
  377. }
  378. msleep(1);
  379. }
  380. if (i != -1) {
  381. b43err(dev->wl, "DMA RX reset timed out\n");
  382. return -ENODEV;
  383. }
  384. return 0;
  385. }
  386. /* Reset the TX DMA channel */
  387. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  388. enum b43_dmatype type)
  389. {
  390. int i;
  391. u32 value;
  392. u16 offset;
  393. might_sleep();
  394. for (i = 0; i < 10; i++) {
  395. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  396. B43_DMA32_TXSTATUS;
  397. value = b43_read32(dev, mmio_base + offset);
  398. if (type == B43_DMA_64BIT) {
  399. value &= B43_DMA64_TXSTAT;
  400. if (value == B43_DMA64_TXSTAT_DISABLED ||
  401. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  402. value == B43_DMA64_TXSTAT_STOPPED)
  403. break;
  404. } else {
  405. value &= B43_DMA32_TXSTATE;
  406. if (value == B43_DMA32_TXSTAT_DISABLED ||
  407. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  408. value == B43_DMA32_TXSTAT_STOPPED)
  409. break;
  410. }
  411. msleep(1);
  412. }
  413. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  414. b43_write32(dev, mmio_base + offset, 0);
  415. for (i = 0; i < 10; i++) {
  416. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  417. B43_DMA32_TXSTATUS;
  418. value = b43_read32(dev, mmio_base + offset);
  419. if (type == B43_DMA_64BIT) {
  420. value &= B43_DMA64_TXSTAT;
  421. if (value == B43_DMA64_TXSTAT_DISABLED) {
  422. i = -1;
  423. break;
  424. }
  425. } else {
  426. value &= B43_DMA32_TXSTATE;
  427. if (value == B43_DMA32_TXSTAT_DISABLED) {
  428. i = -1;
  429. break;
  430. }
  431. }
  432. msleep(1);
  433. }
  434. if (i != -1) {
  435. b43err(dev->wl, "DMA TX reset timed out\n");
  436. return -ENODEV;
  437. }
  438. /* ensure the reset is completed. */
  439. msleep(1);
  440. return 0;
  441. }
  442. /* Check if a DMA mapping address is invalid. */
  443. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  444. dma_addr_t addr,
  445. size_t buffersize, bool dma_to_device)
  446. {
  447. if (unlikely(dma_mapping_error(addr)))
  448. return 1;
  449. switch (ring->type) {
  450. case B43_DMA_30BIT:
  451. if ((u64)addr + buffersize > (1ULL << 30))
  452. goto address_error;
  453. break;
  454. case B43_DMA_32BIT:
  455. if ((u64)addr + buffersize > (1ULL << 32))
  456. goto address_error;
  457. break;
  458. case B43_DMA_64BIT:
  459. /* Currently we can't have addresses beyond
  460. * 64bit in the kernel. */
  461. break;
  462. }
  463. /* The address is OK. */
  464. return 0;
  465. address_error:
  466. /* We can't support this address. Unmap it again. */
  467. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  468. return 1;
  469. }
  470. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  471. struct b43_dmadesc_generic *desc,
  472. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  473. {
  474. struct b43_rxhdr_fw4 *rxhdr;
  475. dma_addr_t dmaaddr;
  476. struct sk_buff *skb;
  477. B43_WARN_ON(ring->tx);
  478. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  479. if (unlikely(!skb))
  480. return -ENOMEM;
  481. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  482. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  483. /* ugh. try to realloc in zone_dma */
  484. gfp_flags |= GFP_DMA;
  485. dev_kfree_skb_any(skb);
  486. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  487. if (unlikely(!skb))
  488. return -ENOMEM;
  489. dmaaddr = map_descbuffer(ring, skb->data,
  490. ring->rx_buffersize, 0);
  491. }
  492. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  493. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  494. dev_kfree_skb_any(skb);
  495. return -EIO;
  496. }
  497. meta->skb = skb;
  498. meta->dmaaddr = dmaaddr;
  499. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  500. ring->rx_buffersize, 0, 0, 0);
  501. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  502. rxhdr->frame_len = 0;
  503. return 0;
  504. }
  505. /* Allocate the initial descbuffers.
  506. * This is used for an RX ring only.
  507. */
  508. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  509. {
  510. int i, err = -ENOMEM;
  511. struct b43_dmadesc_generic *desc;
  512. struct b43_dmadesc_meta *meta;
  513. for (i = 0; i < ring->nr_slots; i++) {
  514. desc = ring->ops->idx2desc(ring, i, &meta);
  515. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  516. if (err) {
  517. b43err(ring->dev->wl,
  518. "Failed to allocate initial descbuffers\n");
  519. goto err_unwind;
  520. }
  521. }
  522. mb();
  523. ring->used_slots = ring->nr_slots;
  524. err = 0;
  525. out:
  526. return err;
  527. err_unwind:
  528. for (i--; i >= 0; i--) {
  529. desc = ring->ops->idx2desc(ring, i, &meta);
  530. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  531. dev_kfree_skb(meta->skb);
  532. }
  533. goto out;
  534. }
  535. /* Do initial setup of the DMA controller.
  536. * Reset the controller, write the ring busaddress
  537. * and switch the "enable" bit on.
  538. */
  539. static int dmacontroller_setup(struct b43_dmaring *ring)
  540. {
  541. int err = 0;
  542. u32 value;
  543. u32 addrext;
  544. u32 trans = ssb_dma_translation(ring->dev->dev);
  545. if (ring->tx) {
  546. if (ring->type == B43_DMA_64BIT) {
  547. u64 ringbase = (u64) (ring->dmabase);
  548. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  549. >> SSB_DMA_TRANSLATION_SHIFT;
  550. value = B43_DMA64_TXENABLE;
  551. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  552. & B43_DMA64_TXADDREXT_MASK;
  553. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  554. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  555. (ringbase & 0xFFFFFFFF));
  556. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  557. ((ringbase >> 32) &
  558. ~SSB_DMA_TRANSLATION_MASK)
  559. | (trans << 1));
  560. } else {
  561. u32 ringbase = (u32) (ring->dmabase);
  562. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  563. >> SSB_DMA_TRANSLATION_SHIFT;
  564. value = B43_DMA32_TXENABLE;
  565. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  566. & B43_DMA32_TXADDREXT_MASK;
  567. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  568. b43_dma_write(ring, B43_DMA32_TXRING,
  569. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  570. | trans);
  571. }
  572. } else {
  573. err = alloc_initial_descbuffers(ring);
  574. if (err)
  575. goto out;
  576. if (ring->type == B43_DMA_64BIT) {
  577. u64 ringbase = (u64) (ring->dmabase);
  578. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  579. >> SSB_DMA_TRANSLATION_SHIFT;
  580. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  581. value |= B43_DMA64_RXENABLE;
  582. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  583. & B43_DMA64_RXADDREXT_MASK;
  584. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  585. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  586. (ringbase & 0xFFFFFFFF));
  587. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  588. ((ringbase >> 32) &
  589. ~SSB_DMA_TRANSLATION_MASK)
  590. | (trans << 1));
  591. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  592. sizeof(struct b43_dmadesc64));
  593. } else {
  594. u32 ringbase = (u32) (ring->dmabase);
  595. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  596. >> SSB_DMA_TRANSLATION_SHIFT;
  597. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  598. value |= B43_DMA32_RXENABLE;
  599. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  600. & B43_DMA32_RXADDREXT_MASK;
  601. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  602. b43_dma_write(ring, B43_DMA32_RXRING,
  603. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  604. | trans);
  605. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  606. sizeof(struct b43_dmadesc32));
  607. }
  608. }
  609. out:
  610. return err;
  611. }
  612. /* Shutdown the DMA controller. */
  613. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  614. {
  615. if (ring->tx) {
  616. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  617. ring->type);
  618. if (ring->type == B43_DMA_64BIT) {
  619. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  620. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  621. } else
  622. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  623. } else {
  624. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  625. ring->type);
  626. if (ring->type == B43_DMA_64BIT) {
  627. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  628. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  629. } else
  630. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  631. }
  632. }
  633. static void free_all_descbuffers(struct b43_dmaring *ring)
  634. {
  635. struct b43_dmadesc_generic *desc;
  636. struct b43_dmadesc_meta *meta;
  637. int i;
  638. if (!ring->used_slots)
  639. return;
  640. for (i = 0; i < ring->nr_slots; i++) {
  641. desc = ring->ops->idx2desc(ring, i, &meta);
  642. if (!meta->skb) {
  643. B43_WARN_ON(!ring->tx);
  644. continue;
  645. }
  646. if (ring->tx) {
  647. unmap_descbuffer(ring, meta->dmaaddr,
  648. meta->skb->len, 1);
  649. } else {
  650. unmap_descbuffer(ring, meta->dmaaddr,
  651. ring->rx_buffersize, 0);
  652. }
  653. free_descriptor_buffer(ring, meta);
  654. }
  655. }
  656. static u64 supported_dma_mask(struct b43_wldev *dev)
  657. {
  658. u32 tmp;
  659. u16 mmio_base;
  660. tmp = b43_read32(dev, SSB_TMSHIGH);
  661. if (tmp & SSB_TMSHIGH_DMA64)
  662. return DMA_64BIT_MASK;
  663. mmio_base = b43_dmacontroller_base(0, 0);
  664. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  665. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  666. if (tmp & B43_DMA32_TXADDREXT_MASK)
  667. return DMA_32BIT_MASK;
  668. return DMA_30BIT_MASK;
  669. }
  670. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  671. {
  672. if (dmamask == DMA_30BIT_MASK)
  673. return B43_DMA_30BIT;
  674. if (dmamask == DMA_32BIT_MASK)
  675. return B43_DMA_32BIT;
  676. if (dmamask == DMA_64BIT_MASK)
  677. return B43_DMA_64BIT;
  678. B43_WARN_ON(1);
  679. return B43_DMA_30BIT;
  680. }
  681. /* Main initialization function. */
  682. static
  683. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  684. int controller_index,
  685. int for_tx,
  686. enum b43_dmatype type)
  687. {
  688. struct b43_dmaring *ring;
  689. int err;
  690. int nr_slots;
  691. dma_addr_t dma_test;
  692. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  693. if (!ring)
  694. goto out;
  695. ring->type = type;
  696. nr_slots = B43_RXRING_SLOTS;
  697. if (for_tx)
  698. nr_slots = B43_TXRING_SLOTS;
  699. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  700. GFP_KERNEL);
  701. if (!ring->meta)
  702. goto err_kfree_ring;
  703. if (for_tx) {
  704. ring->txhdr_cache = kcalloc(nr_slots,
  705. b43_txhdr_size(dev),
  706. GFP_KERNEL);
  707. if (!ring->txhdr_cache)
  708. goto err_kfree_meta;
  709. /* test for ability to dma to txhdr_cache */
  710. dma_test = dma_map_single(dev->dev->dev,
  711. ring->txhdr_cache,
  712. b43_txhdr_size(dev),
  713. DMA_TO_DEVICE);
  714. if (b43_dma_mapping_error(ring, dma_test,
  715. b43_txhdr_size(dev), 1)) {
  716. /* ugh realloc */
  717. kfree(ring->txhdr_cache);
  718. ring->txhdr_cache = kcalloc(nr_slots,
  719. b43_txhdr_size(dev),
  720. GFP_KERNEL | GFP_DMA);
  721. if (!ring->txhdr_cache)
  722. goto err_kfree_meta;
  723. dma_test = dma_map_single(dev->dev->dev,
  724. ring->txhdr_cache,
  725. b43_txhdr_size(dev),
  726. DMA_TO_DEVICE);
  727. if (b43_dma_mapping_error(ring, dma_test,
  728. b43_txhdr_size(dev), 1)) {
  729. b43err(dev->wl,
  730. "TXHDR DMA allocation failed\n");
  731. goto err_kfree_txhdr_cache;
  732. }
  733. }
  734. dma_unmap_single(dev->dev->dev,
  735. dma_test, b43_txhdr_size(dev),
  736. DMA_TO_DEVICE);
  737. }
  738. ring->dev = dev;
  739. ring->nr_slots = nr_slots;
  740. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  741. ring->index = controller_index;
  742. if (type == B43_DMA_64BIT)
  743. ring->ops = &dma64_ops;
  744. else
  745. ring->ops = &dma32_ops;
  746. if (for_tx) {
  747. ring->tx = 1;
  748. ring->current_slot = -1;
  749. } else {
  750. if (ring->index == 0) {
  751. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  752. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  753. } else if (ring->index == 3) {
  754. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  755. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  756. } else
  757. B43_WARN_ON(1);
  758. }
  759. spin_lock_init(&ring->lock);
  760. #ifdef CONFIG_B43_DEBUG
  761. ring->last_injected_overflow = jiffies;
  762. #endif
  763. err = alloc_ringmemory(ring);
  764. if (err)
  765. goto err_kfree_txhdr_cache;
  766. err = dmacontroller_setup(ring);
  767. if (err)
  768. goto err_free_ringmemory;
  769. out:
  770. return ring;
  771. err_free_ringmemory:
  772. free_ringmemory(ring);
  773. err_kfree_txhdr_cache:
  774. kfree(ring->txhdr_cache);
  775. err_kfree_meta:
  776. kfree(ring->meta);
  777. err_kfree_ring:
  778. kfree(ring);
  779. ring = NULL;
  780. goto out;
  781. }
  782. #define divide(a, b) ({ \
  783. typeof(a) __a = a; \
  784. do_div(__a, b); \
  785. __a; \
  786. })
  787. #define modulo(a, b) ({ \
  788. typeof(a) __a = a; \
  789. do_div(__a, b); \
  790. })
  791. /* Main cleanup function. */
  792. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  793. const char *ringname)
  794. {
  795. if (!ring)
  796. return;
  797. #ifdef CONFIG_B43_DEBUG
  798. {
  799. /* Print some statistics. */
  800. u64 failed_packets = ring->nr_failed_tx_packets;
  801. u64 succeed_packets = ring->nr_succeed_tx_packets;
  802. u64 nr_packets = failed_packets + succeed_packets;
  803. u64 permille_failed = 0, average_tries = 0;
  804. if (nr_packets)
  805. permille_failed = divide(failed_packets * 1000, nr_packets);
  806. if (nr_packets)
  807. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  808. b43dbg(ring->dev->wl, "DMA-%u %s: "
  809. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  810. "Average tries %llu.%02llu\n",
  811. (unsigned int)(ring->type), ringname,
  812. ring->max_used_slots,
  813. ring->nr_slots,
  814. (unsigned long long)failed_packets,
  815. (unsigned long long)nr_packets,
  816. (unsigned long long)divide(permille_failed, 10),
  817. (unsigned long long)modulo(permille_failed, 10),
  818. (unsigned long long)divide(average_tries, 100),
  819. (unsigned long long)modulo(average_tries, 100));
  820. }
  821. #endif /* DEBUG */
  822. /* Device IRQs are disabled prior entering this function,
  823. * so no need to take care of concurrency with rx handler stuff.
  824. */
  825. dmacontroller_cleanup(ring);
  826. free_all_descbuffers(ring);
  827. free_ringmemory(ring);
  828. kfree(ring->txhdr_cache);
  829. kfree(ring->meta);
  830. kfree(ring);
  831. }
  832. #define destroy_ring(dma, ring) do { \
  833. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  834. (dma)->ring = NULL; \
  835. } while (0)
  836. void b43_dma_free(struct b43_wldev *dev)
  837. {
  838. struct b43_dma *dma;
  839. if (b43_using_pio_transfers(dev))
  840. return;
  841. dma = &dev->dma;
  842. destroy_ring(dma, rx_ring);
  843. destroy_ring(dma, tx_ring_AC_BK);
  844. destroy_ring(dma, tx_ring_AC_BE);
  845. destroy_ring(dma, tx_ring_AC_VI);
  846. destroy_ring(dma, tx_ring_AC_VO);
  847. destroy_ring(dma, tx_ring_mcast);
  848. }
  849. int b43_dma_init(struct b43_wldev *dev)
  850. {
  851. struct b43_dma *dma = &dev->dma;
  852. int err;
  853. u64 dmamask;
  854. enum b43_dmatype type;
  855. dmamask = supported_dma_mask(dev);
  856. type = dma_mask_to_engine_type(dmamask);
  857. err = ssb_dma_set_mask(dev->dev, dmamask);
  858. if (err) {
  859. b43err(dev->wl, "The machine/kernel does not support "
  860. "the required DMA mask (0x%08X%08X)\n",
  861. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  862. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  863. return -EOPNOTSUPP;
  864. }
  865. err = -ENOMEM;
  866. /* setup TX DMA channels. */
  867. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  868. if (!dma->tx_ring_AC_BK)
  869. goto out;
  870. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  871. if (!dma->tx_ring_AC_BE)
  872. goto err_destroy_bk;
  873. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  874. if (!dma->tx_ring_AC_VI)
  875. goto err_destroy_be;
  876. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  877. if (!dma->tx_ring_AC_VO)
  878. goto err_destroy_vi;
  879. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  880. if (!dma->tx_ring_mcast)
  881. goto err_destroy_vo;
  882. /* setup RX DMA channel. */
  883. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  884. if (!dma->rx_ring)
  885. goto err_destroy_mcast;
  886. /* No support for the TX status DMA ring. */
  887. B43_WARN_ON(dev->dev->id.revision < 5);
  888. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  889. (unsigned int)type);
  890. err = 0;
  891. out:
  892. return err;
  893. err_destroy_mcast:
  894. destroy_ring(dma, tx_ring_mcast);
  895. err_destroy_vo:
  896. destroy_ring(dma, tx_ring_AC_VO);
  897. err_destroy_vi:
  898. destroy_ring(dma, tx_ring_AC_VI);
  899. err_destroy_be:
  900. destroy_ring(dma, tx_ring_AC_BE);
  901. err_destroy_bk:
  902. destroy_ring(dma, tx_ring_AC_BK);
  903. return err;
  904. }
  905. /* Generate a cookie for the TX header. */
  906. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  907. {
  908. u16 cookie;
  909. /* Use the upper 4 bits of the cookie as
  910. * DMA controller ID and store the slot number
  911. * in the lower 12 bits.
  912. * Note that the cookie must never be 0, as this
  913. * is a special value used in RX path.
  914. * It can also not be 0xFFFF because that is special
  915. * for multicast frames.
  916. */
  917. cookie = (((u16)ring->index + 1) << 12);
  918. B43_WARN_ON(slot & ~0x0FFF);
  919. cookie |= (u16)slot;
  920. return cookie;
  921. }
  922. /* Inspect a cookie and find out to which controller/slot it belongs. */
  923. static
  924. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  925. {
  926. struct b43_dma *dma = &dev->dma;
  927. struct b43_dmaring *ring = NULL;
  928. switch (cookie & 0xF000) {
  929. case 0x1000:
  930. ring = dma->tx_ring_AC_BK;
  931. break;
  932. case 0x2000:
  933. ring = dma->tx_ring_AC_BE;
  934. break;
  935. case 0x3000:
  936. ring = dma->tx_ring_AC_VI;
  937. break;
  938. case 0x4000:
  939. ring = dma->tx_ring_AC_VO;
  940. break;
  941. case 0x5000:
  942. ring = dma->tx_ring_mcast;
  943. break;
  944. default:
  945. B43_WARN_ON(1);
  946. }
  947. *slot = (cookie & 0x0FFF);
  948. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  949. return ring;
  950. }
  951. static int dma_tx_fragment(struct b43_dmaring *ring,
  952. struct sk_buff *skb,
  953. struct ieee80211_tx_control *ctl)
  954. {
  955. const struct b43_dma_ops *ops = ring->ops;
  956. u8 *header;
  957. int slot, old_top_slot, old_used_slots;
  958. int err;
  959. struct b43_dmadesc_generic *desc;
  960. struct b43_dmadesc_meta *meta;
  961. struct b43_dmadesc_meta *meta_hdr;
  962. struct sk_buff *bounce_skb;
  963. u16 cookie;
  964. size_t hdrsize = b43_txhdr_size(ring->dev);
  965. #define SLOTS_PER_PACKET 2
  966. old_top_slot = ring->current_slot;
  967. old_used_slots = ring->used_slots;
  968. /* Get a slot for the header. */
  969. slot = request_slot(ring);
  970. desc = ops->idx2desc(ring, slot, &meta_hdr);
  971. memset(meta_hdr, 0, sizeof(*meta_hdr));
  972. header = &(ring->txhdr_cache[slot * hdrsize]);
  973. cookie = generate_cookie(ring, slot);
  974. err = b43_generate_txhdr(ring->dev, header,
  975. skb->data, skb->len, ctl, cookie);
  976. if (unlikely(err)) {
  977. ring->current_slot = old_top_slot;
  978. ring->used_slots = old_used_slots;
  979. return err;
  980. }
  981. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  982. hdrsize, 1);
  983. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  984. ring->current_slot = old_top_slot;
  985. ring->used_slots = old_used_slots;
  986. return -EIO;
  987. }
  988. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  989. hdrsize, 1, 0, 0);
  990. /* Get a slot for the payload. */
  991. slot = request_slot(ring);
  992. desc = ops->idx2desc(ring, slot, &meta);
  993. memset(meta, 0, sizeof(*meta));
  994. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  995. meta->skb = skb;
  996. meta->is_last_fragment = 1;
  997. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  998. /* create a bounce buffer in zone_dma on mapping failure. */
  999. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1000. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1001. if (!bounce_skb) {
  1002. ring->current_slot = old_top_slot;
  1003. ring->used_slots = old_used_slots;
  1004. err = -ENOMEM;
  1005. goto out_unmap_hdr;
  1006. }
  1007. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1008. dev_kfree_skb_any(skb);
  1009. skb = bounce_skb;
  1010. meta->skb = skb;
  1011. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1012. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1013. ring->current_slot = old_top_slot;
  1014. ring->used_slots = old_used_slots;
  1015. err = -EIO;
  1016. goto out_free_bounce;
  1017. }
  1018. }
  1019. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1020. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1021. /* Tell the firmware about the cookie of the last
  1022. * mcast frame, so it can clear the more-data bit in it. */
  1023. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1024. B43_SHM_SH_MCASTCOOKIE, cookie);
  1025. }
  1026. /* Now transfer the whole frame. */
  1027. wmb();
  1028. ops->poke_tx(ring, next_slot(ring, slot));
  1029. return 0;
  1030. out_free_bounce:
  1031. dev_kfree_skb_any(skb);
  1032. out_unmap_hdr:
  1033. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1034. hdrsize, 1);
  1035. return err;
  1036. }
  1037. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1038. {
  1039. #ifdef CONFIG_B43_DEBUG
  1040. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1041. /* Check if we should inject another ringbuffer overflow
  1042. * to test handling of this situation in the stack. */
  1043. unsigned long next_overflow;
  1044. next_overflow = ring->last_injected_overflow + HZ;
  1045. if (time_after(jiffies, next_overflow)) {
  1046. ring->last_injected_overflow = jiffies;
  1047. b43dbg(ring->dev->wl,
  1048. "Injecting TX ring overflow on "
  1049. "DMA controller %d\n", ring->index);
  1050. return 1;
  1051. }
  1052. }
  1053. #endif /* CONFIG_B43_DEBUG */
  1054. return 0;
  1055. }
  1056. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1057. static struct b43_dmaring * select_ring_by_priority(struct b43_wldev *dev,
  1058. u8 queue_prio)
  1059. {
  1060. struct b43_dmaring *ring;
  1061. if (b43_modparam_qos) {
  1062. /* 0 = highest priority */
  1063. switch (queue_prio) {
  1064. default:
  1065. B43_WARN_ON(1);
  1066. /* fallthrough */
  1067. case 0:
  1068. ring = dev->dma.tx_ring_AC_VO;
  1069. break;
  1070. case 1:
  1071. ring = dev->dma.tx_ring_AC_VI;
  1072. break;
  1073. case 2:
  1074. ring = dev->dma.tx_ring_AC_BE;
  1075. break;
  1076. case 3:
  1077. ring = dev->dma.tx_ring_AC_BK;
  1078. break;
  1079. }
  1080. } else
  1081. ring = dev->dma.tx_ring_AC_BE;
  1082. return ring;
  1083. }
  1084. int b43_dma_tx(struct b43_wldev *dev,
  1085. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1086. {
  1087. struct b43_dmaring *ring;
  1088. struct ieee80211_hdr *hdr;
  1089. int err = 0;
  1090. unsigned long flags;
  1091. hdr = (struct ieee80211_hdr *)skb->data;
  1092. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1093. /* The multicast ring will be sent after the DTIM */
  1094. ring = dev->dma.tx_ring_mcast;
  1095. /* Set the more-data bit. Ucode will clear it on
  1096. * the last frame for us. */
  1097. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1098. } else {
  1099. /* Decide by priority where to put this frame. */
  1100. ring = select_ring_by_priority(dev, ctl->queue);
  1101. }
  1102. spin_lock_irqsave(&ring->lock, flags);
  1103. B43_WARN_ON(!ring->tx);
  1104. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1105. b43warn(dev->wl, "DMA queue overflow\n");
  1106. err = -ENOSPC;
  1107. goto out_unlock;
  1108. }
  1109. /* Check if the queue was stopped in mac80211,
  1110. * but we got called nevertheless.
  1111. * That would be a mac80211 bug. */
  1112. B43_WARN_ON(ring->stopped);
  1113. /* Assign the queue number to the ring (if not already done before)
  1114. * so TX status handling can use it. The queue to ring mapping is
  1115. * static, so we don't need to store it per frame. */
  1116. ring->queue_prio = ctl->queue;
  1117. err = dma_tx_fragment(ring, skb, ctl);
  1118. if (unlikely(err == -ENOKEY)) {
  1119. /* Drop this packet, as we don't have the encryption key
  1120. * anymore and must not transmit it unencrypted. */
  1121. dev_kfree_skb_any(skb);
  1122. err = 0;
  1123. goto out_unlock;
  1124. }
  1125. if (unlikely(err)) {
  1126. b43err(dev->wl, "DMA tx mapping failure\n");
  1127. goto out_unlock;
  1128. }
  1129. ring->nr_tx_packets++;
  1130. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1131. should_inject_overflow(ring)) {
  1132. /* This TX ring is full. */
  1133. ieee80211_stop_queue(dev->wl->hw, ctl->queue);
  1134. ring->stopped = 1;
  1135. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1136. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1137. }
  1138. }
  1139. out_unlock:
  1140. spin_unlock_irqrestore(&ring->lock, flags);
  1141. return err;
  1142. }
  1143. /* Called with IRQs disabled. */
  1144. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1145. const struct b43_txstatus *status)
  1146. {
  1147. const struct b43_dma_ops *ops;
  1148. struct b43_dmaring *ring;
  1149. struct b43_dmadesc_generic *desc;
  1150. struct b43_dmadesc_meta *meta;
  1151. int slot;
  1152. bool frame_succeed;
  1153. ring = parse_cookie(dev, status->cookie, &slot);
  1154. if (unlikely(!ring))
  1155. return;
  1156. spin_lock(&ring->lock); /* IRQs are already disabled. */
  1157. B43_WARN_ON(!ring->tx);
  1158. ops = ring->ops;
  1159. while (1) {
  1160. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1161. desc = ops->idx2desc(ring, slot, &meta);
  1162. if (meta->skb)
  1163. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1164. 1);
  1165. else
  1166. unmap_descbuffer(ring, meta->dmaaddr,
  1167. b43_txhdr_size(dev), 1);
  1168. if (meta->is_last_fragment) {
  1169. B43_WARN_ON(!meta->skb);
  1170. /* Call back to inform the ieee80211 subsystem about the
  1171. * status of the transmission.
  1172. * Some fields of txstat are already filled in dma_tx().
  1173. */
  1174. frame_succeed = b43_fill_txstatus_report(
  1175. &(meta->txstat), status);
  1176. #ifdef CONFIG_B43_DEBUG
  1177. if (frame_succeed)
  1178. ring->nr_succeed_tx_packets++;
  1179. else
  1180. ring->nr_failed_tx_packets++;
  1181. ring->nr_total_packet_tries += status->frame_count;
  1182. #endif /* DEBUG */
  1183. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1184. &(meta->txstat));
  1185. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1186. meta->skb = NULL;
  1187. } else {
  1188. /* No need to call free_descriptor_buffer here, as
  1189. * this is only the txhdr, which is not allocated.
  1190. */
  1191. B43_WARN_ON(meta->skb);
  1192. }
  1193. /* Everything unmapped and free'd. So it's not used anymore. */
  1194. ring->used_slots--;
  1195. if (meta->is_last_fragment)
  1196. break;
  1197. slot = next_slot(ring, slot);
  1198. }
  1199. dev->stats.last_tx = jiffies;
  1200. if (ring->stopped) {
  1201. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1202. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1203. ring->stopped = 0;
  1204. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1205. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1206. }
  1207. }
  1208. spin_unlock(&ring->lock);
  1209. }
  1210. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1211. struct ieee80211_tx_queue_stats *stats)
  1212. {
  1213. const int nr_queues = dev->wl->hw->queues;
  1214. struct b43_dmaring *ring;
  1215. struct ieee80211_tx_queue_stats_data *data;
  1216. unsigned long flags;
  1217. int i;
  1218. for (i = 0; i < nr_queues; i++) {
  1219. data = &(stats->data[i]);
  1220. ring = select_ring_by_priority(dev, i);
  1221. spin_lock_irqsave(&ring->lock, flags);
  1222. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1223. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1224. data->count = ring->nr_tx_packets;
  1225. spin_unlock_irqrestore(&ring->lock, flags);
  1226. }
  1227. }
  1228. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1229. {
  1230. const struct b43_dma_ops *ops = ring->ops;
  1231. struct b43_dmadesc_generic *desc;
  1232. struct b43_dmadesc_meta *meta;
  1233. struct b43_rxhdr_fw4 *rxhdr;
  1234. struct sk_buff *skb;
  1235. u16 len;
  1236. int err;
  1237. dma_addr_t dmaaddr;
  1238. desc = ops->idx2desc(ring, *slot, &meta);
  1239. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1240. skb = meta->skb;
  1241. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1242. len = le16_to_cpu(rxhdr->frame_len);
  1243. if (len == 0) {
  1244. int i = 0;
  1245. do {
  1246. udelay(2);
  1247. barrier();
  1248. len = le16_to_cpu(rxhdr->frame_len);
  1249. } while (len == 0 && i++ < 5);
  1250. if (unlikely(len == 0)) {
  1251. /* recycle the descriptor buffer. */
  1252. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1253. ring->rx_buffersize);
  1254. goto drop;
  1255. }
  1256. }
  1257. if (unlikely(len > ring->rx_buffersize)) {
  1258. /* The data did not fit into one descriptor buffer
  1259. * and is split over multiple buffers.
  1260. * This should never happen, as we try to allocate buffers
  1261. * big enough. So simply ignore this packet.
  1262. */
  1263. int cnt = 0;
  1264. s32 tmp = len;
  1265. while (1) {
  1266. desc = ops->idx2desc(ring, *slot, &meta);
  1267. /* recycle the descriptor buffer. */
  1268. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1269. ring->rx_buffersize);
  1270. *slot = next_slot(ring, *slot);
  1271. cnt++;
  1272. tmp -= ring->rx_buffersize;
  1273. if (tmp <= 0)
  1274. break;
  1275. }
  1276. b43err(ring->dev->wl, "DMA RX buffer too small "
  1277. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1278. len, ring->rx_buffersize, cnt);
  1279. goto drop;
  1280. }
  1281. dmaaddr = meta->dmaaddr;
  1282. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1283. if (unlikely(err)) {
  1284. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1285. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1286. goto drop;
  1287. }
  1288. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1289. skb_put(skb, len + ring->frameoffset);
  1290. skb_pull(skb, ring->frameoffset);
  1291. b43_rx(ring->dev, skb, rxhdr);
  1292. drop:
  1293. return;
  1294. }
  1295. void b43_dma_rx(struct b43_dmaring *ring)
  1296. {
  1297. const struct b43_dma_ops *ops = ring->ops;
  1298. int slot, current_slot;
  1299. int used_slots = 0;
  1300. B43_WARN_ON(ring->tx);
  1301. current_slot = ops->get_current_rxslot(ring);
  1302. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1303. slot = ring->current_slot;
  1304. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1305. dma_rx(ring, &slot);
  1306. update_max_used_slots(ring, ++used_slots);
  1307. }
  1308. ops->set_current_rxslot(ring, slot);
  1309. ring->current_slot = slot;
  1310. }
  1311. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1312. {
  1313. unsigned long flags;
  1314. spin_lock_irqsave(&ring->lock, flags);
  1315. B43_WARN_ON(!ring->tx);
  1316. ring->ops->tx_suspend(ring);
  1317. spin_unlock_irqrestore(&ring->lock, flags);
  1318. }
  1319. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1320. {
  1321. unsigned long flags;
  1322. spin_lock_irqsave(&ring->lock, flags);
  1323. B43_WARN_ON(!ring->tx);
  1324. ring->ops->tx_resume(ring);
  1325. spin_unlock_irqrestore(&ring->lock, flags);
  1326. }
  1327. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1328. {
  1329. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1330. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1331. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1332. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1333. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1334. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1335. }
  1336. void b43_dma_tx_resume(struct b43_wldev *dev)
  1337. {
  1338. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1339. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1340. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1341. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1342. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1343. b43_power_saving_ctl_bits(dev, 0);
  1344. }
  1345. #ifdef CONFIG_B43_PIO
  1346. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1347. u16 mmio_base, bool enable)
  1348. {
  1349. u32 ctl;
  1350. if (type == B43_DMA_64BIT) {
  1351. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1352. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1353. if (enable)
  1354. ctl |= B43_DMA64_RXDIRECTFIFO;
  1355. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1356. } else {
  1357. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1358. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1359. if (enable)
  1360. ctl |= B43_DMA32_RXDIRECTFIFO;
  1361. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1362. }
  1363. }
  1364. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1365. * This is called from PIO code, so DMA structures are not available. */
  1366. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1367. unsigned int engine_index, bool enable)
  1368. {
  1369. enum b43_dmatype type;
  1370. u16 mmio_base;
  1371. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1372. mmio_base = b43_dmacontroller_base(type, engine_index);
  1373. direct_fifo_rx(dev, type, mmio_base, enable);
  1374. }
  1375. #endif /* CONFIG_B43_PIO */