rt2800lib.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915
  1. /*
  2. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  4. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  5. Based on the original rt2800pci.c and rt2800usb.c.
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #include "rt2800lib.h"
  35. #include "rt2800.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2800_register_read and rt2800_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. * The _lock versions must be used if you already hold the csr_mutex
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  52. #define WAIT_FOR_RFCSR(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RF(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  56. #define WAIT_FOR_MCU(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  58. H2M_MAILBOX_CSR_OWNER, (__reg))
  59. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  60. {
  61. /* check for rt2872 on SoC */
  62. if (!rt2x00_is_soc(rt2x00dev) ||
  63. !rt2x00_rt(rt2x00dev, RT2872))
  64. return false;
  65. /* we know for sure that these rf chipsets are used on rt305x boards */
  66. if (rt2x00_rf(rt2x00dev, RF3020) ||
  67. rt2x00_rf(rt2x00dev, RF3021) ||
  68. rt2x00_rf(rt2x00dev, RF3022))
  69. return true;
  70. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  71. return false;
  72. }
  73. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  74. const unsigned int word, const u8 value)
  75. {
  76. u32 reg;
  77. mutex_lock(&rt2x00dev->csr_mutex);
  78. /*
  79. * Wait until the BBP becomes available, afterwards we
  80. * can safely write the new data into the register.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  89. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  90. }
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, u8 *value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the BBP becomes available, afterwards we
  100. * can safely write the read request into the register.
  101. * After the data has been written, we wait until hardware
  102. * returns the correct value, if at any time the register
  103. * doesn't become available in time, reg will be 0xffffffff
  104. * which means we return 0xff to the caller.
  105. */
  106. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  107. reg = 0;
  108. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  109. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  112. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  113. WAIT_FOR_BBP(rt2x00dev, &reg);
  114. }
  115. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  116. mutex_unlock(&rt2x00dev->csr_mutex);
  117. }
  118. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  119. const unsigned int word, const u8 value)
  120. {
  121. u32 reg;
  122. mutex_lock(&rt2x00dev->csr_mutex);
  123. /*
  124. * Wait until the RFCSR becomes available, afterwards we
  125. * can safely write the new data into the register.
  126. */
  127. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  128. reg = 0;
  129. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  133. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  134. }
  135. mutex_unlock(&rt2x00dev->csr_mutex);
  136. }
  137. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  138. const unsigned int word, u8 *value)
  139. {
  140. u32 reg;
  141. mutex_lock(&rt2x00dev->csr_mutex);
  142. /*
  143. * Wait until the RFCSR becomes available, afterwards we
  144. * can safely write the read request into the register.
  145. * After the data has been written, we wait until hardware
  146. * returns the correct value, if at any time the register
  147. * doesn't become available in time, reg will be 0xffffffff
  148. * which means we return 0xff to the caller.
  149. */
  150. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  151. reg = 0;
  152. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  153. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  155. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  156. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  157. }
  158. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  159. mutex_unlock(&rt2x00dev->csr_mutex);
  160. }
  161. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  162. const unsigned int word, const u32 value)
  163. {
  164. u32 reg;
  165. mutex_lock(&rt2x00dev->csr_mutex);
  166. /*
  167. * Wait until the RF becomes available, afterwards we
  168. * can safely write the new data into the register.
  169. */
  170. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  171. reg = 0;
  172. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  173. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  176. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  177. rt2x00_rf_write(rt2x00dev, word, value);
  178. }
  179. mutex_unlock(&rt2x00dev->csr_mutex);
  180. }
  181. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  182. const u8 command, const u8 token,
  183. const u8 arg0, const u8 arg1)
  184. {
  185. u32 reg;
  186. /*
  187. * SOC devices don't support MCU requests.
  188. */
  189. if (rt2x00_is_soc(rt2x00dev))
  190. return;
  191. mutex_lock(&rt2x00dev->csr_mutex);
  192. /*
  193. * Wait until the MCU becomes available, afterwards we
  194. * can safely write the new data into the register.
  195. */
  196. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  197. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  198. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  201. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  202. reg = 0;
  203. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  204. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  205. }
  206. mutex_unlock(&rt2x00dev->csr_mutex);
  207. }
  208. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  209. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  210. {
  211. unsigned int i;
  212. u32 reg;
  213. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  214. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  215. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  216. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  217. return 0;
  218. msleep(1);
  219. }
  220. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  221. return -EACCES;
  222. }
  223. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  224. void rt2800_write_txwi(__le32 *txwi, struct txentry_desc *txdesc)
  225. {
  226. u32 word;
  227. /*
  228. * Initialize TX Info descriptor
  229. */
  230. rt2x00_desc_read(txwi, 0, &word);
  231. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  232. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  233. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
  234. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  235. rt2x00_set_field32(&word, TXWI_W0_TS,
  236. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  237. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  238. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  239. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  240. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  241. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  242. rt2x00_set_field32(&word, TXWI_W0_BW,
  243. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  244. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  245. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  246. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  247. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  248. rt2x00_desc_write(txwi, 0, word);
  249. rt2x00_desc_read(txwi, 1, &word);
  250. rt2x00_set_field32(&word, TXWI_W1_ACK,
  251. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  252. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  253. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  254. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  255. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  256. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  257. txdesc->key_idx : 0xff);
  258. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  259. txdesc->length);
  260. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
  261. rt2x00_desc_write(txwi, 1, word);
  262. /*
  263. * Always write 0 to IV/EIV fields, hardware will insert the IV
  264. * from the IVEIV register when TXD_W3_WIV is set to 0.
  265. * When TXD_W3_WIV is set to 1 it will use the IV data
  266. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  267. * crypto entry in the registers should be used to encrypt the frame.
  268. */
  269. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  270. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  271. }
  272. EXPORT_SYMBOL_GPL(rt2800_write_txwi);
  273. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
  274. {
  275. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  276. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  277. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  278. u16 eeprom;
  279. u8 offset0;
  280. u8 offset1;
  281. u8 offset2;
  282. if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
  283. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  284. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  285. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  286. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  287. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  288. } else {
  289. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  290. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  291. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  292. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  293. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  294. }
  295. /*
  296. * Convert the value from the descriptor into the RSSI value
  297. * If the value in the descriptor is 0, it is considered invalid
  298. * and the default (extremely low) rssi value is assumed
  299. */
  300. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  301. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  302. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  303. /*
  304. * mac80211 only accepts a single RSSI value. Calculating the
  305. * average doesn't deliver a fair answer either since -60:-60 would
  306. * be considered equally good as -50:-70 while the second is the one
  307. * which gives less energy...
  308. */
  309. rssi0 = max(rssi0, rssi1);
  310. return max(rssi0, rssi2);
  311. }
  312. void rt2800_process_rxwi(struct queue_entry *entry,
  313. struct rxdone_entry_desc *rxdesc)
  314. {
  315. __le32 *rxwi = (__le32 *) entry->skb->data;
  316. u32 word;
  317. rt2x00_desc_read(rxwi, 0, &word);
  318. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  319. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  320. rt2x00_desc_read(rxwi, 1, &word);
  321. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  322. rxdesc->flags |= RX_FLAG_SHORT_GI;
  323. if (rt2x00_get_field32(word, RXWI_W1_BW))
  324. rxdesc->flags |= RX_FLAG_40MHZ;
  325. /*
  326. * Detect RX rate, always use MCS as signal type.
  327. */
  328. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  329. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  330. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  331. /*
  332. * Mask of 0x8 bit to remove the short preamble flag.
  333. */
  334. if (rxdesc->rate_mode == RATE_MODE_CCK)
  335. rxdesc->signal &= ~0x8;
  336. rt2x00_desc_read(rxwi, 2, &word);
  337. /*
  338. * Convert descriptor AGC value to RSSI value.
  339. */
  340. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  341. /*
  342. * Remove RXWI descriptor from start of buffer.
  343. */
  344. skb_pull(entry->skb, RXWI_DESC_SIZE);
  345. }
  346. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  347. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  348. {
  349. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  350. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  351. unsigned int beacon_base;
  352. u32 reg;
  353. /*
  354. * Disable beaconing while we are reloading the beacon data,
  355. * otherwise we might be sending out invalid data.
  356. */
  357. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  358. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  359. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  360. /*
  361. * Add space for the TXWI in front of the skb.
  362. */
  363. skb_push(entry->skb, TXWI_DESC_SIZE);
  364. memset(entry->skb, 0, TXWI_DESC_SIZE);
  365. /*
  366. * Register descriptor details in skb frame descriptor.
  367. */
  368. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  369. skbdesc->desc = entry->skb->data;
  370. skbdesc->desc_len = TXWI_DESC_SIZE;
  371. /*
  372. * Add the TXWI for the beacon to the skb.
  373. */
  374. rt2800_write_txwi((__le32 *)entry->skb->data, txdesc);
  375. /*
  376. * Dump beacon to userspace through debugfs.
  377. */
  378. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  379. /*
  380. * Write entire beacon with TXWI to register.
  381. */
  382. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  383. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  384. entry->skb->data, entry->skb->len);
  385. /*
  386. * Enable beaconing again.
  387. */
  388. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  389. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  390. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  391. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  392. /*
  393. * Clean up beacon skb.
  394. */
  395. dev_kfree_skb_any(entry->skb);
  396. entry->skb = NULL;
  397. }
  398. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  399. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  400. unsigned int beacon_base)
  401. {
  402. int i;
  403. /*
  404. * For the Beacon base registers we only need to clear
  405. * the whole TXWI which (when set to 0) will invalidate
  406. * the entire beacon.
  407. */
  408. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  409. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  410. }
  411. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  412. const struct rt2x00debug rt2800_rt2x00debug = {
  413. .owner = THIS_MODULE,
  414. .csr = {
  415. .read = rt2800_register_read,
  416. .write = rt2800_register_write,
  417. .flags = RT2X00DEBUGFS_OFFSET,
  418. .word_base = CSR_REG_BASE,
  419. .word_size = sizeof(u32),
  420. .word_count = CSR_REG_SIZE / sizeof(u32),
  421. },
  422. .eeprom = {
  423. .read = rt2x00_eeprom_read,
  424. .write = rt2x00_eeprom_write,
  425. .word_base = EEPROM_BASE,
  426. .word_size = sizeof(u16),
  427. .word_count = EEPROM_SIZE / sizeof(u16),
  428. },
  429. .bbp = {
  430. .read = rt2800_bbp_read,
  431. .write = rt2800_bbp_write,
  432. .word_base = BBP_BASE,
  433. .word_size = sizeof(u8),
  434. .word_count = BBP_SIZE / sizeof(u8),
  435. },
  436. .rf = {
  437. .read = rt2x00_rf_read,
  438. .write = rt2800_rf_write,
  439. .word_base = RF_BASE,
  440. .word_size = sizeof(u32),
  441. .word_count = RF_SIZE / sizeof(u32),
  442. },
  443. };
  444. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  445. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  446. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  447. {
  448. u32 reg;
  449. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  450. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  451. }
  452. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  453. #ifdef CONFIG_RT2X00_LIB_LEDS
  454. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  455. enum led_brightness brightness)
  456. {
  457. struct rt2x00_led *led =
  458. container_of(led_cdev, struct rt2x00_led, led_dev);
  459. unsigned int enabled = brightness != LED_OFF;
  460. unsigned int bg_mode =
  461. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  462. unsigned int polarity =
  463. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  464. EEPROM_FREQ_LED_POLARITY);
  465. unsigned int ledmode =
  466. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  467. EEPROM_FREQ_LED_MODE);
  468. if (led->type == LED_TYPE_RADIO) {
  469. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  470. enabled ? 0x20 : 0);
  471. } else if (led->type == LED_TYPE_ASSOC) {
  472. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  473. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  474. } else if (led->type == LED_TYPE_QUALITY) {
  475. /*
  476. * The brightness is divided into 6 levels (0 - 5),
  477. * The specs tell us the following levels:
  478. * 0, 1 ,3, 7, 15, 31
  479. * to determine the level in a simple way we can simply
  480. * work with bitshifting:
  481. * (1 << level) - 1
  482. */
  483. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  484. (1 << brightness / (LED_FULL / 6)) - 1,
  485. polarity);
  486. }
  487. }
  488. static int rt2800_blink_set(struct led_classdev *led_cdev,
  489. unsigned long *delay_on, unsigned long *delay_off)
  490. {
  491. struct rt2x00_led *led =
  492. container_of(led_cdev, struct rt2x00_led, led_dev);
  493. u32 reg;
  494. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  495. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  496. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  497. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  498. return 0;
  499. }
  500. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  501. struct rt2x00_led *led, enum led_type type)
  502. {
  503. led->rt2x00dev = rt2x00dev;
  504. led->type = type;
  505. led->led_dev.brightness_set = rt2800_brightness_set;
  506. led->led_dev.blink_set = rt2800_blink_set;
  507. led->flags = LED_INITIALIZED;
  508. }
  509. #endif /* CONFIG_RT2X00_LIB_LEDS */
  510. /*
  511. * Configuration handlers.
  512. */
  513. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  514. struct rt2x00lib_crypto *crypto,
  515. struct ieee80211_key_conf *key)
  516. {
  517. struct mac_wcid_entry wcid_entry;
  518. struct mac_iveiv_entry iveiv_entry;
  519. u32 offset;
  520. u32 reg;
  521. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  522. if (crypto->cmd == SET_KEY) {
  523. rt2800_register_read(rt2x00dev, offset, &reg);
  524. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  525. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  526. /*
  527. * Both the cipher as the BSS Idx numbers are split in a main
  528. * value of 3 bits, and a extended field for adding one additional
  529. * bit to the value.
  530. */
  531. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  532. (crypto->cipher & 0x7));
  533. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  534. (crypto->cipher & 0x8) >> 3);
  535. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  536. (crypto->bssidx & 0x7));
  537. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  538. (crypto->bssidx & 0x8) >> 3);
  539. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  540. rt2800_register_write(rt2x00dev, offset, reg);
  541. } else {
  542. rt2800_register_write(rt2x00dev, offset, 0);
  543. }
  544. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  545. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  546. if ((crypto->cipher == CIPHER_TKIP) ||
  547. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  548. (crypto->cipher == CIPHER_AES))
  549. iveiv_entry.iv[3] |= 0x20;
  550. iveiv_entry.iv[3] |= key->keyidx << 6;
  551. rt2800_register_multiwrite(rt2x00dev, offset,
  552. &iveiv_entry, sizeof(iveiv_entry));
  553. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  554. memset(&wcid_entry, 0, sizeof(wcid_entry));
  555. if (crypto->cmd == SET_KEY)
  556. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  557. rt2800_register_multiwrite(rt2x00dev, offset,
  558. &wcid_entry, sizeof(wcid_entry));
  559. }
  560. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  561. struct rt2x00lib_crypto *crypto,
  562. struct ieee80211_key_conf *key)
  563. {
  564. struct hw_key_entry key_entry;
  565. struct rt2x00_field32 field;
  566. u32 offset;
  567. u32 reg;
  568. if (crypto->cmd == SET_KEY) {
  569. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  570. memcpy(key_entry.key, crypto->key,
  571. sizeof(key_entry.key));
  572. memcpy(key_entry.tx_mic, crypto->tx_mic,
  573. sizeof(key_entry.tx_mic));
  574. memcpy(key_entry.rx_mic, crypto->rx_mic,
  575. sizeof(key_entry.rx_mic));
  576. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  577. rt2800_register_multiwrite(rt2x00dev, offset,
  578. &key_entry, sizeof(key_entry));
  579. }
  580. /*
  581. * The cipher types are stored over multiple registers
  582. * starting with SHARED_KEY_MODE_BASE each word will have
  583. * 32 bits and contains the cipher types for 2 bssidx each.
  584. * Using the correct defines correctly will cause overhead,
  585. * so just calculate the correct offset.
  586. */
  587. field.bit_offset = 4 * (key->hw_key_idx % 8);
  588. field.bit_mask = 0x7 << field.bit_offset;
  589. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  590. rt2800_register_read(rt2x00dev, offset, &reg);
  591. rt2x00_set_field32(&reg, field,
  592. (crypto->cmd == SET_KEY) * crypto->cipher);
  593. rt2800_register_write(rt2x00dev, offset, reg);
  594. /*
  595. * Update WCID information
  596. */
  597. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  598. return 0;
  599. }
  600. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  601. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  602. struct rt2x00lib_crypto *crypto,
  603. struct ieee80211_key_conf *key)
  604. {
  605. struct hw_key_entry key_entry;
  606. u32 offset;
  607. if (crypto->cmd == SET_KEY) {
  608. /*
  609. * 1 pairwise key is possible per AID, this means that the AID
  610. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  611. * last possible shared key entry.
  612. */
  613. if (crypto->aid > (256 - 32))
  614. return -ENOSPC;
  615. key->hw_key_idx = 32 + crypto->aid;
  616. memcpy(key_entry.key, crypto->key,
  617. sizeof(key_entry.key));
  618. memcpy(key_entry.tx_mic, crypto->tx_mic,
  619. sizeof(key_entry.tx_mic));
  620. memcpy(key_entry.rx_mic, crypto->rx_mic,
  621. sizeof(key_entry.rx_mic));
  622. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  623. rt2800_register_multiwrite(rt2x00dev, offset,
  624. &key_entry, sizeof(key_entry));
  625. }
  626. /*
  627. * Update WCID information
  628. */
  629. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  630. return 0;
  631. }
  632. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  633. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  634. const unsigned int filter_flags)
  635. {
  636. u32 reg;
  637. /*
  638. * Start configuration steps.
  639. * Note that the version error will always be dropped
  640. * and broadcast frames will always be accepted since
  641. * there is no filter for it at this time.
  642. */
  643. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  644. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  645. !(filter_flags & FIF_FCSFAIL));
  646. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  647. !(filter_flags & FIF_PLCPFAIL));
  648. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  649. !(filter_flags & FIF_PROMISC_IN_BSS));
  650. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  651. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  652. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  653. !(filter_flags & FIF_ALLMULTI));
  654. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  655. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  656. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  657. !(filter_flags & FIF_CONTROL));
  658. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  659. !(filter_flags & FIF_CONTROL));
  660. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  661. !(filter_flags & FIF_CONTROL));
  662. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  663. !(filter_flags & FIF_CONTROL));
  664. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  665. !(filter_flags & FIF_CONTROL));
  666. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  667. !(filter_flags & FIF_PSPOLL));
  668. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  669. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  670. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  671. !(filter_flags & FIF_CONTROL));
  672. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  673. }
  674. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  675. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  676. struct rt2x00intf_conf *conf, const unsigned int flags)
  677. {
  678. u32 reg;
  679. if (flags & CONFIG_UPDATE_TYPE) {
  680. /*
  681. * Clear current synchronisation setup.
  682. */
  683. rt2800_clear_beacon(rt2x00dev,
  684. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  685. /*
  686. * Enable synchronisation.
  687. */
  688. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  689. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  690. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  691. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  692. (conf->sync == TSF_SYNC_BEACON));
  693. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  694. }
  695. if (flags & CONFIG_UPDATE_MAC) {
  696. reg = le32_to_cpu(conf->mac[1]);
  697. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  698. conf->mac[1] = cpu_to_le32(reg);
  699. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  700. conf->mac, sizeof(conf->mac));
  701. }
  702. if (flags & CONFIG_UPDATE_BSSID) {
  703. reg = le32_to_cpu(conf->bssid[1]);
  704. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  705. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  706. conf->bssid[1] = cpu_to_le32(reg);
  707. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  708. conf->bssid, sizeof(conf->bssid));
  709. }
  710. }
  711. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  712. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  713. {
  714. u32 reg;
  715. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  716. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  717. !!erp->short_preamble);
  718. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  719. !!erp->short_preamble);
  720. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  721. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  722. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  723. erp->cts_protection ? 2 : 0);
  724. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  725. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  726. erp->basic_rates);
  727. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  728. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  729. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  730. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  731. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  732. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  733. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  734. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  735. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  736. erp->beacon_int * 16);
  737. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  738. }
  739. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  740. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  741. {
  742. u8 r1;
  743. u8 r3;
  744. rt2800_bbp_read(rt2x00dev, 1, &r1);
  745. rt2800_bbp_read(rt2x00dev, 3, &r3);
  746. /*
  747. * Configure the TX antenna.
  748. */
  749. switch ((int)ant->tx) {
  750. case 1:
  751. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  752. break;
  753. case 2:
  754. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  755. break;
  756. case 3:
  757. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  758. break;
  759. }
  760. /*
  761. * Configure the RX antenna.
  762. */
  763. switch ((int)ant->rx) {
  764. case 1:
  765. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  766. break;
  767. case 2:
  768. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  769. break;
  770. case 3:
  771. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  772. break;
  773. }
  774. rt2800_bbp_write(rt2x00dev, 3, r3);
  775. rt2800_bbp_write(rt2x00dev, 1, r1);
  776. }
  777. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  778. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  779. struct rt2x00lib_conf *libconf)
  780. {
  781. u16 eeprom;
  782. short lna_gain;
  783. if (libconf->rf.channel <= 14) {
  784. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  785. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  786. } else if (libconf->rf.channel <= 64) {
  787. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  788. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  789. } else if (libconf->rf.channel <= 128) {
  790. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  791. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  792. } else {
  793. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  794. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  795. }
  796. rt2x00dev->lna_gain = lna_gain;
  797. }
  798. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  799. struct ieee80211_conf *conf,
  800. struct rf_channel *rf,
  801. struct channel_info *info)
  802. {
  803. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  804. if (rt2x00dev->default_ant.tx == 1)
  805. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  806. if (rt2x00dev->default_ant.rx == 1) {
  807. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  808. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  809. } else if (rt2x00dev->default_ant.rx == 2)
  810. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  811. if (rf->channel > 14) {
  812. /*
  813. * When TX power is below 0, we should increase it by 7 to
  814. * make it a positive value (Minumum value is -7).
  815. * However this means that values between 0 and 7 have
  816. * double meaning, and we should set a 7DBm boost flag.
  817. */
  818. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  819. (info->tx_power1 >= 0));
  820. if (info->tx_power1 < 0)
  821. info->tx_power1 += 7;
  822. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  823. TXPOWER_A_TO_DEV(info->tx_power1));
  824. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  825. (info->tx_power2 >= 0));
  826. if (info->tx_power2 < 0)
  827. info->tx_power2 += 7;
  828. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  829. TXPOWER_A_TO_DEV(info->tx_power2));
  830. } else {
  831. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  832. TXPOWER_G_TO_DEV(info->tx_power1));
  833. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  834. TXPOWER_G_TO_DEV(info->tx_power2));
  835. }
  836. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  837. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  838. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  839. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  840. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  841. udelay(200);
  842. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  843. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  844. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  845. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  846. udelay(200);
  847. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  848. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  849. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  850. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  851. }
  852. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  853. struct ieee80211_conf *conf,
  854. struct rf_channel *rf,
  855. struct channel_info *info)
  856. {
  857. u8 rfcsr;
  858. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  859. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  860. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  861. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  862. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  863. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  864. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  865. TXPOWER_G_TO_DEV(info->tx_power1));
  866. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  867. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  868. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  869. TXPOWER_G_TO_DEV(info->tx_power2));
  870. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  871. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  872. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  873. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  874. rt2800_rfcsr_write(rt2x00dev, 24,
  875. rt2x00dev->calibration[conf_is_ht40(conf)]);
  876. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  877. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  878. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  879. }
  880. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  881. struct ieee80211_conf *conf,
  882. struct rf_channel *rf,
  883. struct channel_info *info)
  884. {
  885. u32 reg;
  886. unsigned int tx_pin;
  887. u8 bbp;
  888. if (rt2x00_rf(rt2x00dev, RF2020) ||
  889. rt2x00_rf(rt2x00dev, RF3020) ||
  890. rt2x00_rf(rt2x00dev, RF3021) ||
  891. rt2x00_rf(rt2x00dev, RF3022))
  892. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  893. else
  894. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  895. /*
  896. * Change BBP settings
  897. */
  898. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  899. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  900. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  901. rt2800_bbp_write(rt2x00dev, 86, 0);
  902. if (rf->channel <= 14) {
  903. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  904. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  905. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  906. } else {
  907. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  908. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  909. }
  910. } else {
  911. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  912. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  913. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  914. else
  915. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  916. }
  917. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  918. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  919. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  920. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  921. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  922. tx_pin = 0;
  923. /* Turn on unused PA or LNA when not using 1T or 1R */
  924. if (rt2x00dev->default_ant.tx != 1) {
  925. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  926. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  927. }
  928. /* Turn on unused PA or LNA when not using 1T or 1R */
  929. if (rt2x00dev->default_ant.rx != 1) {
  930. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  931. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  932. }
  933. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  934. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  935. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  936. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  937. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  938. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  939. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  940. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  941. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  942. rt2800_bbp_write(rt2x00dev, 4, bbp);
  943. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  944. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  945. rt2800_bbp_write(rt2x00dev, 3, bbp);
  946. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  947. if (conf_is_ht40(conf)) {
  948. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  949. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  950. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  951. } else {
  952. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  953. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  954. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  955. }
  956. }
  957. msleep(1);
  958. }
  959. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  960. const int max_txpower)
  961. {
  962. u8 txpower;
  963. u8 max_value = (u8)max_txpower;
  964. u16 eeprom;
  965. int i;
  966. u32 reg;
  967. u8 r1;
  968. u32 offset;
  969. /*
  970. * set to normal tx power mode: +/- 0dBm
  971. */
  972. rt2800_bbp_read(rt2x00dev, 1, &r1);
  973. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  974. rt2800_bbp_write(rt2x00dev, 1, r1);
  975. /*
  976. * The eeprom contains the tx power values for each rate. These
  977. * values map to 100% tx power. Each 16bit word contains four tx
  978. * power values and the order is the same as used in the TX_PWR_CFG
  979. * registers.
  980. */
  981. offset = TX_PWR_CFG_0;
  982. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  983. /* just to be safe */
  984. if (offset > TX_PWR_CFG_4)
  985. break;
  986. rt2800_register_read(rt2x00dev, offset, &reg);
  987. /* read the next four txpower values */
  988. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  989. &eeprom);
  990. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  991. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  992. * TX_PWR_CFG_4: unknown */
  993. txpower = rt2x00_get_field16(eeprom,
  994. EEPROM_TXPOWER_BYRATE_RATE0);
  995. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  996. min(txpower, max_value));
  997. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  998. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  999. * TX_PWR_CFG_4: unknown */
  1000. txpower = rt2x00_get_field16(eeprom,
  1001. EEPROM_TXPOWER_BYRATE_RATE1);
  1002. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1003. min(txpower, max_value));
  1004. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1005. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1006. * TX_PWR_CFG_4: unknown */
  1007. txpower = rt2x00_get_field16(eeprom,
  1008. EEPROM_TXPOWER_BYRATE_RATE2);
  1009. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1010. min(txpower, max_value));
  1011. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1012. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1013. * TX_PWR_CFG_4: unknown */
  1014. txpower = rt2x00_get_field16(eeprom,
  1015. EEPROM_TXPOWER_BYRATE_RATE3);
  1016. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1017. min(txpower, max_value));
  1018. /* read the next four txpower values */
  1019. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1020. &eeprom);
  1021. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1022. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1023. * TX_PWR_CFG_4: unknown */
  1024. txpower = rt2x00_get_field16(eeprom,
  1025. EEPROM_TXPOWER_BYRATE_RATE0);
  1026. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1027. min(txpower, max_value));
  1028. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1029. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1030. * TX_PWR_CFG_4: unknown */
  1031. txpower = rt2x00_get_field16(eeprom,
  1032. EEPROM_TXPOWER_BYRATE_RATE1);
  1033. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1034. min(txpower, max_value));
  1035. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1036. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1037. * TX_PWR_CFG_4: unknown */
  1038. txpower = rt2x00_get_field16(eeprom,
  1039. EEPROM_TXPOWER_BYRATE_RATE2);
  1040. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1041. min(txpower, max_value));
  1042. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1043. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1044. * TX_PWR_CFG_4: unknown */
  1045. txpower = rt2x00_get_field16(eeprom,
  1046. EEPROM_TXPOWER_BYRATE_RATE3);
  1047. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1048. min(txpower, max_value));
  1049. rt2800_register_write(rt2x00dev, offset, reg);
  1050. /* next TX_PWR_CFG register */
  1051. offset += 4;
  1052. }
  1053. }
  1054. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1055. struct rt2x00lib_conf *libconf)
  1056. {
  1057. u32 reg;
  1058. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1059. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1060. libconf->conf->short_frame_max_tx_count);
  1061. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1062. libconf->conf->long_frame_max_tx_count);
  1063. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1064. }
  1065. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1066. struct rt2x00lib_conf *libconf)
  1067. {
  1068. enum dev_state state =
  1069. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1070. STATE_SLEEP : STATE_AWAKE;
  1071. u32 reg;
  1072. if (state == STATE_SLEEP) {
  1073. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1074. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1075. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1076. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1077. libconf->conf->listen_interval - 1);
  1078. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1079. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1080. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1081. } else {
  1082. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1083. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1084. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1085. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1086. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1087. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1088. }
  1089. }
  1090. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1091. struct rt2x00lib_conf *libconf,
  1092. const unsigned int flags)
  1093. {
  1094. /* Always recalculate LNA gain before changing configuration */
  1095. rt2800_config_lna_gain(rt2x00dev, libconf);
  1096. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1097. rt2800_config_channel(rt2x00dev, libconf->conf,
  1098. &libconf->rf, &libconf->channel);
  1099. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1100. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1101. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1102. rt2800_config_retry_limit(rt2x00dev, libconf);
  1103. if (flags & IEEE80211_CONF_CHANGE_PS)
  1104. rt2800_config_ps(rt2x00dev, libconf);
  1105. }
  1106. EXPORT_SYMBOL_GPL(rt2800_config);
  1107. /*
  1108. * Link tuning
  1109. */
  1110. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1111. {
  1112. u32 reg;
  1113. /*
  1114. * Update FCS error count from register.
  1115. */
  1116. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1117. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1118. }
  1119. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1120. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1121. {
  1122. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1123. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1124. rt2x00_rt(rt2x00dev, RT3071) ||
  1125. rt2x00_rt(rt2x00dev, RT3090) ||
  1126. rt2x00_rt(rt2x00dev, RT3390))
  1127. return 0x1c + (2 * rt2x00dev->lna_gain);
  1128. else
  1129. return 0x2e + rt2x00dev->lna_gain;
  1130. }
  1131. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1132. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1133. else
  1134. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1135. }
  1136. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1137. struct link_qual *qual, u8 vgc_level)
  1138. {
  1139. if (qual->vgc_level != vgc_level) {
  1140. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1141. qual->vgc_level = vgc_level;
  1142. qual->vgc_level_reg = vgc_level;
  1143. }
  1144. }
  1145. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1146. {
  1147. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1148. }
  1149. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1150. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1151. const u32 count)
  1152. {
  1153. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1154. return;
  1155. /*
  1156. * When RSSI is better then -80 increase VGC level with 0x10
  1157. */
  1158. rt2800_set_vgc(rt2x00dev, qual,
  1159. rt2800_get_default_vgc(rt2x00dev) +
  1160. ((qual->rssi > -80) * 0x10));
  1161. }
  1162. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1163. /*
  1164. * Initialization functions.
  1165. */
  1166. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1167. {
  1168. u32 reg;
  1169. u16 eeprom;
  1170. unsigned int i;
  1171. int ret;
  1172. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1173. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1174. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1175. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1176. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1177. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1178. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1179. ret = rt2800_drv_init_registers(rt2x00dev);
  1180. if (ret)
  1181. return ret;
  1182. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1183. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1184. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1185. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1186. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1187. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1188. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1189. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1190. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1191. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1192. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1193. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1194. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1195. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1196. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1197. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1198. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  1199. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1200. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1201. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1202. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1203. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1204. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1205. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1206. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1207. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1208. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1209. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1210. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1211. rt2x00_rt(rt2x00dev, RT3090) ||
  1212. rt2x00_rt(rt2x00dev, RT3390)) {
  1213. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1214. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1215. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1216. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1217. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1218. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1219. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1220. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1221. 0x0000002c);
  1222. else
  1223. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1224. 0x0000000f);
  1225. } else {
  1226. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1227. }
  1228. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1229. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1230. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1231. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1232. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1233. } else {
  1234. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1235. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1236. }
  1237. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1238. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1239. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1240. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1241. } else {
  1242. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1243. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1244. }
  1245. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1246. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1247. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1248. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1249. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1250. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1251. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1252. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1253. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1254. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1255. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1256. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1257. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1258. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1259. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1260. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1261. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1262. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1263. rt2x00_rt(rt2x00dev, RT2883) ||
  1264. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1265. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1266. else
  1267. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1268. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1269. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1270. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1271. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1272. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1273. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1274. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1275. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1276. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1277. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1278. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1279. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1280. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1281. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1282. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1283. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1284. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1285. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1286. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1287. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1288. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1289. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1290. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1291. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1292. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1293. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1294. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1295. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1296. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1297. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1298. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1299. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1300. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1301. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1302. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1303. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1304. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1305. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1306. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1307. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1308. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1309. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1310. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1311. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1312. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1313. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1314. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1315. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1316. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1317. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1318. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1319. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1320. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1321. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1322. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1323. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1324. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1325. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1326. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1327. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1328. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1329. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1330. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1331. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1332. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1333. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1334. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1335. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1336. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1337. !rt2x00_is_usb(rt2x00dev));
  1338. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1339. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1340. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1341. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1342. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1343. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1344. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1345. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1346. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1347. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1348. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1349. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1350. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1351. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1352. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1353. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1354. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1355. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1356. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1357. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1358. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1359. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1360. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1361. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1362. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1363. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1364. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1365. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1366. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1367. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1368. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1369. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1370. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1371. if (rt2x00_is_usb(rt2x00dev)) {
  1372. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1373. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1374. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1375. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1376. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1377. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1378. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1379. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1380. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1381. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1382. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1383. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1384. }
  1385. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1386. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1387. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1388. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1389. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1390. IEEE80211_MAX_RTS_THRESHOLD);
  1391. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1392. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1393. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1394. /*
  1395. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1396. * time should be set to 16. However, the original Ralink driver uses
  1397. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1398. * connection problems with 11g + CTS protection. Hence, use the same
  1399. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1400. */
  1401. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1402. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1403. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1404. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1405. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1406. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1407. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1408. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1409. /*
  1410. * ASIC will keep garbage value after boot, clear encryption keys.
  1411. */
  1412. for (i = 0; i < 4; i++)
  1413. rt2800_register_write(rt2x00dev,
  1414. SHARED_KEY_MODE_ENTRY(i), 0);
  1415. for (i = 0; i < 256; i++) {
  1416. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1417. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1418. wcid, sizeof(wcid));
  1419. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1420. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1421. }
  1422. /*
  1423. * Clear all beacons
  1424. */
  1425. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1426. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1427. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1428. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1429. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1430. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1431. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1432. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1433. if (rt2x00_is_usb(rt2x00dev)) {
  1434. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1435. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1436. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1437. }
  1438. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1439. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1440. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1441. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1442. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1443. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1444. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1445. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1446. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1447. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1448. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1449. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1450. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1451. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1452. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1453. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1454. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1455. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1456. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1457. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1458. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1459. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1460. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1461. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1462. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1463. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1464. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1465. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1466. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1467. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1468. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1469. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1470. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1471. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1472. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1473. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1474. /*
  1475. * We must clear the error counters.
  1476. * These registers are cleared on read,
  1477. * so we may pass a useless variable to store the value.
  1478. */
  1479. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1480. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1481. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1482. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1483. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1484. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1485. return 0;
  1486. }
  1487. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1488. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1489. {
  1490. unsigned int i;
  1491. u32 reg;
  1492. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1493. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1494. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1495. return 0;
  1496. udelay(REGISTER_BUSY_DELAY);
  1497. }
  1498. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1499. return -EACCES;
  1500. }
  1501. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1502. {
  1503. unsigned int i;
  1504. u8 value;
  1505. /*
  1506. * BBP was enabled after firmware was loaded,
  1507. * but we need to reactivate it now.
  1508. */
  1509. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1510. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1511. msleep(1);
  1512. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1513. rt2800_bbp_read(rt2x00dev, 0, &value);
  1514. if ((value != 0xff) && (value != 0x00))
  1515. return 0;
  1516. udelay(REGISTER_BUSY_DELAY);
  1517. }
  1518. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1519. return -EACCES;
  1520. }
  1521. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1522. {
  1523. unsigned int i;
  1524. u16 eeprom;
  1525. u8 reg_id;
  1526. u8 value;
  1527. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1528. rt2800_wait_bbp_ready(rt2x00dev)))
  1529. return -EACCES;
  1530. if (rt2800_is_305x_soc(rt2x00dev))
  1531. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1532. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1533. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1534. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1535. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1536. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1537. } else {
  1538. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1539. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1540. }
  1541. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1542. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1543. rt2x00_rt(rt2x00dev, RT3071) ||
  1544. rt2x00_rt(rt2x00dev, RT3090) ||
  1545. rt2x00_rt(rt2x00dev, RT3390)) {
  1546. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1547. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1548. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1549. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1550. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1551. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1552. } else {
  1553. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1554. }
  1555. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1556. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1557. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1558. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1559. else
  1560. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1561. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1562. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1563. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1564. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1565. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1566. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1567. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1568. rt2800_is_305x_soc(rt2x00dev))
  1569. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1570. else
  1571. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1572. if (rt2800_is_305x_soc(rt2x00dev))
  1573. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1574. else
  1575. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1576. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1577. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1578. rt2x00_rt(rt2x00dev, RT3090) ||
  1579. rt2x00_rt(rt2x00dev, RT3390)) {
  1580. rt2800_bbp_read(rt2x00dev, 138, &value);
  1581. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1582. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1583. value |= 0x20;
  1584. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1585. value &= ~0x02;
  1586. rt2800_bbp_write(rt2x00dev, 138, value);
  1587. }
  1588. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1589. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1590. if (eeprom != 0xffff && eeprom != 0x0000) {
  1591. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1592. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1593. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1594. }
  1595. }
  1596. return 0;
  1597. }
  1598. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1599. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1600. bool bw40, u8 rfcsr24, u8 filter_target)
  1601. {
  1602. unsigned int i;
  1603. u8 bbp;
  1604. u8 rfcsr;
  1605. u8 passband;
  1606. u8 stopband;
  1607. u8 overtuned = 0;
  1608. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1609. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1610. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1611. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1612. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1613. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1614. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1615. /*
  1616. * Set power & frequency of passband test tone
  1617. */
  1618. rt2800_bbp_write(rt2x00dev, 24, 0);
  1619. for (i = 0; i < 100; i++) {
  1620. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1621. msleep(1);
  1622. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1623. if (passband)
  1624. break;
  1625. }
  1626. /*
  1627. * Set power & frequency of stopband test tone
  1628. */
  1629. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1630. for (i = 0; i < 100; i++) {
  1631. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1632. msleep(1);
  1633. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1634. if ((passband - stopband) <= filter_target) {
  1635. rfcsr24++;
  1636. overtuned += ((passband - stopband) == filter_target);
  1637. } else
  1638. break;
  1639. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1640. }
  1641. rfcsr24 -= !!overtuned;
  1642. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1643. return rfcsr24;
  1644. }
  1645. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1646. {
  1647. u8 rfcsr;
  1648. u8 bbp;
  1649. u32 reg;
  1650. u16 eeprom;
  1651. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1652. !rt2x00_rt(rt2x00dev, RT3071) &&
  1653. !rt2x00_rt(rt2x00dev, RT3090) &&
  1654. !rt2x00_rt(rt2x00dev, RT3390) &&
  1655. !rt2800_is_305x_soc(rt2x00dev))
  1656. return 0;
  1657. /*
  1658. * Init RF calibration.
  1659. */
  1660. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1661. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1662. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1663. msleep(1);
  1664. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1665. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1666. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1667. rt2x00_rt(rt2x00dev, RT3071) ||
  1668. rt2x00_rt(rt2x00dev, RT3090)) {
  1669. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1670. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1671. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1672. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1673. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1674. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1675. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1676. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1677. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1678. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1679. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1680. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1681. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1682. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1683. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1684. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1685. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1686. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1687. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1688. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1689. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1690. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1691. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1692. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1693. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1694. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1695. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1696. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1697. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1698. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1699. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1700. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1701. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1702. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1703. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1704. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1705. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1706. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1707. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1708. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1709. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1710. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1711. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1712. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1713. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1714. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1715. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1716. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1717. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1718. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1719. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1720. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1721. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1722. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1723. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1724. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1725. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1726. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1727. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1728. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1729. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1730. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1731. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1732. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1733. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1734. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1735. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1736. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1737. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1738. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1739. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1740. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1741. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1742. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1743. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1744. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1745. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1746. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1747. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1748. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1749. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1750. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1751. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1752. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  1753. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  1754. return 0;
  1755. }
  1756. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1757. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1758. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1759. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1760. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1761. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1762. rt2x00_rt(rt2x00dev, RT3090)) {
  1763. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1764. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1765. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1766. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1767. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1768. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1769. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1770. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1771. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1772. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1773. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1774. else
  1775. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1776. }
  1777. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1778. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1779. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1780. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1781. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1782. }
  1783. /*
  1784. * Set RX Filter calibration for 20MHz and 40MHz
  1785. */
  1786. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1787. rt2x00dev->calibration[0] =
  1788. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1789. rt2x00dev->calibration[1] =
  1790. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1791. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1792. rt2x00_rt(rt2x00dev, RT3090) ||
  1793. rt2x00_rt(rt2x00dev, RT3390)) {
  1794. rt2x00dev->calibration[0] =
  1795. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1796. rt2x00dev->calibration[1] =
  1797. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1798. }
  1799. /*
  1800. * Set back to initial state
  1801. */
  1802. rt2800_bbp_write(rt2x00dev, 24, 0);
  1803. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1804. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1805. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1806. /*
  1807. * set BBP back to BW20
  1808. */
  1809. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1810. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1811. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1812. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1813. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1814. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1815. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1816. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1817. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1818. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1819. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1820. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1821. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1822. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1823. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1824. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1825. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1826. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1827. }
  1828. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1829. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1830. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1831. rt2x00_get_field16(eeprom,
  1832. EEPROM_TXMIXER_GAIN_BG_VAL));
  1833. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1834. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1835. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1836. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1837. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1838. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1839. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1840. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1841. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1842. }
  1843. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1844. rt2x00_rt(rt2x00dev, RT3090) ||
  1845. rt2x00_rt(rt2x00dev, RT3390)) {
  1846. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1847. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1848. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1849. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1850. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1851. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1852. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1853. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  1854. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  1855. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  1856. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  1857. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  1858. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  1859. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  1860. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  1861. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  1862. }
  1863. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  1864. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  1865. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1866. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  1867. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  1868. else
  1869. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  1870. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  1871. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  1872. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  1873. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  1874. }
  1875. return 0;
  1876. }
  1877. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1878. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1879. {
  1880. u32 reg;
  1881. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1882. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1883. }
  1884. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1885. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1886. {
  1887. u32 reg;
  1888. mutex_lock(&rt2x00dev->csr_mutex);
  1889. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1890. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1891. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1892. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1893. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1894. /* Wait until the EEPROM has been loaded */
  1895. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1896. /* Apparently the data is read from end to start */
  1897. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1898. (u32 *)&rt2x00dev->eeprom[i]);
  1899. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1900. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1901. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1902. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1903. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1904. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1905. mutex_unlock(&rt2x00dev->csr_mutex);
  1906. }
  1907. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1908. {
  1909. unsigned int i;
  1910. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1911. rt2800_efuse_read(rt2x00dev, i);
  1912. }
  1913. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1914. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1915. {
  1916. u16 word;
  1917. u8 *mac;
  1918. u8 default_lna_gain;
  1919. /*
  1920. * Start validation of the data that has been read.
  1921. */
  1922. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1923. if (!is_valid_ether_addr(mac)) {
  1924. random_ether_addr(mac);
  1925. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1926. }
  1927. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1928. if (word == 0xffff) {
  1929. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1930. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1931. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1932. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1933. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1934. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  1935. rt2x00_rt(rt2x00dev, RT2872)) {
  1936. /*
  1937. * There is a max of 2 RX streams for RT28x0 series
  1938. */
  1939. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1940. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1941. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1942. }
  1943. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1944. if (word == 0xffff) {
  1945. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1946. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1947. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1948. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1949. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1950. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1951. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1952. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1953. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1954. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1955. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  1956. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  1957. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1958. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1959. }
  1960. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1961. if ((word & 0x00ff) == 0x00ff) {
  1962. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1963. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1964. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1965. }
  1966. if ((word & 0xff00) == 0xff00) {
  1967. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1968. LED_MODE_TXRX_ACTIVITY);
  1969. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1970. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1971. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1972. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1973. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1974. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  1975. }
  1976. /*
  1977. * During the LNA validation we are going to use
  1978. * lna0 as correct value. Note that EEPROM_LNA
  1979. * is never validated.
  1980. */
  1981. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1982. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1983. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1984. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1985. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1986. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1987. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1988. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1989. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1990. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1991. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1992. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1993. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1994. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1995. default_lna_gain);
  1996. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1997. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1998. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1999. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2000. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2001. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2002. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2003. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2004. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2005. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2006. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2007. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2008. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2009. default_lna_gain);
  2010. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2011. return 0;
  2012. }
  2013. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2014. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2015. {
  2016. u32 reg;
  2017. u16 value;
  2018. u16 eeprom;
  2019. /*
  2020. * Read EEPROM word for configuration.
  2021. */
  2022. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2023. /*
  2024. * Identify RF chipset.
  2025. */
  2026. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2027. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2028. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2029. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2030. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2031. !rt2x00_rt(rt2x00dev, RT2872) &&
  2032. !rt2x00_rt(rt2x00dev, RT2883) &&
  2033. !rt2x00_rt(rt2x00dev, RT3070) &&
  2034. !rt2x00_rt(rt2x00dev, RT3071) &&
  2035. !rt2x00_rt(rt2x00dev, RT3090) &&
  2036. !rt2x00_rt(rt2x00dev, RT3390) &&
  2037. !rt2x00_rt(rt2x00dev, RT3572)) {
  2038. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2039. return -ENODEV;
  2040. }
  2041. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2042. !rt2x00_rf(rt2x00dev, RF2850) &&
  2043. !rt2x00_rf(rt2x00dev, RF2720) &&
  2044. !rt2x00_rf(rt2x00dev, RF2750) &&
  2045. !rt2x00_rf(rt2x00dev, RF3020) &&
  2046. !rt2x00_rf(rt2x00dev, RF2020) &&
  2047. !rt2x00_rf(rt2x00dev, RF3021) &&
  2048. !rt2x00_rf(rt2x00dev, RF3022) &&
  2049. !rt2x00_rf(rt2x00dev, RF3052)) {
  2050. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2051. return -ENODEV;
  2052. }
  2053. /*
  2054. * Identify default antenna configuration.
  2055. */
  2056. rt2x00dev->default_ant.tx =
  2057. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2058. rt2x00dev->default_ant.rx =
  2059. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2060. /*
  2061. * Read frequency offset and RF programming sequence.
  2062. */
  2063. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2064. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2065. /*
  2066. * Read external LNA informations.
  2067. */
  2068. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2069. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2070. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2071. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2072. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2073. /*
  2074. * Detect if this device has an hardware controlled radio.
  2075. */
  2076. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2077. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2078. /*
  2079. * Store led settings, for correct led behaviour.
  2080. */
  2081. #ifdef CONFIG_RT2X00_LIB_LEDS
  2082. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2083. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2084. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2085. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2086. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2087. return 0;
  2088. }
  2089. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2090. /*
  2091. * RF value list for rt28xx
  2092. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2093. */
  2094. static const struct rf_channel rf_vals[] = {
  2095. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2096. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2097. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2098. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2099. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2100. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2101. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2102. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2103. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2104. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2105. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2106. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2107. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2108. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2109. /* 802.11 UNI / HyperLan 2 */
  2110. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2111. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2112. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2113. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2114. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2115. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2116. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2117. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2118. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2119. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2120. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2121. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2122. /* 802.11 HyperLan 2 */
  2123. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2124. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2125. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2126. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2127. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2128. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2129. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2130. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2131. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2132. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2133. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2134. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2135. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2136. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2137. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2138. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2139. /* 802.11 UNII */
  2140. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2141. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2142. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2143. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2144. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2145. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2146. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2147. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2148. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2149. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2150. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2151. /* 802.11 Japan */
  2152. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2153. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2154. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2155. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2156. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2157. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2158. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2159. };
  2160. /*
  2161. * RF value list for rt3xxx
  2162. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2163. */
  2164. static const struct rf_channel rf_vals_3x[] = {
  2165. {1, 241, 2, 2 },
  2166. {2, 241, 2, 7 },
  2167. {3, 242, 2, 2 },
  2168. {4, 242, 2, 7 },
  2169. {5, 243, 2, 2 },
  2170. {6, 243, 2, 7 },
  2171. {7, 244, 2, 2 },
  2172. {8, 244, 2, 7 },
  2173. {9, 245, 2, 2 },
  2174. {10, 245, 2, 7 },
  2175. {11, 246, 2, 2 },
  2176. {12, 246, 2, 7 },
  2177. {13, 247, 2, 2 },
  2178. {14, 248, 2, 4 },
  2179. /* 802.11 UNI / HyperLan 2 */
  2180. {36, 0x56, 0, 4},
  2181. {38, 0x56, 0, 6},
  2182. {40, 0x56, 0, 8},
  2183. {44, 0x57, 0, 0},
  2184. {46, 0x57, 0, 2},
  2185. {48, 0x57, 0, 4},
  2186. {52, 0x57, 0, 8},
  2187. {54, 0x57, 0, 10},
  2188. {56, 0x58, 0, 0},
  2189. {60, 0x58, 0, 4},
  2190. {62, 0x58, 0, 6},
  2191. {64, 0x58, 0, 8},
  2192. /* 802.11 HyperLan 2 */
  2193. {100, 0x5b, 0, 8},
  2194. {102, 0x5b, 0, 10},
  2195. {104, 0x5c, 0, 0},
  2196. {108, 0x5c, 0, 4},
  2197. {110, 0x5c, 0, 6},
  2198. {112, 0x5c, 0, 8},
  2199. {116, 0x5d, 0, 0},
  2200. {118, 0x5d, 0, 2},
  2201. {120, 0x5d, 0, 4},
  2202. {124, 0x5d, 0, 8},
  2203. {126, 0x5d, 0, 10},
  2204. {128, 0x5e, 0, 0},
  2205. {132, 0x5e, 0, 4},
  2206. {134, 0x5e, 0, 6},
  2207. {136, 0x5e, 0, 8},
  2208. {140, 0x5f, 0, 0},
  2209. /* 802.11 UNII */
  2210. {149, 0x5f, 0, 9},
  2211. {151, 0x5f, 0, 11},
  2212. {153, 0x60, 0, 1},
  2213. {157, 0x60, 0, 5},
  2214. {159, 0x60, 0, 7},
  2215. {161, 0x60, 0, 9},
  2216. {165, 0x61, 0, 1},
  2217. {167, 0x61, 0, 3},
  2218. {169, 0x61, 0, 5},
  2219. {171, 0x61, 0, 7},
  2220. {173, 0x61, 0, 9},
  2221. };
  2222. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2223. {
  2224. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2225. struct channel_info *info;
  2226. char *tx_power1;
  2227. char *tx_power2;
  2228. unsigned int i;
  2229. u16 eeprom;
  2230. /*
  2231. * Disable powersaving as default on PCI devices.
  2232. */
  2233. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2234. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2235. /*
  2236. * Initialize all hw fields.
  2237. */
  2238. rt2x00dev->hw->flags =
  2239. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2240. IEEE80211_HW_SIGNAL_DBM |
  2241. IEEE80211_HW_SUPPORTS_PS |
  2242. IEEE80211_HW_PS_NULLFUNC_STACK |
  2243. IEEE80211_HW_AMPDU_AGGREGATION;
  2244. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2245. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2246. rt2x00_eeprom_addr(rt2x00dev,
  2247. EEPROM_MAC_ADDR_0));
  2248. /*
  2249. * As rt2800 has a global fallback table we cannot specify
  2250. * more then one tx rate per frame but since the hw will
  2251. * try several rates (based on the fallback table) we should
  2252. * still initialize max_rates to the maximum number of rates
  2253. * we are going to try. Otherwise mac80211 will truncate our
  2254. * reported tx rates and the rc algortihm will end up with
  2255. * incorrect data.
  2256. */
  2257. rt2x00dev->hw->max_rates = 7;
  2258. rt2x00dev->hw->max_rate_tries = 1;
  2259. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2260. /*
  2261. * Initialize hw_mode information.
  2262. */
  2263. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2264. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2265. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2266. rt2x00_rf(rt2x00dev, RF2720)) {
  2267. spec->num_channels = 14;
  2268. spec->channels = rf_vals;
  2269. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2270. rt2x00_rf(rt2x00dev, RF2750)) {
  2271. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2272. spec->num_channels = ARRAY_SIZE(rf_vals);
  2273. spec->channels = rf_vals;
  2274. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2275. rt2x00_rf(rt2x00dev, RF2020) ||
  2276. rt2x00_rf(rt2x00dev, RF3021) ||
  2277. rt2x00_rf(rt2x00dev, RF3022)) {
  2278. spec->num_channels = 14;
  2279. spec->channels = rf_vals_3x;
  2280. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2281. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2282. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2283. spec->channels = rf_vals_3x;
  2284. }
  2285. /*
  2286. * Initialize HT information.
  2287. */
  2288. if (!rt2x00_rf(rt2x00dev, RF2020))
  2289. spec->ht.ht_supported = true;
  2290. else
  2291. spec->ht.ht_supported = false;
  2292. spec->ht.cap =
  2293. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2294. IEEE80211_HT_CAP_GRN_FLD |
  2295. IEEE80211_HT_CAP_SGI_20 |
  2296. IEEE80211_HT_CAP_SGI_40;
  2297. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2298. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2299. spec->ht.cap |=
  2300. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2301. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2302. spec->ht.ampdu_factor = 3;
  2303. spec->ht.ampdu_density = 4;
  2304. spec->ht.mcs.tx_params =
  2305. IEEE80211_HT_MCS_TX_DEFINED |
  2306. IEEE80211_HT_MCS_TX_RX_DIFF |
  2307. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2308. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2309. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2310. case 3:
  2311. spec->ht.mcs.rx_mask[2] = 0xff;
  2312. case 2:
  2313. spec->ht.mcs.rx_mask[1] = 0xff;
  2314. case 1:
  2315. spec->ht.mcs.rx_mask[0] = 0xff;
  2316. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2317. break;
  2318. }
  2319. /*
  2320. * Create channel information array
  2321. */
  2322. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2323. if (!info)
  2324. return -ENOMEM;
  2325. spec->channels_info = info;
  2326. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2327. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2328. for (i = 0; i < 14; i++) {
  2329. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2330. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2331. }
  2332. if (spec->num_channels > 14) {
  2333. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2334. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2335. for (i = 14; i < spec->num_channels; i++) {
  2336. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2337. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2338. }
  2339. }
  2340. return 0;
  2341. }
  2342. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2343. /*
  2344. * IEEE80211 stack callback functions.
  2345. */
  2346. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  2347. u32 *iv32, u16 *iv16)
  2348. {
  2349. struct rt2x00_dev *rt2x00dev = hw->priv;
  2350. struct mac_iveiv_entry iveiv_entry;
  2351. u32 offset;
  2352. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2353. rt2800_register_multiread(rt2x00dev, offset,
  2354. &iveiv_entry, sizeof(iveiv_entry));
  2355. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2356. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2357. }
  2358. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2359. {
  2360. struct rt2x00_dev *rt2x00dev = hw->priv;
  2361. u32 reg;
  2362. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2363. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2364. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2365. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2366. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2367. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2368. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2369. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2370. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2371. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2372. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2373. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2374. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2375. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2376. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2377. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2378. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2379. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2380. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2381. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2382. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2383. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2384. return 0;
  2385. }
  2386. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2387. const struct ieee80211_tx_queue_params *params)
  2388. {
  2389. struct rt2x00_dev *rt2x00dev = hw->priv;
  2390. struct data_queue *queue;
  2391. struct rt2x00_field32 field;
  2392. int retval;
  2393. u32 reg;
  2394. u32 offset;
  2395. /*
  2396. * First pass the configuration through rt2x00lib, that will
  2397. * update the queue settings and validate the input. After that
  2398. * we are free to update the registers based on the value
  2399. * in the queue parameter.
  2400. */
  2401. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2402. if (retval)
  2403. return retval;
  2404. /*
  2405. * We only need to perform additional register initialization
  2406. * for WMM queues/
  2407. */
  2408. if (queue_idx >= 4)
  2409. return 0;
  2410. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2411. /* Update WMM TXOP register */
  2412. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2413. field.bit_offset = (queue_idx & 1) * 16;
  2414. field.bit_mask = 0xffff << field.bit_offset;
  2415. rt2800_register_read(rt2x00dev, offset, &reg);
  2416. rt2x00_set_field32(&reg, field, queue->txop);
  2417. rt2800_register_write(rt2x00dev, offset, reg);
  2418. /* Update WMM registers */
  2419. field.bit_offset = queue_idx * 4;
  2420. field.bit_mask = 0xf << field.bit_offset;
  2421. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2422. rt2x00_set_field32(&reg, field, queue->aifs);
  2423. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2424. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2425. rt2x00_set_field32(&reg, field, queue->cw_min);
  2426. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2427. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2428. rt2x00_set_field32(&reg, field, queue->cw_max);
  2429. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2430. /* Update EDCA registers */
  2431. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2432. rt2800_register_read(rt2x00dev, offset, &reg);
  2433. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2434. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2435. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2436. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2437. rt2800_register_write(rt2x00dev, offset, reg);
  2438. return 0;
  2439. }
  2440. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2441. {
  2442. struct rt2x00_dev *rt2x00dev = hw->priv;
  2443. u64 tsf;
  2444. u32 reg;
  2445. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2446. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2447. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2448. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2449. return tsf;
  2450. }
  2451. static int rt2800_ampdu_action(struct ieee80211_hw *hw,
  2452. struct ieee80211_vif *vif,
  2453. enum ieee80211_ampdu_mlme_action action,
  2454. struct ieee80211_sta *sta,
  2455. u16 tid, u16 *ssn)
  2456. {
  2457. int ret = 0;
  2458. switch (action) {
  2459. case IEEE80211_AMPDU_RX_START:
  2460. case IEEE80211_AMPDU_RX_STOP:
  2461. /* we don't support RX aggregation yet */
  2462. ret = -ENOTSUPP;
  2463. break;
  2464. case IEEE80211_AMPDU_TX_START:
  2465. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2466. break;
  2467. case IEEE80211_AMPDU_TX_STOP:
  2468. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2469. break;
  2470. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2471. break;
  2472. default:
  2473. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  2474. }
  2475. return ret;
  2476. }
  2477. const struct ieee80211_ops rt2800_mac80211_ops = {
  2478. .tx = rt2x00mac_tx,
  2479. .start = rt2x00mac_start,
  2480. .stop = rt2x00mac_stop,
  2481. .add_interface = rt2x00mac_add_interface,
  2482. .remove_interface = rt2x00mac_remove_interface,
  2483. .config = rt2x00mac_config,
  2484. .configure_filter = rt2x00mac_configure_filter,
  2485. .set_tim = rt2x00mac_set_tim,
  2486. .set_key = rt2x00mac_set_key,
  2487. .sw_scan_start = rt2x00mac_sw_scan_start,
  2488. .sw_scan_complete = rt2x00mac_sw_scan_complete,
  2489. .get_stats = rt2x00mac_get_stats,
  2490. .get_tkip_seq = rt2800_get_tkip_seq,
  2491. .set_rts_threshold = rt2800_set_rts_threshold,
  2492. .bss_info_changed = rt2x00mac_bss_info_changed,
  2493. .conf_tx = rt2800_conf_tx,
  2494. .get_tsf = rt2800_get_tsf,
  2495. .rfkill_poll = rt2x00mac_rfkill_poll,
  2496. .ampdu_action = rt2800_ampdu_action,
  2497. };
  2498. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);
  2499. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2500. MODULE_VERSION(DRV_VERSION);
  2501. MODULE_DESCRIPTION("Ralink RT2800 library");
  2502. MODULE_LICENSE("GPL");